CA1143797A - Computer system with power control circuit - Google Patents

Computer system with power control circuit

Info

Publication number
CA1143797A
CA1143797A CA000347397A CA347397A CA1143797A CA 1143797 A CA1143797 A CA 1143797A CA 000347397 A CA000347397 A CA 000347397A CA 347397 A CA347397 A CA 347397A CA 1143797 A CA1143797 A CA 1143797A
Authority
CA
Canada
Prior art keywords
computer system
mode
manifestation
data
power control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000347397A
Other languages
French (fr)
Inventor
George E. Nelms
Thomas C. Barthel
William J. Bergland
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Medtronic Inc
Original Assignee
Medtronic Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Medtronic Inc filed Critical Medtronic Inc
Application granted granted Critical
Publication of CA1143797A publication Critical patent/CA1143797A/en
Expired legal-status Critical Current

Links

Classifications

    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61NELECTROTHERAPY; MAGNETOTHERAPY; RADIATION THERAPY; ULTRASOUND THERAPY
    • A61N1/00Electrotherapy; Circuits therefor
    • A61N1/18Applying electric currents by contact electrodes
    • A61N1/32Applying electric currents by contact electrodes alternating or intermittent currents
    • A61N1/36Applying electric currents by contact electrodes alternating or intermittent currents for stimulation
    • A61N1/362Heart stimulators
    • A61N1/365Heart stimulators controlled by a physiological parameter, e.g. heart potential
    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61NELECTROTHERAPY; MAGNETOTHERAPY; RADIATION THERAPY; ULTRASOUND THERAPY
    • A61N1/00Electrotherapy; Circuits therefor
    • A61N1/18Applying electric currents by contact electrodes
    • A61N1/32Applying electric currents by contact electrodes alternating or intermittent currents
    • A61N1/36Applying electric currents by contact electrodes alternating or intermittent currents for stimulation
    • A61N1/372Arrangements in connection with the implantation of stimulators
    • A61N1/37211Means for communicating with stimulators
    • A61N1/37235Aspects of the external programmer
    • A61N1/37247User interfaces, e.g. input or presentation means

Abstract

ABSTRACT
Disclosed is a digital computer system comprising an input data circuit, a processor for executing a program stored in a memory to process the inputted data, a depletable energy source for energizing the elements of the computer system, and a power control circuit for selectively controlling the drain imposed upon the energy source in accordance with the data input into the system and the program executed by the processor. The power control circuit is operative in at least three modes of operation, namely off/rest, power down, and operating. In the off/rest mode, the power control circuit energizes a storage element illustratively taking the form of a flip/flop to be receptive to an initialization signal as derived from an on/off switch to dispose the power control system from its off/rest mode to its power down mode. The storage element is energized throughout the entire operation of the system including the off/rest mode, wherein the remaining elements of the computer system are deenergized. In the power down mode, the control circuit applies power to the data input means. The data input means may include a keyboard and a decoder for providing a signal indicative that one of the keys has been depressed. Upon actuation of the key, a data available signal DA is transmitted to the power control circuit, whereby the computer system is dis-posed in its operating mode, wherein all of the elements of the computer sys-tem are energized. In its operating mode, the processor and its memory are fully energized to execute the stored program.

Description

37~7 This invention relates to apparatus for programming internally implanted electronic devices adapted to be operated in a variety of program-mable modes for stimulating body tissue or to monitor various conditions of the device itself or of body tissue, e.g., the patient's heart.
Heart pacers such as that described in United States Patent No. 3, 057,356 issued in the name of Wilson Greatbatch and assigned to the assignee of this invention, are known for providing electrical stimulus to the heart whereby it is contracted at a desired rate in the order of 72 beats per minute. Such a heart pacemaker is capable of being implanted within the human body and operative in such an environment for long periods of time.
Typically, such pacemakers are implanted in the pectoral region or in the abdominal region of the patient by a surgical procedure, whereby an incision is made in such region and the pacemaker with its own internal power supply, is inserted within the patient's body. This pacer operates asynchronously to provide fixed-rate stimulation not automatically changed in accordance with the body's needs, and has proven effective in alleviating the symptoms of complete heart block. An asynchronous pacer, however, has the possible disadvantage of competing with the natural, physiological pacemaker during episodes of normal sinus condition.
An artificial pacer of the demand type has been developed wherein the artificial stimuli are initiated only when required and subsequently can be eliminated when the heart returns to the sinus rhythm. Such a demand pacer is shown in United States Patent No. 3,478,746 issued November 18, 1969 and entitled "CARDIAC IMPLANTABLE DEMAND PACEMAKER". The demand pacer solves the problem arising in asynchronous pacers by inhibiting itself in the pres-ence of ventricular activity (the ventricle's R wave), but by coming "on line"
and filling in missed heartbeats in the absence of ventricular activity.
A problem with such prior art, implantable demand pacers is that ..
~

- . ..

3'7~7 there was no way to temporarily increase or decrease the rate or other operating parameter at which these stimulating pulses are generated without surgical intervention. Still another problem is the great difficulty in ascertaining a failing electrode, and in establishing an adequate R-wave sensitivity safety margin in an implanted demand pacer.
Another improvement which has occurred since Greatbatch first dis-closed the implantable cardiac pacemaker is means to allow the pacemaker to be reprogrammed after it has been implanted. In United States Patent 3,805, 796 in the name of Reese Terry, Jr. et al, entitled "Implantable Cardiac Pacer Having Adjustable Operating Parameters", which issued in 1974, cir-cuitry is disclosed to allow the rate of the pacemaker to be noninvasively changed after it has been implanted. The rate varies in response to the number of times a magnetically operable reed switch is closed. The Terry et al device operates by counting the number of times the reed switch is closed and storing that count in a binary counter. Each stage of the counter is connected to either engage or bypass one resistor in a serially connected resistor chain, which chain is a part of the RC time constant controlling the pacemaker rate.
The concept of the Terry et al device has been improved upon by the 20 apparatus shown in United States Patent ~,066,086 in the name of John M.
Adams et al, entitled "Programmable Body Stimulator", which issued in 1978, and which discloses a programmable cardiac pacemaker that responds to the application of radio frequency (RF) pulse bursts while a magnetic field held in close proximity to a magnetically operated reed switch included within the pacemaker package holds the reed switch closed. In the Adams et al circuit, again only the rate is programmable in response to the number of RF pulses bursts applied. The use of radio frequency signals to program cardiac pace-makers was earlier disclosed by Wingrove in the United States Patent 3,833,005 -- 2 _ 3'7~

entitled "Compared Count Digitally Controlled Pacemaker" which issued in 1974. The Wingrove device was capable of having both the rate and pulse width programmed.
One area where cardiac pacing technology has lagged behind conven-tional state of electronic technology invloves utilization of digital elec-trical circuits. One reason for this has been the high energy required to operate digital circuits. However, with more recent technology advances in complimentary metal oxide semiconductor (CMOS) devices fabricated on large scale integrated circuits, together with the improvements of cardiac pace-maker batteries, digital electronic circuits are beginning to be utilized in commercial pacemakers. The inherent advantages of digital circuits are their accuracy, and reliability. Typically, the digital circuit is operated in response to a crystal oscillator which provides a very stable frequency over extended periods of time. There have been suggestions in the prior art for utilizing digital techniques in cardiac stimulators and pacemakers since at least 1966. For instance, see the article by Leo F. Walsh and Emil Moore, entitled "Digital Timing Unit for Programming Biological Stimulators" in The American Journal of Medical Electronics, First Quarter, 1977, pages 29 through 34. The first patent suggesting digital techniques is United States Patent 20 3,557,796 in the name of John W. Keller, Jr., et al, and is entitled "Digital Counter Driven Pacer", which issued in 1971. This patent discloses an oscil-lator driving a binary counter. When the counter reaches a certain count, a signal is provided which causes a cardiac stimulator pulse to be provided.
At the same time the counter is reset and again begins counting the oscillator pulses. Additionally, in the Keller et al patent, there is disclosed the digital demand concept, in which the counter is reset upon the sensing of a natural heartbeat, and the digital refractory concept, in which the output is inhibited for any certain time after the provision of a cardiac stimulating 3'7~37 pulse or the sensing of a natural beat.
As mentioned above, digital programming techni4ues are shown in both the Terry et al United States patent 3,805,796 and the Wingrove United States patent 3,~33,005. Wingrove additionally discloses digital control circuitry for controlling the rate of the stimulating pulses by providing a resettable counter to continually count up to a certain value that is com-pared against a value programmed into a storage register. The Wingrove patent also shows provisions for adjusting the output pulse width by switch-ing the resistance in the RC circuit which controls the pulse width.
Though there has been suggested that various parameters, i.e., pulse width and rate, may be changed within an internally implanted pacer, it is desired to provide a device that is capable of operating in various, dif-ferent pacing and/or sensing modes. The systems of the prior art are capable of storing by means of digital counter circuitry a programmable word indica-tive of desired rate or pulse width. In an internally implanted device, the space to incorporate a plurality of such counters whereby a number of such functions could be programmed, is indeed limited.
In our Canadian Patent application Serial No. 339,115 filed Nov. 5, 1979 and entitled "Digital Cardiac Pacemaker", there is described a program-mable pacemaker which includes means adapted to provide electrical stimulationsignals to at least one lead for stimulating body tissue and sensing means for detecting the natural currents of electrical activity of the patient's heart and in response to such electrical activity including the patient's ECG and pacer pulses, generates and transmits corresponding electrical sig-nals. As described in detail in the noted application, the pacemaker includes a program storage means for accepting and storing program signals to influence the electrical stimulation circuitry and the sensing circuitry. The program-mer is designed to transmit coded signals to such a pacing generator to effect ~1~3'~97 changes of the mode and the parameters of the stimulating mode effected upon the patient, as well as to change the manner of sensing the electrical activ-ity of the patient's heart. The keyboard is made up of a switching array to provide a plurality of switches or switching points, whereby different para-meters and modes of operation may be programmed.
Illustratively, it is desirable to be able to program the sensitiv-ity of the sense amplifier included within the pacemaker so that it can more or less be sensitive depending on the patient's needs. In addition, it is desirable to be able to program the refractory period of the pacemaker which is not readily apparent from viewing the EKG. Further, it is desirable to be able to program the stimulating rate, the width of the pacer pulses; the amplitude of the stimulating pulses; in a hysteresis mode of operation, the percentage less of the rate of which the pacing generator will initiate its stimulation from the limit to be detected to initiate such pacing; and a set of nominal values of these parameters at which if the operator elects, to return the operation of the pacing generator in an emergency situation. In addition, the pacemaker may be programmed in a variety of modes of operation including a demand mode of operation, a synchronous operation in which the pacemaker pacing generator is made to generate pacing pulses synchronous with the detecting of the patient's R wave, asynchronous mode in which the pacing generator applies stimulating pulses at a fixed rate, an inhibit mode of operation in which the programmed operation of the pacing generator is inhib-ited so that the physician may observe the normal contracting of the patient's heart without the aid of the pacing generator, a measure mode of operation in which the patient's heart activity including his EKG and pacing pulses are measured and displayed, a temporary mode of operation in which a desired set of parameters are adopted for a test period and an auto-threshold mode of operation in which the pulse width of the pacing pulse applied to the patient's heart is incrementally decreased until the pacing pulses are no longer able to stimulate the patient's heart, i.e., heart capture is lost. It is noted that it is not only necessary to be able to transmit coded messages to the pacemaker, which may be implanted as noted above in the patient, but also to receive and to monitor the effect of the changing of these parameters by the display of the patient's heart activity. The pacemaker described in the above-identified Canadian application 339,115 is capable of checking whether the parameter or mode of operation sought to be programmed has been actually entered into the storage means of the pacing generator. Further, provision must be made to prevent operator error so that inappropriate parameters or modes of operation may not be entered into at inappropriate times.
In our Canadian Patent application Serial No. 339,131 filed Nov. 5, 1979 and entitiled "PROGRAM TESTING APPARATUS," there is described in detail the programmer for transmitting encoded signals to the pacemaker to effect the programming of a mode and/or parameter of the pacemaker's operation. The programmer includes electrodes coupled to the patient's body for sensing his heart activity signals including the stimulating pulses, a keyboard for enter-ing a parameter and/or mode of operation to be programmed within the pace-maker, a transmitter for encoding and transmitting the parameter, and/or mode of operation to the pacing generator, and a measuring circuit for measuring the characteristics of the detected heart activity and the artifacts generated by the pacemaker to provide a manifestation of the patient's heart acitivity and a manifestation that the pacemaker has been successfully programmed. The programmer includes a display for providing the manifestations to the operator of the successful programming of the pacing generator.
The programmer as described in the above-identified Canadian appli-cation 339,131 entitled "PROGRAM TESTING APPARATUS" was designed to program a wide variety of parameters and modes of operation, and was energized through AC outlets as would by typically found in a hospital or a Doctor's office.
By contrast, the subject invention is directed toward a portable, battery-powered programmer for the pacemaker, as described in the above-identified Canadian patent application 339,115 entitled "DIGITAL CARDIAC PACEMA~ER". As indicated above, there has been a hesitancy to incorporate digital devices including micro-processors into pacemakers or any battery operated device such as the contemplated programmer, due to the high power requirements of such components. This problem is further compounded when it is realized that the encoded signals are transmitted by RF transmission to the internally implanted pacemaker, the transmitter of the programmer requiring even higher power for operation than normally would be contemplated for the other, digital components of the programmer.
In accordance with this invention, there is described a digital computer system comprising an input data circuit, a processor for executing a program stored in a memory to process the inputted data, a depletable energy source (e.g. a battery) for energizing the elements of the computer system, and a power control circuit for selectively controlling the drain imposed upon the energy source in accordance with the data input into the system and the program executed by the processor. In an illustrative embodiment of this invention, the power control circuit is operative in at least three modes of operation, namely off/rest, power down, and operating. In the off/rest mode, the power control circuit energizes a storage element illustratively taking the form of a flip/flop to be receptive to an initialization signal as derived from an on/off switch to dispose the power control system from its off/rest mode to its power down mode. The storage element is energized throughout the entire operation of the system including the off/rest mode, wherein the re-maining elements of the computer system are deenergized. In the power down mode, the control circuit applies power to the data input means. In an illus-37~7 trative embodiment of this invention, the data input means includes a key-board and a decoder for providing a signal indicative that one of the keys has been depressed. Upon actuation of the key, a data available signal DA is transmitted to the power control circuit, whereby the computer system is dis-posed in ;ts operating mode, wherein all of the elements of the computer sys-tem are energized. In its operating mode, the processor and its memory are fully energi~ed to execute the stored program.
In a further aspect of this invention, certain conditions will occur during the execution of the program that will require the power control cir-cuit to dispose the system from its operating mode either to its power downmode or off/rest mode dependent upon the state of the computer system or the step being executed. Illustratively, the process is adapted to check various conditions of the computer system e.g., the operability of the contacts of the keyboard, and the voltage level of the battery source. If the battery voltage is below a predetermined level at which the computer system may no longer operate, a signal is applied to the power control circuit, whereby the system is disposed from its operating mode to its off/rest mode. Similarly, if the keyboard is malfunctioning, the power control circuit will dispose the system to its off/rest mode. Further, the program is designed to permit data entry by actuation of the keyboard in a given sequence. When a key is de-pressed, that key is identified and it is compared with the known sequence be stored within the truth table of the system's memory, and if not within the desired sequence, the system directs the control circuit to transfer from the operating to the power down mode. In such a power down mode, the system pauses to wait for the next actuation of the data input means, while imposing a minimum power drain upon the battery and extending its life.
In an illustrative embodiment of this invention, the computer sys-tem is particularly adapted to be used to implement a programmer for program-- ~ _ 3~7 ming the functions, parameters and values of the parameters of a pacemaker as would be used to stimulate a patient's heart. The contemplated programmer comprises a keyboard by which each of the functions to be performed by the pacemaker, the parameter to be programmed for example rate or pulse width of the stimulating pulses of the pacemaker, and the value of the selected para-meter may be programmed. The programmer further includes a transmitter for encoding and transmitting via radio waves the encodcd signals to the pace-maker, whereby they may be stored within the pacemaker's memory to effect its operation. The adapted computer system as described above, includes a fur-ther fourth mode of operation wherein the system is adapted to go to a trans-mitting or program mode of operation, whereby an energizing signal of in-creased voltage is applied to the transmitter during its transmitting opera-tion. To this end, the keyboard includes a program key which upon being actuated, controls the power control circuit to develop the energizing signal of higher voltage level. Illustratively, the power source may include first and second batteries and a switch means that is disposable from a first or normal position wherein the first and second batteries are connected in a parallel configuration, to a second position to connect the batteries in a series configuration to provide the energizing signal of increased level. In particular, when the switch is disposed to a second position, the programmer/
computer system is disposed to its transmitting mode, whereby the energizing signal of increased level is provided to the system's transmitter to transmit the encoded signal to the pacemaker.
In a further aspect of this invention, the programmer as implemented by the computer system of this invention includes an EKG shaping and amplify-ing circuit coupled by electrodes to various portions of the patient's body, whereby the artifact signals as generated by the implanted pacemaker are sensed and applied by the shaping and amplifying circuit to the processor of _ g ~3797 the computer system and in particular, to its interrupt input. The keyboard includes a measure key which upon actuation enables the interrupt input of the processor to receive the artifact signals. The processor detects first and second, successive pacer artifact pulses to actuate a first counter to count pulses for that interval between the first and second pulses and to initiate a second counter to measure the pulse width of at least one of the pulses. In an illustrative embodiment of this invention, the first such pulse initiates the first counter within the microprocessor and the second pulse terminates the counting of the first counter to provide an indication of interval therebetween and thus the pulse rate of the pacing pulses. The second counter is initiated to count upon the occurrence of the leading edge of the second pulse and terminates counting upon the sensing of the trailing edge of the second pulse to thereby provide an indication of pulse width.
Thus, in accordacne with a broad aspect of the invention, there is provided a computer system energized by a depletable energy source coupled to selectively energize the elements of said computer system, said computer system operable in an off/rest mode, a power down mode, and an operating mode, comprising:
(a) data input means for entering data into said computer system;

(b) decoding means coupled to said data input means and operable in the power down mode for decoding data received from said data input means and for providing a data available manifestation indicative of the availab-ility of a decoded data;
(c) actuatable means for providing upon actuation a transition manifestation;
(d) memory means for storing a program;
(e) processor means energized in its operating mode for executing the program to process the decoded data derived from said decoding means; and (f) power control means coupled to said actuatable means and said depletable energy source for variously energizing the elements of said compu-ter system in its off/rest mode at a low power level, its power down at an intermediate power level and its operating mode at a high power level, said power control means comprising a storage element continuously energized by said depletable energy source and responsive to the transition manifestation of said actuatable means to dispose said computer system from its off/rest mode to its power down mode wherein said decoding means is energized by said depletable energy source, said power control means coupled to said decoding means responsive to the data available manifestation to dispose said computer system from its power down to its operating mode, wherein said processor means is energized to execute the stored program.
The advantages of the present invention will become more apparent by referring to the following detailed description and accompanying drawings, in which:
Figure 1 shows the entire system including a programmer and moni-toring device in accordance with the subject invention and an implantable pacing generator to be programmed by the programmer;
Figure 2 shows the keyboard arrangement whereby various modes of operation may be entered into and various parameters set by the programmer of this invention into the pacing generator;
Figure 3 shows the wave form of the signal to be transmitted from the programmer of the subject invention to the programmable pacemaker;
Figure 4 shows in block format, one programming word and the various portions thereof;
Figures 5 and 6 are respectively a general and a more detailed block ~1~37~7 diagram of the configuration of the elements forming the computer system of the programmer of this invention;
Figure 7 is a detailed circuit diagram of the computer system form-ing the programmer as generally shown in Figures 5 and 6; and Figures 8~ to 8J show in flow diagram form, the steps of the control functions to be implemented by the programmer of this invention to effect an entry of parameters within the pacing genera~or and to effect a shift of the mode or energized state of the various elements of this system as shown in Figures 5, 6 and 7.
ln Figure 1, there is shown an universally programmable pacemaker -lla-' `I
. .J

37~7 system 10', which includes a programmer 12', a programming head 14, and an implantable pacemaker 16. Signals generated by the pacemaker 16 are applied through leads 18 to the heart (not shown) to cause the contraction thereof.
The type of signals applied from pacemaker 16 through leads 18, as well as the response of the heart to these signals, is well known in the art and will not be discussed herein.
The entire programmable pacemaker system 10 contemplated by this invention is similar to that shown in Figure ], noting that the programmer 12 of this invention is adapted to program the same implantable pacemaker 16 as described in the above-identified Canadian patent application 339,115. As shown in Figure 2 the programmer 12 of this invention includes a keyboard whereby various functions, parameters and the values of the parameters to be programmed may be entered upon the keys 22, 26 and 24, respectively. In addi-tion, a display 28 is included so that the operator can view a wide variety of information including manifestations that an error in the programming has occurred, or confirmation that the entered parameters or change of mode of operation has indeed taken place. After a mode or parameter has been select-ed and the corresponding value of the parameter entered, the program key 26-1 is actuated to transmit a series of radio frequency burst signals from the programmer 12 through the connector 30 to the head 14, to be detected by a receiver within the programmable pacemaker 16. The head 14 includes a perma-nent magnet of sufficient size to cause a magnetically actuated reed switch (not shown) within the pacemaker 16 to be closed. A detailed description of the reed switch, its operation and connection through remaining circuitry of the pacemaker 16, is found in the above-identified Canadian Patent application 339,115. The closure of the reed switch in the pacemaker 16 allows circuitry within the pacemaker 16 to detect and process RF signals applied over the conductor 30 to head 14. As will be explained in detail later, the programmer _ ~z 9~

12 includes a radio frequency (RF) burst signal transmitter which is designed to provide a train of radio frequency signals of the type hereinafter de-scribed with respect to Figures 3 and 4.
As will be explained in detail later, a portion of the programmer's circuitry always remains energized to sense the actuation of the on/off key 22-2. When the on/off key is pressed, a short e.g., 5 second, self-diagnostic sequence or process will be effected whereby various portions of the program-mer 12 are tested. First, each segment of the display 28 is turned on, fol-lowed by a 1 second tone emanating from an audio transducer within the pro-grammer 12. Also, each of the keys 22, 24 and 26 will be scanned to make sure that no keys have failed with the contacts closed. The battery voltage is then checked to determine whether it is within acceptable limits. If all functions are not functional, the display 28 will flash with all "999" and the audio transducer will beep for a period of 2 to 5 seconds. Otherwise, if all functions are operating normally, the programmer 12 will display all "000"
on its display 28 and power down its processor (to be later described), while leaving the remaining portions of its circuitry energized. Next, one of the parameter keys 22-4, 22-3, and 22-1, which designate specific models of pace-makers as manufactured by the assignee of this invention, is actuated to ini-tiate the programming of that pacemaker. Thereafter the portion of the key-board that has been depressed will be back lighted by a light source illustra-tively in the form of a light-emitting-diode ~LED). After designating the particular model of the pacemaker 16 to be programmed, a key identifying the particular pa-rameter, to be programmed is depressed. The parameter keys in-clude keys for programming the rate and pulse width of the cardiac stimulating pulse, the sensitivity of the pacemaker's sensing amplifier, and the mode.
For example, the operator may depress the RATE key 22-7 to program the rate at which the stimulating pulses are to be applied by the pacemaker 16 to the 3'7~3~7 patient's heart. Thereafter, the operator enters via the numeric keys 24 aselected value of the rate to cause the programmer 16 to generate signals indicative of the particular value of that parameter. In order to minimize the drain placed upon the power source of the programmer 12, e.g. two batter-ies as will be described, a timing period in the order of 15 seconds is set upon the actuation of any of the RATE key 22-7, the PW key 22-7 or the SENSE
key 22-9. The nu~eric value of the selected parameter may be entered within that period, otherwise, the programmer 12 will turn itself off after the 15 second interval has timed out. Any time a wrong sequence of keys is pressed, for example a value of a parameter is entered that cannot be accepted by the pacemaker 16, an appropriate error manifestation is indicated by flashing all "999" on the display 28. In an illustrative embodiment of this invention, only the following values of the parameters rate, pulse width, sensitivity, XYREL VP Rate, and SPECTRAX VP Rate, and XYREL AP Rate may be pro-grammed;
TA~LE 1 - Allowable Parameter Values SPECTRAX VP RATE: 30 to 150 bpm at 5 bpm intervalS
(above 1~0 bpm to 150 bpm unit must be in temporary mode only) (25 rates) PULSE WIDTH: .1, .3, .5, .8, 1.6ms (S PWs) SENSITIVITY 1.25, 2.5, 5.0mv (3 Sen's) XYREL VP RATE: 30, S0, 60, 70, 75, 80, 90, 100 bpm XYREL AP RATE: 30, 60, 70, ~0, gO, 100, 115, 130 bpm XYREL and SPECTRAX are trademarks for two separate cardiac pulse generators made by the assignee of this applica~ion.
As each of the numerical keys 24 is depressed, that number appears ~\
1~3~797 upon the display 28 at the appropriate location. Further, as each of th~
RATE key 22-7, the PW (pulse width) key 22-8, the SENSE (sensitivity) key 22-9, the NMNL (nominal) key 26-3, or the MEAS key 26-11 is depressed, a -14a-~3~7~7 single beep is heard from the audio transducer and a backup LED is turned on to illuminate the particular key that was depressed.
The pulse width of the pacing pulse is designated to be programmed by pressing first the PW button 22-8, before entering via the numeric keys 24 the particular value of pulse width to be programmed.
The SENSE push button 22-9 is pushed to initiate a change within the sensitivity of a sensing amplifier within the pacemaker 16, whereby the gain or sensitivity of that amplifier that amplifies the R wave signals of the patient may be changed dependent upon the individual patient, his condi-tion and the connection of the pacing generator leads to the patient's heart.In this manner, the R wave signals, as well as the detected pacing pulses, may be amplified without saturation to be used by the pacing generator in various modes of operation.
The operator may effect a temporary mode of operation by depressing the TEMP push button 26-2, in order to enter a test mode of operation. After a pacemaker has been implanted and programmed to one mode and one set of parameters, the physician may periodically want to check the patient and see how his response is to the programmed mode and parameters. For instance, the physician may desire to change the rate at which the pacemaker 16 is applying pulses or he may wish to change the pulse width, in a manner as described above. During the time the physician is checking the pacer 16 by changing the operating parameters and values, he may wish to compare the new results achieved with the original results. After comparison he may determine that the original parameters are preferable or he may determine that the new para-meters should be programmed into the pacer. In order to allow this, it is desirable that the pacing generator 16 be able to be temporarily programmed to new parameters and then if the new parameters are not to be permanently maintained, the original parameters be automatically restored. Such a tempo-~3>7~7 rary mode can be accomplished by temporarily programming the pacing generator16, by pressing the TEMP button 26-2. The pacemaker 16 as described in the above-identified Canadian Patent application 339,115, includes detecting means responsive to an applied coded programming signal indicative of the temporary mode, a memory for storing a code relating to the code of program-ming signal whenever the programming signal manifests that the operating parameters of the pulse generator are to be permanently changed with the mem-ory means providing a parameter defining signal related to the code stored thereby, and a generator signal providing means responsive to the parameter defining signals for providing cardiac stimula*ing signals according to the desired operating parameters. The detecting means indicates that at least one set of operating parameters is to be temporarily programmed during a determinable time and provides during that determinable time, temporary para-meter defining signals to the signal providing means in place of the parameter defining signals provided from the memory, and for providing the permanent parameter defining signals to this signal providing means after the determin-able time. The pacing generator 16 will retain the temporary parameters until either: (a) a new permanent or temporary value is programmed, or (b) the programmer 12 is turned off or programmer head 14 is withdrawn.
The operator may depress the CLEAR button 24, when the operator senses that an error has been made in the entry of a change of a parameter or mode of operation, whereby the programmer 12 returns to an initial point in the programming procedure and the mistakenly entered signals are erased.
If the operator senses by observing the display 28 that the patient's heart is not pacing properly either naturally or artificially, the operator may depress the NMNL (nominal) key 26-3, causing the programmer 12 to automat-ically transmit a set of encoded signals stored in the programmer 12 whereby the nominal parameters, including rate, pulse width, sensitivity, amplitude ~3797 output of the pacing pulse, the refractory period, hysteresis and demand mode, are stored within memory of the pacing generator 16. As described in the above-identified Canadian Patent application 339,115, the pacing genera-tor 16 includes a storage or memory circuit for receiving such encoded signals for effecting a corresponding type of pacing.
After a set of parameters and mode of operation have been entered via the appropriate keys and a check has been made to see whether the entered parameters or mode are within defined limits, to be discussed, the programmer user depresses the PROGRAM push button 26-1, whereby these encoded signals are transmitted via the programming head 14, whereby corresponding signals are induced within a coil within the pacing generator 16 and subsequently stored within the generator's memory.
If the MEAS (measure) key 26-11 is pressed, a check is made to determine if the leads coupled from the programmer 12 to the patient's body are connected and if so, an LED disposed behind the RATE key 22-7 is first energized and thereafter the measured value of the rate of the patient's EKG
is displayed upon the display 28 for a given period of time e.g., 2 to 3 seconds. Thereafter, the LED disposed behind the PW key 22-8 is turned on, and the measured pulse width is displayed upon display 28 for a like period of time. After this sequence, the circuitry of the programmer 12 is turned off to conserve the drain upon its batteries.
Referring now to Figures 3 and 4, the type of data generated by programmer 12 will be described. Each different programming operation re-quires the transmission by programmer 12 of a thirty-two binary digit (bit) word with each bit being either a logic "1" or a logic "O" binary number.
The actual signals generated by programmer 12 are bursts of radio frequency signals at a frequency of approximately 175 kilohertz. For each word to be generated by programmer 12, thirty-three virtually identical RF bursts are applied. Each bit is in turn defined by the real time separation betweensuccesslve RF bursts. In the preferred embodiment described herein a rela-tively long time will be defined as a logic "l" bit and a relatively short time will be defined as a logic "0" bit. The pulse burst duration may be approximately 0.35 msec, the relatively long time may be approximately 2.1 msec and the relatively short time may be approximately 0.7 msec. Thus, for example, as shown in Figure 3, an arbitrary series of nine RF bursts are shown in the upper graph. These nine bursts have been processed into pulses by RF demodulation circuitry within pulse generator 16 and are seen as a series of pulses in the lower graph of Figure 3. Beneath the lower graph of Figure 3 is a series of eight binary numbers placed at the beginning of each of the second through ninth pulses. Each of these numbers represent the bit manifested by the duration between that pulse burst and the one preceding it.
Thus, for the signal shown in the upper graph of Figure 3, the binary code would be "10010100". This binary number can be written in an octal number system as "224" in a conventional manner. The first number of the octal number represents the first two most significant bits. The middle number of the octal number represents the next three bits and the last number of the octal number represents the last three least significant bits. Ilereafter, for convenience, all programming codes will be manifested in the octal num-ber system.
Referring to Figure 4, an illustrative example of the thirty-two bit words generated and transmitted by programmer 12 to pulse generator 16 will be described. The thirty-two bit words consist of four parts, each of which is eight bits in length. These four parts are parameter code, data code, access code and parity code and are generated in that order, the least significant bit first. The first three bits of the eight bit parameter code are not used whatsoever and are always generated as logic "0" bits. The fourth `:
~1~3'797 bit of the parameter code is either a logic "l" or a logic "0" bit, whichrespectively manifests either a temporary or permanent programming command and the last four of the parameter bits represent the code for the particular one of the function keys 26 depressed by the operator in operating programmer 12.
The data code portion of the programming word consists of eight bits which define a particular value for the parameter selected.
Following the data portion of the programming word is the eight bit access word which always consists of the octal code "227". This word is utili~ed to start the process of programming the pulse generator 16. One purpose for the access word is to prevent extraneous signals which may be detected by pulse generator 16 from causing a reprogramming.
The final eight bit portion of the programming words consists of an eight bit parity code which is generated to provide proper vertical parity based on the parameter and data portions of the word. Again the parity por-tion is used as a check to prevent extraneous or undesirable programming of pulse generator 16.
The parameter portion of the DATA signal defines one of the para-meters to be modified and whether that modification is to be in a temporary or permanent manner, if that choice is available. The illustrative parameters 20 or modes of operation are PW (pulse width) (key 22-8), RATE (key 22-7), NMNL
(nominal) (key 26-3), SENSE (sensitivity) (key 22-9), temporary mode (26-2), and MEAS (measure) (26-ll). Of the above parameters, the XYREL rate, and nominal can not be done in a temporary mode. As will be described hereafter in more detail, the temporary mode of programming causes pulse generator 16 to be programmed for as long as head 14 is positioned over pulse generator 16, which maintains a reed switch (not shown) within the pacemaker 16 closed or until another programming word is provided. Upon the opening of the reed switch or the transmission of another programming word, the original condi-1~3~97 tions programmed into pulse generator 16 will again control unless, of course, the new programming word modifies that condition.
Each time the transmitter within the programmer 12 transmits a coded signal as described with respect to Figures 3 and 4, a determination is made of whether the memory within the pacemaker 16 has in fact, been success-fully programmed. As described in the above-identified Canadian Patent appli-cation 339,115, there is included within the circuitry for generating the stimulating pulses, a detection circuit for recognizing the successful pro-gramming of its memory by the transmitted, encoded signal. If successfully transmitted and programmed, the pacing circuitry is caused to generate a "PIP"
pulse of a selected pulse width in the range between 350 micro-seconds and 1.1 miliseconds and transmitted within a "PIP" interval after generation of the pacemaker's stimulating pulse in the range from 50 to 150 msec. Thus, a check is made by the programmer 12 to detect first the generation of the pacemaker's pulse and thereafter to look for the "PIP" pulse to determine whether the corresponding parameter or mode has been successfully entered.
Briefly, this checking process measures the interval between the pacing pulse and the PIP pulse and determines whether that interval falls within the pre-determined PIP interval. If the PIP pulse is so detected, an LED disposed behind the PIP space 30 will be illuminated for a given interval of 2 to 3 seconds to thus indicate that the pacemaker 16 has been successfully pro-grammed.
Referring now to Figure 5, there is shown an overview of the archi-tecture of the elements comprising the programmer 12. As indicated in Figure 2J the programmer 12 includes a keyboard made up of the keys 22, 24, 26 and 30, whereby inputs indicative of the desired function, parameter and value of the selected parameter are entered into a microprocessor 40 illustratively taking the form of that microprocessor manufactured by INTEL CORPORATION under - 20 ~

~1~3797 their designation 8748. In addition, the artifact pulses, as well as the "PIP" pulses as generated by the pacemaker 16, are detected by electrodes connected to a patient 46 and transmitted via coupling leads 48a, 48b, and 48c, from respectively the right arm, the left arm and the left leg of the patient 46, via an EKG amplifier to the microprocessor 40. After the desired mode of operation and/or value of the parameter have been entered via the keyboard, the microprocessor 40 commands the transmitter 42 to transmit the encoded signals to the pacemaker 16. In addition, various manifestations of the process effected by the microprocessor 40 including error in the selection of the keys, the measured indication of pulse width and rate of the pacemaker's the pulses entered parameter, etc, are displayed upon the display 28.
The frequency demodulator incorporated within the transmitter 42 is more fully described in our Canadian Patent application entitled "FREQUENCY
TO VOLTAGE CONVERTER FOR CARDIAC TELEMETRY SYSTE~', Serial No. 339,172 filed Nov. 5, 1979.
Referring now to Figure 6 there is shown a more detailed schematic block diagram of the system comprising the programmer 12. As further shown, a system clock 46 is coupled to the microprocessor 40, which is coupled by an encoder 52 to the keyboard comprised of the keys 22, 24, 26 and 30. As indicated above, selected of these keys are backlit upon actuation, by a corresponding LED 58 disposed in an array to align the LED's with the keys.
The corresponding LED is energized via signals directed from the micropro-cessor 40 through an I/0 expander 56. In addition, the I/0 expander 56 addi-tionally energized a beeper 60 to either indicate as by a short, single beep the successful actuation of a key of the keyboard, or a series of beeps to indicate an error on the entry of data via the keyboard. Further, a battery checker 62 is coupled to the batteries 64 to provide an indication of the status of the batteries 64. As indicated in Figure 6, the batteries 64 are directly connected to the microprocessor 40 and to the transmitter 42, where-by the elements of the system are appropriately energized. In an illustrative embodiment of this invention, there are two batteries for energizing the sys-tem comprising the programmer 12. The batteries may be connected in a first series configuration, whereby the output obtained therefrom is of a relatively high voltage level e.g., 18 volts, or in a second, parallel configuration whereby a lower, 9 volt output is obtained. The switching between the first series and second parallel configuration is effected by relay 66 as controlled by an output derived from the microprocessor 40. Upon the successful program-ming of a parameter or function in the actuation of the program key 26-1, the signals are encoded and transmitted by the microprocessor 40 via a data latch 68 to the transmitter 42, whereby RF signals are transmitted via a coil or antenna 70 to the pacemaker 16 as typically implanted in the patient. In addition, data is stored in data latches 68 to be displayed by the display 28 which illustratively takes the form of a four digit, 7 segment liquid crystal display, as energized by a display driver 72.
Referring now to Figure 7, there is shown a detailed schematic of the system comprising the programmer 12, wherein the detailed circuit elements as generally identified in Figure 6 are encircled by dotted lines and identi-fied by like numerals. For example, the circuit comprising a battery checkeris identified by the numeral 62. A + 5 volts as produced by the first and second batteries BTl and BT2 is applied to the battery checker 62. Further, the clock 46 is comprised essentially of a crystal oscillator, which produces and applies its 6 MHz clock signal to the microprocessor 40. Further, actuat-ing signals are applied from the microprocessor 40 to the display driver 72 whereby data stored in the latch 68a may be selectively displayed upon the LCD display 28. The keyboard is illustrated as comprising two arrays of inter-connecting X and Y coordinate conductors, each spaced from the other in order _ 22 -to form an array of keys as shown in Figure 7. Each array of conductors iscoupled to its own keyboard decoder 52a or b, whereby the coded signals are applied to corresponding inputs of the microprocessor 40. As will be ex-plained, each of the decoders 52a or b may be separately energized depending upon which of the arrays of conductors is depressed to minimize the energy required by the system. The output P73 of the I/0 expander 56 is coupled to energize the beeper 60. In addition, the P42-53 outputs of the I/0 expander 56 are comlected to the array 58 of LEDs, whereby upon actuation of one of the keys of the keyboard, a corresponding LED is energized to light up a particular portion of the keyboard comprised of a transparent face plate with corresponding identifying numerals, as shown by Figure 2.
The encoded data in the format as shown in the Figures 3 and 4 is derived from the P16 output terminal of the microprocessor 40 and is applied via the "DATA" conductor to the transmitter 42, along with a "READY" signal of increased voltage, e.g., 18 volts, energizing the transmitter 42 to trans-mit the encoded signal. In this regard, it is noted that the system as depicted in Figure 7 is operated in at least two modes or voltage levels, a low level illustratively in the order of 9 volts, and a high level illustra-tively in the order of 18 volts. The transmitter 42 requires the higher volt-age level to operate during the transmission of the encoded signal via thecoupled coil 70 to the pacemaker 16. During those times of transmission, the "READY" signal is generated from the P17 terminal of the microprocessor 40 and is applied through transition point A to the base of transistor Ql, whereby the energizing coil of the relay 66 is energized to throw the switches from the position as shown in Figure 7 to the other position, whereby the batter-ies BTl and BT2 normally connected in parallel are now connected in a series configuration to provide a high level voltage via terminal P18 to the trans-mitter 42. In this manner, during those relatively short periods in which ~1~L37~7 the transmi~ter 42 is operative to transmit its encoded signal, the higherlevel voltage is provided by connecting the batteries BTl and BT2 in a series configuration, thus minimizing the drain that otherwise would be imposed by the transmitter 42 if it was continuously connected to the series connected batteries BTl and BT2.
In addition to the transmit state, the battery energized computer system as illustrated in Figure 7 may be operated in the following, three additional modes. 1) Off/Rest, 2) Power Down, and 3) Operating. Ini-tially, before the system of Figure 7 is turned on by depressing the on/off switch 22-1 (shown in Figure 2 as being part of the keyboard, but shown in Figure 7 as being within the power control circuit 80), the system is in its Off/Rest mode wherein only a power down flip/flop 54a and a master flip/flop 54b are energized. As seen in Figure 7, the batteries BTl and BT2 are nor-mally connected by the relay 66 in parallel with each other whereby a low level voltage, e.g., 9 volts is applied to the midpoint between resistor R2 and capacitor Cl, to provide a supply voltage VDD to energize continuously the flop/flops ~* and ~ . In this regard, the remaining components of the system of Figure 7 are not energized in that the further supply voltages as provided by the power control circuit 80 are deactuated. Upon closing of the on/off switch 22-1, a highgoing signal is applied to the clock input of the master flip/flop 54b whereby its Q output goes high, rendering transistor Q3 conductive to provide a voltage signal in the order of 9 volts to the EKG
amplifier 44. As shown in Figure 7, the 9 volts are applied to various ener-gization points of the EKG amplifier 44 thus permitting the various signals detected on the surface of the skin of the patient 46 to be applied via the leads 48 and the EKG amplifier 44 to the microprocessor 40. In addition, the output of the transistor Q3 is also applied via operational amplifier 82 to energize transistor Q4, whereby a further supply voltage VA is developed to ~3797 be applied to various components of the sys~em of Figure 7 including thekeyboard decoder 52, the display driver 72, the battery checker 46 and the LEDs of the array 58. Further, a voltage is applied to a timing circuit com-prised of resistor R12 and capacitor C4 whereby a signal is developed at Cl after a time interval dependent upon the values of resistors R12 and C4. Thus, initially, a self-checking program is run upon the initial energization of the system of Figure 7, i.e., the first time that the switch 22-1 is energized.
Thereafter, the signal appearing at Cl is high to thereby avoid the execution of the checking routine as will be explained in detail later. The last de-scribed state or mode of operation is the Power Down state. In this state, the processors notabl~ the microprocessor 40, the 1/0 expander 56, the latches 56a and 56b and the EPROM 82 as well as the beeper 60, remain deenergized thus reducing the drain upon the batteries BTl and BT2.
The third or operating mode is entered when the operator depresses a selected portion or key of the keyboard, whereby one of the decoders 52a or b of the keyboard decoder 52 is actuated to transmit from its data available DA output terminal a corresponding signal to the power control circuit 80 and in particular via a level shifter 84 to set the power down flip/flop 54a, whereby the ~wer control circuit 80 disposes the system seen in Figure 7 from its power down to its operating mode. In particular, the output from the Q
terminal of the power down flip/flop 54a goes high and is applied via resistor R6 to render conductive transister Ql~ to develop output voltage VB. As a review of Figure 7 will indicate, the energizing voltage VB is applied to energize each of the microprocessors 40, the latches 68a and 68b, the EPROM
82 and the I/O expander 56, noting that these elements require higher levels of energization and it is desired to maintain these elements in an unenergized state except when they are operative.
2~

37~7 Finally, the power control circuit 80 is reset by signals applied via the entry points D and E and the corresponding level shifters 86 and 88 to reset terminals respectively of the power down flip/flop 54a and the mas-ter flip/flop 54b. The signals applied through entry points D and E are developed by the latch 68b as the program or processes is executed. As will become apparent from the description of the process or program as described with respect to Figures 8A-L, the control process resets the power control circuit 80 at various points in its operation in order to minimize the power drain imposed upon the batteries BTl and BT2.
In the measure mode of operation as entered by depressing the MEAS
key 26-11 as will be explained with respect to Figures 8J and K~ a signal is taken from the electrodes attached to the skin of a patient 46 and applied via electrodes 48a, b and c, to the EKG amplifier 44 and in particular to its shaping and amplifiying circuit 90. Briefly, the circuit 90 shapes, clips and amplifies the detected artifact and PIP pulses to apply pulses of a given amplitude and corresponding pulse width to the interrupt input INT of the microprocessor 40. As shown in Figure 7, a series of diodes CRl to CR6 are connected to the leads 48a, b and c to provide defribrillation protection.
Further, the amplified signal is differentiated by a differentiator comprised of resistor R5 and capacitor C6 to sharpen the spikes as amplified by tran-sistor Ql before being applied to the interrupt input INT of the microproces-sor 40. In this simple manner, the measure mode may be effected without the use of an input/output circuit to time multiplex or otherwise process the EKG
and PIP signals.
Briefly, in the measure routine, the interval between the two spikes of the EKG signal is measured by down counting a first counter within the microprocessor 40, which count is terminated upon the arrival of the second of the EKG signals, i.e., the leading edge of the second EKG signal. Further, ~3797 upon the occurrence of the leading edge of the second EKC signal in the ser-ies, a second counter within the microprocessor 40 is initiated to count the time interval corresponding to the pulse width of the artifact signal to thereby provide an indication of its pulse width.
Referring now to Figure 8A to ~ , there is shown a flow diagram of the process and its routines as stored within the memories of the micropro-cessor 40 and the EPROM 82 and executed by the microprocessor 40 to effect the programming and transmitting of the parameters to the pacemaker 16, as well as to supply control signals to the power control circuit 80, whereby the system of Figure 7 is set to various operating modes, i.e., off/rest, power down, operating or transmitting. Referring specifically to Figure 8A, the process enters via the start-step 102 to determine by step 104 if the on/
off switch 22-2 has been actuated and if so, the system is initialized in step 106, i.e., parameters are loaded into a RAM (not shown) of the micro-processor 40; in particular, all zeros are written to the first sixteen bytes of the RAM while one's are written in those locations corresponding to the ports P10 to P17, and P20 to P27 of the microprocessor 40 whereby these ports are enabled to receive data. Next, step 108 checks to determine whether a high voltage appears at the restart terminal C indicating that the system has been initialized, i.e., a voltage has previously charged the capacitor C4 as explained above. As shown in Figure 7, the high voltage is applied via the terminal C to the input port P60 of the I/0 expander 56, whereby it is applied to the microprocessor 40. In step 110, the process determines whether it has been on before and if not, the process proceeds to step 112, whereby the dis-play driver 72 energizes all the segments of the liquid crystal display 28 i.e., all "888" are displayed. Thereafter, the beeper or transducer 60 is energized to provide a one second beep in step 114 before a check is made in step 116 to determine whether any of the conductive lines of the keyboard are ~ 14~79~7 shorted ~ogether. If so, a one appears on the DA lines connected to each ofthe encoders 52a and 52b of the keyboard decoder 52 and applied thereby to the microprocessor 40. Step 118 determines whether there is a short and if so, an exit is made via step 120 to the first error subroutine as shown in Figure 8D. First, in step 234, the display driver 72 energized the liquid crystal display 28 to display all "999" before actuating the beeper 60 to provide three short beeps. Thereafter, step 238 shuts the entire system down.
In particular, the microprocessor 40 causes the latch 68b to apply a "one"
signal via its output line 6 to the D input of the power control circuit 80, whereby an enabling signal is applied through the level shifter 86 to reset the master flip/flop 54b, whereby the system as shown in Figure 7 is disposed to its power down mode.
If in step 118 as shown in Figure 8A, it s determined that there are no shorts in the keyboard, the process moves to step 122 where the outputs appearing at the terminals K and L of the battery checker 46 are applied via the input/output expander 56 to the microprocessor 40, whereby it is deter-mined whether these outputs are greater than predetermined levels. The bat-tery check step 122 is more completely shown in the subroutine of Figure 8F, which enters via point 250 to examine in step 252 the voltage appearing at the K terminal of the battery checker 46, comparing this voltage with a first level, e.g., 6.9 volts, below which the system may not be safely operated to program and transmit encoded signals to the pacemaker 16. If the voltage level of the batteries is below this first level, the process exits via step 256 to the first error subroutine as shown in Figure 8D, whereby the entire system is shut down. If the battery voltage level is above the first level, a check is made of the voltage level appearing at terminal L of the battery checker 46, whereby that voltage is compared with a second level e.g., 7.4 volts, and if less, a signal in the form of a flag is set into a battery
3~97 condition register within the microprocessor 40, to indicate in a manner tobe explained, that the battery voltage is low, i.e., that a limited number of program cycles may be run before the system will be shut down. If the voltage is above the second level, the system returns to the process as shown in Figure 8A, and step 128 causes the display driver 72 to display "000" upon the liquid crystal display 28, before shutting the processors down in step 130. In particular, the microprocessor 40 develops through its latch 68b a one to the E input of the power control circuit 80 to apply a signal to the reset input of the power down flip/flop 54a, whereby the system is disposed in its power down mode, i.e., the power signals are removed from each of the processors 68a, 68b, 82 and 40 to thereby conserve the batteries BTl and BT2.
At this point, the system waits in step 132 for one of the keys of the key-board to be depressed and upon its actuation, as detected in step 134, a one signal appears upon one of the DA lines of the decoders of the Xeyboard decoder 52, to be applied to the microprocessor 40, and via the level shifter 84 to set the power down flip/flop 54a, whereby energizing signals are applied to the processors of the programmer system.
At this point, the process returns to steps 104 and 106. Again, step 108 looks to determine whether a high signal is at the restart terminal C indicating that the system was previously initialized and that the checks of steps 116 and 122 have been successfully performed. In step 110, if the system had been initialized "on" before the process moves to step 138 whereby the input of the keyboard is checked, i.e., the output of the keyboard decoder 52 is examined to determine whether a valid key has been struck. At this point in the process, the system is only able to accept those inputs indicat-ing that a particular pacemaker 16 is to be programmed. In other words, only one of the keys 22-1 and 22-3 and 22-4 may be actuated, while if any other key is actuated it will be ignored. More specifically, step 136 examines the particular output of the keyboard indicating that a particular key has beenactuated and compares that output to determine by step 138 whether there is an appropriate match indicating that one of the keys 22-1, 22-3 or 22-4 has been actuated, and if so, the process moves to step 140. If not, the process moves to step 128 to continue as described before.
In step 140, the signal as derived from the keyboard decoder 52 is compared by the microprocessor 40 with a table stored in a ROM of the micro-processor 40 to identify the particular model of programmer that has been selected, whereby a signal indicative of the model is stored within the R7 register of the microprocessor 40. Thereafter, a LED of the array 58 corre-sponding to the depressed key is energized in step 142 and the beeper 60 is energized to give a single short beep. In step 146, the microprocessor 40 waits for the next key of the keyboard to be depressed, whereby a data ready signal is applied to the microprocessor. In step 148, the microprocessor 40 responds thereto to transmit an output pulse to the OE input of each of the decoders 52a and 52b.
At this point, the process is ready to identify the particular para-meter to be programmed and executes step 150, which is more fully shown by the subroutine of E Figure 8C and is entered via step 220. In step 222, a timer in the form of a counter within a PROM of the microprocessor 40 is set to time for a period of 15 seconds, i.e., the time interval in which the operator has to acuuate the appropriate parameter key. Upon depressing of a key, the signals derived by the keyboard decoder are applied to port 1 i.e., the inputs P10 and P17. Noting that only 4 bits are needed to identify this particular key, step 226 masks off the undesired other 4 bits of the input signal. Next, in step 228, the process identifies which of the decoders 52a or 52b has forwarded the signal and adds a signal from a "branch table"
identifying that decoder, to the index signal indicative of the key that was `\
3'7~7 depressed to thereby provide a code indicating which of the available keyswas depressed. It is noted that each of the decoders 52a and 52b will pro-vide the same index signals for different keys and it is therefore necessary to identify the decoder 52a or 52b from which the signal originates in order to identify the depressed key. Next, in step 230, the code word identifying the depressed key is stored in a temporary register R6 of the microprocessor 40. As will be evident from the following discussion, the R6 register is a designated storage location within the microprocessor 40 where a value may be reviewed and compared.
The process continues in step 152 to determine whether the signal in register R6 indicating the key that has been depressed is the clear key and if so, the beeper 60 is actuated in step 154 before returning via entry point B to step 106. If the clear button has not been depressed, the process moves to ~step 156 wherein the register R6 is again examined to determine whether the MEAS key 26-11 has been depressed and if so, the process exits after sounding the beeper 60 in step 158 to the measure subroutine as shown in Figures 8J and 8K. In step 160 the process determines whether the NMNL
(Nominal) key 26-3 has been depressed and if so, the beeper 60 is energized in step 164 before exiting to the nominal subroutine via entry point G as shown in Figure 8G. Thereafter in step 162, the process examines designated bits of the stored word in register R6 to determine if the depressed key is valid, i.e., the key is one of the following keys: rate key 22-7, the PW
key 22-8, the SENSE key 22-9, the NMNL key 26-3, the TEMP key 26-2, or the MEAS key 26-11. If valid, the status word stored within the R7 register is updated to indicate the particular parameter as now stored therein. In particular, the R7 register is an eight bit register four bits identifying the particular model of the pacemaker 16 to be programmed and four bits identifying the parameter that has been chosen. Thereafter in step 170, the ~1~3~9~7 corresponding LED of the array 58 is energized, before moving through trans-fer point F to the routine shown in Pigure 8B.
As the process enters via transition point F as shown in Figure 8B, the beeper 60 is sounded in step 172 indicating that a parameter has been selectively entered for programming. Thereafter, the process waits in step 174 for the next key to be depressed indicative of a particular value of the parameter, i.e., the occurrence of a data available DA signal upon the corre-sponding output of one of the decoders 52a and 52b. Upon the occurrence of such a signal, step 176 applies an output enable signal OE to the keyboard decoders. In step 178 as more specifically shown in Pigure 8C, the particu-lar key and its parameter is identified and stored within the R6 register of the microprocessor 40. Next, step 180 determines whether the depressed key is the nominal NMNL key 26-3 and if so, the beeper 60 is sounded in step 182 before transferring via entry point G to the nominal subroutine of Figure 8G.
Next, in step 184, the bits of the signal stored in the register R6 are exam-ined to determine whether the depressed key is a "0" to "9" or clear key and further, if that is the first key so actuated. If yes, step 186 determines whether it is the clear key and if so, the process moves to step 190 where it is determined whether the depressed key is the clear key and if yes, the 20 beeper is sounded in step 192 before clearing that digit from the display 28 by step 194 and resetting the key stroke counter in step 196. As will become evident, the arrangement as described permits entry of only three digits to be stored and to be displayed upon display 28. If the operator decides the entered value is not appropriate, he may simply depress the clear key where-by the misentered digit is erased by steps 192, 194 and 196. If however, no previous key indicative of a parameter value has been entered, the system returns to the beginning of the routine i.e., step 106 as shown in Figure 8A.
Next, step 198 determines whether the depressed key is valid, i.e., 1 ~;3797 a "0" to "9" key, and if not, step 212 determines whether it is the TEMP key 26-2. If a TEMP key, step 214 determines whether the pacemaker to be pro-grammed is the alpha pacemaker and if so, exits via point J to the routine as shown in Figure 8G. In this regard, it is noted that of the pacemakers to be programmed by the programmer 12 in the illustrative embodiment of this inven-tion, only the alpha programmer is capable of being programmed in a temporary mode. If the depressed key is not a temporary key as decided in step 212, the process in step 216 determines whether the PROGRAM key 26-1 has been depressed and if so, exits via transition point I to the transmitting or pro-gram routine as shown in Figure 8G. If the program key 26-1 has not been depressed, an error condition is indicated by step 218 whereby the display flashes "999" andthe transducer 60 provides three beeps before returning to the beginning of the routine as shown in Figure 8B.
As the operator actuates a parameter key, step 202 determines whe-ther a fourth parameter key has been actuated by examining the key stroke counter noted before. In this regard, each of the values of the parameters to be entered may be expressed by only three digits; therefore, if the opera-tor attempts to enter a fourth digit, operator error will be indicated in step 206 by appropriate actuation of the display 28 and the beeper 60, before 20 clearing that data from its memory and its display 28 in step 208 and clear-ing the key stroke counter in step 210 before returning to the beginning of this routine as through entry point F. If the depressed numerical key is not the fourth key, i.e., it is either the first, second or third key, step 204 displays the entered digit and places the new data into storage along with the previously entered data, before returning to the beginning of the routine through entry point E to accept the next piece of data to be entered via the keyboard. Thus, the process will first enter data indicating which pacemaker 16 is to be programmed, then the parameter to be programmed and then the value 3~7~7 of the parameter so programmed. At this point, the process is ready for the operator to depress the program button 26-1 to enter the program or transmit-ting routine as shown in Figure 8G. If after the entry of data, the operator fails to press the program key 26-1, the system will provide an error indica-tion and will permit the operator to again actuate the program key 26-1.
Referring now to Figure ~, there is shown a subroutine that occurs each time a step indicates that the display 28 should be cleared and is entered via step 260. At that point step 262 examines the battery condition register of the microprocessor 40 to determine whether a flag or indication has been set indicating that the battery voltage is low, as was previously determined by step 254 as shown in Figure 8F. If yes, step 266 causes the display 28 to display "888" whereby the operator is informed that the condi-tion of the batteries BTl and BT2 is below the second level indicating that the batteries are low but are sufficient for a relatively short period of time to continue to encode and transmit the signals to the pacemaker 16. At this point, the operator should attend to replacing the batteries BTl and BT2 of the programmer 12 to insure its continued operation. If step 262 deter-mines that the battery voltages above the second level, "000" is displayed by step 264 on the display 28 indicating that the battery level voltage is satisfactory.
When the PROGRAM key 26-1 is depressed as detected by step 216, the process exits to the program or transmit routine as shown in Figure 8G, where initially step 268 checks the condition of the batteries in a manner more specifically shown with respect to Figure 8F, and if satisfactory, step 270 actuates the beeper 60 for a single beep. At this point, the routine must determine which of the three pacemakers the programmer 12 is to program by checking in step 272 the status register R7 of the microprocessor 40 to identify the particular pacemaker 16 and the parameter to be programmed. In 7~

step 274, the data in register R7 is reviewed to determine whether it is indicative o:E the alpha pacemaker and if yes, the process proceeds to step 310. In this regard it is noted that the programmer 12 is capable of pro-gramming an alpha pacemaker 16 with four parameters namely the rate, pulse width, the sensitiviey of the pacemaker sensing amplifier and temporary. By contrast, the XYREL AP and XYREL VP pacemakers may be only programmed as to the rate of pacing. First, describing the programming of the alpha pacemaker, step 310 examines the R7 register to determine whether it is the rate para-meter to be programmed. If not J step 311 examines the R7 register to deter-~ 10 mine whether the parameter is the pulse width to be programmed and if no~, then it is known that the parameter to be programmed is sensitivity, and at :. that point the process obtains from a truth table within an EPROM of the ` microprocessor 40, the sense transmitter code indicating that the sense para-meter is to be programmed for the alpha pacemaker 16; this sense transmitter code is then stored in the acc-umulator register within the microprocessor 40.
Next, step 323 determines whether the value o:E the sensitivity that has been '~ entered is a valid value thereof in accordance with table 1 set out above, by ~ comparing the value entered within the register R7 with the limits obtained from that truth table stored within the EPROM of the microprocessor 40. If : 20 the value is not valid, step 325 provides an error manifestation by ener-gizing the visual display 28 and the beeper 60 in accordance with the sub-routine of Figure 8E. If the pulse width parameter is to be programmed, step 314 determi.nes whether the selected value is valid and if not, a similar error manifestation is made by step 315; if valid, the pulse width transmitter code for the alpha pacemaker is shifted to the accumulative register of microp:ro-cessor 40. If the rate is to be programmed as determined by step 310, its value is compared with the noted truth table to determine whether it is with-in accepted limits and if not an appropriate error manifestation is made in . ~ .

. :

.~ 3797 step 313. If valid, the rate transmitter code for the alpha pacemaker 16 is sent to the accumulative register of the microprocessor 40.
As explained above, if the TEMP key 26-2 has been depressed, a cor-responding flag is stored in the appropriate register and the process enters the routine shown in Figure ~G via point J. At this point in the process, step 322 determines whether the TEMP flag has been set and if yes, a TEMP
code is also programmed to be transmitted to the pacemaker 16, whereby the TEMP code is programmed in the memory of the pacemaker 16. As indicated above, the pacemaker 16 will continue to operate in the programmed temporary mode as long as the programmer 12 is held sufficiently close so that the pacemaker's reed switch is continued to be held closed, or until the program key 26-1 is actuated whereby a permanent set of parameters is transmitted and stored within the pacemaker's memory.
At this point in the process, the encoded signals are transmitted by step 326 to the alpha pacemaker 16. As shown in Figure 4, the encoded signals include data indicative of the parameter, the value of the parameter, an access code and a parity code. To this end, the microprocessor 40 includes four registers for receiving data corresponding to each of these four parts of the transmitted signal. Thus, in step 326 data identifying the parameter being coded is disposed in the first register, whereas the parameter's value is stored in a second register. Step 326 determines the appropriate access code for the alpha transmitter, disposes the code in a third register and calculates the parity code to be disposed in a fourth register, Thereafter, the microprocessor transmits the encoded data from each of the registers in succession.
After the transmission of data, step 326 enables the EKG amplifier 44 and in particular enables the data therefrom to be entered via the inter-rupt input INT to the microprocessor 40. Thereafter step 330 determines 9~

whether a PIP pulse has been received by detecting the artifact and PIP pulsesas applied to the interrupt INT. Step 332 determines whether the PIP pulse has occurred within the range of PIP intervals after the artifact pulse and whether its width is within acceptable PIP limits; if yes, step 332 turns on the LED of the array 58 disposed behind the PIP portion of the keyboard.
Thereafter step 336 turns off the PIP LED after approximately 2 seconds, and step 338 clears the display 28 and the value so programmed from the RAM in the microprGcessor 40, before transferring via transition point D to the routine as shown in Figure 8A.
Returning now to step 274, if it is determined that the alpha pace-maker is not to be programmed, step 276 examines the status register R7 of the microprocessor 40 to determine whether the XYREL pacemaker AP is to be pro-grammed and if so, the value of the program rate is checked with a truth table within the EPROM of the microprocessor 40 and if valid, the rate transmitter code for XYREL AP pacemaker is moved to the accumulator register in step 292.
If the XYREL AP rate is not valid, an error manifestation is made in step 294.
If as determined by step 276 a XYREL VP pacemaker is to be programmed, step 278 determines whether the XYREL VP rate as initially programmed is a valid rate as by comparison with a truth table within the ROM of the processor 40;
if valid, the rate transmitter code for the XYREL VP pacemaker is transferred to the accumulator register in step 282. If the rate selected is not a valid rate, an error manifestation is made in step 280. At this point, the system calls the XYREL transmitter in step 284, whereby the transmitter code is dis-posed within a register of the microprocessor 40 and a series of bursts pro-grammed dependent upon the selected value of rate is transmitted by the trans-mitter 42 to the XYREL pacemaker 16. At that point, step 286 turns off the LED of the array 58 corresponding to the rate parameter and the value of the rate parameter is cleared from display 28 and from the corresponding memory 3'~97 of the microprocessor 40 in step 288, before returning the process via transi-tion point D to the routine as shown in Figure 8A.
If the nominal NMNL key is depressed as detected in step 160 of Figure 8A, the process exits via the point G as shown in Figure 8G, whereby the LED identifying the parameter is first cleared in step 296 and thereafter, the LED of the array 58 corresponding to the NMNL key 26-3 is energized.
Thereafter in step 300, register R7 of the microprocessor 40 is examined to determine whether the XYREL AP pacemaker has been programmed and if so, step 302 obtains a code in accordance with the nominal rate stored within the external EPROM 82, to be transmitted by step 284. In step 304 it is deter-mined whether the XYREL VP pacemaker has been programmed and if so, step 306 obtains the nominal rate code to be transmitted by step 284. It is understood that if the alpha programmer is to be programmed, as determined by a no deci-sion of step 304, it is then necessary to obtain the nominal coded values for each of the nominal alpha parameters including rate, pulse width, sensitivity, amplitude output of the pacing pulse, the refractory period, hysteresis and demand mode. In particular, step 308 obtains the nominal codes for each of these parameters and sequentially transmits one parameter at a time, until each of the eight nominal values of these parameters have been programmed into the alpha pacemaker.
If the MEAS key 26-11 has been depressed as detected in step 156, the process transfers through transition point H to the measure routine as shown in Figures ~ and *. First~ step 370 examines terminal M to determine whether the cables 48a, b and c are coupled to the programmer 12 and if not, an appropriate error manifestation is made in step 372. If connected, step 372 actuates the LED of the array 58 disposed behind the RATE key 22-7 to be lighted, and step 374 enables the interrupt input INT of the microprocessor 40. Thereafter, step 376 looks for the occurrence of first and second arti-fact pulses as applied via the EKG amplifier 44 to the interrupt input INT ofthe microprocessor 40. If the artifact pulses are not present, an error mani-festation is made in step 378. If the first and second artifact pulses are detected, step 380 sets and resets a first counter within the RAM of the microprocessor 40 to determine the interval therebetween, and notes the count of the first counter to calculate the pulse rate. Next, an indication of the pulse rate as calculated in step 380 is made upon the display 28 in step 382.
Step 384 sets a timer to time a period of 2 to 4 seconds and if that period expires without the detection of an artifact pulse, step 386 energizes the beeper 60, and the display 28 is cleared in step 388. Thereafter the LED of the array 58 disposed behind the RATE key 22-7 is deenergized and the LED
corresponding to the PW key 22-8 is energized. Thereafter step 392 examines whether the second artifact pulse has been received and if yes, step 396 sets and resets a second counter within the RAM of the microprocessor 40 to meas-ure the pulse width of the artifact pulse generated by the pacemaker 16. If the second pulse is not present, an error manifestation is made in step 394.
At this point as shown in Figure ~, the process transfers to step ;,~
398, wherein a value of the pulse width is displayed upon the display 28.
Step 400 sets a counter to time for four seconds and thereafter in step 402 sounds the beeper 60 and clears display 28 before step 406 turns off the LED
associated with the PW key 22-8. Finally, step 408 disables the interrupt input INT, before returning via transition point D to step 146 of the routine as shown in Figure 8A to sense the next key to be depressed by the operator.

Claims (22)

THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A computer system energized by a depletable energy source coupled to selectively energize the elements of said computer system, said computer system operable in an off/rest mode, a power down mode, and an operating mode, comprising:
(a) data input means for entering data into said computer system;
(b) decoding means coupled to said data input means and operable in the power down mode for decoding data received from said data input means and for providing a data available manifestation indicative of the availab-ility of a decoded data;
(c) actuatable means for providing upon actuation a transition mani-festation;
(d) memory means for storing a program;
(e) processor means energized in its operating mode for executing the program to process the decoded data derived from said decoding means; and (f) power control means coupled to said actuatable means and said depletable energy source for variously energizing the elements of said compu-ter system in its off/rest mode at a low power level, its power down at an intermediate power level and its operating mode at a high power level, said power control means comprising a storage element continuously energized by said depletable energy source and responsive to the transition manifestation of said actuatable means to dispose said computer system from its off/rest mode to its power down mode wherein said decoding means is energized by said depletable energy source, said power control means coupled to said decoding means responsive to the data available manifestation to dispose said computer system from its power down to its operating mode, wherein said processor means is energized to execute the stored program.
2. The computer system as claimed in claim 1, wherein said data input means comprises a keyboard of plurality of actuatable keys.
3. The computer system as claimed in claim 2, wherein said decoding means is responsive to the actuation of a key of said keyboard to generate and apply its data available manifestation to said power control means, whereby said power control means disposes said computer system from its power down mode to its operating mode.
4. The computer system as claimed in claim 1, wherein said computer system further comprises display means for providing an indication of the operation of said computer system, said display means being de-energized in said off/rest mode and being energized in said power down and operating modes.
5. lThe computer system as claimed in claim 1, wherein there is included energy source checking means being coupled to said depletable energy source to determine its power output level, said processor means operative to com-pare the energy source level with a predetermined minimum level below which said computer system may not operate and if below said minimum level, said power control means disposing said computer system to its off/rest mode.
6. The computer system as claimed in claim 2, wherein said decoding means is responsive to the closing of a key of said keyboard, said power control means coupled to said decoding means for determining whether one of said keys is inadvertently closed and if so, for disposing said computer system from its off/rest mode.
7. The computer system as claimed in claim 1, wherein the program stored within said memory being designed to receive and process data from said input data means in a predetermined sequence, said processor means responsive to data inputted from said data input means to compare the inputted data with that data that may be accepted at a point in the execution of said program and if not acceptable, providing a manifestation to said power control means, whereby said power control means is disposed from its operating mode to its power down mode.
8. The computer system as claimed in claim 7, wherein said data input means comprises a keyboard including a plurality of actuatable keys said decoding means responsive to the actuation of a key to provide a manifestation of the depressed key, said processor means coupled to said decoder means to determine whether the depressed key is acceptable and if not for applying said manifestation to said power control means, whereby computer system is disposed from its operating mode to its off/rest mode.
9. The computer system as claimed in claim 8, wherein said memory stores a truth table identifying the acceptable keys that may be depressed.
10. The computer system as claimed in claim 9, wherein said processor means is responsive to the actuation of one or more keys to provide a manifestation of the value of the inputted data and comparing the value manifestation with acceptable values that may be input into said computer system, said processor means responsive to an unacceptable value for providing an error manifesta-tion to said power control means to dispose said computer system from its operating mode to its power down mode.
11. The computer system as claimed in claim 1, wherein said computer system is further operable in a transmit mode, said processor means operable in its operating mode for executing the program to process the data to be transmitted and thereafter for providing a transmit ready manifestation to initiate the transmit mode, said depletable energy source includes first and second batteries, said power control means comprising switch means normally disposed in a first position connecting said first and second batteries in parallel with each other to provide a first voltage signal of first relatively low magni-tude, and disposable to a second position to connect said first and second batteries in a series configuration to provide a second voltage signal of a second relatively high level, said power control means responsive to the trans-mit ready manifestation for disposing said computer system to its transmit mode, wherein at least one element of said computer system is energized by the second voltage signal.
12. The computer system as claimed in claim 11, wherein said computer system comprises transmitter means periodically operable to transmit signals to a dis-tant location, said processor responsive to the operation of said transmitter to provide a manifestation to said power control circuit to dispose said switch means from its first to its second position, to supply the second vol-tage signal to said transmitter means.
13. Programming apparatus energized by a depletable energy source for programming a pacemaker as to its operation to control the application of its stimulating pulses to a patient's heart, the depletable energy source coupled to selectively energize the elements of said apparatus, said apparatus oper-able in an off/rest mode, a power clown mode, an operating mode, and a trans-mitting mode, said pacemaker including memory means for receiving and storing signals indicative of its operation, and generator means responsive to the stored signals for providing corresponding stimulating pulses to the patient's heart, said programming apparatus comprising:
(a) a keyboard comprising a plurality of actuable keys for receiving and entering by operator manipulation data indicative of the pacemaker's operation in which to program said pacemaker;
(b) decoder means coupled to said keyboard and responsive to the actuation of a key of said keyboard to provide a manifestation of the actu-ated key and a data available manifestation;
(c) actuatable means for upon actuation the operation of said pro-gramming apparatus;
(d) memory means for storing a program;
(e) processor means for executing said program to process manifestation indicative of the actuated key derived from said decoder means and after pro-cessing the actuated key manifestation to provide a transmit ready manifesta-tion;
(f) transmitter means operable in the transmitting mode for trans-mitting the process operation data to said pacemaker; and (g) power control means coupled to said being means and to the deple-table energy source for variously energizing the elements of said programming apparatus in its off/rest mode at a low power level and low voltage level, its power down mode at an intermediate power level and the low voltage level, and its transmitting mode at a high power level and a high voltage level, said power control means comprising a storage element continuously energized by said energy source and responsive to the actuation of said being means to dispose said programming apparatus from its off/rest mode to its power down mode wherein said decoder means is energized by the energy source, said power control means coupled to said decoder means and responsive to the data avail-able manifestation of said energized decoder means for disposing said pro-gramming apparatus from its power down to its operating mode, wherein said processor means is energized to execute the stored program, said power control means coupled to said processor means and responsive to the transmit ready manifestation for operating said computer system in its transmitter mode and for applying the high voltage level to said transmitter means.
14. The programming apparatus as claimed in claim 13, wherein there is included energy source checking means being coupled to said depletable energy source to determine its power output level, said processor means operative to compare the energy source level with a predetermined minimum level below which said programming apparatus may not operate and if below said minimum level, said power control means disposing said programming apparatus to its off/rest mode.
15. The programming apparatus as claimed in claim 13, wherein the program stored within said memory being designed to receive and process data from said input data in a predetermined sequence, said processor means responsive to data inputted from said decoder means to compare the inputted data with that data that may be accepted at a point in the execution of said program and if not acceptable, providing an error manifestation to said power control means, whereby said programming apparatus is disposed from its operating mode to its power down mode.
16. The programming apparatus as claimed in claim 15, wherein said processor means is coupled to said decoder means to determine whether the depressed key is acceptable and if not for applying said error manifestation to said power control means, whereby computer system is disposed from its operating mode to its off/rest mode.
17. The computer system as claimed in claim 1, wherein there is further included amplifier means for amplifying input analog signals and operable in the power down mode as well as in the operating mode to permit a stabili-zation of said amplifier means during the power down mode, said amplifier means coupled to said processor means for stably amplifying and applying during the operator mode analog input signals to said processor means.
18. The computer system as claimed in claim 1, wherein said processor means executes the program stored in said memory means to provide corresponding output signals, said computer systems further including latch means coupled to receive the output signals and being responsive to selected of the cutput signals for providing a transfer manifestation, said power control system coupled to said latch means and responsive to the transfer manifestation for disposing said computer system from its operating mode to its power down mode.
19. The computer system as claimed in claim 1, wherein said processor means executes the program stored in said memory means to provide corresponding output signals, said computer systems further including latch means coupled to receive the output signals and being responsive to selected of the output signals for providing a transfer manifestation, said power control system coupled to said latch means and responsive to the transfer manifestation for disposing said computer system from its operating mode to its off/rest mode.
20. The computer system as claimed in claim 18, wherein said processor means includes means for providing a manifestation of the value of the data input by said data input means and for comparing the value manifestation with acceptable values that may be input into said computer system and, if not acceptable, for providing an error manifestation, said latch means responsive to the error manifestation for providing its transfer manifestation.
21. The computer system as claimed in claim 19, wherein said data input means comprises a keyboard including a plurality of actuatable keys, said decoder means responsive to the actuation of a key to provide a manifestation of the depressed key, said processor means comprising means responsive to the key manifestation to determine whether the depressed key is acceptable, and, if not, for providing an error manifestation, said latch means responsive to the error manifestation to provide its transfer manifestation.
22. The computer system as claimed in claim 18, wherein the program comprises a series of steps including a final step, said processor means executing the series of steps and for providing an end of sequence manifesta-tion upon the execution of the final step, said latch means responsive to the end of sequence manifestation for providing its transfer manifestation.
CA000347397A 1979-03-12 1980-03-11 Computer system with power control circuit Expired CA1143797A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US19,625 1979-03-12
US06/019,625 US4365290A (en) 1979-03-12 1979-03-12 Computer system with power control circuit

Publications (1)

Publication Number Publication Date
CA1143797A true CA1143797A (en) 1983-03-29

Family

ID=21794171

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000347397A Expired CA1143797A (en) 1979-03-12 1980-03-11 Computer system with power control circuit

Country Status (3)

Country Link
US (1) US4365290A (en)
JP (1) JPS55125879A (en)
CA (1) CA1143797A (en)

Families Citing this family (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4485818A (en) * 1980-11-14 1984-12-04 Cordis Corporation Multi-mode microprocessor-based programmable cardiac pacer
FR2509936B1 (en) * 1981-07-17 1986-12-19 Thomson Csf DISTURBANCE RECORDING SYSTEM
JPS58127262A (en) * 1982-01-25 1983-07-29 Toshiba Corp Microcomputer
US4536856A (en) * 1982-06-07 1985-08-20 Sord Computer Systems, Inc. Method of and apparatus for controlling the display of video signal information
JPS59168527A (en) * 1983-03-16 1984-09-22 Sharp Corp Power supply control system
US4611289A (en) * 1983-09-29 1986-09-09 Coppola Anthony F Computer power management system
US4573117A (en) * 1983-11-07 1986-02-25 Motorola, Inc. Method and apparatus in a data processor for selectively disabling a power-down instruction
US4613937A (en) * 1984-02-22 1986-09-23 Cordis Corporation Method for externally programming a device implanted in a patient
JPS61248101A (en) * 1985-04-26 1986-11-05 Canon Inc Electronic equipment
US4656318A (en) * 1985-05-09 1987-04-07 Hewlett-Packard Company Modem with power-off ring detection
US4688574A (en) * 1985-06-17 1987-08-25 Minnesota Mining And Manufacturing Company Electrical stimulator for biological tissue having mode control
EP0211308B1 (en) * 1985-07-22 1993-03-17 Sharp Kabushiki Kaisha Data processing machine
US5339446A (en) * 1986-12-26 1994-08-16 Kabushiki Kaisha Toshiba Power supply and method for use in a computer system to confirm a save operation of the computer system and to stop a supply of power to the computer system after confirmation
JPS63172345A (en) * 1987-01-12 1988-07-16 Canon Inc Input device for switch data
US4931975A (en) * 1987-12-21 1990-06-05 Johnson Service Company Microprocessor-based controller with synchronous reset
US5051936A (en) * 1987-12-21 1991-09-24 Johnson Service Company Microprocessor-based controller with synchronous reset
US5248963A (en) * 1987-12-25 1993-09-28 Hosiden Electronics Co., Ltd. Method and circuit for erasing a liquid crystal display
DK174975B1 (en) * 1988-05-06 2004-04-05 Toppan Printing Co Ltd Integrated circuit board
US4980836A (en) * 1988-10-14 1990-12-25 Compaq Computer Corporation Apparatus for reducing computer system power consumption
US5247655A (en) * 1989-11-07 1993-09-21 Chips And Technologies, Inc. Sleep mode refresh apparatus
US5201059A (en) * 1989-11-13 1993-04-06 Chips And Technologies, Inc. Method for reducing power consumption includes comparing variance in number of time microprocessor tried to react input in predefined period to predefined variance
US5058581A (en) * 1990-02-20 1991-10-22 Siemens-Pacesetter, Inc. Telemetry apparatus and method for implantable tissue stimulator
JPH03245180A (en) * 1990-02-23 1991-10-31 Toshiba Corp Brightness controller for panel display
US5355503A (en) * 1990-05-31 1994-10-11 National Semiconductor Corporation Event driven scanning of data input equipment using multi-input wake-up techniques
US5396635A (en) * 1990-06-01 1995-03-07 Vadem Corporation Power conservation apparatus having multiple power reduction levels dependent upon the activity of the computer system
EP0463593A3 (en) * 1990-06-25 1992-08-05 Kabushiki Kaisha Toshiba Portable computer powered by rechargeable batteries
JPH0496810A (en) * 1990-08-13 1992-03-30 Matsushita Electric Ind Co Ltd Information terminal equipment
JP3034362B2 (en) * 1990-11-22 2000-04-17 株式会社日立製作所 Peripheral controller and SCSI bus controller
US5265256A (en) * 1991-07-01 1993-11-23 Motorola, Inc. Data processing system having a programmable mode for selecting operation at one of a plurality of power supply potentials
US5935253A (en) * 1991-10-17 1999-08-10 Intel Corporation Method and apparatus for powering down an integrated circuit having a core that operates at a speed greater than the bus frequency
US5842029A (en) * 1991-10-17 1998-11-24 Intel Corporation Method and apparatus for powering down an integrated circuit transparently and its phase locked loop
GB2260631B (en) * 1991-10-17 1995-06-28 Intel Corp Microprocessor 2X core design
JPH05119876A (en) * 1991-10-25 1993-05-18 Toshiba Corp Electronic device and integrated circuit included in the device
JPH07504282A (en) * 1991-11-12 1995-05-11 マイクロチップ テクノロジー インコーポレイテッド Microcontroller power-up delay device
JP3237926B2 (en) * 1991-12-04 2001-12-10 シャープ株式会社 Power control device for digital electronic device, processing device provided with the power control device, and power management system for digital electronic device provided with the processing device
US5832286A (en) * 1991-12-04 1998-11-03 Sharp Kabushiki Kaisha Power control apparatus for digital electronic device
US5369771A (en) * 1991-12-23 1994-11-29 Dell U.S.A., L.P. Computer with transparent power-saving manipulation of CPU clock
GB2264794B (en) * 1992-03-06 1995-09-20 Intel Corp Method and apparatus for automatic power management in a high integration floppy disk controller
US5675816A (en) * 1992-05-26 1997-10-07 Fujitsu Limited Magnetic disk subsystem with failsafe battery charging and power shut down
DE4345477C2 (en) * 1992-05-26 2000-11-23 Fujitsu Ltd Magnetic disk drive
US5408573A (en) * 1992-06-17 1995-04-18 Johnson Service Company Integrated motor controller
US5781784A (en) * 1992-07-09 1998-07-14 Zilog, Inc. Dynamic power management of solid state memories
JP3742839B2 (en) * 1992-07-21 2006-02-08 レジェリティ・インコーポレイテッド Clock generator that can be put into shutdown mode
US5473767A (en) * 1992-11-03 1995-12-05 Intel Corporation Method and apparatus for asynchronously stopping the clock in a processor
US5392437A (en) * 1992-11-06 1995-02-21 Intel Corporation Method and apparatus for independently stopping and restarting functional units
US5630144A (en) * 1993-02-19 1997-05-13 Phoenix Technologies Ltd. Desktop computer monitor power control using keyboard controller
US5586332A (en) * 1993-03-24 1996-12-17 Intel Corporation Power management for low power processors through the use of auto clock-throttling
KR950005216B1 (en) * 1993-03-31 1995-05-22 삼성전자주식회사 Power saving apparatus for pc
KR950010897B1 (en) * 1993-08-06 1995-09-25 삼성전자주식회사 Power controller and method of generating power management signals for p.c
US5471625A (en) * 1993-09-27 1995-11-28 Motorola, Inc. Method and apparatus for entering a low-power mode and controlling an external bus of a data processing system during low-power mode
EP0666525B1 (en) * 1994-02-04 2001-09-12 Intel Corporation Method and apparatus for control of power consumption in a computer system
GB2291722A (en) * 1994-07-15 1996-01-31 Ibm Cordless coupling for peripheral devices.
US5659761A (en) * 1994-10-18 1997-08-19 Hand Held Products Data recognition apparatus and portable data reader having power management system
US5793967A (en) * 1994-10-18 1998-08-11 Hand Held Products, Inc. Data collection and RF communications system and method of developing applications for same
JP2974950B2 (en) * 1995-10-26 1999-11-10 インターナショナル・ビジネス・マシーンズ・コーポレイション Information processing system
US5834956A (en) 1995-12-29 1998-11-10 Intel Corporation Core clock correction in a 2/N mode clocking scheme
US5802132A (en) * 1995-12-29 1998-09-01 Intel Corporation Apparatus for generating bus clock signals with a 1/N characteristic in a 2/N mode clocking scheme
US5821784A (en) * 1995-12-29 1998-10-13 Intel Corporation Method and apparatus for generating 2/N mode bus clock signals
US5721485A (en) * 1996-01-04 1998-02-24 Ibm Corporation High performance on-chip voltage regulator designs
US5693076A (en) * 1996-01-16 1997-12-02 Medtronic, Inc. Compressed patient narrative storage in and full text reconstruction from implantable medical devices
US5862394A (en) * 1996-03-21 1999-01-19 Texas Instruments Incorporated Electronic apparatus having a software controlled power switch
US5826067A (en) * 1996-09-06 1998-10-20 Intel Corporation Method and apparatus for preventing logic glitches in a 2/n clocking scheme
US5862373A (en) * 1996-09-06 1999-01-19 Intel Corporation Pad cells for a 2/N mode clocking scheme
US5746203A (en) * 1996-09-26 1998-05-05 Johnson & Johnson Medical, Inc. Failsafe supervisor system for a patient monitor
JP3198961B2 (en) * 1997-02-10 2001-08-13 日本電気株式会社 Battery pack and portable communication device with built-in battery pack
US6223295B1 (en) * 1998-07-16 2001-04-24 Silitek Corporation Means for saving electrical power
US6169925B1 (en) 1999-04-30 2001-01-02 Medtronic, Inc. Telemetry system for implantable medical devices
US6240317B1 (en) 1999-04-30 2001-05-29 Medtronic, Inc. Telemetry system for implantable medical devices
US6167312A (en) * 1999-04-30 2000-12-26 Medtronic, Inc. Telemetry system for implantable medical devices
KR100603926B1 (en) 1999-10-25 2006-07-24 삼성전자주식회사 Power supply control circuit for computer system having a plurality of power management states and control method of the same
US6665802B1 (en) 2000-02-29 2003-12-16 Infineon Technologies North America Corp. Power management and control for a microcontroller
US7228441B2 (en) * 2000-09-27 2007-06-05 Huron Ip Llc Multi-server and multi-CPU power management system and method
US20070245165A1 (en) 2000-09-27 2007-10-18 Amphus, Inc. System and method for activity or event based dynamic energy conserving server reconfiguration
US7822967B2 (en) * 2000-09-27 2010-10-26 Huron Ip Llc Apparatus, architecture, and method for integrated modular server system providing dynamically power-managed and work-load managed network devices
US7032119B2 (en) * 2000-09-27 2006-04-18 Amphus, Inc. Dynamic power and workload management for multi-server system
USRE40866E1 (en) * 2000-09-27 2009-08-04 Huron Ip Llc System, method, and architecture for dynamic server power management and dynamic workload management for multiserver environment
US20030196126A1 (en) * 2002-04-11 2003-10-16 Fung Henry T. System, method, and architecture for dynamic server power management and dynamic workload management for multi-server environment
US6862472B2 (en) * 2001-07-26 2005-03-01 Ge Medical Systems Information Technologies, Inc. Medical testing system with an illuminating component
US6915155B2 (en) * 2001-07-26 2005-07-05 Ge Medical Systems Information Technologies, Inc. Medical testing system with an illuminating component and automatic shut-off
US20040230246A1 (en) * 2003-05-15 2004-11-18 Stein Richard E. Patient controlled therapy management and diagnostic device with human factors interface
US20040230247A1 (en) * 2003-05-15 2004-11-18 Stein Richard E. Patient controlled therapy management and diagnostic device with human factors interface
JP2005000420A (en) * 2003-06-12 2005-01-06 Omron Healthcare Co Ltd Electrocardiograph, and control method therefor
US7515963B2 (en) * 2003-12-16 2009-04-07 Cardiac Pacemakers, Inc. Method of patient initiated electro-cardiogram storage, status query and therapy activation
US8044536B2 (en) * 2007-10-10 2011-10-25 Ams Research Corporation Powering devices having low and high voltage circuits
CN102779243B (en) * 2011-05-11 2015-06-10 纬创资通股份有限公司 Electronic device with encryption function
US9717919B2 (en) 2013-09-06 2017-08-01 Boston Scientific Neuromodulation Corporation Filtering algorithm for assessing communications wirelessly received by an implantable medical device
US9800719B1 (en) * 2017-07-11 2017-10-24 Premergy, Inc. Systems and methods for managing power for a mobile device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3703710A (en) * 1970-01-05 1972-11-21 Hitachi Ltd Semiconductor memory
US3643219A (en) * 1970-03-13 1972-02-15 Raytheon Co Visual display system
US3805796A (en) * 1971-05-10 1974-04-23 Cordis Corp Implantable cardiac pacer having adjustable operating parameters
US3833005A (en) * 1971-07-26 1974-09-03 Medtronic Inc Compared count digitally controlled pacemaker
US3922526A (en) * 1973-02-02 1975-11-25 Texas Instruments Inc Driver means for lsi calculator to reduce power consumption
US3956740A (en) * 1974-11-29 1976-05-11 Telxon Corporation Portable data entry apparatus
US3941989A (en) * 1974-12-13 1976-03-02 Mos Technology, Inc. Reducing power consumption in calculators
US3976995A (en) * 1975-05-22 1976-08-24 Sanders Associates, Inc. Precessing display pager
DE2713648A1 (en) * 1976-03-26 1977-10-06 Tokyo Shibaura Electric Co POWER SUPPLY CONTROL DEVICE FOR STORAGE DEVICES
US4089062A (en) * 1976-06-28 1978-05-09 Texas Instruments Incorporated Switching control circuits for electronic calculator with push-button on-off system
DE2738871A1 (en) * 1976-09-29 1978-03-30 Arco Med Prod Co PACEMAKER
NL7713772A (en) * 1976-12-14 1978-06-16 American Hospital Supply Corp HEART STIMULATOR.
US4130899A (en) * 1977-11-25 1978-12-19 Ncr Corporation System for operating volatile memory in normal and standby modes

Also Published As

Publication number Publication date
US4365290A (en) 1982-12-21
JPS55125879A (en) 1980-09-29
JPH0160267B2 (en) 1989-12-21

Similar Documents

Publication Publication Date Title
CA1143797A (en) Computer system with power control circuit
CA1143798A (en) Computer system with simplified data input
US4236524A (en) Program testing apparatus
US4250884A (en) Apparatus for and method of programming the minimum energy threshold for pacing pulses to be applied to a patient's heart
US4208008A (en) Pacing generator programming apparatus including error detecting means
US6185461B1 (en) System and method for verification of recommended replacement time indication in an implantable cardiac stimulation device
US5954755A (en) Facilitated atrial pacing threshold testing
US4305397A (en) Pacing generator programmer with transmission checking circuit
EP0956093B1 (en) Apparatus for controlling an implanted medical device in a time-dependent manner
US4432360A (en) Interactive programmer for biomedical implantable devices
US4708142A (en) Automatic cardiac capture threshold determination system and method
US5016634A (en) Implantable medical device with means for telemetric transmission of data
US4365633A (en) Patient-operated pacemaker programmer
US6482154B1 (en) Long range implantable medical device telemetry system with positive patient identification
US4404972A (en) Implantable device with microprocessor control
US4567892A (en) Implantable cardiac pacemaker
US4390022A (en) Implantable device with microprocessor control
US5159926A (en) Medical stimulation and/or monitoring device interacting with the body of a patient based upon selectable parameter set
US4590941A (en) Cardiac pacer with improved battery system, output circuitry, and emergency operation
EP0765671A2 (en) Transvalvular impedance measurement
JP2006043467A (en) Implantable medical device
GB1604126A (en) Implantable cardiac pacer
WO2001013998A1 (en) Cardiac rhythm management system with user interface for threshold test
EP0011935B1 (en) Body stimulator programmer
EP0657186A2 (en) Cardiac pacemaker with triggered magnet modes

Legal Events

Date Code Title Description
MKEX Expiry