CA2184556A1 - Compression encoding apparatus and recording apparatus for compression encoded data - Google Patents

Compression encoding apparatus and recording apparatus for compression encoded data

Info

Publication number
CA2184556A1
CA2184556A1 CA002184556A CA2184556A CA2184556A1 CA 2184556 A1 CA2184556 A1 CA 2184556A1 CA 002184556 A CA002184556 A CA 002184556A CA 2184556 A CA2184556 A CA 2184556A CA 2184556 A1 CA2184556 A1 CA 2184556A1
Authority
CA
Canada
Prior art keywords
encoding
picture
pictures
rate control
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
CA002184556A
Other languages
French (fr)
Inventor
Masatoshi Takashima
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of CA2184556A1 publication Critical patent/CA2184556A1/en
Abandoned legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/79Processing of colour television signals in connection with recording
    • H04N9/80Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback
    • H04N9/804Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback involving pulse code modulation of the colour picture signal components
    • H04N9/8042Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback involving pulse code modulation of the colour picture signal components involving data reduction
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/134Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or criterion affecting or controlling the adaptive coding
    • H04N19/142Detection of scene cut or scene change
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/102Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or selection affected or controlled by the adaptive coding
    • H04N19/103Selection of coding mode or of prediction mode
    • H04N19/114Adapting the group of pictures [GOP] structure, e.g. number of B-frames between two anchor frames
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/102Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or selection affected or controlled by the adaptive coding
    • H04N19/124Quantisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/134Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or criterion affecting or controlling the adaptive coding
    • H04N19/146Data rate or code amount at the encoder output
    • H04N19/149Data rate or code amount at the encoder output by estimating the code amount by means of a model, e.g. mathematical model or statistical model
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/134Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or criterion affecting or controlling the adaptive coding
    • H04N19/146Data rate or code amount at the encoder output
    • H04N19/15Data rate or code amount at the encoder output by monitoring actual compressed data size at the memory before deciding storage at the transmission buffer
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/169Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the coding unit, i.e. the structural portion or semantic portion of the video signal being the object or the subject of the adaptive coding
    • H04N19/177Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the coding unit, i.e. the structural portion or semantic portion of the video signal being the object or the subject of the adaptive coding the unit being a group of pictures [GOP]
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/169Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the coding unit, i.e. the structural portion or semantic portion of the video signal being the object or the subject of the adaptive coding
    • H04N19/179Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the coding unit, i.e. the structural portion or semantic portion of the video signal being the object or the subject of the adaptive coding the unit being a scene or a shot
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/50Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using predictive coding
    • H04N19/503Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using predictive coding involving temporal prediction
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/60Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using transform coding
    • H04N19/61Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using transform coding in combination with predictive coding
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/85Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using pre-processing or post-processing specially adapted for video compression
    • H04N19/87Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using pre-processing or post-processing specially adapted for video compression involving scene cut or scene change detection in combination with video compression
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/24Systems for the transmission of television signals using pulse code modulation
    • H04N7/52Systems for transmission of a pulse code modulated video signal with one or more other pulse code modulated signals, e.g. an audio signal or a synchronizing signal
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/102Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or selection affected or controlled by the adaptive coding
    • H04N19/103Selection of coding mode or of prediction mode
    • H04N19/107Selection of coding mode or of prediction mode between spatial and temporal predictive coding, e.g. picture refresh
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N19/00Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
    • H04N19/10Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding
    • H04N19/134Methods or arrangements for coding, decoding, compressing or decompressing digital video signals using adaptive coding characterised by the element, parameter or criterion affecting or controlling the adaptive coding
    • H04N19/146Data rate or code amount at the encoder output
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/76Television signal recording
    • H04N5/84Television signal recording using optical recording
    • H04N5/85Television signal recording using optical recording on discs or drums

Abstract

In an encoding apparatus having a memory of diminished size for lowering the production cost, the memory stores input video signals made up of plural pictures including intra-pictures (I-pictures) and a scene change detector 101 detects change points of the input video signals. An encoding unit 106 encodes pictures stored in the memory 102 by fixed length encoding for generating a bitstream. A timing control unit 105 determines successive groups of pictures, each including at least an intra-picture, on the basis of the detection by the scene change detector 101, and controls the processing timing of fixed length encoding of each picture in the group of pictures by the encoding unit 106. A rate control unit 107 sets a range from a picture next to an intra-picture to the next intra-picture as a range of the code generation rate in the encoding unit 106. The rate control unit 107 controls the range of the code generation rate so that, if a scene change has been detected, the amount of the encoding information previously allocated to the intra-picture will be allocated to other pictures.

Description

2 1 ~556 PATENT

TITLE OF THE INVENTION

COMPRESSION ENCODING APPARATUS AND RECORDING APPARATUS
FOR COMPRESSION ENCODED DATA
BACRGROUND OF THE INVENTION
This invention relates to a compression encoding apparatus for high efficiency encoding of a moving picture by exploiting correlation along the time axis, and to an apparatus for recording compression encoded data representing video signals.
DESCRIPTION OF THE RELATED ART
A high-efficiency encoding system is known as the Motion Picture Image coding Experts Group (MPEG) system. With the MPEG system, inter-picture prediction is performed for curtailing redundancy along the time axis. To this end, the MPEG
system provides for three picture types, namely an Intra-picture or I-picture, a predictive coded picture or P-picture and a bi-directionally coded picture or B-picture. The I-picture is an intra-coded picture, that is a picture encoded within a frame itself, while the P-picture is a picture encoded by forward prediction and the B-picture is a picture encoded by bi-directional prediction.
The MPEG system also uses a group-of-pictures or GOP
structure for enabling random accessing. That is, random accessing can be carried out with a set of plural pictures as a unit.

AI.16\50NY\3660.AP2 --I--21 ~4556 PATENT

As shown in Fig. 1, with picture data encoded in accordance with the MPEG system, those beginning from an I-picture I(3) and ending at a picture prior to the next I-picture I (12) in the encoding sequence are grouped as one GOP. The reason is that, with the pictures grouped in this manner, picture reproduction may be realized when performing variable speed reproduction by decoding the I-picture which does not exploit inter-frame correlation, and the I-picture may be easily isolated by detecting the GOP header specifying the GOP entry point provided in each GOP.
Although the size and the construction of one GOP may be selected freely, the usual practice is to keep the size of one GOP constant at all times and to fix the number and construction of I-pictures, P-pictures and B-pictures in one GOP.
However, with the fixed construction of one GOP, if a picture where a scene change has occurred is a P-picture or a B-picture, the picture cannot be coded smoothly, and the picture quality of the GOP containing such picture is deteriorated.
Thus, with a proposed compression encoding apparatus employing the above-mentioned MPEG system, as shown in Fig. 2, the following processing is performed.
First, input video signals are supplied to a scene change detection circuit 501 for detecting scene changes in the input video signals. Simultaneously, the input video signals are stored in a frame memory 502. In the proposed apparatus, the AI .16\SONY\3660 .AP2 --2--21 ~4556 PATENT

number of pictures in each GOP is set to 9 pictures for usual operations. Thus the frame memory 502 has a storage capacity of two GOPs, that is 18 pictures. At a point in time when 18 pictures of the input video signals are stored in the frame memory 502, any scene change that occurred in the 18 pictures is detected by the scene change detection circuit 501. Before the pictures held in the frame memory 502 are supplied to an encoding circuit 506, a timing control circuit 505 determines the construction of one GOP based on the detection output of the scene change detection circuit 501.
It is now assumed that the state in which a picture sequence from a B-picture B(1) to a P-picture P(18) are stored in the memory 502 is termed buffer status 1, the state in which a picture sequence from a B-picture B(10) to an I-picture I(27) are stored in the memory 502 is termed a buffer status 2, and the state in which a picture sequence from a B-picture B(19) to a P-picture P(36) are stored in the memory 502 is termed a buffer status 3, as shown in Fig. 3. These states are such that, with the fixed construction of one GOP, the boundary between one GOP
and the next GOP is a GOP point, and 18 pictures from one GOP
point to the second GOP point are stored in the frame memory 502.
If, with buffer status 1, a scene change is detected by the scene change detection circuit 501 at the 15th picture, that is, at the I-picture I(I5) on Fig. 3, the timing control circuit 505 sets one GOP as being comprised of the first picture B(1) to the AI .16\50NY\3660.AP2 --3--PATENT

twelfth picture I(12) in the display or picture sequence. If, with buffer status 2, a scene change is detected by the scene change detection circuit 501 at the 25th picture, that is at the B-picture B(25), the timing control circuit 505 sets one GOP as being comprised of the 13th picture B(13) to the 24th picture P(24) in the display sequence. If, with buffer status 3, a new scene change has not been detected by the scene change circuit 501, the timing control circuit 501 sets one GOP as being comprised of pictures from the previous scene change point up to the next GOP point, that is, as being comprised of the 25th picture B(25) up to the 27th picture I(24) in the display sequence.
As described above, the timing control circuit 505 sets the size and construction of one GOP variably within a range of 2 GOPs, and routes the corresponding timing control signals, such as those containing processing mode flags as later explained and picture type information, to a motion vector detection or motion estimator (ME) circuit 503, an encoding circuit 506 and a rate control circuit 507.
The ME circuit 503, encoding processing circuit 506 and rate control circuit 507 perform processing operations based on a timing control signal from the timing control circuit 505.
The bit rate controlling operation of the circuit 507 will now be explained with reference to the flow chart of Fig. 4.
In general, the bit rate control circuit 507 includes a suitably AI .16\SONY\3660 .AP2 --4--PATENT

programmed micro-computer (not shown). When such micro-computer is started, parameters are first initialized at step S17l to enter an interrupt awaiting state (step S172). If an interrupt is applied, the above-mentioned processing mode flag and the picture type information are seized at steps S173, S174 in order to judge the nature of the interrupt. In response to this processing mode flag, a decision is given at step S175, step S176 and step S177 whether the interrupt is GOP-based, picture-based or macro-block-based, respectively. Based on the results of such decision, the GOP-based processing (step S178), picture-based processing (step S171o) or the macro-block-based processing (step S17l1) is performed.
If, at step S178, the interrupt is judged to be the GOP-based interrupt, the numbers of the I-, P- and B-pictures of the GOP currently processed, that is, the current GOP, are seized at step S1781, and the amount of residual bits or the amount of the encoding information remaining which is allocated to the current GOP is calculated at step S1782. A transmission buffer (not shown) is initialized from one picture type to another in step S1783-With the above-described compression encoding apparatus 100 of the background art, since the size and the construction of one GOP are changed within a range of 2 GOPs in response to the results of scene change detection, the required capacity of the frame memory 502 is 2 GOPs, that is 18 pictures. Because of the AI.16\SO~\3660 .AP2 - 5-PATENT

extremely large capacity of the frame memory 502, the production cost is prohibitively increased.
In addition, since bit rate control for the encoding circuit 506 is performed by the timing control signal from the timing control signal 505 based on a GOP, as determined by the timing control circuit 505, the total bit rate needs to be calculated each time the size of the GOP determined by the timing control circuit 505 is changed. In other words, since the amount of the residual bits from those allocated to the current GOP
needs to be calculated each time the size of one GOP is changed, as shown in Fig. 4, the bit rate control operation becomes complex.
On the other hand, if the bitstream obtained by the compression encoding apparatus of the background art is recorded on a recording medium, the bitstream is lacking in the point information specifying a range of constant code generating bits, so that it has not been possible to do accurate writing or re-writing for a pre-set range of the recording medium by a re-writing system configured for doing overwriting on the recording medium.
SllMMARY OF THE I~J V l"N l 1 ON
It is therefore an object of the present invention to provide a compression encoding apparatus and an apparatus for recording compression-encoded data and by which production costs AI .16\50NY~3660.AP2 --6--PATENT

may be lowered by significantly reducing the size or capacity of the required memory.
It is another object of the present invention to provide a compression encoding apparatus and an apparatus for recording compression-encoded data and by which the encoding operation for the compression is simplified.
It is a further object of the present invention to provide a compression encoding apparatus by which compression encoded data can be correctly written and re-written in a pre-set range at a pre-set position on a recording medium.
It is yet another object of the present invention to provide a recording apparatus for encoded data by which encoded data can be correctly written and re-written in a pre-set range at a pre-set position on a recording medium.
In accordance with one aspect of the present invention, an encoding apparatus for encoding video signals made up of a plurality of pictures in accordance with an encoding system exploiting inter-frame prediction includes storage means for storing input video signals, change point detection means for detecting change points of the pictures of the input video signals, encoding means for encoding the pictures stored in the storage means with a fixed encoding length as an encoding unit for generating a bitstream, timing control means for determining a group of pictures inclusive of at least an intra-picture based on the results of detection of the change point detection means A~ .16\SONY\3660.AP2 --7--PATENT

and for controlling the processing timing of the fixed length encoding of each picture in the group of pictures by the encoding means, and rate control means for controlling the range of the code generation rate in the encoding means based on the results of detection by the change point detection means under control of the timing control means. In the foregoing, the rate control means sets a range for the code generation rate which ranges from a picture next to an intra-picture to the next intra-picture. If a scene change has occurred, the residual of the amount of the encoding information previously allocated to the intra-picture is allocated to another picture. If a change point, such as a scene change, is detected in the intra-picture, the picture where the change point has occurred is switched to an intra-picture to do fixed-length coding, so that data recorded on the recording medium may be reproduced without deterioration in picture quality, and hence an optimum reproduced picture is obtained.
Since it is only necessary for the storage means to have a storage capacity of at least three pictures, the memory size may be reduced significantly as compared to that with the conventional apparatus, thus lowering the production cost of the apparatus .
In accordance with another aspect of the present invention, an apparatus for encoding video signals made up of a plurality of pictures in accordance with an encoding system exploiting inter-frame prediction and for recording the encoded AI.16\SONY\3660.AP2 --8--21 8~556 PATENT

data in a recording medium includes storage means for storing input video signals, change point detection means for detecting change points of the pictures of the input video signals, encoding means for encoding the pictures stored in the storage means in a fixed length as an encoding unit for generating a bitstream, timing control means for determining a group of pictures inclusive of at least an intra-picture based on the results of detection of the change point detection means and for controlling the processing timing of the fixed length encoding of each picture in the group of pictures by the encoding means, rate control means for controlling the range of the code generation rate in the encoding means based on the results of detection by the change point detection means under control of the timing control means, and recording means for recording a bitstream obtained by the encoding means on a recording medium. The rate control means sets a range of from a picture next to an intra-picture to the next intra-picture as a range of code generation rate. If a scene change has occurred, the residual of the amount of the encoding information previously allocated to the intra-picture is allocated to another picture. If a change point, suchas a scene change, is detected in the intra-picture, the picture where the change point has occurred is switched to an intra-picture to do fixed-length coding, so that data recorded on the recording medium may be reproduced without deterioration in picture quality, and hence an optimum reproduced picture is AI .16\50NY\~660.AP2 --9--21 8$556 PATENT

obtained. Since it is only necessary for the storage means to have a storage capacity of at least three pictures, the memory size may be reduced significantly as compared to that with the conventional recording apparatus, thus lowering the production cost of the apparatus.
With the encoding apparatus according to the present invention, the rate control means fixes the number of pictures in a range of a code generation rate and a start picture. This enables correct fixed length encoding. For recording on a recording medium the encoded data obtained with the encoding apparatus, the encoded data can be reliably written or re-written in a pre-set range of the recording medium. Since the range of the encoding generation rate is fixed, it is unnecessary to calculate the desired encoding length, thus simplifying the encoding process.
With the encoding apparatus according to the present invention, the rate control unit doubles the code generation rate on detection of a scene change. If a change point, such as a scene change, occurs in input video signals, the amount of the encoding information previously allocated to the intra-picture may be reliably allocated to another picture.
With the encoding apparatus according to the present invention, the encoding means inserts the information specifying the range of the code generation rate into the bitstream under control of the rate control means. In this manner, when AI .16\SONY\3660.AP2 --10--PATENT

recording the encoded data obtained with the encoding apparatus, the encoded data can be written and re-written more reliably in a pre-set range of the recording medium.
With the encoding apparatus according to the present invention, the result of detection by the change point detection means is overridden until the other picture is fixed-length encoded by the encoding means. In this manner, fixed length encoding may be maintained within the range of the code generation rate even if a scene change has occurred.
With the encoding apparatus according to the present invention, the change point detection means detects a change point of the input video signals by the residual information found at the time of motion vector detection in the inter-frame prediction. This enables correct detection of a change point in the input video signals.
BRIEF DESCRIPTION OF THE DRAWINGS
Fig. 1 illustrates a range for one GOP and bit rate control in accordance with the background art;
Fig. 2 is a block diagram showing the construction of an encoding apparatus according to the background art;
Fig. 3 illustrates picture type management in a case in which a scene change has occurred in the encoding apparatus of Fig. 2;
Fig. 4 is a flowchart showing bit control in the encoding apparatus of Fig. 2;

AI.16\SONY\3660.AP2 --Il--2 1 8 4 5 ~ 6 PATENT

Fig. 5 is a block diagram showing the construction of a compression encoding apparatus according to an embodiment of the present invention;
Fig. 6 illustrates the configuration for one GOP and bit rate control with the encoding apparatus of the background art as contrasted with that according to the present invention;
Fig. 7 illustrates picture type management for scene change occurrences in the encoding apparatus of Fig. 5;
Fig. 8 is a flowchart to which reference is made in explaining bit rate control with the apparatus of Fig. 5;
Fig. 9 illustrates picture type management in case the bit rate control is enhanced by a factor of two;
Fig. 10 is a flowchart to which reference will be made in explaining bit rate control in case the bit rate control is enhanced by a factor of two;
Fig. 11 is a block diagram showing the construction of an encoding apparatus according to a modified embodiment of the present invention;
Fig. 12 is a block diagram showing the construction of a recording apparatus for encoded data according to an embodiment of the present invention;
Fig. 13 illustrates picture type management for scene change occurrences in the encoding circuit of the recording apparatus shown in Fig. 12;

AI .16\SONY\3660.AP2 --12--2 1 3~556 PATENT

Fig. 14 illustrates a fixed length unit of a disc-shaped recording medium that may be used with the recording apparatus of Fig. 12;
Fig. 15 illustrates a bitstream format of the MPEG2 system;
Fig. 16 illustrates a case in which at least one or more bit rate control units are combined in recording the bitstream on the recording medium; and Fig. 17 illustrates a case in which the normal position for the I-picture comes first in bit rate control in recording a bitstream on the recording medium.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
An encoding apparatus 100 according to an embodiment of the present invention is shown in Fig. 5 to include a scene change detection circuit 101 and a frame memory 102, both fed with input video signals through an input terminal 1. The encoding apparatus 100 also includes a counter 104 and a timing control circuit 105 fed with outputs of the counter 104 and the scene change detection circuit 101. The encoding apparatus 100 further includes a motion vector detection or motion estimator (ME) circuit 103 fed with outputs of the frame memory 102 and the timing control circuit 105, and a rate control circuit 107 fed with an output of the timing control circuit 105. In the encoding apparatus 100, an encoding processing circuit 106 is fed with outputs of the frame memory 102, ME circuit 103, timing AI .16\SOllY\3660.AP2 --13--PATENT

control circuit 105 and rate control circuit 107, and a variable length encoding (VLC) circuit 109 is fed with outputs of the timing control circuit 105 and the encoding processing circuit 106. Moreover, in the encoding apparatus 100, an output control circuit 112 is fed with an output of the VLC circuit 109, and a code buffer 110 is fed with outputs of the VLC circuit 109 and the output control circuit 112. The encoding apparatus 100 additionally includes an output interfacing (I/F) circuit 111 fed with outputs of the output control circuit 112 and the code buffer 110, and a buffer counter 108 fed with outputs of the VLC
circuit 109 and the output I/F circuit 111.
The output of the timing control circuit 105 is also fed to the frame memory 102, and the code buffer 110 also receives outputs of the output I/F circuit 111 and the VLC
circuit 109, while the rate control circuit 107 is fed with an output of the code buffer 110.
The above-described encoding apparatus 100 exploits the MPEG system, and handles picture data comprised of intra-frame coded pictures (I-pictures), forward predictive coded pictures (P-pictures) and bi-directional predictive coded pictures or B-pictures. The original picture data enter the encoding apparatus 100 shown in Fig. 5 as video signals in the picture sequence of B(1), B(2), I(3), B(4), B(5), P(6), . . ., as shown in Fig. 6.
Thus, if the number of pictures making up a GOP of the input video signals is set to 9, the GOP is comprised of B(1) to P(9).

AI.16\SONY\3660.AP2 --14--PATENT

In encoding the pictures, entered in the foregoing picture sequence, encoding is performed on respective pictures interchanged in their positions in terms of a GOP as a unit in accordance with the rule of the GOP structure. In other words, as shown in Fig. 6, encoding is performed in an encoding sequence of I(3), B(1), B(2), P(6), B(4), B(5), . . . which is different from the picture sequence.
A series of operations performed in the encoding apparatus 100 will now be explained.
The video signals supplied to the encoding apparatus 100 are fed to the scene change detection circuit 101 and to the frame memory 102.
Since the original picture data handled by the encoding apparatus 100 has two B-pictures between the I-picture and the P-picture, as shown in Fig. 6, the frame memory 102 has a storagecapacity of three pictures. Consequently, the input video signals are stored in the frame memory 102 with three pictures being taken as the units thereof.
The scene change detection circuit 101 detects any picture in the input video signals where a scene change has occurred, and supplies the results of such detection to the timing control circuit 105.
The counter 104 is shown on Fig. 5 to be made up of a picture counter 104a, a macro-block counter 104b and a counter 104c for performing various other counting operations. The AI .16\S0NY\3660 .AP2 --15--PATENT

counter 104 detects horizontal synchronization signals and vertical synchronization signals in the input video signal and counts the clocks in a macro-block, the number of macro-blocks in the picture and the number of pictures in the GOP in a timed relation to these synchronization signals. The count values of the counter 104 are supplied to the timing control circuit 105.
The timing control circuit 105 is shown on Fig. 5 to include a GOP flag generator 105a, a picture flag generator 105b, a macro-block generator 105c, a point flag generator 105d for setting a fixed length and a timing generator 105e for generating a variety of timing signals. The timing control circuit 105 sets the positions of I-, P- and B-pictures and the GOP points based on various count values from the counter 104 and on the results of detection by the scene change detection circuit 101. Thus, the timing control circuit 105 generates timing control signals for the positions of the I-, P- and B-pictures and the GOP
points, as well as processing mode flags as later explained and the picture type information, by the above generators 105a to 105e, and transmits the generated data to the frame memory 102, ME circuit 103, encoding circuit 106, VLC circuit 109 and rate control circuit 107. The processing for determining the positions of the I-, P- and B-pictures and the GOP points by the timing control circuit 105 will be subsequently explained in detail.

AI .16\SONY\3660 .AP2 --16--PATENT

The pictures stored in the frame memory 102 are read out by the timing control signal supplied to the latter from the timing control circuit 105 in a coding sequence in which the pictures in a GOP are arrayed differently from the original picture sequence. The pictures read out from the frame memory 102 are supplied to the ME circuit 103 and to the encoding processing circuit 106.
The ME circuit 103 causes read out of a previous picture stored in a frame memory 106g of the encoding processing circuit 106 as later explained, as a search frame, based on the timing control signal from the timing control circuit 105, and detects, on the basis of a motion vector, which block in that previous picture is matched by each block of a picture from the frame memory 102. The ME circuit 103 routes the detected motion vector to the encoding processing circuit 106.
The encoding processing circuit 106 further includes a subtraction circuit 106a fed, at one input, with pictures from the frame memory 102, and an orthogonal transform circuit 106b which, in the illustrated encoding apparatus 100, is a discrete cosine transform (DCT) circuit. The encoding processing circuit 1~6 also includes a quantization circuit 106c fed with an output of the DCT circuit 106b, and an inverse quantization circuit 106d fed with an output of the quantization circuit 106c. Further, in the encoding processing circuit 106, an inverse DCT circuit 106e is fed with an output of the inverse quantization circuit 106d, Al .16\SONY\3660.AP2 --17--PATENT

and an addition circuit 106f receives, at one of its inputs, an output of the inverse DCT circuit 106e. The frame memory 106g is fed with an output of the addition circuit 106f and a motion compensation prediction or motion compensator (MC) circuit 106h receives the output of frame memory 106g. The output of the motion compensator circuit 106h is supplied to a second input of the subtraction circuit 106a and also to a second input of the addition circuit 106f.
An output of the ME circuit 103, that is, the above-mentioned motion vector information, is supplied to the framememory 106g, while an output of the rate control circuit 107 is fed to both the quantization circuit 106c and the inverse quantization circuit 106d, and an output of the quantization circuit 106c is fed to the VLC circuit 109.
Each processing by the encoding processing circuit 106 which will now be explained is controlled on the basis of timing control signals from the timing control circuit 105.
Using motion vector information stored in the frame memory 106g, the MC circuit 106h reads out the previous picture stored in the frame memory 106g to perform motion compensation thereon. The MC circuit 106h routes the motion-compensated previous picture to the subtraction circuit 106a, while storing the picture in the frame memory 106g.
The subtraction circuit 106a finds the difference between the picture from the frame memory 102 and the previous AI.16\SONY\3660.AP2 --18--PATENT

picture motion-compensated by the MC circuit 106h, and routes the resulting difference data to the DCT circuit 106b.
The DCT circuit 106b performs two-dimensional DCT on the difference data from the subtraction circuit 106a and routes the resulting DCT coefficients to the quantization circuit 106c.
The quantization circuit 106c quantizes the DCT
coefficients from the DCT circuit 106b at an arbitrary quantization step Q, under control of the rate control circuit 107, and routes the resulting quantized DCT coefficients to both the VLC circuit 109 and the inverse quantization circuit 106d.
The inverse quantization circuit 106d inverse quantizes the quantized data from the quantization circuit 106c at the quantization step Q employed by the quantization circuit 106c, under control of the rate control circuit 107, for restoring the DCT coefficients, which are then supplied to the inverse DCT
circuit 106e.
The inverse DCT circuit 106e performs inverse DCT on the DCT coefficients from the inverse quantization circuit 106d for restoring the DCT coefficients from the inverse quantization circuit 106d to data on the spatial axis, that is, to the difference data obtained by the subtraction circuit 106a, and routes the resulting difference data to the addition circuit 106f. The addition circuit 106f adds the motion-compensated previous picture obtained from the MC circuit 106h to the difference data from the inverse DCT circuit 106e for restoring AI .16\50NY\3660.AP2 --19--PATENT

the current picture which is then stored, as a previous picture, in the frame memory 106g.
The data thus reduced in redundancy in both the time axis and the frequency axis by the ME circuit 103 and the encoding processing circuit 106 are outputted from the encoding processing circuit 106 to the VLC circuit 109. The VLC circuit 109 allocates variable length codes to the data from the encoding processing circuit 106, on the basis of the respective timing control signal from the timing control circuit 105, and stores the generated bitstream in the code buffer 110.
The code buffer 110 outputs the bitstream from the VLC
circuit 109 via the output interfacing circuit 111 under the control of the output control circuit 112.
At this time, the buffer counter 108 counts the number of times data is written in the code buffer 110 by the VLC
circuit 109 for detecting the number of bits of the actually generated encoded data. The buffer counter 108 also counts the number of times data is read from the code buffer 110 to the output interfacing circuit 111 for detecting the take-up or storage ratio of the code buffer 110. The buffer counter 108 routes the detected bit number information and the detected buffer storage ratio information to ~he rate control circuit 107.
The rate control circuit 107 controls the quantization circuit 106c and the inverse quantization circuit 106d of the encoding processing circuit 106, on the basis of the detected bit A~ .16\SONY\3660 .AP2 --20--PATENT

number information and the buffer storage ratio information from the buffer counter 108, so that the amount of the generated data will be maintained lower than the number of bits of the desired fixed length and so that overflow from the code buffer 110 is avoided.
The processing by the timing control circuit 105 and the output control circuit 112 for determining the positions of the I-, P- and B-pictures and the GOP point will now be explained.
Initially, it should be noted that, with the encoding apparatus of the background art, as shown in Fig. 3, the range of bit rate control in the transmission of a bitstream obtained by encoding is the same as the GOP range, and the number of residual bits is set as the scheduled number of bits for a GOP under consideration. The number of the residual bits is controlled to be decreased each time a picture of the GOP is encoded such that it becomes zero after encoding the last picture in the GOP.
Conversely, with the encoding apparatus 100 according to this invention, the range of bit rate control differs from the GOP range, as shown in Fig. 6, such that, for the GOP range of, for example, from I(3) to s(8) in the encoding sequence, the range of bit rate control is from the B-picture B(1) which is next to the I-picture I(3) to the I-picture I(12) of the next GOP. By performing bit rate control on the I-picture I(12), a large number of residual bits are left at a trailing end of a AI .16\50NY\3660 .AP2 --21--PATENT

GOP. The encoding apparatus 100 according to this invention exploits the fact that bits are left at the trailing end of the GOP.
More specifically, if video signals are supplied to the 5 encoding apparatus in the picture sequence of B (1), B (2), I (3), B (4), B (5), P (6), . . ., as shown in Fig.7, the first three pictures, namely B (1), B (2) and I (3), are first stored in the frame memory 102. This is termed buffer status 1.
The timing control circuit 105 then generates and transmits timing control signals which will cause the last entered picture I (3) to be read out first from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103. The timing control circuit 105 then generates and transmits timing control signals which will cause the pictures B (1) and 15 B (2) to be read out in this sequence from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103.
In this manner, the pictures I (3), B (1) and B (2) are supplied in the stated sequence to the encoding processing circuit 106, and the above-mentioned encoding operation is 20 performed on the sequentially supplied pictures in a manner as described above.
The timing control signals generated by the timing control circuit 105 are also supplied to the rate control circuit 107. The rate control circuit 107 is reset by the timing control 25 signal from the timing control circuit 105 at a time point when AI .16\50NY\3660 .AP2 --22--21 8li556 PATENT

the picture B(1) next following the picture I(3) is supplied to the encoding processing circuit 106.
Then, three pictures B(4), B(5) and P(6) are stored in the frame memory 102. This is termed buffer status 2.
In this case, the timing control circuit 105 generates and transmits timing-control signals which will cause the above pictures to be read out from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103 in the sequence of P(6), B(4) and B(5). The encoding processing circuit 106 again encodes the pictures sequentially supplied thereto from the frame memory 102.
Then, three pictures B(7), B(8) and P(9) are stored in the frame memory 102. This is termed buffer status 3.
In this case, the timing controlling circuit 105 generates and transmits timing control signals which will cause the above pictures to be read out from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103 in the sequence of P(9), B(6) and B(8). The encoding processing circuit 106 once again encodes the pictures sequentially supplied thereto from the frame memory 102.
With the encoding apparatus 100, since nine pictures of the input video signals are grouped together as one GOP, the timing control circuit 105 detects a GOP point after entry of the ninth picture P(9) based on the count value of the picture counter 104a in the counter 104. Since no scene change is AI .16\SONY\3660 .AP2 --23--PATENT

produced in buffer status 1, 2 or 3, the timing control circuit 105 sets the range of one GOP from I(3) to B(8) in the encoding sequence, and routes a GOP flag specifying the GOP point from the GOP flag generator 105a to the VLC circuit 109 and to the rate controlling circuit 107. At this time, a large number of bits, among the bits allocated to the GOP, are left in the last picture B(8) of the GOP.
Then, three pictures B(10), B(11) and I(12) are stored in the frame memory 102. This status is termed buffer status 4.
In this case, the timing control circuit 105 generates and transmits timing control signals which will cause the above pictures to be read out from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103 in the sequence of I(12), B(10) and B(11), and further cause the read out pictures to be encoded by the encoding processing circuit 106.
The timing control circuit 105 has already set the pictures I(3) to B(8) as one GOP in the encoding sequence.
Before the picture B(10) next following the last picture of the GOP thus set, that is the B-picture B(10) next to the picture I(12) in Fig. 7, is supplied to the encoding processing circuit 106, the fixed length setting point flag generator 105d of the timing control circuit 105 routes a flag specifying a fixed length setting point to both the rate controlling circuit 107 and the VLC circuit 109.

AI .16\SONY\3 6 6 0 . AP2 --24--PATENT

The rate control circuit 107 detects the flag from the fixed length setting point flag generator 105d and, in response to such detection, the rate control circuit 107 resets the number of residual bits for the current GOP and sets the amount or number of residual bits allocated to the next GOP.
The VLC circuit 109 detects the flag from the fixed length setting point flag generator 105d and inserts this flag as a fixed length point flag in a picture header of the first picture within the range of the executed bit rate control, that is, within the picture header of the picture B(10), as will now be described in detail.
In a bitstream of the MPEG2 system, for example, as shown in Fig. 15 and hereafter described in further detail, a sequence expanding portion is provided directly after the sequence header. This sequence expanding portion is used as an index for discriminating the MPG2 system, in which such sequence expanding portion exists, from the MPEGl system in which no sequence expanding portion exists. The sequence expanding portion describes various tools provided in the MPEG2. By means of such sequence expanding portion and a function expanding portion, the bitstream of the MPEG2 system can realize a large number of additional functions while maintaining interchangeability with the MPEGl system.
If the MPEG2 system is used for the encoding apparatus 100 embodying this invention, "11 11 11 11 (BYTE)" is inserted as AI .16\SONY\3660 .AP2 --25--PATENT

the fixed length point flag in one byte (= 8 bit) area in the expansion portion following the picture encoding function expanding portion and in the user data in the user data portion, as a way of inserting the above-mentioned fixed length point flag in the picture header.
If the fixed length point flag is detected from the bitstream outputted by the VLC circuit 109, the output control circuit 112 controls the output interfacing circuit 111 and the code buffer 110 for adding bits corresponding to a deficit portion of one fixed length between the fixed length point flag and the next fixed length point flag.
The fixed length point flag is inserted in this manner in a picture header of the first picture of a scheduled bit rate control unit in response to the flag outputted by the fixed length setting point flag generator 105d. The bit rate control range or unit (A) is set so as to differ from the GOP range, that is, it is set to a range from one fixed length point flag to the next fixed length point flag, for example, from the picture I(3) to the picture I(12) of the next GOP. Consequently, bit rate control is performed on the last I-picture I(12) of the bit rate control range or unit with the large number of bits left on encoding the last picture B(8) of the GOP.
Then, three pictures B(13), B(14) and I(15) are stored in the frame memory 102. This status is termed buffer status 5.
If a scene change is detected at the 15th picture AI .16\SONY\3660 .AP2 --26--2 1 845~6 PATENT

I(15), the timing control circuit 105 sets the pictures I(I2) to B(ll) as one GOP in the encoding sequence. The timing control circuit 105 generates a timing control signal by which the 15th picture, accompanying a time slot which should inherently be allocated to a P-picture, is processed as an I-picture. In other words, the timing control circuit 105 generates and transmits a timing control signal which will cause the picture I(15) to be initially read out from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103. Consequently, the number of residual bits allocated to the GOP is significantly reduced at this picture I(15).
This sets the buffer status 6 in which three pictures B(16), B(17) and P(18) are stored in the frame memory 102. When buffer status 7 is reached in which three pictures B(l9), B(20) and P(21) have been stored in the frame memory 102, the timing control circuit 105 produces a timing control signal by which the 21st picture, occupying a time slot which should inhe-rently be allocated to an I-picture, is processed as a P-picture.
In other words, in buffer status 7, the timing control circuit 105 generates, and transmits to frame memory 102, a timing control sisnal which will cause the picture P(21) to be read out last from the frame memory 102 to the encoding processing circuit 106 and to the ME circuit 103.
On the other hand, the fixed length point flag generator 105d of the timing control circuit 105 routes a flag AI .16\50NY\3660 .AP2 --27--PATENT

specifying a fixed length point to the rate control circuit 107 and to the VLC circuit 109 at such a timing that the bit rate control range or unit (B) of the current GOP will be the same as the earlier bit rate control range or unit (A) irrespective of the scene change detection and the results thereof.
Consequently, the bit rate control range (B) differs from the GOP
range, such that bit rate control is executed at all times in a pre-set range.
If buffer status 8, in which three pictures B(22), B(24) and P(24) are stored in the frame memory 102, and buffer status 9 in which three pictures B(25), B(26) and I(27) are stored in the frame memory 102, have been attained, while a scene change has been detected in the 25th picture B(25), the timing control circuit 105 sets the pictures I(15) to B(23) in the encoding sequence as one GOP, starting from the previously mentioned time of detecting the scene change at the 15th picture.
The timing control circuit 105 also generates a timing control signal by which the 25th picture, in a time slot which should inherently be allocated to a P-picture, will be processed as the I-picture I(27).
In buffer status 10, in which three pictures B(28), B(29) and P(30) are stored in the frame memory 102, timing control circuit 105 generates a timing control signal by which the 28st picture, in a time slot which should inherently be AI .16\SONY\3660 .AP2 --28--PATENT

allocated to an I-picture, will be processed as the P-picture p(30)-On the other hand, the fixed length point flag ~
generator 105d routes a flag specifying a fixed length point to the rate control circuit 107 and to the VLC circuit 109 at such a time that the bit rate control range or unit (C) of the current GOP will be the same as the bit rate control ranges (A) and (B) irrespective of the results of scene change detection.
Consequently, the bit rate control range (C) differs from the GOP
range, and bit rate control is executed at all times in a pre-set range.
The bit rate control sequence performed by the bit rate control circuit 107 will be explained in detail with reference to the flow chart of Fig. 8.
In general, the rate control circuit 107 may be constituted by a suitably programmed micro-computer (not shown).
When such micro-computer is started, parameters are first initialized at step S41 to enter an interrupt awaiting state at step S42. If an interrupt is applied, the above-mentioned processing mode flag and the picture type information from the timing control circuit 105 are seized at steps S43, and S44 in order to judge the nature of the interrupt.
In the background art illustrated in Fig. 4, a judgment as to whether the interrupt is GOP-based, picture-based or macro-block-based is effected by detecting the GOP flag, picture flag AI .16\SONY\3660 .AP2 --29--PATENT

or the macro-block flag from the processing mode flag. However, with the encoding apparatus 100 embodying this invention, the fixed length flag is detected in place of the GOP flag specifying that the interrupt is GOP-based. If this fixed length flag is detected, fixed length unit based processing is performed.
More specifically, in Fig. 8, it is judged whether or not the fixed length flag has been detected from the processing mode flag at step S45. If this fixed length flag is detected, the number of residual bits of the current GOP is reset in step S46, and the code buffer 110 is reset from one picture type to another in step S47 prior to returning to step S42 in order to await an interrupt. In other words, since the bit rate control range is constant with the encoding apparatus 100, it is unnecessary to calculate the length intended to be fixed, and it is only necessary to reset the number of residual bits.
If the fixed length setting flag is not detected at step S45, the program proceeds to step S48 in which it is judged from the processing mode flag whether or not the picture flag has been detected from the processing mode flag.
If the picture flag has been detected in S48, the number of residual bits is updated at step S49. The number of residual bits is found by subtracting the number of bits actually found in the previous picture from the number of residual bits prior to updating. The number of residual bits subsequent to AI .16\SONY\3660 .AP2 --30--2 l 84556 PATENT

updating, as thus found, is used as the number of residual bits of the current picture.
The degree of complexity is then found from the~mean value of the quantization scale of the previous picture and updated from one picture type to another in step S41o.
The average activity, such as, a value of the spatial resolution of the previous picture, is then calculated in step S411)-The total number of bits of the current picture is then calculated in step S412, and then the total number of bits iscalculated from one macro-block to another in step S413 prior to returning to step S42 in order to await an interrupt.
If no picture flag has been found at step S48, the program proceeds to step S414 where it is judged from the processing mode flag whether or not the macro-block has been detected.
If the macro-block has been detected, the quantization scale is determined in step S41s on the basis of the storage ratio of the code buffer 110 and on the basis of the ratio of the mean activity of the previous picture to the macro-block activity of the current picture.
In the next step S416, the code buffer 110 is updated, using the number of the actually produced or generated bits in the macro-block and the total number of bits intended to be AI .16\50NY\3660 .AP2 --31--21 8$556 PATENT

included in a micro-block, and then the program is returned to step S42 in order to await an interrupt.
If, with the above-described encoding apparatus 100, the GOP range without scene change is set to extend from an I-picture to the picture prior to the I-picture of the next GOP in the encoding sequence, a range extending from a picture next to the I-picture to the I-picture of the next GOP is used as the range of bit rate control. If a scene change has occurred, the bit rate control range is kept constant, and a picture inherently scheduled to be processed as a P-picture, that is, a picture appearing as a P-picture in the original picture sequence, is processed as an I-picture, and the number of residual bits which should be ultimately left is allocated to a forward portion of the GOP. If an I-picture is allocated first by a scene change as described above, the last picture in the bit rate control range is a P-picture. In addition, the range of one GOP is set in this case as the range from the first allocated I-picture to the next I-picture.
In this manner, fixed length setting may be reliably achieved within a range of executed bit rate control. In addition, since fixed length setting may be achieved reliably, data writing and re-writing may be reliably performed in a pre-set range of a recording medium. In addition, since it is only necessary for the frame memory 102 to have a storage capacity of at least three pictures, the memory size can be significantly AI .16\SONY\3660 .AP2 --32--PATENT

less than that with the conventional apparatus, thus further lowering the cost of the apparatus.
An encoding apparatus which is a modification of the embodiment of the invention described with reference to Figs. 5-8, will now be described with reference to Figs. 9 and 10 ashaving bit rate control operations different from those described above for the encoding apparatus 100, although the modified encoding apparatus is structurally similar to the encoding apparatus 100. More particularly, Fig. 9 shows picture management in the modified encoding apparatus, while Fig. 10 shows, in a flowchart, the bit rate control processing employed in the modified apparatus. The GOP range in the absence of scene changes and the bit rate control range for such case are the same as in the background art and hence are not explained in detail.
In addition, with the exception of the routine or sequence of steps indicated at S6 on Fig. 10, it is to be noted that the sequence of operations in the flowchart of Fig. 10 is the same as that in the flowchart for bit rate control shown in Fig. 8. Therefore, the steps indicating the same operations described above with reference to Fig. 8 are denoted by the same reference numerals, and are not further explained in detail herein.
If, in buffer status 5 in which three pictures B(13), B(14) and I(15) have been stored in the frame memory 102, a scene change has been detected by the scene change detection circuit AI .16\SONY\3660 .AP2 --33--PATENT

101 at the I(15) picture, the timing control circuit 105 sets I(12) B(10) and B(11) as one GOP in the encoding sequence, as in the earlier-described embodiment, and generates a timing control signal at the next GOP by which the 15th picture, occupying a S time slot which should inherently be allocated to a P-picture, will be processed as an I-picture I-(15).
The number of bits for the I-picture, among the number of residual bits allocated by the rate control circuit 107, is already used up at the time of encoding the I-picture I(12).
Therefore, in the embodiment being described with reference to Figs. 9 and 10, the bit rate control range is increased by a factor of two.
Referring now to Fig. 10, it will be seen that, in the bit rate control sequence of the modified encoding apparatus according to this invention, after the picture type information has been seized in step S44, it is judged, in step S6l, of sub-routine S6, whether or not the GOP flag has been detected in place of judging, as in step S45 on Fig. 8, whether or not the fixed length setting flag has been detected from the processing mode flag.
If the GOP flag is detected, it is then judged whether or not a scene change has been detected in step S62.
If a scene change has been detected, it is assumed that GOP-based processing has to be performed due to occurrence of such scene change. Thus the number of remaining bits of the AI .16\SONY\3660 .AP2 --34--PATENT

current GOP has to be checked at step S63 in order to effect bit rate control in terms of two GOPs, that is 18 pictures, as a unit. The code or transmission buffer 110 is initialized~from one picture type to another in the next step S64 and, in order to 5 prohibit interrupts in connection with the GOP-based processing at the next inherent GOP point, the code buffer 110 turns-on an internal flag in step S65 for indicating the 2 GOP-based processing and returns the program to step S42 for awaiting an interrupt.
If no scene change has been detected in step S62, that is, if the processing is the usual GOP-based processing, it is checked in step S66 whether or not the internal flag specifying the 2-GOP-based processing has been turned on.
If the internal flag specifying the 2-GOP based 15 processing has been turned on, the internal flag is turned off in step S6, in order to return to the interrupt awaiting state in step S42.
In the modified embodiment being here described, the number of residual bits, scheduled to be used in the next GOP, is 20 used in the current GOP as in step S68, while the I-picture, scheduled to ~e allocated to the next GOP, is processed as a P-picture as in step S69. If the mode of doing bit rate control in terms of two GOPs as a unit is entered, a flag indicating such processing mode is turned on. If, with such flag on, a new scene 25 change has occurred, this scene change is overridden. This AI .16\50NY\3660 .AP2 --35--PATENT

assures that, if a scene change has occurred, fixed length is maintained within the range of two GOPs, thus assuring reliable fixed length setting within the bit rate control range and allowing for more flexibility in coping with scene changes.
Since fixed length setting can be reliably achieved, writing and re-writing in a pre-set range on a recording medium can be reliably effected. Since it is only necessary for the frame memory 102 to have a storage capacity for at least three pictures, the memory size can be significantly reduced as compared to that required in the background art thus lowering the production cost of the apparatus.
An encoding apparatus 200 according to another embodiment of the invention is shown in Fig. 11 to comprise a new frame memory 201 and a memory 202 in addition to the components of the encoding apparatus 100 shown in Fig. 5. In the encoding apparatus 200, shown in Fig. 11, the parts or components corresponding to those shown in Fig. 5 are denoted by the same numerals and operate similarly so that such parts are not here further explained in detail.
With the encoding apparatus 200, the frame memory 201 is provided downstream of the frame memory 102, so that an output of the frame memory 102 is applied to the frame memory 201 and an output of the frame memory 201 is supplied to the subtraction circuit 106a of the encoding processing circuit 106. The memory 202 is provided downstream of the ME circuit 103 which has an AI .16\50NY\3660 .AP2 --36--PATENT

output supplied to the memory 202 while the output of memory 202 is supplied to the frame memory 106g of the encoding processing circuit 106. In the encoding apparatus 200, the scene change detection circuit 101 is supplied with the motion vector outputted by the ME circuit 103 instead of with the input video signals.
It will be appreciated that the encoding apparatus 200 is configured for detecting scene changes by exploiting motion vector detection operations performed by the ME circuit 103.
Similarly to the encoding apparatus 100, the encoding apparatus 200 converts the P-picture into an I-picture for processing the P-picture as the I-picture so as to reduce the volume of the code generation in case there is no correlation on the time axis despite motion compensation executed by the MC circuit 106b with the result that the amount of the generated code information cannot be reduced on calculating inter-picture differences.
In the encoding apparatus 100 shown in Fig. 5, a scene change is detected by integrating the inter-picture differences for one picture period. Therefore, panning a picture may be erroneously detected as being a scene change.
With the encoding apparatus 200, the foregoing problem is avoided by integrating residuals found at the time of motion vector detection in the ME circuit 103 so as to be capable of predicting the differential information amount after motion AI .16\SONY\3660 .AP2 --37--2 1 845~6 PATENT

compensation by the MC circuit 106, instead of simply finding the inter-picture differences.
In other words, the ME circuit 103 detects the motion vector across the interval between I-pictures. Therefore, for exploiting the detected motion vector, the motion vector detected by the ME circuit 103 needs to be stored for one I-picture period.
The memory 202 stores the motion vector produced by the ME circuit 103 for one I-picture period. The frame memory 201 has a storage capacity of one picture and stores one picture of the input video signals stored in the frame memory 102. Thus the input video signals are stored in the frame memory 201 for one picture period.
The scene change detection circuit 101 finds the sum of absolute values of residuals obtained at the time of motion vector detection by the ME circuit 103. If a scene change has been detected, the information on the sum of the absolute values is routed to the timing control circuit 105.
Meanwhile, by utilizing the residuals found at the time of motion vector detection as described above, a scene change may be detected at the time of bi-directional predictive coding by the motion vector extending in one or the opposite direction.
Thus, if a scene change has actually occurred in a B-picture, it can hardly be detected as being a scene change in the B-picture.
However, since the P-picture is converted by the encoding AI .16\SONY\3660 .AP2 --38--PATENT

apparatus 200 into the I-picture, the use of residuals may be said to be most appropriate for detecting scene changes.
Consequently, fixed length setting can be achieved more reliably in the bit rate control range, while scene changes can be coped with more flexibly. Since fixed length setting can be achieved more reliably, writing and re-writing may be achieved more reliably in a pre-set range of the recording medium. In addition, it is sufficient that the frame memory 102 have a storage capacity of at least three pictures, while it is sufficient that the frame memory 201 have a storage capacity of at least one picture, so that the memory size can be reduced more significantly than with the prior-art apparatus, for further reducing the production cost of the apparatus.
The present invention may also be applied to a recording apparatus 300, for example, as shown in Fig. 12. The recording apparatus 300 includes an encoding circuit 301, which may correspond to the encoding apparatus 100 described above with reference to Fig. 5, and a recording processing circuit 302 for recording an output of the encoding circuit 301 on a recording medium 303 which may be disc-shaped as shown.
Since the encoding circuit 301 may be similar in structure to the encoding apparatus 100 shown in Fig. 5, it will not be again explained in detail.

Al.16\SONY\3660.AP2 --39--2t 84556 PATENT

The encoding circuit 301 performs bit control as shown in Fig. 13 and transmits the resulting bitstream to the recording processing circuit 302.
The recording processing circuit 302 records the bitstream from the encoding circuit 301 in a pre-set range on the disc-shaped recording medium 303. The data is recorded on the disc-shaped medium 303 in terms of fixed unit lengths or re-writing units W, as shown in Fig. 14. During such recording on the recording medium 303, the recording processing circuit 302 detects the range of the executed fixed length setting of the bitstream from the encoding circuit 301.
As shown in Fig. 15, the bitstream outputted by the encoding circuit 301 is comprised of data of, for example, the MPEG2 system, and includes plural blocks each having a sequence header SH, a sequence expanding portion SE, a GOP header GOPH, a picture header PH, a picture encoding function expanding portion PCE, an expanding and user data portion EUD and a picture data portion PD.
The expanding and the user data portion EUD is comprised of an expanded data portion ED and a user data portion UD The user data portion UD is made up of a 32-bit user data start code UDSC and an 8-bit user data UD.
The user data has inserted therein the information concerning the range of the fixed length, that is the above-mentioned fixed length setting point flag. Thus, by detecting AI .16\SONY\3660 .AP2 --40--PATENT

the fixed length setting point flag from the supplied bitstream, the recording processing circuit 302 can recognize the range of the executed fixed length setting and record the bitstream on the recording medium 303 in terms of the fixed unit length W.
Fig. 16 shows the manner in which picture type management is performed in the recording processing circuit 302 in case at least one or more bit rate control units are combined to form the fixed unit length W of Fig. 14. If there is no scene change, as in bitstream Al on Fig. 16, I-pictures and P-pictures are arranged at all times at equal intervals in a fixed length unit W. If there is a scene change, for example, as in the bitstream A2, the I-picture I13, which is normally disposed at a rear portion of the bit rate control range or unit, is instead disposed at a forward portion of such unit. Thus, in the encoding circuit 301, a larger number of residual bits is used for a picture where a scene change has occurred. If there is no scene change in the range or unit next to the bit rate control range or unit where a scene change has occurred, as in the bitstrean A2, the I-picture I2 is disposed at the same position as in the bitstream Al where no scene change had been produced.
Picture type management in the recording processing circuit 302 will now be explained for the case where the encoding circuit 301 performs bit rate control in the manner described above with reference to Fig. 9, that is, in the case where the AI .16\SONY\3660 .AP2 --41---PATENT

normal position of the I-picture is disposed at a leading end of each bit rate control range or unit.
In the bit rate control 107, shown in Fig. 5, the bit rate control range or unit is increased by a factor of two in the event of a scene change for shifting the number of residual bits of the rear side I-picture to a forward position. In the recording apparatus 300, however, the fixed length setting is executed at a constant position. Thus, the bit rate control similar to that shown in Fig. 9 is performed within the fixed length W. However, since the position of execution of the fixed length setting cannot be changed, in the bit rate control of the last picture within the range of the fixed length setting, that picture is changed to an I-picture, so that the residual bits cannot be brought to the forward position.
More specifically, as shown in Fig. 17, if there is no scene change, as in a bitstream Cl, I-pictures and P-pictures are arranged at all times at equal intervals, with the I-pictures being normally positioned at the leading ends of the respective bit rate control units in a fixed length unit W. If there is a scene change, as in a bitstream C2, the I-picture in the next bit rate control unit is disposed at a forward position, as at I3.
Thus, in the encoding circuit 301, an increased number of residual bits is used for a picture where a scene change has occurred. However, in any one bit rate control range, the number AI .16\50NY\3660 .AP2 --42---2 1 ~4556 PATENT

of residual bits in the next bit rate control range may be shifted only once to the preceding bit rate control range.
Thus it becomes possible to reproduce a high-quality picture free of picture quality deterioration from the recording medium 302 on which data has been correctly recorded in the pre-set range. Since the encoding circuit 301 used in the recording apparatus 300 has a reduced cost of production. The cost of producing the apparatus 300 is similarly reduced.
If a scene change has occurred as previously explained in connection with Figs. 16 and 17, the following picture type management may also be used.
More specifically, if there are scene changes, as in bitstreams B2 or D2 in Figs. 16 and 17, respectively, the I-pictures I4 and I5, respectively, subsequent to a scene change may be restored gradually to the normal positions instead of being restored abruptly to the normal positions as in the cases of the bitstreams A2 and C2. Since the distance between the scene change position and the next I-picture position is not excessive, it becomes possible to avoid deterioration in the picture quality.
The encoding circuit 301 of the encoding apparatus 300 has been described as corresponding to the encoding apparatus 100 shown in Fig. 5, but it is apparent that the encoding circuit 301 may alternatively be arranged to correspond substantially to the encoding circuit 200 shown in Fig. 11.

AI .16\SONY\3660 .AP2 --43--2 1 ~4556 PATENT

Although specific embodiments of the invention and modifications thereof have been described in detail herein with reference to the accompanying drawings, it is to be understood that the invention is not limited thereto, and that various changes and further modifications may be effected therein by one skilled in the art without departing from the scope or spirit of the invention as defined in the appended claims.

AI.16\SONY\3660.AP2 --44--

Claims (18)

WHAT IS CLAIMED IS:
1. An encoding apparatus for encoding input video signal data made up of a plurality of pictures received in sequence in accordance with an encoding system exploiting inter-frame prediction and which include at least I-pictures each encoded within a respective frame, comprising:
storage means for storing said sequentially received pictures of input video signal signal data;
change point detection means for detection of change points of said pictures of the input video signal data;
encoding means for encoding the pictures stored in said storage means with a fixed encoding length as an encoding unit so as to generate a bitstream;
timing control means responsive to said change point detection means for determining successive groups of said pictures with each of said groups including at least one of said I-pictures, and for controlling the processing timing of the fixed length encoding of each picture in said group of pictures by said encoding means; and rate control means under control of said timing control means for controlling the range of a generation rate control in said encoding means in accordance with said detection by said change point detection means so that said range of the code generation rate control begins at a picture next to one of said I-pictures and terminates at the next I-picture, and so that, upon detection of a scene change by said change point detection means, any residual data previously allocated to said one I-picture is allocated instead to another of said pictures.
2. The encoding apparatus as in claim 1; wherein said rate control means fixes a starting picture and a number of said pictures contained in said range of the code generation rate control.
3. The encoding apparatus as in claim 1; wherein said rate control means doubles said range of the code generation rate control in case of said detection of a scene change.
4. The encoding apparatus as in claim 1; wherein said rate control means inserts information specifying said range of the code generation rate control in said bitstream.
5. The encoding apparatus as in claim 1; wherein said rate control means overrides said detection by said change point detection means until said other picture is encoded with fixed length encoding by said encoding means.
6. The encoding apparatus as in claim 1; further comprising means for effecting motion vector detection in connection with inter-frame prediction; and wherein said change point detection means detects a change point of said pictures of the input video signal data based on the amount of said residual data at the time of said motion vector detection in inter-frame prediction.
7. A video signal recording apparatus comprising:

an encoding device for encoding input video signal data made up of a plurality of pictures received in sequence in accordance with an encoding system exploiting inter-frame prediction and which include at least I-pictures each encoded within a respective frame, said encoding device including storage means for storing said sequentially received pictures of input video signal data, change point detection means for the detection of change points of said pictures of the input video signal data, encoding means for encoding the pictures stored in said storage means with a fixed encoding length as an encoding unit so as to generate a bitstream, timing control means responsive to said change point detection means for determining successive groups of said pictures with each of said groups including at least one of said I-pictures, and for controlling the processing timing of the fixed length encoding of each picture in each said group of pictures by said encoding means, and rate control means under control of said timing control means for controlling a range of a generation rate control in said encoding means in accordance with said detection by said change point detection means so that said range of the code generation rate control begins at the picture next to one of said I-pictures and terminates at the next I-picture, and so that, upon detection of a scene change by said change point detection means, any residual data previously allocated to said one I-picture is allocated instead to another of said pictures; and recording means for recording said bitstream generated by said encoding means onto a recording medium.
8. The recording apparatus as in claim 7; wherein said rate control means fixes a starting picture and a number of said pictures contained in the range of said code generation rate control.
9. The recording apparatus as in claim 7; wherein said rate control means doubles said range of the code generation rate control in case of said detection of a scene change.
10. The recording apparatus as in claim 7; wherein said rate control means inserts information specifying said range of code generation rate control in said bitstream.
11. The recording apparatus as in claim 7; wherein said rate control means overrides said detection by said change point detection means until said other picture is encoded by fixed unit length encoding by said encoding means.
12. The recording apparatus as in claim 7; wherein said encoding device further includes means for effecting motion vector detection in connection with inter-frame prediction; and wherein said change point detection means detects a change point of said pictures of the input video signal data based on the amount of said residual data at the time of said motion vector detection in inter-frame prediction.
13. A method for encoding video signal data made up of a plurality of pictures received in sequence in accordance with an encoding system exploiting inter-frame prediction and which include at least I-pictures each encoded within a respective frame, comprising the steps of:
temporarily storing said sequentially received pictures of input video signal data;
detecting change points of said pictures of the input video signal data;
encoding the stored pictures with a fixed encoding length as an encoding unit so as to generate a bitstream;
in response to said change point detection, determining successive groups of said pictures with each of said groups including at least one or said I-pictures, and controlling the processing timing of the fixed length encoding of each picture in said group of pictures; and controlling the range of a code generation rate in said encoding in accordance with said detection of change points so that said range of the code generation rate begins at a picture next to one of said I-pictures and terminates at the next I-picture, and so that, upon detection of a scene change by said change point detection, any residual data previously allocated to said one I-picture is allocated instead to another of said pictures.
14. The encoding method as in claim 13; wherein a starting picture and a number of said pictures contained in said range of the code generation rate are fixed.
15. The encoding method as in claim 13; wherein said range of the code generation rate is doubled in case of said detection of a scene change.
16. The encoding method as in claim 13; further comprising the step of inserting in said bitstream information specifying said range of the code generation rate.
17. The encoding method as in claim 13; further comprising overriding said detection of a scene change until said other picture to which said residual data is allocated has been encoded with fixed length encoding.
18. The encoding method as in claim 13; further comprising effecting motion vector detection in connection with inter-frame prediction; and wherein said detecting of change points of said pictures of the input video signal data is based on the amount of said residual data at the time of said motion vector detection in inter-frame prediction.
CA002184556A 1995-09-04 1996-08-30 Compression encoding apparatus and recording apparatus for compression encoded data Abandoned CA2184556A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP7226459A JPH0974566A (en) 1995-09-04 1995-09-04 Compression encoder and recording device for compression encoded data
JPP07-226459 1995-09-04

Publications (1)

Publication Number Publication Date
CA2184556A1 true CA2184556A1 (en) 1997-03-05

Family

ID=16845435

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002184556A Abandoned CA2184556A1 (en) 1995-09-04 1996-08-30 Compression encoding apparatus and recording apparatus for compression encoded data

Country Status (7)

Country Link
US (1) US5754233A (en)
EP (1) EP0762778A3 (en)
JP (1) JPH0974566A (en)
KR (1) KR970019651A (en)
CN (1) CN1151661A (en)
AU (1) AU707971B2 (en)
CA (1) CA2184556A1 (en)

Families Citing this family (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW361046B (en) * 1996-10-31 1999-06-11 Matsushita Electric Ind Co Ltd Dynamic picture image decoding apparatus and method of decoding dynamic picture image
US6144698A (en) * 1996-10-31 2000-11-07 Mitsubishi Electric Information Technology Center America, Inc. (Ita) Digital video decoder and method of decoding a digital video signal
US6633609B1 (en) * 1996-12-24 2003-10-14 Intel Corporation Method and apparatus for bit rate control in a digital video environment for arbitrary bandwidth
FR2764156B1 (en) * 1997-05-27 1999-11-05 Thomson Broadcast Systems PRETREATMENT DEVICE FOR MPEG II CODING
US6330285B1 (en) * 1998-02-11 2001-12-11 Tektronix, Inc. Video clock and framing signal extraction by transport stream “snooping”
US6278735B1 (en) * 1998-03-19 2001-08-21 International Business Machines Corporation Real-time single pass variable bit rate control strategy and encoder
US6434196B1 (en) * 1998-04-03 2002-08-13 Sarnoff Corporation Method and apparatus for encoding video information
US6563549B1 (en) 1998-04-03 2003-05-13 Sarnoff Corporation Method and apparatus for adaptively encoding an information stream
FR2783388B1 (en) * 1998-09-15 2000-10-13 Thomson Multimedia Sa IMAGE COMPRESSION METHOD AND DEVICE FOR CARRYING OUT SAID METHOD
JP4656680B2 (en) * 1998-11-30 2011-03-23 シャープ株式会社 Image search information recording apparatus and image search apparatus
US6499060B1 (en) * 1999-03-12 2002-12-24 Microsoft Corporation Media coding for loss recovery with remotely predicted data units
JP4489248B2 (en) * 1999-06-02 2010-06-23 パナソニック株式会社 Optical disk, apparatus and method for recording / reproducing data on / from optical disk
JP4389365B2 (en) * 1999-09-29 2009-12-24 ソニー株式会社 Transport stream recording apparatus and method, transport stream playback apparatus and method, and program recording medium
US6738424B1 (en) 1999-12-27 2004-05-18 Objectvideo, Inc. Scene model generation from video for use in video processing
KR20010061694A (en) * 1999-12-28 2001-07-07 박성철, 주한용 Picture compression method in DVR system
US7367042B1 (en) 2000-02-29 2008-04-29 Goldpocket Interactive, Inc. Method and apparatus for hyperlinking in a television broadcast
US7120924B1 (en) 2000-02-29 2006-10-10 Goldpocket Interactive, Inc. Method and apparatus for receiving a hyperlinked television broadcast
US7343617B1 (en) 2000-02-29 2008-03-11 Goldpocket Interactive, Inc. Method and apparatus for interaction with hyperlinks in a television broadcast
US7649943B2 (en) * 2000-04-21 2010-01-19 Microsoft Corporation Interface and related methods facilitating motion compensation in media processing
GB2364459B (en) * 2000-06-30 2004-03-31 Nokia Mobile Phones Ltd Video error resilience
JP4573957B2 (en) * 2000-07-04 2010-11-04 キヤノン株式会社 Image control apparatus, image control method, and television receiver
WO2002005121A2 (en) * 2000-07-11 2002-01-17 Mediaflow, Llc System and method for calculating an optimum display size for a visual object
JP2004507989A (en) * 2000-08-30 2004-03-11 ウォッチポイント メディア, インコーポレイテッド Method and apparatus for hyperlinks in television broadcasting
JP4120934B2 (en) * 2003-06-16 2008-07-16 ソニー株式会社 Image processing apparatus, image processing method, recording medium, and program
US7577198B2 (en) * 2003-09-07 2009-08-18 Microsoft Corporation Number of reference fields for an interlaced forward-predicted field
US8085844B2 (en) * 2003-09-07 2011-12-27 Microsoft Corporation Signaling reference frame distances
US7889792B2 (en) 2003-12-24 2011-02-15 Apple Inc. Method and system for video encoding using a variable number of B frames
JP2005203905A (en) * 2004-01-13 2005-07-28 Sony Corp Apparatus, method and program for image coding
US20050286629A1 (en) * 2004-06-25 2005-12-29 Adriana Dumitras Coding of scene cuts in video sequences using non-reference frames
KR20060032944A (en) * 2004-10-13 2006-04-18 한국전자통신연구원 Method and apparatus for coding point sequences on laser binary representation
US8634413B2 (en) * 2004-12-30 2014-01-21 Microsoft Corporation Use of frame caching to improve packet loss recovery
US8780957B2 (en) * 2005-01-14 2014-07-15 Qualcomm Incorporated Optimal weights for MMSE space-time equalizer of multicode CDMA system
EP1867173A2 (en) 2005-03-10 2007-12-19 QUALCOMM Incorporated Content adaptive multimedia processing
JP4501808B2 (en) * 2005-08-02 2010-07-14 船井電機株式会社 Playback device
US8879856B2 (en) * 2005-09-27 2014-11-04 Qualcomm Incorporated Content driven transcoder that orchestrates multimedia transcoding using content information
US8948260B2 (en) * 2005-10-17 2015-02-03 Qualcomm Incorporated Adaptive GOP structure in video streaming
US8654848B2 (en) * 2005-10-17 2014-02-18 Qualcomm Incorporated Method and apparatus for shot detection in video streaming
US20070206117A1 (en) * 2005-10-17 2007-09-06 Qualcomm Incorporated Motion and apparatus for spatio-temporal deinterlacing aided by motion compensation for field-based video
US20070171280A1 (en) * 2005-10-24 2007-07-26 Qualcomm Incorporated Inverse telecine algorithm based on state machine
JP2007208874A (en) * 2006-02-06 2007-08-16 Nec Electronics Corp Change point detector, change point detection method, recording device, and recording and reproducing device
US9131164B2 (en) * 2006-04-04 2015-09-08 Qualcomm Incorporated Preprocessor method and apparatus
KR101310894B1 (en) * 2006-10-17 2013-09-25 주식회사 넷앤티비 Method and apparatus of referencing stream in other SAF session for LASeR service and apparatus for the LASeR service
JP4650454B2 (en) * 2007-06-04 2011-03-16 ソニー株式会社 Encoding apparatus and encoding method
US10250889B1 (en) * 2007-09-25 2019-04-02 Arris Enterprises Llc System, method and computer readable medium for providing visual content to a user
US9628811B2 (en) * 2007-12-17 2017-04-18 Qualcomm Incorporated Adaptive group of pictures (AGOP) structure determination
JP5812808B2 (en) * 2011-01-05 2015-11-17 キヤノン株式会社 Image processing apparatus and image processing method
WO2013102298A1 (en) * 2012-01-04 2013-07-11 Mediatek Singapore Pte. Ltd. Signaling size information of coding unit and transform unit in hevc
JP2014155139A (en) * 2013-02-13 2014-08-25 Mega Chips Corp Camera device and image record system
WO2018068239A1 (en) * 2016-10-12 2018-04-19 深圳市大疆创新科技有限公司 Rate control method and device, and computer system
US11865434B2 (en) 2019-10-01 2024-01-09 Sony Interactive Entertainment Inc. Reducing latency in cloud gaming applications by overlapping receive and decode of video frames and their display at the client
US11020661B2 (en) 2019-10-01 2021-06-01 Sony Interactive Entertainment Inc. Reducing latency in cloud gaming applications by overlapping reception and decoding of video frames and their display
US11539960B2 (en) * 2019-10-01 2022-12-27 Sony Interactive Entertainment Inc. Game application providing scene change hint for encoding at a cloud gaming server
US11446572B2 (en) 2019-10-01 2022-09-20 Sony Interactive Entertainment Inc. Early scan-out of server display buffer at flip-time for cloud gaming applications
US11524230B2 (en) 2019-10-01 2022-12-13 Sony Interactive Entertainment Inc. Encoder tuning to improve tradeoffs between latency and video quality in cloud gaming applications

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2892696B2 (en) * 1989-08-05 1999-05-17 松下電器産業株式会社 Moving image signal recording device and moving image signal reproducing device
JPH04318785A (en) * 1991-04-18 1992-11-10 Matsushita Electric Ind Co Ltd Signal processing method and recording/reproducing device
AU657510B2 (en) * 1991-05-24 1995-03-16 Apple Inc. Improved image encoding/decoding method and apparatus
JP3189861B2 (en) * 1992-11-13 2001-07-16 ソニー株式会社 Video encoding apparatus and method
US5231484A (en) * 1991-11-08 1993-07-27 International Business Machines Corporation Motion video compression system with adaptive bit allocation and quantization
US5227878A (en) * 1991-11-15 1993-07-13 At&T Bell Laboratories Adaptive coding and decoding of frames and fields of video
JP3443867B2 (en) * 1992-06-26 2003-09-08 ソニー株式会社 Image signal encoding / decoding method and image signal recording medium
KR100283343B1 (en) * 1992-06-25 2001-03-02 이데이 노부유끼 Image signal encoding method and decoding method, image signal encoding apparatus and decoding apparatus
FR2703535A1 (en) * 1993-03-31 1994-10-07 Philips Electronique Lab Method and apparatus for decoding compressed images
US5589884A (en) * 1993-10-01 1996-12-31 Toko Kabushiki Kaisha Adaptive quantization controlled by scene change detection
US5463565A (en) * 1993-10-29 1995-10-31 Time Warner Entertainment Co., L.P. Data block format for software carrier and player therefor
US5592226A (en) * 1994-01-26 1997-01-07 Btg Usa Inc. Method and apparatus for video data compression using temporally adaptive motion interpolation
JP3192307B2 (en) * 1994-02-03 2001-07-23 松下電器産業株式会社 Decoded video image sequence rearrangement method
JP3097437B2 (en) * 1994-03-14 2000-10-10 松下電器産業株式会社 Compressed moving image recording method and playback device
JP3711571B2 (en) * 1994-09-29 2005-11-02 ソニー株式会社 Image coding apparatus and image coding method
JP2795223B2 (en) * 1995-07-18 1998-09-10 日本電気株式会社 Image signal encoding method

Also Published As

Publication number Publication date
CN1151661A (en) 1997-06-11
US5754233A (en) 1998-05-19
KR970019651A (en) 1997-04-30
AU707971B2 (en) 1999-07-22
EP0762778A3 (en) 1999-06-16
JPH0974566A (en) 1997-03-18
AU6443096A (en) 1997-03-06
EP0762778A2 (en) 1997-03-12

Similar Documents

Publication Publication Date Title
US5754233A (en) Compression encoding apparatus and recording apparatus for compressionencoded data
US6078722A (en) Method of and apparatus for reverse playback of a time division multiplexed signal
KR100366143B1 (en) Method and apparatus for data coding / decoding and coded data recording medium
US5510840A (en) Methods and devices for encoding and decoding frame signals and recording medium therefor
EP0545323B1 (en) Motion picture decoding system
US5847770A (en) Apparatus and method for encoding and decoding a subtitle signal
KR100389977B1 (en) A playback method of data encoded by a reverse playback operation and a playback apparatus
US5841475A (en) Image decoding with dedicated bidirectional picture storage and reduced memory requirements
KR100416873B1 (en) Method and apparatus for playback compressed video data
EP0573665B1 (en) Image data coding method, image data decoding method, image data coding device, image data decoding device
US6888967B2 (en) Data coding method and apparatus therefor
EP0577365A2 (en) Encoding and decoding of picture signals
JP2002077815A (en) Transmission device, transmission system, and transmission method for image information
US20050226332A1 (en) Motion vector detector, method of detecting motion vector and image recording equipment
JPH0918870A (en) Timing detection circuit and method
US6011869A (en) Method and apparatus of decoding moving image
US5768470A (en) Method and apparatus for reproducing data in response to header information
JP3253530B2 (en) Video recording device
US6483944B1 (en) Data coding method and apparatus therefor
JP2001238182A (en) Image reproduction device and image reproduction method
JP2003087732A (en) Video reproducing device
JPH11355722A (en) Multiplexing method and multiplexer for high efficiency coded data
US6674909B1 (en) MPEG data processing apparatus comprising an arrangement for estimating an interval between particular picture data
WO1997004598A1 (en) Device for decoding encoded video signal and storing and decoding device using it
JP2001128125A (en) Moving picture reproducing device

Legal Events

Date Code Title Description
FZDE Discontinued

Effective date: 20030902

FZDE Discontinued

Effective date: 20030902