CA2397278A1 - Wireless synchronous time system - Google Patents
Wireless synchronous time system Download PDFInfo
- Publication number
- CA2397278A1 CA2397278A1 CA002397278A CA2397278A CA2397278A1 CA 2397278 A1 CA2397278 A1 CA 2397278A1 CA 002397278 A CA002397278 A CA 002397278A CA 2397278 A CA2397278 A CA 2397278A CA 2397278 A1 CA2397278 A1 CA 2397278A1
- Authority
- CA
- Canada
- Prior art keywords
- time
- byte
- internal
- event
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000001360 synchronised effect Effects 0.000 title claims abstract description 22
- 238000000034 method Methods 0.000 claims abstract description 44
- 230000006870 function Effects 0.000 claims description 30
- 238000012545 processing Methods 0.000 claims description 2
- 230000005540 biological transmission Effects 0.000 description 10
- 238000010586 diagram Methods 0.000 description 6
- 238000004891 communication Methods 0.000 description 2
- 230000000994 depressogenic effect Effects 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 238000012423 maintenance Methods 0.000 description 2
- 235000001537 Ribes X gardonianum Nutrition 0.000 description 1
- 235000001535 Ribes X utile Nutrition 0.000 description 1
- 235000016919 Ribes petraeum Nutrition 0.000 description 1
- 244000281247 Ribes rubrum Species 0.000 description 1
- 235000002355 Ribes spicatum Nutrition 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G04—HOROLOGY
- G04G—ELECTRONIC TIME-PIECES
- G04G15/00—Time-pieces comprising means to be operated at preselected times or after preselected time intervals
- G04G15/006—Time-pieces comprising means to be operated at preselected times or after preselected time intervals for operating at a number of different times
-
- G—PHYSICS
- G04—HOROLOGY
- G04R—RADIO-CONTROLLED TIME-PIECES
- G04R20/00—Setting the time according to the time information carried or implied by the radio signal
-
- G—PHYSICS
- G04—HOROLOGY
- G04R—RADIO-CONTROLLED TIME-PIECES
- G04R20/00—Setting the time according to the time information carried or implied by the radio signal
- G04R20/02—Setting the time according to the time information carried or implied by the radio signal the radio signal being sent by a satellite, e.g. GPS
Abstract
A wireless synchronous time systems comprising a primary master event device and secondary slave devices. The primary event device receives a global positioning systems "GPS" time signal, processes the GPS time signal, receives a programmed instruction, and broadcasts or transmits the processed time signal and the programmed instruction to the secondary slave devices. The secondary slave devices receive the processed time signal and the programmed instruction, select an identified programmed instruction, display the time, and execute, an event associated with the programmed instruction. The primary event device and the secondary devices further include a power interrupt module for retaining the time and the programmed instruction in case of a power loss.</ SDOAB>
Description
W1R,ET~.ESS SYNCHRONOi_JS TTME SYSTBM
Background and Summary of the Invention The present invartion relates to synchronous time systems and particularly to systems having "slave" devices synchronized by signals transmitted by a controlling "master" device. Mare particularly, the present invention relates to synchronous time systems, wherein the master device wirelessly transmits the signals to the slave devices.
Convartional hard-wired synchronous time systems (for example clock or bell systems, etc.) are typically used in schools and industrial facilities. The devices in these systems are wired together to create a synchronized system. Because of the extensive 1 D wiring required in such systems, installation and maintenance costs may be high.
Conventional wireless synchronous time systems are not hard-wired, hut instead rely on wireless communication among devices to synchronize the system. For example, one such system utilizes a government WWVB radio time signal to synchronize a system of clocks. This type of radio controlled clock system typically includes a master unit that 1 p broadcasts a government WWVB radio time signal and a plurality of slave clocks that receive the time signal. To properly synchronize, the slave clock units must be positioned in locations where they can adequately receive the broadcast WWVB signal.
Interference generated by power supplies, computer monitors, and other electronic equipment may interfere with the reception of the signal. Additionally, the antenna of a radio controlled 20 slave clock can be de-tuned if it is placed near ceztain metal objects, including conduit, wires, brackets, and bolts, etc., which may be hidden a building's walls.
Wireless synchronous time systems that provide reliable synchronization and avoid high installation and maintenance costs would be welcomed by users of such systems.
According to the present invention, a wireless synchronous time system comprises 25 a primary event device or "master" device including a first receiver operable to receive a
Background and Summary of the Invention The present invartion relates to synchronous time systems and particularly to systems having "slave" devices synchronized by signals transmitted by a controlling "master" device. Mare particularly, the present invention relates to synchronous time systems, wherein the master device wirelessly transmits the signals to the slave devices.
Convartional hard-wired synchronous time systems (for example clock or bell systems, etc.) are typically used in schools and industrial facilities. The devices in these systems are wired together to create a synchronized system. Because of the extensive 1 D wiring required in such systems, installation and maintenance costs may be high.
Conventional wireless synchronous time systems are not hard-wired, hut instead rely on wireless communication among devices to synchronize the system. For example, one such system utilizes a government WWVB radio time signal to synchronize a system of clocks. This type of radio controlled clock system typically includes a master unit that 1 p broadcasts a government WWVB radio time signal and a plurality of slave clocks that receive the time signal. To properly synchronize, the slave clock units must be positioned in locations where they can adequately receive the broadcast WWVB signal.
Interference generated by power supplies, computer monitors, and other electronic equipment may interfere with the reception of the signal. Additionally, the antenna of a radio controlled 20 slave clock can be de-tuned if it is placed near ceztain metal objects, including conduit, wires, brackets, and bolts, etc., which may be hidden a building's walls.
Wireless synchronous time systems that provide reliable synchronization and avoid high installation and maintenance costs would be welcomed by users of such systems.
According to the present invention, a wireless synchronous time system comprises 25 a primary event device or "master" device including a first receiver operable to receive a
-2-global positioning system ("GrPS") time signal, and a first processor coupled to the first receiver to process the CAPS time signal. The primary event device also includes a memory coupled to the fast processor and operable to store a programmed instruction, including a preprogrammed time element and a preprogrammed function element. The primary event device also includes an internal clock coupled to the first processor to store the time component and to increment relative to the storod time component thereafter to produce a first internal time. A transmitter is also included in the primary event device and is coupled to the first processor to transmit the first internal time and the programmed instruction.
The synchronized event system further includes a secondary event device or ''slave" device having a second receiver tv wirelessly receive the first internal time and the probed instruction, which are transmitted by the primary event device. The secondary event device includes a second processor coupled to the second receiver to selectively register the programmed instruction, a second internal clock coupled to the processor to store the time component and to increment relative to the stored time cozziponent thereafter to produce a second internal time, and an event switch operable to execute the registered programmed instruction when the second internal time matches the preprogrammed time element of the programmed instruction.
rn preferred embodiments, the secondary event device or "slave" device may include an analog clock, a digital clock, a time-controlled switching device (e.g., a bell, a light, etc.), or any other device for which the time and functionality need to be synchroniavd with other devices. In these devices, the probed instruction includes an instruction to display tune and/or an instruction to execute a predetermined timed function.
The programmed instruction is broadcast to the "slave" unit devices by the primary event device or 'master" device. In this way, for example, the master device synchronizes the
The synchronized event system further includes a secondary event device or ''slave" device having a second receiver tv wirelessly receive the first internal time and the probed instruction, which are transmitted by the primary event device. The secondary event device includes a second processor coupled to the second receiver to selectively register the programmed instruction, a second internal clock coupled to the processor to store the time component and to increment relative to the stored time cozziponent thereafter to produce a second internal time, and an event switch operable to execute the registered programmed instruction when the second internal time matches the preprogrammed time element of the programmed instruction.
rn preferred embodiments, the secondary event device or "slave" device may include an analog clock, a digital clock, a time-controlled switching device (e.g., a bell, a light, etc.), or any other device for which the time and functionality need to be synchroniavd with other devices. In these devices, the probed instruction includes an instruction to display tune and/or an instruction to execute a predetermined timed function.
The programmed instruction is broadcast to the "slave" unit devices by the primary event device or 'master" device. In this way, for example, the master device synchronizes the
-3-time displayed by a.system of analog slave clocks, synchronously sounds a system of slave bells, synchronizes the time displayed by a system of slave digital clocks, or synchronizes any other system of devices for which a time andlor functionality are desired to be synchronized.
rn preferred embodiments, th~o systems further include a power interrupt module coupled to the processors to retain the internal time and the programmed instruction in the event of a power failure. Both the 'master" primary event device and the "slave"
secondary event device are able to detect a power failure az~d store currant time information into separate memory modules.
The system is synchronized by first receiving a GPS time signal at the master device and setting a first internal clock to the GPS time signal. The first internal clock is then incremented relative to the GFS time signal to product a first internal time.
Operational data in the form of the programmed instruction, including the preprogrammed time element and the preprogrammed function element, is then retrieved from a memory and is wirelessly transmitted along with the first internal time. A second receiver at the "slave" device wirelessly receives the first internal time and the operational data and selectively registers it. A second intcnial clock within the "slav~" device is set to the first internal time and is incremented xelative thereto to produce a second internal time. In preferred embodiments, such as an analog clock, the second internal time is simply displayed. In other slave devices, such as a system of bells, a function is identified from the preprogrammed function element and is executed (for example, the bells are rung) when the second internal time matches the preprograuimed time clement.
Additional features and advantages will become apparent to those skilled in the art upon consideration of the following detailed description of preferred embodiments exemplifying the best mode of carrying out the invention as presently perceived.
rn preferred embodiments, th~o systems further include a power interrupt module coupled to the processors to retain the internal time and the programmed instruction in the event of a power failure. Both the 'master" primary event device and the "slave"
secondary event device are able to detect a power failure az~d store currant time information into separate memory modules.
The system is synchronized by first receiving a GPS time signal at the master device and setting a first internal clock to the GPS time signal. The first internal clock is then incremented relative to the GFS time signal to product a first internal time.
Operational data in the form of the programmed instruction, including the preprogrammed time element and the preprogrammed function element, is then retrieved from a memory and is wirelessly transmitted along with the first internal time. A second receiver at the "slave" device wirelessly receives the first internal time and the operational data and selectively registers it. A second intcnial clock within the "slav~" device is set to the first internal time and is incremented xelative thereto to produce a second internal time. In preferred embodiments, such as an analog clock, the second internal time is simply displayed. In other slave devices, such as a system of bells, a function is identified from the preprogrammed function element and is executed (for example, the bells are rung) when the second internal time matches the preprograuimed time clement.
Additional features and advantages will become apparent to those skilled in the art upon consideration of the following detailed description of preferred embodiments exemplifying the best mode of carrying out the invention as presently perceived.
-4-Brief Description of awines The detailed description particularly refers to the accompanying Figures in which-Fig. 1 shows a block diagram of a wireless synchronous time system according to the present invention including a master device which receives a GPS signal and broadcasts a time and programmed instruction to a system of slave devices;
Fig. 2 shows a block diagram of the master device of Fig. 1;
Fig. 3A shows a time package structure used in the transmission of the time element of Fig. 1;
Fig. 313 shows a function package structure used in the transmission of the programmed instruction element of Fig. 1;
Fig. 4 shows a block diagram of an analog clock slave device of Fig. 1;
Fig. 4A shows a clock movement box used in the setting of the slave clock of Fig.
4;
Fig. 5 shows a block diagram of a slave device of Fig. 1, which includes a switch for controlling the functionality of the device; and Fig. 6 shows a flow chart illustrating the functionality of a wireless synchronous time system in accordance with the present invention.
?0 Detailed DHon of the Dra ,wing Referring to Fig. 1, a wireless synchronous time system 100 in accordance with the present invention includes a primary "mastor" device Z 10, which receives a first time signal through a receiving unit 115 and broadcasts a second time signal to a plurality of "slave" secondary event devices 130, The rracceiving unit 11 S includes a GPS
receiver 127 having an antenna 129 which receives a global positioning system ("GPS") signal, -5_ including a GPS time signal component. The recazving unit 115 sends the GPS
time signal component to the primary master device 110 whore it is processed, as fiuther discussed b slow.
The primary master device 110 further includes a transmission unit 120, which wirelessly transmits a signal to the secondary or "slave" devices 130. The signal sent to the slave devices 130 includes the processed GPS time signal component andJor a programmed instruction which is input to the primary master device 110 through a programmer input connection 125. The programmed instruction includes a preprogrammed time element and a preprogrammed function element which, along with the GPS time signal component, is used by the primary master device 110 to synchronize the slave devices 134. The processed GPS time signal component and the programmed instruction are wirelessly transrnitted to the slave devices 130 at approximately a frequency between 72 and 7b MHz.
As shown in Fig. 1, examples of secondary or slave devices 130 include an analog time display 145, a digital time display 135, and a switching device 140, which may be associated with any one of a number of devices, such as a bell, a light, or a lock, etc. Each of the secondary devices 130 includes an antenna 150 to wirelessly receive the processed GPS time signal component and the programmed instruction from the primary master device 110. Each of the secondary devices 130 also includes a processor (see Fig. 4, ? 0 element 410 and Fig. ~, element 525, not shoran in Fig. 1 ) to process processed time signal and the programmed instnaction received from the master device. As will be fiuther discussed below, when the preprogra~runed time elennent of the programmed instntction matches a second time generated by the slave device, an event will be executed.
For the analog time display 145, shown in Fig. 1, the event will include positioning an hour, minute, and second hand to visually display the current time. For the digital time display 145, the ovcnt will include~digitally displaying the current time. For the time controlled switching device 140, the event may include any of a number of events tvhich may be controhed by the switch. For example, a system of bells may include switches which sound the bells at a particular time. Alternatively, a system of lights may include switches which turn the lights on or off' at a particular time, rt will be readily apparent to those of ordinary skill in the art that the slave devices may include any one of a number of electronic devices for which a particular functionality is desired to be performed at a particular time, such as televisions, radios, alectric door locks, etc.
Referring to Fig. 2, a detailed diagram of the primary master device 110 is shown.
The primary master device 110 receives the GPS time signal component from the receiving unit 115 (Fig. 1) at a GPS time signal input receiving unit or connector 205. T'he primary master device 110 further includes a processor 210, a memory 215, a programmer input connector 125, a display 225, a transmission unit 120, and a powered input socket 235. These elements of the primary master device 110 serve to receive, process, and transmit the information used to synchronize the slave units 130, as will be fully discussed below. Additionally, a channel switch 245, time zone switch 250, and a daylight savings bypass switch Z55 arc included itt the primary master device 110. Lastly, the primary master device 110 includes a power interrupt module 258 coupled to the processor 210 to retain the internal time and the progrannmed instruction in the event of a power loss_ :?0 Upon powering up the master device 110, the processor 210 checks the setting of the channel switch 245, the time zone switch 250, and the daylight savings bypass switch 255. The processor 210 stores the switch inforrmation into the memory 215. A
GPS signal is received through the GPS signal antenna 129 and a GPS time signal component is extracted from it. When the receiving unit or connector 205 receives the GPS
time signal 2S component, the processor 210 adjusts it according tv the switch information of the channel switch 245, the time zone switch 250, and the daylight savings bypass switch 255, and sets an internal clock 260 to the processed GPS time signal component to produce a first internal time.
The channel switch 24S enables a user to select a particular transmission frequency determined best for transmission in the usage area, and to independently operate additional primary master devices in overlapping broadcast areas without causing interference between them. The GPS time signal uses a coordinated universal time ("UTC"), and requires a particular number of compensation hours to display the correct time and date for the desired time zone. The time zone switch 250 enables the user to select a desired time zone, and permits a worldwide usage. Lastly, the GPS time signal may not include daylight savings time information. A,s a result, users in areas that do not require daylight savings adjustment will be required to set the daylight savings bypass switch 2S5 to bypass an automatic daylight savings adjustment program. Manual daylight savings time adjustment can be accomplished by disconnecting the power source (not shown) from the 1 ~ power input socket 235, adjusting the time zone switch 250 to the desired time zone and reconnecting the power source to the power input socket 235.
Once the processor Z 10 adjusts the GPS time signal component according to the settings of the switches discussed above and sets the internal clock 260 to produce the first internal time, the internal clack 260 starts to increment the first internal time until another GPS time signal is received from the GPS receiver 12? (Fig. 1). Between receiving GPS
tune signals, the internal clock 260 independently keeps the first internal time which, in addition to date information and reception status, is displayed on the display 225. In addition to processing the time signal, the processor Z10 also checks for a new programmed instruction on a continuous basis, and stores any new programmed instruction in the memory 215, As briefly me~ationed above, to enter a programmed .8.
instruction, a user keys in the programmed instruction into a computing device (e.g., a personal computer, a PDA, etc.) and txansfezs the programmed instruction to the primary master device 110 through the programmer input connector 125. The prograauned instruction is stored in the memory 21 S and, along with the first internal time kept in the internal clock 260, is transmitted through the transmission unit 1 ~0 at the transmission frequency set in the channel switch 245.
The first internal time and the programmed instruction are transmitted by the master device 110 using a data protocol as shown in Figs. 3A and 3B. Fig. 3A
shows a time packet struetuxe 300 comprising of preprogrammed time element, and having a 10-bit preamble 304, a sync bit 308, a packet identity byte 312, an hour byte 316, a minute byte 320, a second byte 324, a checksum byte 328 and a postamble bit 332. Fig. 3B
shows a function packet structure 350 comprising a proprogrammed function element, and laving a 10-bit preamble 354, a sync bit 358, a packet identity byte 362, an hour byte 366, a minute byte 370, a function byte 374, a checksum byte 378, and a postamble bit 382.
Each 1 ~ secondary slave device i 30 will receive the signal broadcast by the master device 110 and including information according to the time packet structure of Fig. 3A and the function packet structure Fig. 3B. The secondary slave device will try to match the packet identity bytes 312 or 362 with an internal identity number programmed in its processor (i.e., 410 of Fig. 4 or 525 of Fig. 5) to selectively register the program instruction. It should be readily apparent to those of ordinary skill in the art that the time packet structure 300 and the function packet structure 350 may have a different structure size so that more or less information may be transmitted using these packets. For e~camplc, the time packet structure may include, in addition to the existing timing bytes, a month byte, a day byte, a year byte, and a day of the week byte. Similarly, the function packet structure 3 SO may include additional hour, minute, and function bytes to terminate the execution of an event triggered by the hour, minute, and function bytes 366, 370, and 374, shown in Fig. 3B.
Referring to Fig. 4, a diagram of the analog slave clock 145 of Fig. 1 is shown.
The slave clock 145 includes a second receiving unit 402 having an antenna 1 S0 and a S second receiver 406. The slave clock 145 also includes a second processor 410, a second memory 41 S, a second internal clock 420 and an analog display 425, including a set of hands 430 including a second hand 432, a rninutc hand 434, and an hour hand 436. As with the master device 110, the secondary slave clock 145 also includes a power intetntpt module 438 coupled to the processor 410 to retain an internal tune and a programmed instruction in the event of a power loss to the slave clock 145.
Fig. 4A illustrates a clock movomcnt box 450 having a manual rime set wheel 465, and a push button 470 for setting the position of the hands 430 of the analog display 425.
The clock movement box 450 is of the type typically found on the back of conventional analog display wall clocks, and is used to set such clocks. In setting the analog slave clock 145, the manual time set wheel 465 of the clock movement box 450 is initiahy turned anti f the set of hands 430 shows a time within 29 minutes of the GPS time (i.e., the actual time).
'When power is applied to the slave analog clock 145, the second hand 432 starts to step.
The push button 470 of the clock movement box 450 is depressed when the second hand reaches the 12 o'clock position. This signals to the second processor 410 that the second hand 432 is at the 12 o'clock position, enabling the second processor 410 to "lrnow" the location of the second hand 432. The push button 470 is again depressed when the second hand 432 crosses over the minute hand 434, wherever it may be. This enables the second processor 410 to "know" the location of the minute hand 434 on the clock dial.
(See U.S.
Patent Application No. 09!645,974 to O'Neill, the disclosure of which is incorporated by 2~ reference herein).
To synchronize itself to the master device I 10, the second receiver 406 of the slave device 145 autonnatically and continuously searches a transmission frequency or a channel that contains the first internal time and the programmed instruction. When the receiving unit 402 wirelcssly receives and identifies the first interzial time, the processor 410 stores the received first internal time at the second internal clock 420. The second internal clock 420 irximediately starts to increment to produce a second internal time. Tue second internal time is kept by the second internal clock 420 until another first internal time signal is received by the slave clock 145. If the processor 410 determines that the set of hands 430 displays a lag time (i.e., since a first internal time signal was last received by the slave clock 145, the second internal clock 420 had fallen behind), the processor 410 speeds up the second hand 432 frazn one step per second to eight steps per second until both the second hand 432 and the minute hand 434 agree with the newly established second internal time. If the processor 410 determines that the set of hands 430 shows a lead time (i.e., since the first internal time signal was last received by the slave clock 145, the second 1 ~ internal clock 420 had moved faster than the time signal relayed by the master device), the processor 410 slows down the second hand 432 from one step per second to one step per five seconds until both the second hand 432 and the minute hand 434 agree with the newly established second interns! time.
In additional to slave clocks which simply display the synchronized time signal, a ?4 slave device 130 may include the switching slave device 144 depicted in Fig. 5. Instead of simply displaying the time signal, the switching slave device 140 utilizes the time signal to execute an event at a particular time. Irr this way, a system of slave switching devices can be synchronized. The slave switching device 140 includes a second receiving unit 51 U
having an antenna ISO and a second receiver 524, a second processor 525, a second 2S internal clock 530, a second memory 535, an operating switch 540, and a device power source 550. The secondary stave swvitching device 140 fzuther includes a power interrupt module 552 coupled to the processor 410 to retain the intarnal time and the programmed instruction on a continuous basis, similar to the power interrupt module of the master device 110 and the slave clock 145. '),he secondary slave switching device 140 includes any one of a number of devices 555, which is to be synchronously controlled.
Depending upon the device 5S5 to be controlled, a first end 560 of the device is coupled tv a normally open end ("NO"j 565 or a normally closed end {"NC"j 570 of the operating switch 540.
The first power lead 575 of the device power source 55:0 is then coupled to a second end 580 of the device 555, while a second power lead 585 of the device power source 550 is L O coupled to the normally open end 565 or the normally closod end 570 of the operating switch 540 to complete the circuit.
Like the receiver 406 of the slave clock 145, the second receiver 520 of the slave switching device 140 automatically searches a transmission frequency or a channel that contains a first internal time and a prog~Cammed instruction from the master device 110.
When the receiving unit 510 wirelessly receives and identifies the first internal time, the second processor 525 stores the received first internal time in a second internal clock 530.
The second internal clock 530 irnmediatsly starts to increment to produce a second internal tune until another first internal time signal is received from the roaster device 110.
Additionally, the programxrted instruction is stored in the memory 535. When there is a match between the second internal time and the preprogrammed time element of the programmed instnretion, the preprogrammed function element will be executed.
For example, if the preprogrammed time element contains a time of day, and the preprogramrix~d functional element contains an instruction to switch on a light, the light will be switched on when the second internal clock 530 reaches that time specified in the preprogtatnrned time elcmmt of the programmed instruction.
Referring to Fig. 6, a flow chart 600 illustrates a wireless synchronous time system according to the present invention. The flow chart 600 illustrates the steps performed by a wireless synchronous time system according to the present invention for any number of systems of slave devices. The process starts in a receiving step 610 where a master device S receives a GPS time signal. As indicated in the flow chart at step 610, the master device will continuously look for and receive new CAPS time signals. Next, at step 61 S a first internal clock is set to the received GPS time. Next, the first internal clock will start to increment a first internal time in step 620. In a parallel pat$, at step 625, the master device receives programmed instructions input by a user of the system. Again, the flow chart indicates that the master device is able to continuously receive programmed instntction so that a user may add additional programmed instructions to the system at any time. As discussed above, the programmed instructions will include a preprogrammed time element and a preprogrammed function elemecxt. The programmed instruction is then stored in a first memory at step 627. Next, when preset periodic times are reached at step 629, the 1 ~ programmed instruction is retrieved at step 630 and transmitted at step 632 to the slave device along with the first internal time at step 635. In other words, when the first internal clock reaches particular preset times (e.g., every $ve minutes) the programmed instruction and the first internal time are wirelessly transmitted to the slave devices.
The programmed instruction and/or the first internal time arc received at the slave '?0 device in step 640. if the slave device is to merely synchronously display a time, such as a clock, but does not perform any funetior~ality, there is no need to receive the programmed instruction. In slave devices such as bells, lights, locks, etc., in addition to the first internal time, at step 642, the processor will select those programmed instructions whoa the packet identity byte matches with the.slave devices identity. The selected programmed 25 instruction is then stored or registered in the memozy at the secondary slave device in step 645. A second internal clock is then set to the first internal time at step 650 to produce a second internal time. In step 655, like the first internal clock, the second internal clock will start to increment the second internal time. The second internal time is displayed at step 655. Meanwhile, a function is identified >som the preprogrannned function element at step 670. When, the second internal time has incremented to match the preprogratnzned time element at step 675, the function will be executed in step 6g0.
Otherwise, the secondary slave device will continue to compare the second internal time with the preprogrammed time element until a match is identified.
It will be readily trrrderstood by those of ordinary skill in the art, that both the first 1 U internal clock and the second internal clock increment, and thus keep a relatively current time, independently. Therefore, if, for some reason, the master device does not receive an updated GPS time signal, it will still be able to transmit the first internal time. Similarly, if, for some reason, the slave device does not receive a signal from the master device, the second internal clock will still maintain a relatively current time. In this way, the slave l > device will still display a relatively aurre~nt time and/or execute a particular function at a relatively accurate time even, if the wireless communication with the master device is interrupted. Additionally, the roaster device will broadcast a relatively current time and a relatively current programmed instruction even if the wireless communicahion with a satellite broadcasting the GPS signal is interrupted. Furthermore, the power interrupt 20 modules of the master and slave devicos help keep the system relarively synchronized in the event of power interruption to the slave and/or master devices.
It is to be understood that the invention is not limited in its application to the details of construction and the arrangement of components set forth in the above description or illustrated in the drawings. The invention is capable of other embodiments 25 and of being practiced or being catxied out in various ways. Also, it is to be understood that the phraseology and terminology used herein is for the purpose'of description and should not be regarded as limited. The use of "including" and "comprising" and variations thereof herein is meant to encompass the items listed thereafter in accordance thereof as well as additional items. Although the invention has been described in detail with reference to certain preferred embodiments, variations and modifications exist within the scope and spirit of the invention as described and defined in the following claims.
Fig. 2 shows a block diagram of the master device of Fig. 1;
Fig. 3A shows a time package structure used in the transmission of the time element of Fig. 1;
Fig. 313 shows a function package structure used in the transmission of the programmed instruction element of Fig. 1;
Fig. 4 shows a block diagram of an analog clock slave device of Fig. 1;
Fig. 4A shows a clock movement box used in the setting of the slave clock of Fig.
4;
Fig. 5 shows a block diagram of a slave device of Fig. 1, which includes a switch for controlling the functionality of the device; and Fig. 6 shows a flow chart illustrating the functionality of a wireless synchronous time system in accordance with the present invention.
?0 Detailed DHon of the Dra ,wing Referring to Fig. 1, a wireless synchronous time system 100 in accordance with the present invention includes a primary "mastor" device Z 10, which receives a first time signal through a receiving unit 115 and broadcasts a second time signal to a plurality of "slave" secondary event devices 130, The rracceiving unit 11 S includes a GPS
receiver 127 having an antenna 129 which receives a global positioning system ("GPS") signal, -5_ including a GPS time signal component. The recazving unit 115 sends the GPS
time signal component to the primary master device 110 whore it is processed, as fiuther discussed b slow.
The primary master device 110 further includes a transmission unit 120, which wirelessly transmits a signal to the secondary or "slave" devices 130. The signal sent to the slave devices 130 includes the processed GPS time signal component andJor a programmed instruction which is input to the primary master device 110 through a programmer input connection 125. The programmed instruction includes a preprogrammed time element and a preprogrammed function element which, along with the GPS time signal component, is used by the primary master device 110 to synchronize the slave devices 134. The processed GPS time signal component and the programmed instruction are wirelessly transrnitted to the slave devices 130 at approximately a frequency between 72 and 7b MHz.
As shown in Fig. 1, examples of secondary or slave devices 130 include an analog time display 145, a digital time display 135, and a switching device 140, which may be associated with any one of a number of devices, such as a bell, a light, or a lock, etc. Each of the secondary devices 130 includes an antenna 150 to wirelessly receive the processed GPS time signal component and the programmed instruction from the primary master device 110. Each of the secondary devices 130 also includes a processor (see Fig. 4, ? 0 element 410 and Fig. ~, element 525, not shoran in Fig. 1 ) to process processed time signal and the programmed instnaction received from the master device. As will be fiuther discussed below, when the preprogra~runed time elennent of the programmed instntction matches a second time generated by the slave device, an event will be executed.
For the analog time display 145, shown in Fig. 1, the event will include positioning an hour, minute, and second hand to visually display the current time. For the digital time display 145, the ovcnt will include~digitally displaying the current time. For the time controlled switching device 140, the event may include any of a number of events tvhich may be controhed by the switch. For example, a system of bells may include switches which sound the bells at a particular time. Alternatively, a system of lights may include switches which turn the lights on or off' at a particular time, rt will be readily apparent to those of ordinary skill in the art that the slave devices may include any one of a number of electronic devices for which a particular functionality is desired to be performed at a particular time, such as televisions, radios, alectric door locks, etc.
Referring to Fig. 2, a detailed diagram of the primary master device 110 is shown.
The primary master device 110 receives the GPS time signal component from the receiving unit 115 (Fig. 1) at a GPS time signal input receiving unit or connector 205. T'he primary master device 110 further includes a processor 210, a memory 215, a programmer input connector 125, a display 225, a transmission unit 120, and a powered input socket 235. These elements of the primary master device 110 serve to receive, process, and transmit the information used to synchronize the slave units 130, as will be fully discussed below. Additionally, a channel switch 245, time zone switch 250, and a daylight savings bypass switch Z55 arc included itt the primary master device 110. Lastly, the primary master device 110 includes a power interrupt module 258 coupled to the processor 210 to retain the internal time and the progrannmed instruction in the event of a power loss_ :?0 Upon powering up the master device 110, the processor 210 checks the setting of the channel switch 245, the time zone switch 250, and the daylight savings bypass switch 255. The processor 210 stores the switch inforrmation into the memory 215. A
GPS signal is received through the GPS signal antenna 129 and a GPS time signal component is extracted from it. When the receiving unit or connector 205 receives the GPS
time signal 2S component, the processor 210 adjusts it according tv the switch information of the channel switch 245, the time zone switch 250, and the daylight savings bypass switch 255, and sets an internal clock 260 to the processed GPS time signal component to produce a first internal time.
The channel switch 24S enables a user to select a particular transmission frequency determined best for transmission in the usage area, and to independently operate additional primary master devices in overlapping broadcast areas without causing interference between them. The GPS time signal uses a coordinated universal time ("UTC"), and requires a particular number of compensation hours to display the correct time and date for the desired time zone. The time zone switch 250 enables the user to select a desired time zone, and permits a worldwide usage. Lastly, the GPS time signal may not include daylight savings time information. A,s a result, users in areas that do not require daylight savings adjustment will be required to set the daylight savings bypass switch 2S5 to bypass an automatic daylight savings adjustment program. Manual daylight savings time adjustment can be accomplished by disconnecting the power source (not shown) from the 1 ~ power input socket 235, adjusting the time zone switch 250 to the desired time zone and reconnecting the power source to the power input socket 235.
Once the processor Z 10 adjusts the GPS time signal component according to the settings of the switches discussed above and sets the internal clock 260 to produce the first internal time, the internal clack 260 starts to increment the first internal time until another GPS time signal is received from the GPS receiver 12? (Fig. 1). Between receiving GPS
tune signals, the internal clock 260 independently keeps the first internal time which, in addition to date information and reception status, is displayed on the display 225. In addition to processing the time signal, the processor Z10 also checks for a new programmed instruction on a continuous basis, and stores any new programmed instruction in the memory 215, As briefly me~ationed above, to enter a programmed .8.
instruction, a user keys in the programmed instruction into a computing device (e.g., a personal computer, a PDA, etc.) and txansfezs the programmed instruction to the primary master device 110 through the programmer input connector 125. The prograauned instruction is stored in the memory 21 S and, along with the first internal time kept in the internal clock 260, is transmitted through the transmission unit 1 ~0 at the transmission frequency set in the channel switch 245.
The first internal time and the programmed instruction are transmitted by the master device 110 using a data protocol as shown in Figs. 3A and 3B. Fig. 3A
shows a time packet struetuxe 300 comprising of preprogrammed time element, and having a 10-bit preamble 304, a sync bit 308, a packet identity byte 312, an hour byte 316, a minute byte 320, a second byte 324, a checksum byte 328 and a postamble bit 332. Fig. 3B
shows a function packet structure 350 comprising a proprogrammed function element, and laving a 10-bit preamble 354, a sync bit 358, a packet identity byte 362, an hour byte 366, a minute byte 370, a function byte 374, a checksum byte 378, and a postamble bit 382.
Each 1 ~ secondary slave device i 30 will receive the signal broadcast by the master device 110 and including information according to the time packet structure of Fig. 3A and the function packet structure Fig. 3B. The secondary slave device will try to match the packet identity bytes 312 or 362 with an internal identity number programmed in its processor (i.e., 410 of Fig. 4 or 525 of Fig. 5) to selectively register the program instruction. It should be readily apparent to those of ordinary skill in the art that the time packet structure 300 and the function packet structure 350 may have a different structure size so that more or less information may be transmitted using these packets. For e~camplc, the time packet structure may include, in addition to the existing timing bytes, a month byte, a day byte, a year byte, and a day of the week byte. Similarly, the function packet structure 3 SO may include additional hour, minute, and function bytes to terminate the execution of an event triggered by the hour, minute, and function bytes 366, 370, and 374, shown in Fig. 3B.
Referring to Fig. 4, a diagram of the analog slave clock 145 of Fig. 1 is shown.
The slave clock 145 includes a second receiving unit 402 having an antenna 1 S0 and a S second receiver 406. The slave clock 145 also includes a second processor 410, a second memory 41 S, a second internal clock 420 and an analog display 425, including a set of hands 430 including a second hand 432, a rninutc hand 434, and an hour hand 436. As with the master device 110, the secondary slave clock 145 also includes a power intetntpt module 438 coupled to the processor 410 to retain an internal tune and a programmed instruction in the event of a power loss to the slave clock 145.
Fig. 4A illustrates a clock movomcnt box 450 having a manual rime set wheel 465, and a push button 470 for setting the position of the hands 430 of the analog display 425.
The clock movement box 450 is of the type typically found on the back of conventional analog display wall clocks, and is used to set such clocks. In setting the analog slave clock 145, the manual time set wheel 465 of the clock movement box 450 is initiahy turned anti f the set of hands 430 shows a time within 29 minutes of the GPS time (i.e., the actual time).
'When power is applied to the slave analog clock 145, the second hand 432 starts to step.
The push button 470 of the clock movement box 450 is depressed when the second hand reaches the 12 o'clock position. This signals to the second processor 410 that the second hand 432 is at the 12 o'clock position, enabling the second processor 410 to "lrnow" the location of the second hand 432. The push button 470 is again depressed when the second hand 432 crosses over the minute hand 434, wherever it may be. This enables the second processor 410 to "know" the location of the minute hand 434 on the clock dial.
(See U.S.
Patent Application No. 09!645,974 to O'Neill, the disclosure of which is incorporated by 2~ reference herein).
To synchronize itself to the master device I 10, the second receiver 406 of the slave device 145 autonnatically and continuously searches a transmission frequency or a channel that contains the first internal time and the programmed instruction. When the receiving unit 402 wirelcssly receives and identifies the first interzial time, the processor 410 stores the received first internal time at the second internal clock 420. The second internal clock 420 irximediately starts to increment to produce a second internal time. Tue second internal time is kept by the second internal clock 420 until another first internal time signal is received by the slave clock 145. If the processor 410 determines that the set of hands 430 displays a lag time (i.e., since a first internal time signal was last received by the slave clock 145, the second internal clock 420 had fallen behind), the processor 410 speeds up the second hand 432 frazn one step per second to eight steps per second until both the second hand 432 and the minute hand 434 agree with the newly established second internal time. If the processor 410 determines that the set of hands 430 shows a lead time (i.e., since the first internal time signal was last received by the slave clock 145, the second 1 ~ internal clock 420 had moved faster than the time signal relayed by the master device), the processor 410 slows down the second hand 432 from one step per second to one step per five seconds until both the second hand 432 and the minute hand 434 agree with the newly established second interns! time.
In additional to slave clocks which simply display the synchronized time signal, a ?4 slave device 130 may include the switching slave device 144 depicted in Fig. 5. Instead of simply displaying the time signal, the switching slave device 140 utilizes the time signal to execute an event at a particular time. Irr this way, a system of slave switching devices can be synchronized. The slave switching device 140 includes a second receiving unit 51 U
having an antenna ISO and a second receiver 524, a second processor 525, a second 2S internal clock 530, a second memory 535, an operating switch 540, and a device power source 550. The secondary stave swvitching device 140 fzuther includes a power interrupt module 552 coupled to the processor 410 to retain the intarnal time and the programmed instruction on a continuous basis, similar to the power interrupt module of the master device 110 and the slave clock 145. '),he secondary slave switching device 140 includes any one of a number of devices 555, which is to be synchronously controlled.
Depending upon the device 5S5 to be controlled, a first end 560 of the device is coupled tv a normally open end ("NO"j 565 or a normally closed end {"NC"j 570 of the operating switch 540.
The first power lead 575 of the device power source 55:0 is then coupled to a second end 580 of the device 555, while a second power lead 585 of the device power source 550 is L O coupled to the normally open end 565 or the normally closod end 570 of the operating switch 540 to complete the circuit.
Like the receiver 406 of the slave clock 145, the second receiver 520 of the slave switching device 140 automatically searches a transmission frequency or a channel that contains a first internal time and a prog~Cammed instruction from the master device 110.
When the receiving unit 510 wirelessly receives and identifies the first internal time, the second processor 525 stores the received first internal time in a second internal clock 530.
The second internal clock 530 irnmediatsly starts to increment to produce a second internal tune until another first internal time signal is received from the roaster device 110.
Additionally, the programxrted instruction is stored in the memory 535. When there is a match between the second internal time and the preprogrammed time element of the programmed instnretion, the preprogrammed function element will be executed.
For example, if the preprogrammed time element contains a time of day, and the preprogramrix~d functional element contains an instruction to switch on a light, the light will be switched on when the second internal clock 530 reaches that time specified in the preprogtatnrned time elcmmt of the programmed instruction.
Referring to Fig. 6, a flow chart 600 illustrates a wireless synchronous time system according to the present invention. The flow chart 600 illustrates the steps performed by a wireless synchronous time system according to the present invention for any number of systems of slave devices. The process starts in a receiving step 610 where a master device S receives a GPS time signal. As indicated in the flow chart at step 610, the master device will continuously look for and receive new CAPS time signals. Next, at step 61 S a first internal clock is set to the received GPS time. Next, the first internal clock will start to increment a first internal time in step 620. In a parallel pat$, at step 625, the master device receives programmed instructions input by a user of the system. Again, the flow chart indicates that the master device is able to continuously receive programmed instntction so that a user may add additional programmed instructions to the system at any time. As discussed above, the programmed instructions will include a preprogrammed time element and a preprogrammed function elemecxt. The programmed instruction is then stored in a first memory at step 627. Next, when preset periodic times are reached at step 629, the 1 ~ programmed instruction is retrieved at step 630 and transmitted at step 632 to the slave device along with the first internal time at step 635. In other words, when the first internal clock reaches particular preset times (e.g., every $ve minutes) the programmed instruction and the first internal time are wirelessly transmitted to the slave devices.
The programmed instruction and/or the first internal time arc received at the slave '?0 device in step 640. if the slave device is to merely synchronously display a time, such as a clock, but does not perform any funetior~ality, there is no need to receive the programmed instruction. In slave devices such as bells, lights, locks, etc., in addition to the first internal time, at step 642, the processor will select those programmed instructions whoa the packet identity byte matches with the.slave devices identity. The selected programmed 25 instruction is then stored or registered in the memozy at the secondary slave device in step 645. A second internal clock is then set to the first internal time at step 650 to produce a second internal time. In step 655, like the first internal clock, the second internal clock will start to increment the second internal time. The second internal time is displayed at step 655. Meanwhile, a function is identified >som the preprogrannned function element at step 670. When, the second internal time has incremented to match the preprogratnzned time element at step 675, the function will be executed in step 6g0.
Otherwise, the secondary slave device will continue to compare the second internal time with the preprogrammed time element until a match is identified.
It will be readily trrrderstood by those of ordinary skill in the art, that both the first 1 U internal clock and the second internal clock increment, and thus keep a relatively current time, independently. Therefore, if, for some reason, the master device does not receive an updated GPS time signal, it will still be able to transmit the first internal time. Similarly, if, for some reason, the slave device does not receive a signal from the master device, the second internal clock will still maintain a relatively current time. In this way, the slave l > device will still display a relatively aurre~nt time and/or execute a particular function at a relatively accurate time even, if the wireless communication with the master device is interrupted. Additionally, the roaster device will broadcast a relatively current time and a relatively current programmed instruction even if the wireless communicahion with a satellite broadcasting the GPS signal is interrupted. Furthermore, the power interrupt 20 modules of the master and slave devicos help keep the system relarively synchronized in the event of power interruption to the slave and/or master devices.
It is to be understood that the invention is not limited in its application to the details of construction and the arrangement of components set forth in the above description or illustrated in the drawings. The invention is capable of other embodiments 25 and of being practiced or being catxied out in various ways. Also, it is to be understood that the phraseology and terminology used herein is for the purpose'of description and should not be regarded as limited. The use of "including" and "comprising" and variations thereof herein is meant to encompass the items listed thereafter in accordance thereof as well as additional items. Although the invention has been described in detail with reference to certain preferred embodiments, variations and modifications exist within the scope and spirit of the invention as described and defined in the following claims.
Claims (45)
1. A synchronous event system comprising:
a primary event device including a first receiver operable to receive a GPS
time signal, a first processor coupled to the first receiver and operable to process the GPS time signal, a memory coupled to the first processor and operable to store a programmed instruction including a time element, an internal clock coupled to the first processor to store the time component and to increment relative to the stored GPS time signal thereafter to produce a first internal time, and a transmitter coupled to the first processor and operable to transmit the first internal time and the programmed instruction;
and a secondary event device having a second receiver operable to wirelessly receive the first internal time and the programmed instruction, a second processor coupled to the second receiver and operable to selectively register the programmed instruction, an internal clock coupled to the second receiver to store the time component and to increment relative to the stored time component thereafter to produce a second internal time, and an event switch operable to execute the registered programmed instruction when the second internal time matches the time clement.
a primary event device including a first receiver operable to receive a GPS
time signal, a first processor coupled to the first receiver and operable to process the GPS time signal, a memory coupled to the first processor and operable to store a programmed instruction including a time element, an internal clock coupled to the first processor to store the time component and to increment relative to the stored GPS time signal thereafter to produce a first internal time, and a transmitter coupled to the first processor and operable to transmit the first internal time and the programmed instruction;
and a secondary event device having a second receiver operable to wirelessly receive the first internal time and the programmed instruction, a second processor coupled to the second receiver and operable to selectively register the programmed instruction, an internal clock coupled to the second receiver to store the time component and to increment relative to the stored time component thereafter to produce a second internal time, and an event switch operable to execute the registered programmed instruction when the second internal time matches the time clement.
2. The system of claim 1, wherein the programmed instruction includes displaying a time.
3. The system of claim 1, wherein the programmed instruction includes executing a pre-determined timed function.
4. The system of claims 1, wherein the primary event device further includes a power interrupt module coupled to the first processor and operable to retain the first internal time and the programmed instruction.
5. The system of claim 1, wherein the wireless secondary event device further includes a power interrupt module coupled to the second processor and operable to retain the second internal tune and the programmed instruction.
6. The system of claim 1, wherein the transmitter transmits the first internal time and the programmed instruction at approximately a frequency of between 72 and 76 MHz.
7. The system of claim 1, wherein the programmed instruction further comprises a data packet including a preamble, a sync bit, a packet identification byte, an hour byte, a minute byte, a second byte, a function byte, a checksum byte, and a postamble.
8. The system of claim 1, wherein the primary event device further comprises a channel switch, a time zone switch, and a daylight savings bypass switch.
9. The system of claim 1, wherein the primary event device further comprises a display coupled to the first processor and operable to display a time, a day, a date, and a reception status.
10. The system of claim 1, wherein the primary event device further comprises a programmer input connector coupled to the processor and operable to receive programming information.
11. The system of claim 1, wherein the wireless secondary event device includes a clock.
12. A method of synchronizing an event system, the method comprising:
receiving an event signal at a primary event device;
processing the event signal;
wirelessly transmitting the processed event signal;
wirelessly receiving the processed event signal at a second receiver; and executing an event with the processed event signal.
receiving an event signal at a primary event device;
processing the event signal;
wirelessly transmitting the processed event signal;
wirelessly receiving the processed event signal at a second receiver; and executing an event with the processed event signal.
13. The method of claim 12, wherein executing the event further comprises displaying a time.
14. The method of claim 12, further comprising detecting a power failure at the primary event device and retaining the processed event signal at the power failure.
15. The method of claim 12, further comprising detecting a power failure at the secondary event device and retaining the processed event signal at the power failure.
16. The method of claim 12, wherein the processed event signal is transmitted at approximately a frequency of between 72 and 76 MHz.
17. The method of claim 12, where wirelessly transmitting the processed event signal further comprises transmitting a data packet including a preamble, a sync bit, a packet identification byte, an hour byte, a minute byte, a second byte, a function byte, a checksum byte, and a postamble..
18. The method of claim 12, wherein the event signal comprises global positioning system signals.
19. The method of claim 12, further comprising:
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
20. The method of claim. 12, further comprising displaying a reception indication.
21. The method of claim 12, further comprising receiving a programmer input.
22. A method of controlling a timed-system, the method comprising:
receiving a GPS time signal at a primary master device;
retrieving operational data from a memory;
wirelessly transmitting the GPS time signal and the operational data;
wirelessly receiving the GPS time signal and the operational data at a second device including a second receiver;
selectively storing the operational data in a second memory coupled to the second receiver;
storing the GPS time signal in the second memory coupled to the second receiver;
and executing an event at the second device coupled to the second receiver with the GPS rinse signal and the operational data.
receiving a GPS time signal at a primary master device;
retrieving operational data from a memory;
wirelessly transmitting the GPS time signal and the operational data;
wirelessly receiving the GPS time signal and the operational data at a second device including a second receiver;
selectively storing the operational data in a second memory coupled to the second receiver;
storing the GPS time signal in the second memory coupled to the second receiver;
and executing an event at the second device coupled to the second receiver with the GPS rinse signal and the operational data.
23. The method of claim 22, executing the event further comprises displaying a time.
24. The method of claim 22, further comprising detecting a power failure and retaining the time component and the operational data at the power failure.
25. The method of claim 22, wherein the GPS time signal and the operational data are transmitted by the primary master device at approximately a frequency of between 72 and 76 MHz.
26. The method of claim 22, wherein wirelessly transmitting the GPS time signal and the operational data by the primary master device further comprises transmitting a data packet including a preamble, a sync bit, a packet identification byte, an hour byte, a minute byte, a second byte, a function byte, a checksum. byte, and a postamble.
27. The method of claim 22, further comprising:
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
28. The method of claim 22, further comprising displaying a reception indication.
29. The method of claim 22, further comprising receiving a programmer input.
30. A method of wirelessly synchronizing a timed-system, the method comprising:
receiving a GPS time signal at a primary master device;
setting the GPS time signal in a first internal clock;
incrementing the first internal clock relative to the GPS time signal;
retrieving operational data including a preprogrammed time element and a preprogrammed functional element from a memory;
retrieving an first internal time from the first internal clock;
wirelessly transmitting the first internal time and the operational data;
wirelessly receiving the first internal time and the operational data at a second receiver;
selectively registering the operational data in a second memory;
setting a second internal clock to the internal time;
incrementing the second internal clock relative to the first internal time;
retrieving a second internal time from the second internal clock;
displaying the second internal time;
identifying a function from the preprogrammed function element; and executing the function when the second internal time matches the preprogrammed time element.
receiving a GPS time signal at a primary master device;
setting the GPS time signal in a first internal clock;
incrementing the first internal clock relative to the GPS time signal;
retrieving operational data including a preprogrammed time element and a preprogrammed functional element from a memory;
retrieving an first internal time from the first internal clock;
wirelessly transmitting the first internal time and the operational data;
wirelessly receiving the first internal time and the operational data at a second receiver;
selectively registering the operational data in a second memory;
setting a second internal clock to the internal time;
incrementing the second internal clock relative to the first internal time;
retrieving a second internal time from the second internal clock;
displaying the second internal time;
identifying a function from the preprogrammed function element; and executing the function when the second internal time matches the preprogrammed time element.
31. The method of claim 30, further comprising detecting a power failure and retaining the first internal clock and the operational data at the power failure.
32. The method of claim 30, further comprising detecting a power failure and retaining the second internal clock and the operational data at the power failure.
33. The method of claim 30, wherein the GPS time signal and the operational data are transmitted by the primary master device at approximately a frequency of between 72 and 76 MHz.
34. The method of claim 30, wherein wirelessly transmitting the internal time and the operational data by the primary master device further comprises transmitting a data packet including a preamble, a sync bit, a packet identification byte, an hour byte, a minute byte.
a second byte, a function byte, a checksum byte, and a postamble.
a second byte, a function byte, a checksum byte, and a postamble.
35. The method of claim 30, further comprising:
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
36. The method of claim 30, further comprising displaying a reception indication.
37. The method of claim 30, further comprising receiving a programmer input.
38. A method of wirelessly synchronizing a timed-system, the method comprising:
receiving a GPS time signal at a primary master device;
setting the GPS time signal in a first internal clock;
incrementing the first internal clock relative to the GPS time signal;
retrieving a first internal time from the first internal clock;
wirelessly transmitting the first internal time;
wirelessly receiving the first internal time at a second receiver;
setting a second internal clock coupled to the second receiver to the first internal time;
incrementing the second internal clock relative to the first internal time;
retrieving a second internal time from the second internal clock time; and displaying the second internal time.
receiving a GPS time signal at a primary master device;
setting the GPS time signal in a first internal clock;
incrementing the first internal clock relative to the GPS time signal;
retrieving a first internal time from the first internal clock;
wirelessly transmitting the first internal time;
wirelessly receiving the first internal time at a second receiver;
setting a second internal clock coupled to the second receiver to the first internal time;
incrementing the second internal clock relative to the first internal time;
retrieving a second internal time from the second internal clock time; and displaying the second internal time.
39. The method of claim 38, further comprising detecting a power failure and retaining the first internal clock and the operational data at the power failure.
40. The method of claim 38, further comprising detecting a power failure and retaining the second internal clock and the operational data at the power failure.
41. The method of claim 38, wherein the GPS time signal and the operational data are transmitted by the primary master device at approximately a frequency of between 72 and 76 MHz.
42. The method of claim 38, wherein wirelessly transmitting the GPS time signal and the operational data by the primary master device further comprises transmitting a data packet including a preamble, a sync bit, a packet identification byte, an hour byte, a minute byte, a second byte, a function byte, a checksum byte, and a postamble.
43. The method of claim 38, further comprising:
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
selecting a channel;
selecting a time zone; and selecting a daylight savings bypass switch.
44-. The method of claim 38, further comprising displaying a reception indication.
45. The method of claim 38, further Comprising receiving a programmer input.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/960,638 US6873573B2 (en) | 2001-09-21 | 2001-09-21 | Wireless synchronous time system |
US09/960,638 | 2001-09-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
CA2397278A1 true CA2397278A1 (en) | 2003-03-21 |
Family
ID=25503425
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CA002397278A Abandoned CA2397278A1 (en) | 2001-09-21 | 2002-08-09 | Wireless synchronous time system |
Country Status (6)
Country | Link |
---|---|
US (6) | US6873573B2 (en) |
EP (1) | EP1428331A4 (en) |
JP (1) | JP2005526231A (en) |
AU (1) | AU2002323088B8 (en) |
CA (1) | CA2397278A1 (en) |
WO (1) | WO2003028225A2 (en) |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2460995A1 (en) * | 2001-09-21 | 2003-03-27 | Quartex, Inc. | Time keeping system with automatic daylight savings time adjustment |
US20030169642A1 (en) * | 2002-03-08 | 2003-09-11 | Quartex, Inc., A Division Of Primex, Inc. | Time keeping system with automatic daylight savings time adjustment |
US7369462B2 (en) * | 2001-09-21 | 2008-05-06 | Quartex, Division Of Primex, Inc. | Wireless synchronous time system with solar powered transceiver |
US7411869B2 (en) * | 2001-09-21 | 2008-08-12 | Quartex, Division Of Primex, Inc. | Wireless synchronous time system |
US6873573B2 (en) | 2001-09-21 | 2005-03-29 | Quartex, Inc. | Wireless synchronous time system |
US20030169641A1 (en) * | 2002-03-08 | 2003-09-11 | Quartex A Division Of Primex, Inc. | Time keeping system with automatic daylight savings time adjustment |
KR100401199B1 (en) * | 2001-09-27 | 2003-10-10 | 삼성전자주식회사 | Signal supply apparatus for public and private mobile communication system |
US20030126447A1 (en) * | 2001-12-27 | 2003-07-03 | Jacques Debiez | Trusted high stability time source |
US7549316B2 (en) * | 2002-10-08 | 2009-06-23 | Ric Investments, Llc. | Integrated sample cell and filter and system using same |
KR20040092259A (en) * | 2003-04-25 | 2004-11-03 | 삼성전자주식회사 | system for synchronizing satellite clock in Base Transmission System and method for synchronizing satellite clock thereof |
JP4295020B2 (en) * | 2003-06-09 | 2009-07-15 | シチズンホールディングス株式会社 | Radio correction clock, electronic device, time correction method, and time correction program |
US7278003B1 (en) * | 2004-03-30 | 2007-10-02 | Emc Corporation | Data storage system having accurate and coherent time information |
US20050259722A1 (en) * | 2004-05-21 | 2005-11-24 | Reginald Vanlonden | Wireless clock system |
US7289016B2 (en) * | 2004-05-25 | 2007-10-30 | Eaton Corporation | Portable timer apparatus, home system and method of timing for an object |
US8421588B1 (en) | 2004-06-23 | 2013-04-16 | Wireless Telematics Llc | Combination wireless electrical apparatus controller and energy monitoring device and method of use |
US10049565B1 (en) | 2004-06-23 | 2018-08-14 | Wireless Telematics Llc | Wireless electrical apparatus controller and method of use |
US9418543B1 (en) | 2004-06-23 | 2016-08-16 | Wireless Telematics Llc | Wireless electrical apparatus controller and method of use |
US7847706B1 (en) * | 2004-06-23 | 2010-12-07 | Wireless Telematics Llc | Wireless electrical apparatus controller device and method of use |
US8364185B2 (en) * | 2005-04-18 | 2013-01-29 | Samsung Electronics Co., Ltd. | Method and system for synchronizing a clock for an adjacent network to a clock for an overlay network |
US7149152B1 (en) * | 2005-07-28 | 2006-12-12 | Idt Technology Limited | Projection clock |
US8009635B2 (en) * | 2005-09-09 | 2011-08-30 | Mcmaster University | Reducing handoff latency in a wireless local area network through an activation alert that affects a power state of a receiving mesh access point |
US7821876B2 (en) * | 2006-02-27 | 2010-10-26 | Frantz Frederick E | Synchronization of a plurality of devices in a wireless sensor arrangement |
US8588443B2 (en) * | 2006-05-16 | 2013-11-19 | Phonak Ag | Hearing system with network time |
KR100763528B1 (en) * | 2006-07-07 | 2007-10-04 | 한국전자통신연구원 | Timer control system with network |
US7616153B2 (en) * | 2006-08-04 | 2009-11-10 | Seiko Epson Corporation | Electronic device and time adjustment method |
JP2008039567A (en) * | 2006-08-04 | 2008-02-21 | Seiko Epson Corp | Timepiece, and time correction method thereof |
EP2074485A2 (en) * | 2006-10-11 | 2009-07-01 | Quartex, a division of Primex, Inc. | Traceable record generation system and method using wireless networks |
US20090051503A1 (en) * | 2006-10-23 | 2009-02-26 | Jeffrey Bowman | Wireless timer system |
DE102006060925B3 (en) * | 2006-12-20 | 2008-03-27 | Atmel Germany Gmbh | Programmable time signal receiver, has receiving unit for receiving electromagnetic time indication signal and instructions, and control unit providing programming control signals that are provided by micro controller and memory unit |
JP4966042B2 (en) * | 2007-02-06 | 2012-07-04 | セイコーインスツル株式会社 | Analog radio clock |
US20080198697A1 (en) * | 2007-02-16 | 2008-08-21 | Tomoharu Tsuji | Analog radio-controlled timepiece |
US20090016167A1 (en) * | 2007-07-09 | 2009-01-15 | Seiko Epson Corporation | Time Adjustment Device, Timekeeping Device with a Time Adjustment Device, and a Time Adjustment Method |
KR100912808B1 (en) * | 2007-07-11 | 2009-08-18 | 한국전자통신연구원 | Vehicle clock synchronization using a navigation device |
US8041662B2 (en) * | 2007-08-10 | 2011-10-18 | Microsoft Corporation | Domain name geometrical classification using character-based n-grams |
JP4743280B2 (en) * | 2009-01-09 | 2011-08-10 | カシオ計算機株式会社 | Time information receiver, radio clock, and program |
EP2226692A1 (en) * | 2009-03-02 | 2010-09-08 | Graesslin Iberica, S.L. | Time switch |
US20110051560A1 (en) * | 2009-09-02 | 2011-03-03 | Kam Kwong Allen Wong | Remote automatic setting of clock radio |
CA2728718C (en) | 2010-01-15 | 2014-06-03 | Enviroquest, Ltd. | Method and apparatus for electronic messaging for managing and communicating availability of a user |
NL2006699A (en) * | 2010-06-03 | 2011-12-06 | Asml Netherlands Bv | Stage apparatus and lithographic apparatus comprising such stage apparatus. |
US8472283B2 (en) | 2010-10-05 | 2013-06-25 | Jeremy Laurence Fischer | Clock synchronization |
US20120188077A1 (en) * | 2011-01-26 | 2012-07-26 | David Jess Sawyer | System for controlling a garage door based on a pre-defined schedule |
US20130051184A1 (en) * | 2011-08-26 | 2013-02-28 | Oren Eliezer | Real-time clock integrated circuit with time code receiver, method of operation thereof and devices incorporating the same |
JP5494599B2 (en) * | 2011-09-27 | 2014-05-14 | カシオ計算機株式会社 | Electronic clock |
US8996904B1 (en) | 2012-07-18 | 2015-03-31 | Google Inc. | Maintaining clock synchronization between computing devices |
GB2507734B (en) * | 2012-11-07 | 2016-06-08 | Leonard Crossley Hugh | Minute based time management and control system |
WO2017096046A1 (en) * | 2015-12-03 | 2017-06-08 | Molex, Llc | Powered modules and systems and methods of locating and reducing packet collision of same |
JP6508096B2 (en) * | 2016-03-16 | 2019-05-08 | カシオ計算機株式会社 | Satellite radio wave receiver, radio wave clock, date and time information output method, and program |
CN110554731B (en) * | 2019-08-12 | 2023-08-01 | 深圳震有科技股份有限公司 | Clock synchronization control method, intelligent terminal and storage medium |
WO2022027534A1 (en) * | 2020-08-07 | 2022-02-10 | 福州通安电子有限公司 | Lamp synchronization method and terminal |
RU209989U1 (en) * | 2021-10-28 | 2022-03-24 | Акционерное общество "Российский институт радионавигации и времени" | CLOCK SYNCHRONIZATION DEVICE |
Family Cites Families (83)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3690959A (en) * | 1966-02-24 | 1972-09-12 | Lamb Co F Jos | Alloy,article of manufacture,and process |
US3643420A (en) | 1969-10-14 | 1972-02-22 | Tri Tech | Clock system |
US3681914A (en) | 1970-04-30 | 1972-08-08 | Quasar Microsystems Inc | Digital master clock |
US3690059A (en) | 1970-10-20 | 1972-09-12 | Tri Tech | Clock system |
US3756012A (en) | 1972-07-27 | 1973-09-04 | Ranger Tool Co | Time system |
US3811265A (en) | 1973-01-17 | 1974-05-21 | J Cater | Coded time indicating transmission system |
US3998043A (en) * | 1973-12-26 | 1976-12-21 | Citizen Watch Co., Ltd. | Electric timepiece for displaying the operating condition thereof |
US4117661A (en) * | 1975-03-10 | 1978-10-03 | Bryant Jr Ellis H | Precision automatic local time decoding apparatus |
US4023344A (en) | 1975-09-03 | 1977-05-17 | Kabushiki Kaisha Suwa Seikosha | Automatically corrected electronic timepiece |
JPS5388761A (en) * | 1976-12-27 | 1978-08-04 | Seiko Epson Corp | Electronic watch with auxiliary battery |
JPS5938639B2 (en) | 1977-06-08 | 1984-09-18 | 株式会社日本自動車部品総合研究所 | digital display device |
CH633936B (en) * | 1980-05-05 | Johann Polster | CONTROL DEVICE. | |
US4395135A (en) * | 1982-05-06 | 1983-07-26 | Timex Corporation | Optional alarm and battery backup system for a talking timepiece |
JPS5979885A (en) * | 1982-10-29 | 1984-05-09 | Citizen Watch Co Ltd | Electronic clock |
US4490050A (en) | 1983-04-29 | 1984-12-25 | Rauland-Borg Corporation | Master/slave clock system |
US4525685A (en) | 1983-05-31 | 1985-06-25 | Spectracom Corp. | Disciplined oscillator system with frequency control and accumulated time control |
US4582434A (en) * | 1984-04-23 | 1986-04-15 | Heath Company | Time corrected, continuously updated clock |
US4677541A (en) * | 1984-09-24 | 1987-06-30 | Rauland-Borg Corporation | Programmable clock |
US4713808A (en) * | 1985-11-27 | 1987-12-15 | A T & E Corporation | Watch pager system and communication protocol |
JPS61202186A (en) * | 1985-03-05 | 1986-09-06 | Seiko Instr & Electronics Ltd | Electronic timepiece |
CH661833GA3 (en) * | 1985-12-18 | 1987-08-31 | ||
CH664868GA3 (en) * | 1986-07-10 | 1988-04-15 | ||
DE8816402U1 (en) * | 1988-04-25 | 1989-07-27 | Siemens Ag, 1000 Berlin Und 8000 Muenchen, De | |
US5056070A (en) * | 1988-06-06 | 1991-10-08 | Sony Corporation | Timer programming apparatus |
US5160853A (en) * | 1988-08-08 | 1992-11-03 | Honeywell Inc. | Electronic timer switch with time tracker |
US4956826A (en) * | 1989-03-17 | 1990-09-11 | Master Free Time, Inc. | Multi-year time clock having automatic daylight saving time compensator |
US5089814A (en) * | 1989-04-28 | 1992-02-18 | Motorola, Inc. | Automatic time zone adjustment of portable receiver |
US4953149A (en) * | 1989-08-09 | 1990-08-28 | Daniel Marvosh | Two speed clock for daylight saving |
DE8912675U1 (en) * | 1989-10-26 | 1991-02-28 | Diehl Gmbh & Co, 8500 Nuernberg, De | |
WO1991011763A1 (en) | 1990-01-29 | 1991-08-08 | The United States Of America, Represented By The Secretary, United States Department Of Commerce | Device and method for providing accurate time and/or frequency |
US5375018A (en) * | 1990-07-18 | 1994-12-20 | Klausner Patent Technologies | Location acquisition and time adjusting system |
US5442599A (en) | 1990-09-27 | 1995-08-15 | National Time & Signal Corporation | Impulse clock system |
US5282180A (en) * | 1990-09-27 | 1994-01-25 | National Time & Signal Corporation | Impulse clock system |
US5293355A (en) * | 1990-10-26 | 1994-03-08 | Randy M. Widen | Tidal watch |
US5287109A (en) | 1991-07-05 | 1994-02-15 | David Hesse | Programmable remote control |
US6324495B1 (en) | 1992-01-21 | 2001-11-27 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Synchronous parallel system for emulation and discrete event simulation |
US5370518A (en) * | 1992-01-29 | 1994-12-06 | Kabushiki Kaisha Komatsu Seisakusho | Apparatus for injection and compression molding |
JP3000245B2 (en) * | 1992-03-04 | 2000-01-17 | セイコーインスツルメンツ株式会社 | Radio-controlled electronic clock |
US5387903A (en) * | 1992-04-24 | 1995-02-07 | Ciposa Microtechniques Sa | Programmable electronic time lock |
US5319374A (en) * | 1993-02-02 | 1994-06-07 | Trimble Navigation Limited | Precise universal time for vehicles |
KR950009674B1 (en) * | 1993-02-18 | 1995-08-25 | 주식회사금성사 | Vcr apparatus and time display method |
US5510797A (en) * | 1993-04-15 | 1996-04-23 | Trimble Navigation Limited | Provision of SPS timing signals |
JPH06321933A (en) * | 1993-05-19 | 1994-11-22 | Mitsubishi Gas Chem Co Inc | Production of alkylene carbonate |
US5521887A (en) | 1993-07-30 | 1996-05-28 | Trimble Navigation Limited | Time transfer system |
US5440559A (en) * | 1993-11-10 | 1995-08-08 | Seiko Communications Holding N.V. | Portable wireless communication device |
US5425004A (en) | 1994-03-07 | 1995-06-13 | Industrial Electronic Service | Two-wire electronic module for remote digital clocks |
US5661700A (en) * | 1994-07-18 | 1997-08-26 | Allen-Bradley Company, Inc. | Synchronizable local clock for industrial controller system |
US5677895A (en) * | 1994-08-18 | 1997-10-14 | Mankovitz; Roy J. | Apparatus and methods for setting timepieces |
US5717661A (en) * | 1994-12-20 | 1998-02-10 | Poulson; T. Earl | Method and apparatus for adjusting the accuracy of electronic timepieces |
DE19526635A1 (en) * | 1995-07-21 | 1997-01-23 | Claus Dipl Ing Meder | Domestic equipment radio clock |
WO1997009658A1 (en) | 1995-09-05 | 1997-03-13 | Youngberg C Eric | System, method, and device for automatic setting of clocks |
EP1182523B1 (en) * | 1995-09-26 | 2008-05-07 | Citizen Holdings Co., Ltd. | Electronic watch |
US5617375A (en) * | 1995-12-04 | 1997-04-01 | Unisys Corporation | Dayclock carry and compare tree |
US6069848A (en) * | 1996-06-13 | 2000-05-30 | Bright Ideas Group, Inc. | Life time clock |
EP0855633B1 (en) * | 1996-08-01 | 2008-01-09 | Citizen Holdings Co., Ltd. | Electronic timepiece |
US5859595A (en) | 1996-10-31 | 1999-01-12 | Spectracom Corporation | System for providing paging receivers with accurate time of day information |
US6493338B1 (en) * | 1997-05-19 | 2002-12-10 | Airbiquity Inc. | Multichannel in-band signaling for data communications over digital wireless telecommunications networks |
US6018229A (en) * | 1997-06-30 | 2000-01-25 | Compaq Computer Corporation | Lithium-ion battery pack with integral switching regulator using cutoff transistor |
US5982147A (en) * | 1998-01-15 | 1999-11-09 | Micron Electronics, Inc. | System for displaying a status condition of a battery |
DE19801688A1 (en) * | 1998-01-19 | 1999-07-22 | Abb Patent Gmbh | Time switch for time-dependent switching of loads |
US6236623B1 (en) * | 1998-10-16 | 2001-05-22 | Moore Industries | System and method for synchronizing clocks in a plurality of devices across a communication channel |
DE29819806U1 (en) * | 1998-11-05 | 2000-03-16 | Siemens Ag | Network participants |
US6269055B1 (en) * | 1998-11-16 | 2001-07-31 | Quartex, A Division Of Primex, Inc. | Radio-controlled clock movement |
DE29820820U1 (en) * | 1998-11-20 | 2000-02-10 | Siemens Ag | Network participants |
US6215862B1 (en) * | 1998-12-21 | 2001-04-10 | Lucent Technologies Inc. | Automated time synchronization of peripheral devices using a telephone |
JP3481878B2 (en) * | 1999-02-25 | 2003-12-22 | リズム時計工業株式会社 | Time signal repeater and time correction system |
WO2000062132A1 (en) * | 1999-04-12 | 2000-10-19 | Quartex | Clockworks, timepiece and method for operating the same |
JP2000323695A (en) * | 1999-05-14 | 2000-11-24 | Nec Corp | Solid-state image sensor and its manufacture |
DE19940114B4 (en) * | 1999-08-24 | 2005-12-08 | Junghans Uhren Gmbh | Method and device for local time display |
US6205090B1 (en) * | 1999-09-14 | 2001-03-20 | Rodney K. Blount | Automatically correctable clock |
US6643787B1 (en) * | 1999-10-19 | 2003-11-04 | Rambus Inc. | Bus system optimization |
JP4560158B2 (en) * | 1999-11-24 | 2010-10-13 | シチズンホールディングス株式会社 | Rechargeable electronic watch |
US6678215B1 (en) * | 1999-12-28 | 2004-01-13 | G. Victor Treyz | Digital audio devices |
US6288979B1 (en) * | 2000-04-06 | 2001-09-11 | Moneray International Ltd. | Solar-driven eternity clock |
US6343050B1 (en) * | 2000-04-06 | 2002-01-29 | Moneray International Ltd. | Analog clock driven by radio signals with automatic resetting means |
US6944187B1 (en) * | 2000-08-09 | 2005-09-13 | Alcatel Canada Inc. | Feature implementation in a real time stamp distribution system |
US6738635B1 (en) * | 2000-09-21 | 2004-05-18 | Bellsouth Intellectual Property Corporation | Wireless schedule notification method and system |
US6377517B1 (en) * | 2000-10-17 | 2002-04-23 | Agilent Technologies Inc. | Method and system for synchronizing a time of day clock based on a satellite signal and a communication signal |
US6728533B2 (en) * | 2001-01-25 | 2004-04-27 | Sharp Laboratories Of America, Inc. | Clock for mobile phones |
US20020186619A1 (en) * | 2001-05-07 | 2002-12-12 | Reeves Michael H. | Apparatus, system and method for synchronizing a clock with a master time service |
US6873573B2 (en) * | 2001-09-21 | 2005-03-29 | Quartex, Inc. | Wireless synchronous time system |
US7139225B2 (en) * | 2003-03-27 | 2006-11-21 | Qualcomm, Incorporated | Virtual real-time clock based on time information from multiple communication systems |
US6826123B1 (en) * | 2003-10-14 | 2004-11-30 | International Business Machines Corporation | Global recovery for time of day synchronization |
-
2001
- 2001-09-21 US US09/960,638 patent/US6873573B2/en not_active Expired - Lifetime
-
2002
- 2002-08-08 JP JP2003531621A patent/JP2005526231A/en active Pending
- 2002-08-08 AU AU2002323088A patent/AU2002323088B8/en not_active Ceased
- 2002-08-08 WO PCT/US2002/025265 patent/WO2003028225A2/en active IP Right Grant
- 2002-08-08 EP EP02757048A patent/EP1428331A4/en not_active Withdrawn
- 2002-08-09 CA CA002397278A patent/CA2397278A1/en not_active Abandoned
-
2004
- 2004-06-25 US US10/876,767 patent/US7457200B2/en not_active Expired - Lifetime
-
2008
- 2008-04-04 US US12/062,681 patent/US7539085B2/en not_active Expired - Fee Related
- 2008-04-04 US US12/062,686 patent/US7480210B2/en not_active Expired - Fee Related
- 2008-04-04 US US12/062,691 patent/US7499379B2/en not_active Expired - Fee Related
- 2008-08-27 US US12/199,326 patent/US20080316870A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
US20080212413A1 (en) | 2008-09-04 |
US6873573B2 (en) | 2005-03-29 |
EP1428331A2 (en) | 2004-06-16 |
US20030058742A1 (en) | 2003-03-27 |
EP1428331A4 (en) | 2007-08-15 |
WO2003028225A2 (en) | 2003-04-03 |
US20080198698A1 (en) | 2008-08-21 |
US20080212412A1 (en) | 2008-09-04 |
US7480210B2 (en) | 2009-01-20 |
WO2003028225A3 (en) | 2003-05-01 |
US7499379B2 (en) | 2009-03-03 |
US7457200B2 (en) | 2008-11-25 |
US20080316870A1 (en) | 2008-12-25 |
JP2005526231A (en) | 2005-09-02 |
US20050058157A1 (en) | 2005-03-17 |
AU2002323088B8 (en) | 2007-09-06 |
AU2002323088A1 (en) | 2003-04-07 |
AU2002323088B2 (en) | 2007-02-22 |
US7539085B2 (en) | 2009-05-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6873573B2 (en) | Wireless synchronous time system | |
US7369462B2 (en) | Wireless synchronous time system with solar powered transceiver | |
WO2006050427A2 (en) | Wireless synchronous time system | |
US20150138927A1 (en) | Wireless Clock System and Method | |
US10264537B2 (en) | Time code controlled logic device | |
WO2006037007A2 (en) | Wireless synchronous time system with solar powered transceiver | |
WO2003025682A2 (en) | Time keeping system with automatic daylight savings time adjustment | |
US6298014B1 (en) | Time information management system | |
US20050286349A1 (en) | System for synchronizing clock settings | |
JP7117210B2 (en) | clocks and information transmission systems | |
JP2006234717A (en) | Facility equipment control system | |
JP2002040171A (en) | Clock device having time correction function, and method for correcting time of clock | |
EP1090500B1 (en) | Terminal powered on for epg download | |
JPH07159556A (en) | Satellite-utilized clock calibrating system | |
JP2004212198A (en) | Wireless master-and-slave clock system, receiver, master clock, and slave clock | |
JPH10325889A (en) | Clock system | |
AU2002336756A1 (en) | Time keeping system with automatic daylight savings time adjustment | |
JPH06249976A (en) | Time indicator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EEER | Examination request | ||
FZDE | Discontinued |