CN101968611B - Phase distribution-based single point mask silicon wafer leveling method - Google Patents
Phase distribution-based single point mask silicon wafer leveling method Download PDFInfo
- Publication number
- CN101968611B CN101968611B CN201010276966XA CN201010276966A CN101968611B CN 101968611 B CN101968611 B CN 101968611B CN 201010276966X A CN201010276966X A CN 201010276966XA CN 201010276966 A CN201010276966 A CN 201010276966A CN 101968611 B CN101968611 B CN 101968611B
- Authority
- CN
- China
- Prior art keywords
- mask
- silicon chip
- groups
- interference fringes
- phase distribution
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Abstract
The invention discloses a phase distribution-based single point mask silicon wafer leveling method, which is characterized by comprising the following steps of: transmitting plane waves to a first group of marked grating and a second group of marked grating which are positioned on a mask, diffracting for several times, reflecting by a silicon wafer, transmitting the marked gratings again, and forming a constant interference field on the mask surface; when the silicon wafer is inclined in a cross section direction and a longitudinal section direction, changing the phase distribution causing the interference field, namely the distribution direction of equal phase lines and spacial frequency; and directly adjusting the silicon wafer according to the phase distribution condition, and timely correcting the inclination of the silicon wafer relative to the mask to directly realize local leveling of the single point mask silicon wafer. The method is intuitive, simple and easy to operate, has high practicability and has significance for developing of micro-nano processing technology.
Description
Technical field
The present invention relates to the leveling of a kind of nano-photoetching mask silicon chip, particularly a kind of single-point mask silicon chip leveling method based on PHASE DISTRIBUTION belongs to micro-nano processing correlative technology field.
Background technology
Along with the research and development of highly integrated circuit and related device, the IC characteristic dimension is more and more little, has obtained significant progress with the high resolution micro-nano process technology that is lithographically representative.With its characteristic such as simple to operate, with low cost, become one of mainstream technology of future generation, near the contact type nanometer manufacturing process like nano impression, array of zone plates imaging and photo-etching and X-ray lithography.Along with the raising of photolithography resolution, the leveling of mask silicon chip, clearance control and measurement become influences one of device feature size accuracy factors.
Traditional mask silicon chip leveling generally is to realize through the clearance measurement of 3 or multiple spot; Promptly carry out clearance measurement control at 3 through what do not go out in collinear or multiple spot position; Principle or other leveling algorithms according to 3 definite planes; When reach unanimity in three places or gap, many places, both are parallel fully for the mask silicon chip.And clearance measurement generally adopts imaging, interference strength and difference interference several method how much.In measuring process; This several method all receives the influence of silicon chip surface technological processs such as photoresist easily; Introduce the asymmetry error that receives silicon chip technology pollution back introducing of additional optical distance, mark etc. like the repeatedly reflection in the photoresist; It is inconsistent that these comparatively tangible systematic errors cause what time locating gap measurement, finally has influence on the precision of mask silicon chip leveling.In order directly to avoid and eliminate in the classic method the inconsistent site error that causes in the multimetering; The present invention is based on spot measurement; Directly measure and eliminate silicon chip with respect to the inclination of mask on horizontal stroke, two vertical direction in longitudinal section, to reach the purpose of leveling in single position.
Summary of the invention
The technical issues that need to address of the present invention are: the deficiency that overcomes prior art; A kind of single-point mask silicon chip leveling method based on PHASE DISTRIBUTION is provided; It can directly realize the local leveling of mask and silicon chip a position; Be not vulnerable to the influence of silicon chip technology, the leveling precision is higher, and operation is simple.
Technical solution of the present invention is: a kind of single-point mask silicon chip leveling method based on PHASE DISTRIBUTION; Its characteristics are that the direct incident of plane wave (1) is positioned at the two groups of adjacent marker gratings (3,5) on the mask (2); Mark grating (3)+1 order diffraction light returns through silicon chip (4) surface reflection, see through once more mask (2) surface and mark grating (5)+1 order diffraction light forms two groups of interference fringes; When mask (2) and silicon chip (4) when being in parastate, the PHASE DISTRIBUTION of two groups of interference fringes is consistent; When exist between mask (2) and the silicon chip (4), the PHASE DISTRIBUTION of two groups of interference fringes is inconsistent, there are differences, and said difference is embodied in the difference on the frequency of two groups of interference fringes and the relative tilt angle of two groups of interference fringes; According to the difference on the frequency of two groups of interference fringes, calculate mask (2) and the tilt quantity of silicon chip (4) through formula (1), to eliminate the inclination of mask (2) and silicon chip (4), the leveling of realization cross-sectional direction in cross-sectional direction in cross-sectional direction; According to the relative tilt angle of two groups of interference fringes, calculate mask (2) and the tilt quantity of silicon chip (4) through formula (2), to eliminate the inclination of mask (2) and silicon chip (4) direction, the leveling of realization longitudinal section direction in the longitudinal section in cross-sectional direction;
Wherein: δ f representes the difference on the frequency of two groups of interference fringes, θ
fThe relative tilt angle of representing two groups of interference fringes; δ θ representes the tilt quantity of silicon chip (4) in cross-sectional direction, and λ is the incident plane wave wavelength, θ
1, θ
2Be respectively two groups of adjacent marker gratings (3,5)+1 order diffraction angle;
The tilt quantity of expression silicon chip (4) direction in the longitudinal section.
Principle of the present invention: the direct incident of plane wave is positioned at two groups of adjacent marker gratings on the mask; The inferior mark grating group that after the silicon chip reflection, sees through once more of the order of diffraction; Form two groups of constant interference fields at the mask face, its phase characteristic directly reflects the inclined degree of mask silicon chip.Thereby according to the PHASE DISTRIBUTION characteristics of interference field, directly eliminate the inclination of mask silicon chip on two vertical direction, realize the leveling of mask silicon chip.Wherein, according to the difference on the frequency of two groups of stripeds, calculate and eliminate the inclination of cross-sectional direction; According to the relative tilt angle of two groups of stripeds, calculate and eliminate the inclination of longitudinal section direction.
The present invention's beneficial effect compared with prior art is:
(1) the present invention can directly realize the local leveling of mask and silicon chip a position, and efficient is high, and is not vulnerable to the influence of silicon chip technology, and the leveling precision is higher.
(2) the present invention is independent of clearance measurement, directly carries out mask and silicon chip leveling according to spatial phase feature, can avoid influencing the influence of the silicon chip technological factors such as photoresist of light intensity to leveling.
(3) the present invention not only can avoid the influence of silicon chip technology such as photoresist to spot measurement, can also eliminate the error of the inconsistent introducing of multimetering, and process technology is significant to receiving near declining.
Description of drawings
Fig. 1 is the inventive method principle schematic;
Fig. 2 tilts and beam deflection for the silicon chip on the present invention's horizontal stroke, two vertical direction in longitudinal section; (a) the cross-sectional direction silicon chip tilts to cause the beam deflection synoptic diagram; (b) be the synoptic diagram that longitudinal section direction silicon chip tilts to cause beam deflection,
Fig. 3 is two group echo grating schematic layout patterns on the mask of the present invention;
Fig. 4 is the PHASE DISTRIBUTION situation of several groups of interference field intensity fringes in the leveling process of the present invention, wherein: the PHASE DISTRIBUTION that (a) is respectively for inclination horizontal, that indulge two cross-wise direction; (b) be the PHASE DISTRIBUTION of cross-sectional direction after being eliminated; (c) be that the longitudinal section direction is by the PHASE DISTRIBUTION after eliminating separately; (d) be the PHASE DISTRIBUTION of the inclination of both direction after all being eliminated.
Embodiment
As shown in Figure 1; Plane wave 1 direct incident is positioned at the two groups of adjacent marker gratings 3 and 5 on the mask 2; + 1 order diffraction light returns through silicon chip 4 surface reflections; See through once more that 5, two groups of grating pairs of mark grating on the mask face answer+1 order diffraction light forms two groups of corresponding interference fringes at mask surface, received by ccd detector 8 through catoptron 6, object lens 7 backs.When mask 2 and silicon chip 4 were in parastate, the PHASE DISTRIBUTION of two groups of stripeds was consistent, and frequency equates that direction is identical; When exist between mask 2 and the silicon chip 4, the PHASE DISTRIBUTION of two groups of stripeds changes, no longer consistent, and it is directly related with both difference to tilt.
As shown in Figure 2, when mask 2 and silicon chip 4 horizontal, longitudinal section both direction exist respectively certain tilt quantity δ θ and
The time, through silicon chip reflection+1 diffraction light will on corresponding direction, be deflected corresponding angle 2 δ θ and
The deflection of light beam directly influence two bundles from silicon chip and mask reflect+1 diffraction light B
wAnd B
mInterference.Wherein, the light beam B that is reflected
wDeflection on cross-sectional direction directly influences the size of interfering angle, thereby influences the spatial frequency of interference fringe; Light beam B is reflected
wDeflection on the longitudinal section directly makes the interference plane of two-beam be rotated, thereby makes the space distribution direction of striped that corresponding rotation take place.In brief; The inclination δ θ of cross-sectional direction has directly changed the spatial frequency of two groups of stripeds; The inclination of longitudinal section direction
has then directly changed the angle of inclination of two groups of stripeds, specifically by formula (1), (2) decision.
Wherein: δ f representes the difference on the frequency of two groups of interference fringes, θ
fThe relative tilt angle of representing two groups of interference fringes; δ θ representes the tilt quantity of silicon chip 4 in cross-sectional direction, and λ is the incident plane wave wavelength,
The tilt quantity of expression silicon chip 4 direction in the longitudinal section; θ
1, θ
2The cycle of being respectively at P
1, P
2Adjacent marker grating 3,5+1 order diffraction angle, by the decision of following formula.By following optical grating diffraction equation decision
P
1sinθ
1=λ (3)
P
2sinθ
2=λ (4)
Wherein, the cycle of two adjacent gratings is P
1=2.0 μ m, P
2=2.2 μ m, wavelength X=633nm.
Two group echo gratings adopt layout as shown in Figure 3 on the mask 2, about two group echo gratings 3,5 be respectively P by the cycle respectively
1With P
2, P
2With P
1Two gratings constitute P in the embodiment of the invention wherein up and down
1=2.0 μ m, P
2=2.2 μ m.Reflection through silicon chip 4 surface, two groups of gratings+meet on 5 on the 1 order diffraction light mark grating on the right and produce two groups of interference fringes.In addition, Fig. 4 is two groups of interference fringes according to mark emulation shown in Figure 3, and the PHASE DISTRIBUTION situation of striped in the mask silicon chip leveling process.When silicon chip is configured to δ θ=1.5 * 10 with respect to mask respectively in inclination horizontal, the longitudinal section direction
-3Rad and δ φ=1 * 10
-3During rad, its PHASE DISTRIBUTION such as Fig. 4 (a), two groups of corresponding inclinations of striped up and down at this moment, and also spatial frequency is inconsistent, and two groups of stripeds are easy to by difference; After the inclination of cross-sectional direction is eliminated separately; The density degree of striped (being spatial frequency) much at one; Arrange relative tilt, shown in Fig. 4 (b), mean the existence that the longitudinal section direction tilts; And the relative tilt angle of striped (i.e. the angle of two groups of stripeds) is directly related with the tilt quantity of longitudinal section direction, is determined by formula (2); On the other hand, after the inclination of longitudinal section direction was eliminated separately, striped is consistent to be arranged, all along the x direction; Like Fig. 4 (c); But the inconsistent existence that means that cross-sectional direction tilts of frequency, and frequency difference is directly related with the tilt quantity of cross-sectional direction, is determined by formula (1); When inclination horizontal, the longitudinal section direction all is eliminated, two groups of striped frequencies are equal fully, and orientation is in full accord, and like Fig. 4 (d), at this moment, the local leveling of mask silicon chip is accomplished, and reaches perfect condition.
In addition, show according to numerical result shown in Figure 4 that according to the PHASE DISTRIBUTION characteristic of single width stripe pattern, this method can directly be eliminated the inclination of two orthogonal directionss in single position, realize the local leveling of mask silicon chip, its precision is superior to 10
-3Rad.In conjunction with the Flame Image Process in later stage, the phase analysis algorithm, precision is expected to reach 10
-4More than the rad.As a kind of effectively preliminary leveling scheme, can satisfy the prior art requirement.
The present invention does not set forth part in detail and belongs to techniques well known.
Claims (2)
1. single-point mask silicon chip leveling method based on PHASE DISTRIBUTION; It is characterized in that: plane wave (1) directly incident is positioned at the two groups of first adjacent group echo gratings (3) and the second group echo grating (5) on the mask (2); The first group echo grating (3)+1 order diffraction light returns through silicon chip (4) surface reflection, see through once more mask (2) surface and the second group echo grating (5)+1 order diffraction light forms two groups of interference fringes; When mask (2) and silicon chip (4) when being in parastate, the PHASE DISTRIBUTION of two groups of interference fringes is consistent; When exist between mask (2) and the silicon chip (4), the PHASE DISTRIBUTION of two groups of interference fringes is inconsistent, there are differences, and said difference is embodied in the difference on the frequency of two groups of interference fringes and the relative tilt angle of two groups of interference fringes; According to the difference on the frequency of two groups of interference fringes, calculate mask (2) and the tilt quantity of silicon chip (4) through formula (1), to eliminate the inclination of mask (2) and silicon chip (4), the leveling of realization cross-sectional direction in cross-sectional direction in cross-sectional direction; According to the relative tilt angle of two groups of interference fringes,,, realize the leveling of longitudinal section direction to eliminate the inclination of mask (2) and silicon chip (4) direction in the longitudinal section through the tilt quantity of formula (2) calculating mask (2) and silicon chip (4) direction in the longitudinal section;
Wherein: δ f representes the difference on the frequency of two groups of interference fringes, θ
fThe relative tilt angle of representing two groups of interference fringes; δ θ representes the tilt quantity of silicon chip (4) in cross-sectional direction, and λ is the incident plane wave wavelength, θ
1, θ
2Be respectively the two groups of first adjacent group echo gratings (3) and the second group echo grating (5)+1 order diffraction angle;
The tilt quantity of expression silicon chip (4) direction in the longitudinal section.
2. the single-point mask silicon chip leveling method based on PHASE DISTRIBUTION according to claim 1 is characterized in that: the said two groups of first adjacent group echo gratings (3) and the second group echo grating (5) are P by the cycle respectively
1With P
2, P
2With P
1Two gratings constitute up and down.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010276966XA CN101968611B (en) | 2010-09-08 | 2010-09-08 | Phase distribution-based single point mask silicon wafer leveling method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010276966XA CN101968611B (en) | 2010-09-08 | 2010-09-08 | Phase distribution-based single point mask silicon wafer leveling method |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101968611A CN101968611A (en) | 2011-02-09 |
CN101968611B true CN101968611B (en) | 2012-04-18 |
Family
ID=43547784
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201010276966XA Expired - Fee Related CN101968611B (en) | 2010-09-08 | 2010-09-08 | Phase distribution-based single point mask silicon wafer leveling method |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN101968611B (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102540305B (en) * | 2012-03-27 | 2013-10-30 | 宁波维真显示科技有限公司 | Optical grating counterpoint splicing method |
US20180367722A1 (en) * | 2017-06-14 | 2018-12-20 | Canon Kabushiki Kaisha | Image acquisition device and image acquisition method |
CN110455223B (en) * | 2019-07-31 | 2020-12-25 | 中国科学院西安光学精密机械研究所 | Fringe phase-based interferogram tilt angle measuring method |
CN110487219A (en) * | 2019-08-15 | 2019-11-22 | 卢振武 | A kind of detection system and its detection method of movement mechanism straightness |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4332473A (en) * | 1979-01-31 | 1982-06-01 | Tokyo Shibaura Denki Kabushiki Kaisha | Apparatus for detecting a mutual positional relationship of two sample members |
EP0358514B1 (en) * | 1988-09-09 | 2000-12-13 | Canon Kabushiki Kaisha | Position detecting method and apparatus |
US5978441A (en) * | 1997-12-01 | 1999-11-02 | Advanced Micro Devices, Inc. | Extreme ultraviolet lithography mask blank and manufacturing method therefor |
JP2009069075A (en) * | 2007-09-14 | 2009-04-02 | Ricoh Co Ltd | Oblique incidence interferometer and method for calibrating the same |
CN101639630B (en) * | 2009-08-14 | 2011-04-20 | 中国科学院光电技术研究所 | Coaxial alignment system in projection lithography |
-
2010
- 2010-09-08 CN CN201010276966XA patent/CN101968611B/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN101968611A (en) | 2011-02-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102681365B (en) | Projection objective lens wave aberration detection device and method | |
CN102566301B (en) | Measuring method, equipment and substrate | |
CN101339012B (en) | Rolling angle measurement method and device based on grating | |
CN101968611B (en) | Phase distribution-based single point mask silicon wafer leveling method | |
CN106813578B (en) | A kind of two-dimensional grating measuring system | |
CN102607719B (en) | Wave-front aberration detection device based on transverse shearing interference for beam expanding collimation system | |
CN105807573A (en) | Device and method used for overlay error measurement | |
CN102422227A (en) | Inspection method for lithography | |
CN102096349B (en) | System for automatic dual-grating alignment in proximity nanometer lithography | |
CN102788683B (en) | Measuring method for micro-lens array focal length based on Newton method and Talbot effect | |
CN102725673B (en) | There is the manufacture method of the catoptron of at least two minute surfaces, for the catoptron of the projection exposure of micro-lithography and projection exposure | |
CN101799640B (en) | Device and method for determining optimal focal plane position of lithography machine | |
CN101876538A (en) | Method for measuring clearance in proximity nanometer lithography | |
CN103033272B (en) | Simultaneous phase-shifting lateral shearing interferometer and detection method | |
CN104406770B (en) | The distortion measurement device and distortion correction method of wave aberration measurement module | |
CN103154819A (en) | Projection exposure tool for microlithography and method for microlithographic imaging | |
CN101950132A (en) | Device for measuring clearance between mask and silicon chip and leveling mask and silicon chip in nanolithography | |
CN105547338A (en) | Optical encoder | |
CN101819323B (en) | Method for adjusting verticality between Lloyd mirror and grating substrate in Lloyd mirror device | |
CN105573049A (en) | Proximity nano-lithography double grating automatic alignment marks | |
US10211162B2 (en) | Method for determining misalignment between a first and a second etching zones | |
CN107421464B (en) | High-precision interference-type dibit phase grating displacement sensor for measuring surface form | |
CN101464638A (en) | Optical grating test system and method | |
CN102486623A (en) | Focusing control device and method used for photoetching equipment | |
CN104199258A (en) | Nanoscale focusing method based on two-dimensional double-frequency grating shearing interference |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20120418 Termination date: 20150908 |
|
EXPY | Termination of patent right or utility model |