DE3879352T2 - Integrierte halbleiter-schaltungseinrichtung mit abschaltbetrieb des leistungsverbrauches. - Google Patents

Integrierte halbleiter-schaltungseinrichtung mit abschaltbetrieb des leistungsverbrauches.

Info

Publication number
DE3879352T2
DE3879352T2 DE8888116619T DE3879352T DE3879352T2 DE 3879352 T2 DE3879352 T2 DE 3879352T2 DE 8888116619 T DE8888116619 T DE 8888116619T DE 3879352 T DE3879352 T DE 3879352T DE 3879352 T2 DE3879352 T2 DE 3879352T2
Authority
DE
Germany
Prior art keywords
consumption
power
circuit device
semiconductor circuit
integrated semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE8888116619T
Other languages
English (en)
Other versions
DE3879352D1 (de
Inventor
Kiyoshi Itano
Kohji Shimbayashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu VLSI Ltd
Fujitsu Ltd
Original Assignee
Fujitsu VLSI Ltd
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu VLSI Ltd, Fujitsu Ltd filed Critical Fujitsu VLSI Ltd
Publication of DE3879352D1 publication Critical patent/DE3879352D1/de
Application granted granted Critical
Publication of DE3879352T2 publication Critical patent/DE3879352T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0008Arrangements for reducing power consumption
    • H03K19/0016Arrangements for reducing power consumption by using a control or a clock signal, e.g. in order to apply power supply
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • H03K19/17708Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays
DE8888116619T 1987-10-09 1988-10-07 Integrierte halbleiter-schaltungseinrichtung mit abschaltbetrieb des leistungsverbrauches. Expired - Fee Related DE3879352T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62253791A JPH0197016A (ja) 1987-10-09 1987-10-09 半導体集積回路装置

Publications (2)

Publication Number Publication Date
DE3879352D1 DE3879352D1 (de) 1993-04-22
DE3879352T2 true DE3879352T2 (de) 1993-06-24

Family

ID=17256198

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8888116619T Expired - Fee Related DE3879352T2 (de) 1987-10-09 1988-10-07 Integrierte halbleiter-schaltungseinrichtung mit abschaltbetrieb des leistungsverbrauches.

Country Status (5)

Country Link
US (1) US4906862A (de)
EP (1) EP0311088B1 (de)
JP (1) JPH0197016A (de)
KR (1) KR910007437B1 (de)
DE (1) DE3879352T2 (de)

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ATE110865T1 (de) * 1989-06-30 1994-09-15 Siemens Ag Integrierte schaltungsanordnung.
US5128558A (en) * 1989-10-18 1992-07-07 Texas Instruments Incorporated High speed, low power consumption voltage switching circuit for logic arrays
US5111079A (en) * 1990-06-29 1992-05-05 Sgs-Thomson Microelectronics, Inc. Power reduction circuit for programmable logic device
EP0481487A3 (en) * 1990-10-17 1994-10-26 Nec Corp Stand-by control circuit
US5197034A (en) * 1991-05-10 1993-03-23 Intel Corporation Floating gate non-volatile memory with deep power down and write lock-out
US5347181A (en) * 1992-04-29 1994-09-13 Motorola, Inc. Interface control logic for embedding a microprocessor in a gate array
US5300831A (en) * 1992-09-04 1994-04-05 Pham Dac C Logic macro and protocol for reduced power consumption during idle state
EP0665998A4 (de) * 1993-08-03 1996-06-12 Xilinx Inc Fpga-schaltkreis mit mikroprozessor.
US5436579A (en) * 1993-09-07 1995-07-25 Advanced Micro Devices, Inc. Input transition detection circuit for zero-power part
US6195755B1 (en) * 1994-08-09 2001-02-27 Larry D. Webster Nonvolatile power management apparatus for integrated circuit application
JP3272914B2 (ja) 1995-08-31 2002-04-08 富士通株式会社 同期型半導体装置
US5842028A (en) * 1995-10-16 1998-11-24 Texas Instruments Incorporated Method for waking up an integrated circuit from low power mode
US5787096A (en) * 1996-04-23 1998-07-28 Micron Technology, Inc. Circuit and method for testing an integrated circuit
US5727001A (en) * 1996-08-14 1998-03-10 Micron Technology, Inc. Circuit and method for testing an integrated circuit
US5754559A (en) * 1996-08-26 1998-05-19 Micron Technology, Inc. Method and apparatus for testing integrated circuits
JP3465493B2 (ja) * 1996-09-26 2003-11-10 ヤマハ株式会社 半導体集積回路
DE19832994C2 (de) 1998-07-22 2003-02-13 Infineon Technologies Ag Ferroelektrische Speicheranordnung
DE19944248C2 (de) 1999-09-15 2002-04-11 Infineon Technologies Ag Inputbuffer einer integrierten Halbleiterschaltung
US6909659B2 (en) 2001-08-30 2005-06-21 Micron Technology, Inc. Zero power chip standby mode
ITMI20041038A1 (it) * 2004-05-25 2004-08-25 St Microelectronics Srl Dispositivo di memoria soncrono a ridotto consumo di potenza
JP4662431B2 (ja) * 2004-07-30 2011-03-30 富士通セミコンダクター株式会社 差動入力回路の論理表記ライブラリ
US8218391B2 (en) * 2010-07-01 2012-07-10 Arm Limited Power control of an integrated circuit memory

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS56111180A (en) * 1980-02-06 1981-09-02 Toshiba Corp Semiconductor device
JPS6021628A (ja) * 1983-07-15 1985-02-04 Ricoh Co Ltd プログラマブルロジツクアレイ
US4612459A (en) * 1984-05-31 1986-09-16 Rca Corporation Programmable buffer selectively settable to operate in different modes
JPS61105795A (ja) * 1984-10-29 1986-05-23 Nec Corp メモリ回路
US4719598A (en) * 1985-05-31 1988-01-12 Harris Corporation Bit addressable programming arrangement
JPH0778993B2 (ja) * 1985-11-05 1995-08-23 株式会社日立製作所 半導体メモリ
US4801820A (en) * 1986-05-02 1989-01-31 Motorola, Inc. LSI array having power down capability
JP2554475B2 (ja) * 1986-09-11 1996-11-13 株式会社リコー プログラマブル・ロジツク・デバイス
US4761570A (en) * 1987-02-12 1988-08-02 Harris Corporation Programmable logic device with programmable signal inhibition and inversion means
US4783606A (en) * 1987-04-14 1988-11-08 Erich Goetting Programming circuit for programmable logic array I/O cell
US4835414A (en) * 1988-03-14 1989-05-30 Advanced Micro Devices, Inc. Flexible, reconfigurable terminal pin

Also Published As

Publication number Publication date
DE3879352D1 (de) 1993-04-22
EP0311088A3 (en) 1990-06-13
EP0311088B1 (de) 1993-03-17
KR890007295A (ko) 1989-06-19
US4906862A (en) 1990-03-06
EP0311088A2 (de) 1989-04-12
JPH0197016A (ja) 1989-04-14
KR910007437B1 (ko) 1991-09-26
JPH0527285B2 (de) 1993-04-20

Similar Documents

Publication Publication Date Title
DE3879352D1 (de) Integrierte halbleiter-schaltungseinrichtung mit abschaltbetrieb des leistungsverbrauches.
DE3884058D1 (de) Hochspannungshalbleiter mit integrierter Niederspannungsschaltung.
DE3879804D1 (de) Integrierte halbleiterschaltungsvorrichtung.
DE3688088D1 (de) Integrierte halbleiterschaltung.
DE3853814T2 (de) Integrierte Halbleiterschaltung.
DE3886273D1 (de) Integrierte Halbleiterschaltungsanordnung mit Mehrschicht-Stromversorgungsleitungen.
DE68920216T2 (de) Karte für integrierten Schaltkreis mit geringem Stromverbrauch.
DE3689031T2 (de) Integrierte Halbleiterschaltung mit Prüfschaltung.
DE3685071D1 (de) Integrierte halbleiterschaltung.
DE68921088D1 (de) Integrierte Halbleiterschaltung.
DE3581077D1 (de) Ausweiskarte mit integriertem halbleiterschaltkreis.
KR890004421A (ko) 반도체집적회로장치
DE3685759D1 (de) Integrierte halbleiterschaltung.
DE3879813D1 (de) Integrierte halbleiterschaltung mit signallinien.
DE3884492D1 (de) Integrierte halbleiterschaltungsanordnung.
DE3684364D1 (de) Integrierte halbleiterschaltung.
DE3677165D1 (de) Integrierte halbleiterschaltungsanordnung.
DE3878027D1 (de) Leistungsversorgungseinrichtung mit sperr-schwingkreis.
GB2154086B (en) Semiconductor integrated circuit device with power consumption reducing arrangement
DE3870331D1 (de) Leistungsversorgungsschaltung.
KR870005463A (ko) 칩을 갖는 집적회로 장치
DE3850445D1 (de) Integrierter Halbleiterschaltkreis mit reduziertem Energieverbrauch.
DE3853615D1 (de) Integrierte Halbleiterschaltung mit mehreren Taktschaltkreisen.
DE59007053D1 (de) Leistungs-Halbleiterbauelement mit Emitterkurzschlüssen.
DE3867587D1 (de) Halbleiterschaltungsvorrichtung.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee