EP0336470A1 - Sampling system, pulse generation circuit and sampling circuit suitable for use in a sampling system, and oscilloscope equipped with a sampling system - Google Patents

Sampling system, pulse generation circuit and sampling circuit suitable for use in a sampling system, and oscilloscope equipped with a sampling system Download PDF

Info

Publication number
EP0336470A1
EP0336470A1 EP89200649A EP89200649A EP0336470A1 EP 0336470 A1 EP0336470 A1 EP 0336470A1 EP 89200649 A EP89200649 A EP 89200649A EP 89200649 A EP89200649 A EP 89200649A EP 0336470 A1 EP0336470 A1 EP 0336470A1
Authority
EP
European Patent Office
Prior art keywords
sampling
transmission line
coupled
pulse
sampling system
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
EP89200649A
Other languages
German (de)
French (fr)
Inventor
Jan Alice Bilterijst
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fluke Corp
Original Assignee
Philips Gloeilampenfabrieken NV
Fluke Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Gloeilampenfabrieken NV, Fluke Corp filed Critical Philips Gloeilampenfabrieken NV
Publication of EP0336470A1 publication Critical patent/EP0336470A1/en
Ceased legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R13/00Arrangements for displaying electric variables or waveforms
    • G01R13/20Cathode-ray oscilloscopes
    • G01R13/22Circuits therefor
    • G01R13/34Circuits for representing a single waveform by sampling, e.g. for very high frequencies
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/02Sample-and-hold arrangements
    • G11C27/024Sample-and-hold arrangements using a capacitive memory element

Definitions

  • the invention relates to a sampling system com strictlyprising a sampling circuit having a signal input for supplying a signal to be sampled and having a first and a second pulse input for respectively supplying a first sampling pulse and a second sampling pulse whose phase is opposite to that of the first sampling pulse, and further comprising a pulse generation circuit, coupled to the sampling circuit via the pulse inputs, for gen­erating the first and second sampling pulse.
  • the invention further relates to a pulse gener­ation circuit and a sampling circuit suitable for use in such a sampling system.
  • the invention also relates to an oscilloscope equipped with such a sampling system.
  • Such a sampling system is known from the US Patent Specification no. 3,241,076.
  • the pulse generation circuit having a mutually twisted two-wire signal line ("twisted pair") is connected to the sampling circuit.
  • capacitors are used as charge storage components.
  • the capacitors will have tol­erances and will never be completely identical to each other.
  • imbalances will occur in the system, further intensified by imbalances in the pulse generation circuit itself.
  • Temperature variations may also affect the capacitors. If such a sampling system is used, for example, in an oscillo­scope with which it is also necessary to be able to measure signals of small amplitude, these imbalances may have a considerable effect.
  • an unbalanced pulse signal which itself has an amplitude of, for example, 3 V will contribute 30 mV, a signal which is large compared with the input signal to be measured.
  • the object of the invention is to provide a sampling system which does not have such drawbacks.
  • a sampling system according to the invention is characterized in that the sampling system comprises balancing means for balancing the sampling system. As a result, a sampling of the input signal alone will in practice be obtained.
  • An embodiment of a sampling system according to the invention in which the sampling circuit comprises a first and a second sampling diode coupled to the signal input and furthermore first and second charge storage components, coupled to the first and the second sampling diode, for storing charge corresponding to the signal to be sampled, has the characteristic that the balancing means comprise the charge storage components which are formed by a first coupled planar transmission line and an earth plane disposed opposite the first planar transmission line, a first end of the first planar transmission line being coupled to the first and the second sampling diode and a second end to the first and second pulse input.
  • the charge storage components are constructed as distributed capacities. Very consid­erable balance can easily be achieved in planar trans­mission line technology.
  • the signal input coupling of the pulse generation circuit will also be able to take place highly symmetrically via the first planar trans­mission line.
  • the transmission line has a double func­tion and is used both for signal transmission and for charge storage.
  • a further embodiment of a sampling system according to the invention in which the sampling circuit comprises a first and a second output coupling resistor which are connected at one end to the respec­tive sampling diodes, has the characteristic that the first and the second output coupling resistors are con­nected to the first planar transmission line by means of conductor tracks which are narrow compared with a track width of the first planar transmission line.
  • a narrow conductor track presents a high impedance to very high frequencies. The parasitic effects of the output coupling resistors are therefore reduced.
  • a further embodiment of a sampling system according to the invention in which the pulse genera­tion circuit comprises a step recovery diode, which can be triggered by a control circuit, for forming a first and a second step-shaped signal, a first and a second reflection transmission line, coupled to the step recovery diode, for reflecting the step-shaped signals and a first and second output coupling transmission line coupled to the step recovery diode is characterized in that the balancing means comprise the step recovery diode which is connected to a second coupled planar transmission line and is sited between a first and a second end of the second planar transmission line, the first end of the second planar transmission line being coupled to the control circuit, the second end being coupled to a first and a second pulse output, the reflection transmission lines being formed by the section of the second planar transmission line between the first end and the step recovery diode, and the output coupling transmission lines being formed by the section of the second planar transmission line between the step recovery diode and the second end.
  • FIG. 3 in the US Patent Specification no. 3,760,283 indicates that the control circuit is connected to the transmission lines via two conducting wires close to the step recovery diode.
  • the characteristic environment of the step recovery diode is disturbed by this, as a result of which imbalances occur, inter alia, as a consequence of parasitic effects.
  • the invention achieves the result that these imbalances are also virtually eliminated.
  • the environment of the step recovery diode remains characteristic as a result of triggering at the first end of the second planar transmission line. The triggering takes place in fact at a potential node with a potential of zero (a short-circuited transmission line).
  • An additional advantage is that the bandwidth of the system can be altered simply by changing the posi­tion of the step recovery diode.
  • a further embodiment of a sampling system according to the invention has the characteristic that DC biasing means for the step recovery diode are coupled to the first end. As a result of this, the DC biasing for the step recovery diode does not have any disturbing effect either.
  • a further embodiment of a sampling system according to the invention has the characteristic that a first and a second DC decoupling capacitor are coupled immediately downstream of the output coupling transmission lines. Even if some imbalance occurs in output coupling as a consequence of differences in the capacitance values of the DC decoupling capacitors, this will largely be reduced by the transmission line of the sampling circuit. This is due to the fact that a transmission line has per se a balancing action.
  • An oscilloscope equipped with a sampling system according to the invention will be able to process even low-amplitude signals satisfactorily.
  • Figure 1 shows a sampling system 1 such as is described, for example, in said US Patent Specification no. 3,241,076.
  • the sampling system 1 comprises a sampling circuit 2 and, in more detail than in the US Patent Specification no. 3,241,076, a pulse generation circuit 3.
  • the sampling circuit 2 has a signal input 4 for supplying a signal to be sampled, a first pulse input 5 for supplying a first sampling pulse, a second pulse input 6 for supplying a second sampling pulse whose phase is opposite to that of the first sampling pulse, and an output terminal 7 for taking off a sampling value.
  • the sampling circuit 2 comprises a first sampling diode D1 whose cathode k1 is connected to the signal input 4 via a resistor R1 and a second sampling diode D2 whose anode a2 is connected to the signal input 4 via the resistor R1.
  • the anode a1 of the diode D1 is connected to a connecting terminal kl1 of a capacitor C1 as charge storage component and the cathode k2 of the diode D2 is connected to a connecting terminal kl2 of a capacitor C2 as charge storage component.
  • the connecting terminals kl3 and kl4 of the capacitors C1 and C2 are connected respectively to the first and the second pulse input 5 and 6.
  • the diodes D1 and D2 are connected via resistors R2 and R3 to supply terminals (+, -) and to the output terminal 7 via a first and a second output coupling resistor R4 and R5. If pulses (not shown) are presented to the pulse inputs 5 and 6 with opposite phase, the diodes D1 and D2, which are reversed biased in the absence of the pulses, will conduct for a short time determined by the pulses. The conducting time is dependent on the biasing of the diodes via the resistors R2 to R5 inclusive and on the pulse shape. The pulses serve to sample an input sig­nal, the charge storage components C1 and C2 containing a charge after sampling which is proportional to the input signal at the time of the sampling.
  • the diodes D1 and D2 are so-called Schottky diodes which do not exhibit any internal charge storage at all.
  • the pulses are generated with the pulse generation circuit 3 which comprises a step recovery diode D3 for forming a first and a second step-shaped signal (not shown) on terminals kl5 and kl6.
  • the anode a3 of the step recov­ery diode D3 is connected to the terminal kl5 and the cathode k3 to the terminal kl6.
  • DC biasing means for the step recovery diode D3 are formed by a power source STR and a resistor R6.
  • the terminals kl5 and kl6 are further connected to respective connecting terminals 9 and 10 of a control circuit 8 which, for the purpose of initiating a sampling, delivers two pulses which are in opposite phase to each other.
  • the control circuit 8 may be relatively slow.
  • the terminal kl5 is coupled to a first reflection transmission line rtl1 (via a first DC decoupling capacitor C3) and the terminal kl6 to a second reflec­tion transmission line rtl2 (via a second DC decoupling capacitor C4).
  • the terminals kl5 and kl6 are further coupled to respective output coupling transmission lines utl1 and utl2 (via the capacitors C3 and C4).
  • the output coupling transmission lines utl1 and utl2 are coupled to the pulse inputs 5 and 6 via pulse outputs 11 and 12.
  • the control circuit 8 comprises a voltage source B for delivering a step-shaped signal via a transformer TR1 and a transistor T1.
  • a primary winding w1 of the transformer TR1 is connected to the source B and a secondary winding w2 to the base and the emitter of the transistor T1.
  • the collector and the emitter of the transistor T1 are connected to a control trans­former TR2 via decoupling capacitors C5 and C6 and the control transformer TR2 is connected to the connecting terminals 9 and 10.
  • the source B generates a step-­shaped signal in order to initiate the generation of pulses.
  • FIG. 2A shows a step recovery diode and Figures 2B to 2F inclusive which show the generation of pulses using the step recovery diode in the sampling system shown in Figure 1.
  • the step recovery diode D3 is shown in Figure 2A.
  • Figures 2B to 2F inclusive show the generation of a pulse using the step recovery diode D3 in the sampling system shown in Figure 1.
  • Figure 2B shows a step-shaped current change in a current I due to the step recovery diode D3 as a consequence of the switching of the tran­sistor TR1 by the source B as a function of time t
  • Figure 2C shows a step-shaped change in a voltage U across the step recovery diode
  • Figure 2D shows a step-­shaped change UC of the voltage U across the step re­covery diode after reflection by the reflection trans­mission line rtl1
  • Figure 2E shows a pulse p1 appearing on the pulse output 11
  • Figure 2F shows a pulse p1r superimposed on a DC voltage bias of the diode D1.
  • the step-shaped signals st1 and st2 are propagated over the output coupling transmission lines utl1 and utl2 and also over the reflection transmission lines rtl1 and rtl2.
  • the pulses p1 and p2 (not shown) which are opposite in phase appear on the pulse outputs 11 and 12.
  • the pulses p1 and p2 are superimposed on the DC bias of the diodes D1 and D2 in Figure 1, as a consequence of which the diodes D1 and D2 will conduct for a certain time Tg.
  • the pulse p1 is shown as pulse p1r superimposed on the DC bias of the diode D1.
  • the diode D1 When the pulse p1r rises above the forward voltage Utr of the diode D1 (approx. 0.6 V) in the time interval Tg between the instants t3 and t4, the diode D1 will conduct and if an input signal is present on the signal input 4, a signal current can flow and charge up the capacitor C1. Analogously, the capacitor C2 is charged up as a consequence of the pulse p2 which is opposite in phase. If there is an imbalance in the pulses p1 and p2, the charge on the capacitors will not only be a measure of the input signal on the signal input 4 but will also represent the imbalance. If the bandwidth of the system is, for example, 2 GHz, a pulse width of approx. 175 psec will be required.
  • the rise and fall times are in general less than 100 psec.
  • the pulses p1 and p2 therefore contain relatively large high-­frequency components. Parasitic components present in the system will disturb the symmetry and intensify the imbalance. Thus, with an input signal of 1 mV and a pulse amplitude of 3V, an imbalance of 1% will produce a signal contribution of 30 mV originating from the pulses p1 and p2, a contribution which is large compared with the input signal to be measured.
  • critical sections of the sampling system 1 are, inter alia, the capacitors C1 and C2 and the environment of the step recovery diode D3.
  • FIG 3 shows a sampling system according to the invention in which components corresponding to Figure 1 are indicated in the same way.
  • a component layout cly is shown on a substrate sb on which compo­nents are mounted on a component side cs opposite an earth plane m.
  • the transmission lines for shaping and transmitting the pulses p1 and p2 are constructed using symmetrically coupled microstrip lines.
  • the capacitors C1 and C2 are omitted and replaced by a symmetrically coupled transmission line for charge storage.
  • Figure 3 shows, at the end thereof, a first coupled planar transmission line ptl1, a first end e1 of which is coupled to the first and second sam­pling diode D1 and D2, and a second end e2 of which is coupled to the first and second pulse inputs 5 and 6.
  • the transmission line ptl1 has a dual function - to transmit pulses and as a charge storage component.
  • the output coupling resistors R4 and R5 are coupled to the first end e1 of the transmission line ptl1 by means of conductor tracks gb1 and gb2 which are narrow compared with the track width spb of the transmission line.
  • the impedance of the conductor tracks gb1 and gb2 will be high, as a result of which the parasitic effect thereon will be minimal.
  • the mutual spacing a of a pair of lines in the coupled planar transmission line is much smaller than the track width spb and the substrate thickness sd.
  • the output coupling resistors R4 and R5 are connected respectively to a first and a second output terminal 7A and 7B.
  • the step recovery diode D3 is sited on a second coupled planar transmission line ptl2 between a first end e3 and a second end e4, and triggering and DC biasing take place at the first end e3 of the second coupled planar transmission line ptl2.
  • the section of the second coupled transmission line ptl2 between the step recovery diode D3 and the first end e3 is used as the reflection transmission lines rtl1 and rtl2.
  • Step-shaped signals which are opposite in phase and which are generated with the step recovery diode D3 will be propagated from the step recovery diode D3 in the direction of the pulse outputs 11 and 12 and in the direction of the first end e3, where reflection takes place.
  • Pulse-type signals which are opposite in phase and which are transmitted by the first coupled transmission line ptl1 to the sampling circuit 2 will appear at the pulse inputs 5 and 6.
  • the end e3 of the second coupled planar transmission line ptl2 is high-frequency short-­circuited with a short-circuiting capacitor C7.
  • the triggering and the DC bias are therefore coupled to the short-circuited end of a transmission line, at a poten­tial node.
  • the step recovery diode D3 is sited in a characteristic environment which is not disturbed by the triggering and the DC biasing. Altering the posi­tion of the step recovery diode D3 on the second trans­mission line ptl2 alters the length of the reflection transmission line. It is therefore very simple to alter the bandwidth of the system.
  • the first planar transmission line ptl1 is DC-decoupled by a first DC decoupling capacitor C3 and a second DC decoupling capacitor C4 immediately downstream of the output coupling transmission lines utl1 and utl2.
  • the trans­mission line ptl1 has also to some extent a balancing effect per se. As is known from the theory of long lines, unbalanced triggering of two long lines will be balanced at the end thereof, providing the ends are floating.
  • Figures 4A and 4B show symmetrically coupled microstrip lines as transmission lines in respectively "even mode” and “odd mode”.
  • Figure 4A and 4B show a section through two sym­metrically coupled transmission lines tl1 and tl2 having a mutual spacing a1, having track width spb1, having strip thickness std1 and having a substrate thickness sd1.
  • m indicates an earth plane.
  • Continuous lines show a few electric field lines E and broken lines show a few magnetic field lines H for use as a transmission line in respectively "even mode” and "odd mode”.
  • the coupled transmission lines tl1 and tl2 will have a characteristic impedance Z1 with respect to the earth plane m.
  • the earth plane m can be disregarded in the "odd mode".
  • the pulses p1 and p2 are transmitted in the "odd mode". If a voltage step occurs across the step recovery diode D3, the impedance of the (reverse biased) step recovery diode will be high and the voltage step will appear essentially between the transmission lines.
  • One trans­mission line will have a different potential from the other transmission line.
  • the sampling diodes D1 and D2 conduct, the signal to be sampled, which is on the signal input 4, is propagated over the first planar transmission line ptl1 between the microstrip lines thereof and the earth plane m, that is to say in the "even mode".
  • the charge storage components are formed by the first planar transmission line.
  • the capacitance value of the charge storage components is determined by the total strip surface area of the transmission lines tl1 and tl2, the dielectric thickness sd1 and the di­electric constant. Charge storage may also take place in the DC decoupling capacitors C3 and C4, as a result of which total capacitance value will be somewhat higher.
  • the distributed capacitance is 20 pF and the capacitance of the decoupling capaci­tors C3 and C4 is 2 pF, the total capacitance is 24 pF.
  • the sampling process is relatively fast and the sampling diodes D1 and D2 conduct only for a very short time.
  • the transmission of the charge stored in the transmission line ptl1 to subsequently processing cir­cuits (not shown) can take place much more slowly.
  • FIG. 5 shows a block diagram of an oscillo­scope 13 equipped with a sampling system 1 according to the invention, in which diagram components correspond­ing to Figures 1 and 3 are indicated in the same way.
  • the oscilloscope 13 comprises a first input channel 14, a second input channel 15, and an external trigger in­put 16.
  • the first input channel 14 is coupled to the sampling system 1 via a trigger signal tapping circuit 17 and a delay line 18.
  • Coupled to the sampling system 1 is a signal processing circuit 19 which is coupled to a channel selection switch 20 which is coupled via a further signal processing circuit 21 to a first input of a signal display unit.
  • the trigger signal tapping circuit 17 is connected via a preamplifier 21 to a trigger selection circuit 24 which is connected to the signal display unit 22 via a time base circuit 25.
  • the second input channel 15 is coupled in an analogous way to the signal display unit 22 (trigger signal tapping circuit 26, preamplifier 27, delay line 28, sampling system 1′ (with sampling circuit 2′, 5′, 6′, 11′, 12′), and signal processing circuit 29).
  • the external trigger input 16 is connected to the trigger selection circuit 24.
  • the oscilloscope 13 further comprises a micropro­cessor 30 and a memory 31, inter alia, for signal pro­cessing and for controlling various oscilloscope func­tions.

Abstract

A sampling system (1) is proposed which com­prises a sampling circuit (2) for supplying a signal to be sampled and a pulse generation circuit (3) for gen­erating two sampling pulses, which are opposite in phase, for the sampling circuit (2), in which system, in order to achieve as good balance as possible and in order to minimize influences due to parasitic effects which affect the balance, charge storage components are formed as the distributed capacitance of a symmetrically coupled microstrip transmission line (ptl1) and triggering and DC biasing of a step recovery diode (D3) in the pulse generation circuit (3) is carried out outside of the characteristic environment of the step recovery diode (D3) at a potential node (e3) of a reflection transmission line (rtl1, rtl2).

Description

  • The invention relates to a sampling system com­prising a sampling circuit having a signal input for supplying a signal to be sampled and having a first and a second pulse input for respectively supplying a first sampling pulse and a second sampling pulse whose phase is opposite to that of the first sampling pulse, and further comprising a pulse generation circuit, coupled to the sampling circuit via the pulse inputs, for gen­erating the first and second sampling pulse.
  • The invention further relates to a pulse gener­ation circuit and a sampling circuit suitable for use in such a sampling system.
  • The invention also relates to an oscilloscope equipped with such a sampling system.
  • Such a sampling system is known from the US Patent Specification no. 3,241,076. In that case, as can be seen in Figure 3, the pulse generation circuit having a mutually twisted two-wire signal line ("twisted pair") is connected to the sampling circuit. Furthermore, capacitors are used as charge storage components. In practice, the capacitors will have tol­erances and will never be completely identical to each other. As a consequence of this design, imbalances will occur in the system, further intensified by imbalances in the pulse generation circuit itself. Temperature variations may also affect the capacitors. If such a sampling system is used, for example, in an oscillo­scope with which it is also necessary to be able to measure signals of small amplitude, these imbalances may have a considerable effect. If there is, for example, 1% imbalance and if the input signal to be measured has an amplitude of 1 mV, an unbalanced pulse signal which itself has an amplitude of, for example, 3 V, will contribute 30 mV, a signal which is large compared with the input signal to be measured.
  • The object of the invention is to provide a sampling system which does not have such drawbacks.
  • A sampling system according to the invention is characterized in that the sampling system comprises balancing means for balancing the sampling system. As a result, a sampling of the input signal alone will in practice be obtained.
  • An embodiment of a sampling system according to the invention in which the sampling circuit comprises a first and a second sampling diode coupled to the signal input and furthermore first and second charge storage components, coupled to the first and the second sampling diode, for storing charge corresponding to the signal to be sampled, has the characteristic that the balancing means comprise the charge storage components which are formed by a first coupled planar transmission line and an earth plane disposed opposite the first planar transmission line, a first end of the first planar transmission line being coupled to the first and the second sampling diode and a second end to the first and second pulse input. The charge storage components are constructed as distributed capacities. Very consid­erable balance can easily be achieved in planar trans­mission line technology. The signal input coupling of the pulse generation circuit will also be able to take place highly symmetrically via the first planar trans­mission line. The transmission line has a double func­tion and is used both for signal transmission and for charge storage.
  • A further embodiment of a sampling system according to the invention, in which the sampling circuit comprises a first and a second output coupling resistor which are connected at one end to the respec­tive sampling diodes, has the characteristic that the first and the second output coupling resistors are con­nected to the first planar transmission line by means of conductor tracks which are narrow compared with a track width of the first planar transmission line. A narrow conductor track presents a high impedance to very high frequencies. The parasitic effects of the output coupling resistors are therefore reduced.
  • A further embodiment of a sampling system according to the invention in which the pulse genera­tion circuit comprises a step recovery diode, which can be triggered by a control circuit, for forming a first and a second step-shaped signal, a first and a second reflection transmission line, coupled to the step recovery diode, for reflecting the step-shaped signals and a first and second output coupling transmission line coupled to the step recovery diode is characterized in that the balancing means comprise the step recovery diode which is connected to a second coupled planar transmission line and is sited between a first and a second end of the second planar transmission line, the first end of the second planar transmission line being coupled to the control circuit, the second end being coupled to a first and a second pulse output, the reflection transmission lines being formed by the section of the second planar transmission line between the first end and the step recovery diode, and the output coupling transmission lines being formed by the section of the second planar transmission line between the step recovery diode and the second end. Imbalances in the pulse generation circuit produce asymmetrical pulses as a result of which said drawbacks occur. For example, Figure 2 in the US Patent Specification no. 3,760,283 indicates that the control circuit is connected to the transmission lines via two conducting wires close to the step recovery diode. The characteristic environment of the step recovery diode is disturbed by this, as a result of which imbalances occur, inter alia, as a consequence of parasitic effects. The invention achieves the result that these imbalances are also virtually eliminated. The environment of the step recovery diode remains characteristic as a result of triggering at the first end of the second planar transmission line. The triggering takes place in fact at a potential node with a potential of zero (a short-circuited transmission line). An additional advantage is that the bandwidth of the system can be altered simply by changing the posi­tion of the step recovery diode.
  • A further embodiment of a sampling system according to the invention has the characteristic that DC biasing means for the step recovery diode are coupled to the first end. As a result of this, the DC biasing for the step recovery diode does not have any disturbing effect either.
  • A further embodiment of a sampling system according to the invention has the characteristic that a first and a second DC decoupling capacitor are coupled immediately downstream of the output coupling transmission lines. Even if some imbalance occurs in output coupling as a consequence of differences in the capacitance values of the DC decoupling capacitors, this will largely be reduced by the transmission line of the sampling circuit. This is due to the fact that a transmission line has per se a balancing action.
  • An oscilloscope equipped with a sampling system according to the invention will be able to process even low-amplitude signals satisfactorily.
  • The invention will be explained further by ref­erence to a drawing in which:
    • Figure 1 shows a sampling system,
    • Figure 2A shows a step recovery diode and Figures 2B to 2F inclusive show the generation of pulses with the step recovery diode in the sampling system shown in Figure 1.
    • Figure 3 shows a sampling system according to the invention,
    • Figures 4A and 4B show symmetrically coupled microstrip lines in "even mode" and "odd mode" respec­tively to make the invention more clear,
    • Figure 5 shows a block diagram of an oscillo­scope equipped with a sampling system according to the invention.
  • Figure 1 shows a sampling system 1 such as is described, for example, in said US Patent Specification no. 3,241,076. The sampling system 1 comprises a sampling circuit 2 and, in more detail than in the US Patent Specification no. 3,241,076, a pulse generation circuit 3. The sampling circuit 2 has a signal input 4 for supplying a signal to be sampled, a first pulse input 5 for supplying a first sampling pulse, a second pulse input 6 for supplying a second sampling pulse whose phase is opposite to that of the first sampling pulse, and an output terminal 7 for taking off a sampling value. The sampling circuit 2 comprises a first sampling diode D1 whose cathode k1 is connected to the signal input 4 via a resistor R1 and a second sampling diode D2 whose anode a2 is connected to the signal input 4 via the resistor R1. The anode a1 of the diode D1 is connected to a connecting terminal kl1 of a capacitor C1 as charge storage component and the cathode k2 of the diode D2 is connected to a connecting terminal kl2 of a capacitor C2 as charge storage component. The connecting terminals kl3 and kl4 of the capacitors C1 and C2 are connected respectively to the first and the second pulse input 5 and 6. The diodes D1 and D2 are connected via resistors R2 and R3 to supply terminals (+, -) and to the output terminal 7 via a first and a second output coupling resistor R4 and R5. If pulses (not shown) are presented to the pulse inputs 5 and 6 with opposite phase, the diodes D1 and D2, which are reversed biased in the absence of the pulses, will conduct for a short time determined by the pulses. The conducting time is dependent on the biasing of the diodes via the resistors R2 to R5 inclusive and on the pulse shape. The pulses serve to sample an input sig­nal, the charge storage components C1 and C2 containing a charge after sampling which is proportional to the input signal at the time of the sampling. The diodes D1 and D2 are so-called Schottky diodes which do not exhibit any internal charge storage at all. The pulses are generated with the pulse generation circuit 3 which comprises a step recovery diode D3 for forming a first and a second step-shaped signal (not shown) on terminals kl5 and kl6. The anode a3 of the step recov­ery diode D3 is connected to the terminal kl5 and the cathode k3 to the terminal kl6. DC biasing means for the step recovery diode D3 are formed by a power source STR and a resistor R6. The terminals kl5 and kl6 are further connected to respective connecting terminals 9 and 10 of a control circuit 8 which, for the purpose of initiating a sampling, delivers two pulses which are in opposite phase to each other. As will be further explained, the control circuit 8 may be relatively slow. The terminal kl5 is coupled to a first reflection transmission line rtl1 (via a first DC decoupling capacitor C3) and the terminal kl6 to a second reflec­tion transmission line rtl2 (via a second DC decoupling capacitor C4). The terminals kl5 and kl6 are further coupled to respective output coupling transmission lines utl1 and utl2 (via the capacitors C3 and C4). The output coupling transmission lines utl1 and utl2 are coupled to the pulse inputs 5 and 6 via pulse outputs 11 and 12. The control circuit 8 comprises a voltage source B for delivering a step-shaped signal via a transformer TR1 and a transistor T1. A primary winding w1 of the transformer TR1 is connected to the source B and a secondary winding w2 to the base and the emitter of the transistor T1. The collector and the emitter of the transistor T1 are connected to a control trans­former TR2 via decoupling capacitors C5 and C6 and the control transformer TR2 is connected to the connecting terminals 9 and 10. The source B generates a step-­shaped signal in order to initiate the generation of pulses. Two pulses (in opposite phase) which are bal­anced with the transformer TR2 appear on the emitter and the collector of the transistor T1. The balanced pulses are presented to the step recovery diode D3 which has the characteristic of generating a signal with a very steep edge when triggered thereby.
  • The further operation of the pulse generator circuit 3 will be explained with reference to Figure 2A which shows a step recovery diode and Figures 2B to 2F inclusive which show the generation of pulses using the step recovery diode in the sampling system shown in Figure 1. The step recovery diode D3 is shown in Figure 2A. Figures 2B to 2F inclusive show the generation of a pulse using the step recovery diode D3 in the sampling system shown in Figure 1. Figure 2B shows a step-shaped current change in a current I due to the step recovery diode D3 as a consequence of the switching of the tran­sistor TR1 by the source B as a function of time t, Figure 2C shows a step-shaped change in a voltage U across the step recovery diode, Figure 2D shows a step-­shaped change UC of the voltage U across the step re­covery diode after reflection by the reflection trans­mission line rtl1, Figure 2E shows a pulse p1 appearing on the pulse output 11, and Figure 2F shows a pulse p1r superimposed on a DC voltage bias of the diode D1. If the step recovery diode D3 in Figure 1 is not triggered, then the diode D3 is forward biased and the current I is, for example, 10 mA. If the step recovery diode D3 is triggered via the control transformer TR2 with two balanced (opposite in phase) pulses which are generated by switching the transistor T1, care being taken that the current through the transistor T1 is greater than 10 mA (for example, 20 mA), the direction of the current through the diode D3 will change, in Figure 2B from 10 mA to -10mA at t = t1. Before the switching, a considerable quantity of charge is stored in the step recovery diode D3. The step recovery diode D3 has the characteristic that the voltage U across it changes polarity only when all the charge has drained out of the step recovery diode. This will be at t = t2 in the example shown. At t = t2, a very steep step-­shaped signal will occur across the diode as a consequence of the change in polarity, the steepness of the edge of the step-shaped signal st being independent of the steepness of the triggering pulses. Two step-­shaped signals st1 and st2 (not shown) which are opposite in phase and have a very steep edge are consequently produced on the terminals kl5 and kl6. The step-shaped signals st1 and st2 are propagated over the output coupling transmission lines utl1 and utl2 and also over the reflection transmission lines rtl1 and rtl2. After reflection, the pulses p1 and p2 (not shown) which are opposite in phase appear on the pulse outputs 11 and 12. The pulses p1 and p2 are superimposed on the DC bias of the diodes D1 and D2 in Figure 1, as a consequence of which the diodes D1 and D2 will conduct for a certain time Tg. In Figure 2F, the pulse p1 is shown as pulse p1r superimposed on the DC bias of the diode D1. When the pulse p1r rises above the forward voltage Utr of the diode D1 (approx. 0.6 V) in the time interval Tg between the instants t3 and t4, the diode D1 will conduct and if an input signal is present on the signal input 4, a signal current can flow and charge up the capacitor C1. Analogously, the capacitor C2 is charged up as a consequence of the pulse p2 which is opposite in phase. If there is an imbalance in the pulses p1 and p2, the charge on the capacitors will not only be a measure of the input signal on the signal input 4 but will also represent the imbalance. If the bandwidth of the system is, for example, 2 GHz, a pulse width of approx. 175 psec will be required. In these circumstances, the rise and fall times are in general less than 100 psec. The pulses p1 and p2 therefore contain relatively large high-­frequency components. Parasitic components present in the system will disturb the symmetry and intensify the imbalance. Thus, with an input signal of 1 mV and a pulse amplitude of 3V, an imbalance of 1% will produce a signal contribution of 30 mV originating from the pulses p1 and p2, a contribution which is large compared with the input signal to be measured. In regard to symmetry, critical sections of the sampling system 1 are, inter alia, the capacitors C1 and C2 and the environment of the step recovery diode D3. If the pulses p1 and p2 were to be presented with complete symmetry to the sampling circuit 2, inequality in impedances around the diodes D1 and D2 would produce the imbalance as a result of which the pulses p1 and p2 would partly appear as a signal during sampling. The inequality in impedances around the diodes D1 and D2 is determined to a considerable extent by imbalance in the capacitors C1 and C2.
  • Figure 3 shows a sampling system according to the invention in which components corresponding to Figure 1 are indicated in the same way. A component layout cly is shown on a substrate sb on which compo­nents are mounted on a component side cs opposite an earth plane m. The transmission lines for shaping and transmitting the pulses p1 and p2 are constructed using symmetrically coupled microstrip lines. According to the invention, the capacitors C1 and C2 are omitted and replaced by a symmetrically coupled transmission line for charge storage. Figure 3 shows, at the end thereof, a first coupled planar transmission line ptl1, a first end e1 of which is coupled to the first and second sam­pling diode D1 and D2, and a second end e2 of which is coupled to the first and second pulse inputs 5 and 6. The transmission line ptl1 has a dual function - to transmit pulses and as a charge storage component. The output coupling resistors R4 and R5 are coupled to the first end e1 of the transmission line ptl1 by means of conductor tracks gb1 and gb2 which are narrow compared with the track width spb of the transmission line. At high frequencies, the impedance of the conductor tracks gb1 and gb2 will be high, as a result of which the parasitic effect thereon will be minimal. The mutual spacing a of a pair of lines in the coupled planar transmission line is much smaller than the track width spb and the substrate thickness sd. The output coupling resistors R4 and R5 are connected respectively to a first and a second output terminal 7A and 7B. According to the invention, the step recovery diode D3 is sited on a second coupled planar transmission line ptl2 between a first end e3 and a second end e4, and triggering and DC biasing take place at the first end e3 of the second coupled planar transmission line ptl2. At the same time, the section of the second coupled transmission line ptl2 between the step recovery diode D3 and the first end e3 is used as the reflection transmission lines rtl1 and rtl2. Step-shaped signals which are opposite in phase and which are generated with the step recovery diode D3 will be propagated from the step recovery diode D3 in the direction of the pulse outputs 11 and 12 and in the direction of the first end e3, where reflection takes place. Pulse-type signals which are opposite in phase and which are transmitted by the first coupled transmission line ptl1 to the sampling circuit 2 will appear at the pulse inputs 5 and 6. The end e3 of the second coupled planar transmission line ptl2 is high-frequency short-­circuited with a short-circuiting capacitor C7. The triggering and the DC bias are therefore coupled to the short-circuited end of a transmission line, at a poten­tial node. The step recovery diode D3 is sited in a characteristic environment which is not disturbed by the triggering and the DC biasing. Altering the posi­tion of the step recovery diode D3 on the second trans­mission line ptl2 alters the length of the reflection transmission line. It is therefore very simple to alter the bandwidth of the system. The first planar transmission line ptl1 is DC-decoupled by a first DC decoupling capacitor C3 and a second DC decoupling capacitor C4 immediately downstream of the output coupling transmission lines utl1 and utl2. The trans­mission line ptl1 has also to some extent a balancing effect per se. As is known from the theory of long lines, unbalanced triggering of two long lines will be balanced at the end thereof, providing the ends are floating.
  • To make the invention clearer, Figures 4A and 4B show symmetrically coupled microstrip lines as transmission lines in respectively "even mode" and "odd mode". Figure 4A and 4B show a section through two sym­metrically coupled transmission lines tl1 and tl2 having a mutual spacing a1, having track width spb1, having strip thickness std1 and having a substrate thickness sd1. m indicates an earth plane. Continuous lines show a few electric field lines E and broken lines show a few magnetic field lines H for use as a transmission line in respectively "even mode" and "odd mode". In the "even mode", the coupled transmission lines tl1 and tl2 will have a characteristic impedance Z1 with respect to the earth plane m. In the "even mode", there is no difference in voltage between the transmission lines tl1 and tl2 and the earth plane m will serve as a current return path. In the "odd mode", the transmission lines tl1 and tl2 will have a charac­teristic impedance Z1 with respect to the earth plane m and a characteristic impedance Z2 with respect to each other. In general, Z2 will be greater than Z1. A com­prehensive description of coupled microstrip lines will be found, for example, in "An Analytical Method for Calculating Microstrip Transmission Line Parameters", by S.V. Judd et al. IEEE Transactions on Microwave Theory and Techniques, Vol. MTT-18, No. 2, February 1970, pages 78-87. If the spacing a1 between the trans­mission lines tl1 and tl2 in the "odd mode" is small compared with the substrate thickness sd1 (the sub­strate will have a dielectric constant greater than 1), the earth plane m can be disregarded in the "odd mode". There will be a voltage difference between the trans­mission lines tl1 and tl2 and one transmission line serves as return path for the current in the other transmission line. According to the invention, the pulses p1 and p2 are transmitted in the "odd mode". If a voltage step occurs across the step recovery diode D3, the impedance of the (reverse biased) step recovery diode will be high and the voltage step will appear essentially between the transmission lines. One trans­mission line will have a different potential from the other transmission line. When the sampling diodes D1 and D2 conduct, the signal to be sampled, which is on the signal input 4, is propagated over the first planar transmission line ptl1 between the microstrip lines thereof and the earth plane m, that is to say in the "even mode". The charge storage components are formed by the first planar transmission line. The capacitance value of the charge storage components is determined by the total strip surface area of the transmission lines tl1 and tl2, the dielectric thickness sd1 and the di­electric constant. Charge storage may also take place in the DC decoupling capacitors C3 and C4, as a result of which total capacitance value will be somewhat higher. If, for example, the distributed capacitance is 20 pF and the capacitance of the decoupling capaci­tors C3 and C4 is 2 pF, the total capacitance is 24 pF. The sampling process is relatively fast and the sampling diodes D1 and D2 conduct only for a very short time. The transmission of the charge stored in the transmission line ptl1 to subsequently processing cir­cuits (not shown) can take place much more slowly.
  • Figure 5 shows a block diagram of an oscillo­scope 13 equipped with a sampling system 1 according to the invention, in which diagram components correspond­ing to Figures 1 and 3 are indicated in the same way. The oscilloscope 13 comprises a first input channel 14, a second input channel 15, and an external trigger in­put 16. The first input channel 14 is coupled to the sampling system 1 via a trigger signal tapping circuit 17 and a delay line 18. Coupled to the sampling system 1 is a signal processing circuit 19 which is coupled to a channel selection switch 20 which is coupled via a further signal processing circuit 21 to a first input of a signal display unit. The trigger signal tapping circuit 17 is connected via a preamplifier 21 to a trigger selection circuit 24 which is connected to the signal display unit 22 via a time base circuit 25. The second input channel 15 is coupled in an analogous way to the signal display unit 22 (trigger signal tapping circuit 26, preamplifier 27, delay line 28, sampling system 1′ (with sampling circuit 2′, 5′, 6′, 11′, 12′), and signal processing circuit 29). The external trigger input 16 is connected to the trigger selection circuit 24. The oscilloscope 13 further comprises a micropro­cessor 30 and a memory 31, inter alia, for signal pro­cessing and for controlling various oscilloscope func­tions.

Claims (9)

1. Sampling system comprising a sampling circuit having a signal input for supplying a signal to be sampled and having a first and second pulse input for respectively supplying a first sampling pulse and a second sampling pulse whose phase is opposite to that of the first sampling pulse, and further comprising a pulse generation circuit, coupled to the sampling cir­cuit via the pulse inputs, for generating the first and second sampling pulse, characterized in that the sam­pling system comprises balancing means for balancing the sampling system.
2. Sampling system according to Claim 1, in which the sampling circuit comprises a first and a second sampling diode coupled to the signal input and further­more first and second charge storage components, coupled to the first and the second sampling diode, for storing charge corresponding to the signal to be sampled, characterized in that the balancing means com­prise the charge storage components which are formed by a first coupled planar transmission line and an earth plane disposed opposite the first planar transmission line, a first end of the first planar transmission line being coupled to the first and the second sampling diode and a second end to the first and second pulse input.
3. Sampling system according to Claim 2, in which the sampling circuit comprises a first and a second output coupling resistor which are connected at one end to the respective sampling diodes, characterized in that the first and the second output coupling resistors are connected to the first planar transmission line by means of conductor tracks which are narrow compared with a track width of the first planar transmission line.
4. Sampling means according to Claim 1, 2 or 3, in which the pulse generation circuit comprises a step recovery diode, which can be triggered by a control circuit, for forming a first and a second step-shaped signal, a first and a second reflection transmission line, coupled to the step recovery diode, for reflect­ing the step-shaped signals, and a first and second output coupling transmission line coupled to the step recovery diode, characterized in that the balancing means comprise the step recovery diode which is connected to a second coupled planar transmission line and is sited between a first and a second end of the second planar transmission line, the first end of the second planar transmission line being coupled to the control circuit, the second end being coupled to a first and a second pulse output, the reflection transmission lines being formed by the section of the second planar transmission line between the first end and the step recovery diode, and the output coupling transmission lines being formed by the section of the second planar transmission line between the step recovery diode and the second end.
5. Sampling system according to Claim 4, charac­terized in that DC biasing means for the step recovery diode are coupled to the first end.
6. Sampling system according to one of Claims 2 to 5 inclusive, characterized in that a first and a second DC decoupling capacitor are coupled immediately down­stream of the output coupling transmission lines.
7. Pulse generation circuit suitable for use in a sampling system according to one of the Claims 2, 3 or 6.
8. Sampling circuit suitable for use in a sampling system according to one of the Claims 4, 5 or 6.
9. Oscilloscope equipped with a sampling system according to one of the Claims 1 to 6 inclusive.
EP89200649A 1988-03-21 1989-03-15 Sampling system, pulse generation circuit and sampling circuit suitable for use in a sampling system, and oscilloscope equipped with a sampling system Ceased EP0336470A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
NL8800696A NL8800696A (en) 1988-03-21 1988-03-21 SAMPLING SYSTEM, PULSE GENERATION CIRCUIT AND SAMPLING CIRCUIT SUITABLE FOR APPLICATION IN A SAMPLING SYSTEM, AND OSCILLOSCOPE PROVIDED WITH A SAMPLING SYSTEM.
NL8800696 1988-03-21

Publications (1)

Publication Number Publication Date
EP0336470A1 true EP0336470A1 (en) 1989-10-11

Family

ID=19851968

Family Applications (1)

Application Number Title Priority Date Filing Date
EP89200649A Ceased EP0336470A1 (en) 1988-03-21 1989-03-15 Sampling system, pulse generation circuit and sampling circuit suitable for use in a sampling system, and oscilloscope equipped with a sampling system

Country Status (4)

Country Link
US (1) US4965467A (en)
EP (1) EP0336470A1 (en)
JP (1) JPH01297561A (en)
NL (1) NL8800696A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0425859A2 (en) * 1989-10-31 1991-05-08 Yokogawa Electric Corporation Sampling head

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6060915A (en) * 1998-05-18 2000-05-09 Mcewan; Thomas E. Charge transfer wideband sample-hold circuit
US6091940A (en) 1998-10-21 2000-07-18 Parkervision, Inc. Method and system for frequency up-conversion
US6694128B1 (en) 1998-08-18 2004-02-17 Parkervision, Inc. Frequency synthesizer using universal frequency translation technology
US7515896B1 (en) 1998-10-21 2009-04-07 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same, and aperture relationships
US6061551A (en) 1998-10-21 2000-05-09 Parkervision, Inc. Method and system for down-converting electromagnetic signals
US6560301B1 (en) 1998-10-21 2003-05-06 Parkervision, Inc. Integrated frequency translation and selectivity with a variety of filter embodiments
US6061555A (en) 1998-10-21 2000-05-09 Parkervision, Inc. Method and system for ensuring reception of a communications signal
US7039372B1 (en) 1998-10-21 2006-05-02 Parkervision, Inc. Method and system for frequency up-conversion with modulation embodiments
US6049706A (en) 1998-10-21 2000-04-11 Parkervision, Inc. Integrated frequency translation and selectivity
US6542722B1 (en) 1998-10-21 2003-04-01 Parkervision, Inc. Method and system for frequency up-conversion with variety of transmitter configurations
US7236754B2 (en) 1999-08-23 2007-06-26 Parkervision, Inc. Method and system for frequency up-conversion
US6813485B2 (en) 1998-10-21 2004-11-02 Parkervision, Inc. Method and system for down-converting and up-converting an electromagnetic signal, and transforms for same
US6370371B1 (en) 1998-10-21 2002-04-09 Parkervision, Inc. Applications of universal frequency translation
US6704549B1 (en) 1999-03-03 2004-03-09 Parkvision, Inc. Multi-mode, multi-band communication system
US6704558B1 (en) 1999-01-22 2004-03-09 Parkervision, Inc. Image-reject down-converter and embodiments thereof, such as the family radio service
US6879817B1 (en) 1999-04-16 2005-04-12 Parkervision, Inc. DC offset, re-radiation, and I/Q solutions using universal frequency translation technology
US6853690B1 (en) 1999-04-16 2005-02-08 Parkervision, Inc. Method, system and apparatus for balanced frequency up-conversion of a baseband signal and 4-phase receiver and transceiver embodiments
US7693230B2 (en) 1999-04-16 2010-04-06 Parkervision, Inc. Apparatus and method of differential IQ frequency up-conversion
US7110444B1 (en) 1999-08-04 2006-09-19 Parkervision, Inc. Wireless local area network (WLAN) using universal frequency translation technology including multi-phase embodiments and circuit implementations
US7065162B1 (en) 1999-04-16 2006-06-20 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same
US8295406B1 (en) 1999-08-04 2012-10-23 Parkervision, Inc. Universal platform module for a plurality of communication protocols
US7010286B2 (en) 2000-04-14 2006-03-07 Parkervision, Inc. Apparatus, system, and method for down-converting and up-converting electromagnetic signals
US7454453B2 (en) 2000-11-14 2008-11-18 Parkervision, Inc. Methods, systems, and computer program products for parallel correlation and applications thereof
US6433720B1 (en) 2001-03-06 2002-08-13 Furaxa, Inc. Methods, apparatuses, and systems for sampling or pulse generation
US6642878B2 (en) * 2001-06-06 2003-11-04 Furaxa, Inc. Methods and apparatuses for multiple sampling and multiple pulse generation
US7072427B2 (en) 2001-11-09 2006-07-04 Parkervision, Inc. Method and apparatus for reducing DC offsets in a communication system
US7379883B2 (en) 2002-07-18 2008-05-27 Parkervision, Inc. Networking methods and systems
US7460584B2 (en) 2002-07-18 2008-12-02 Parkervision, Inc. Networking methods and systems
US8225389B2 (en) * 2003-04-11 2012-07-17 Broadcom Corporation Method and system to provide physical port security in a digital communication system
JP2007074132A (en) * 2005-09-05 2007-03-22 Advantest Corp Sampling device and testing device
CN113113748A (en) * 2021-04-09 2021-07-13 东南大学 Microwave sampler circuit structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3241076A (en) * 1963-03-18 1966-03-15 Hewlett Packard Co Signal sampling circuit including a signal conductor disposed in the electromagneticfield of a shorted transmission line
US3584920A (en) * 1969-05-20 1971-06-15 Us Army Sampling device
US4399413A (en) * 1981-02-10 1983-08-16 Rca Corporation High speed sampling head
EP0157682A1 (en) * 1984-03-19 1985-10-09 Schlumberger Industries Gyromagnetic resonator filter combined with a mixer

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3459969A (en) * 1966-07-01 1969-08-05 Texas Instruments Inc System for producing equal and opposite pulses on selected channels
US3721829A (en) * 1971-08-23 1973-03-20 Bell Telephone Labor Inc Autobalanced diode bridge sampling gate
US4810904A (en) * 1985-07-17 1989-03-07 Hughes Aircraft Company Sample-and-hold phase detector circuit
US4647795A (en) * 1986-03-28 1987-03-03 Tektronix, Inc. Travelling wave sampler

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3241076A (en) * 1963-03-18 1966-03-15 Hewlett Packard Co Signal sampling circuit including a signal conductor disposed in the electromagneticfield of a shorted transmission line
US3584920A (en) * 1969-05-20 1971-06-15 Us Army Sampling device
US4399413A (en) * 1981-02-10 1983-08-16 Rca Corporation High speed sampling head
EP0157682A1 (en) * 1984-03-19 1985-10-09 Schlumberger Industries Gyromagnetic resonator filter combined with a mixer

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0425859A2 (en) * 1989-10-31 1991-05-08 Yokogawa Electric Corporation Sampling head
EP0425859A3 (en) * 1989-10-31 1992-03-18 Yokogawa Electric Corporation Sampling head

Also Published As

Publication number Publication date
NL8800696A (en) 1989-10-16
JPH01297561A (en) 1989-11-30
US4965467A (en) 1990-10-23

Similar Documents

Publication Publication Date Title
EP0336470A1 (en) Sampling system, pulse generation circuit and sampling circuit suitable for use in a sampling system, and oscilloscope equipped with a sampling system
JP2908823B2 (en) Sampler
EP0244053B1 (en) Dual channel time domain reflectometer
EP0513992A1 (en) Wide bandwidth passive probe
CA1138954A (en) Active termination for a transmission line
US3484724A (en) Transmission line quadrature coupler
SE441559B (en) FASTTILLSTANDSOMKOPPLARE
US3760283A (en) Sampling device
JPS6253001A (en) Phase detector
US2579751A (en) High-frequency bridge circuit
US3241076A (en) Signal sampling circuit including a signal conductor disposed in the electromagneticfield of a shorted transmission line
US3503017A (en) Strobe pulse generator
US4672341A (en) Sampling circuit for microwave signals
US7915763B1 (en) Systems for generating high voltage pulses with a transmission line
US3317830A (en) Response normalizer delay line input for direct sampling probe
US2925960A (en) Manufacture of coil conductors
US4158784A (en) Pulse train generator
US2335486A (en) High frequency measuring circuit
CN210742385U (en) Crystal oscillator frequency measuring system
US3450902A (en) Structure for reducing mismatch between symmetrical and asymmetrical transmission line and fast rise time generator utilizing same
JPS58141029A (en) Receiving circuit
SU676124A1 (en) Device for adding powers of electric oscillation generators
NO165979C (en) DEVICE FOR HIGH-FREQUENCY ENERGY DISTRIBUTION.
JP2800318B2 (en) Sampling head
SU1335903A1 (en) Transducer of magnetic component of transmission line electromagnetic wave

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB NL

17P Request for examination filed

Effective date: 19900406

17Q First examination report despatched

Effective date: 19921201

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: FLUKE CORPORATION

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED

18R Application refused

Effective date: 19950504