EP0528283A3 - Semiconductor integrated circuit having clock signal generator - Google Patents

Semiconductor integrated circuit having clock signal generator Download PDF

Info

Publication number
EP0528283A3
EP0528283A3 EP19920113445 EP92113445A EP0528283A3 EP 0528283 A3 EP0528283 A3 EP 0528283A3 EP 19920113445 EP19920113445 EP 19920113445 EP 92113445 A EP92113445 A EP 92113445A EP 0528283 A3 EP0528283 A3 EP 0528283A3
Authority
EP
European Patent Office
Prior art keywords
integrated circuit
clock signal
signal generator
semiconductor integrated
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP19920113445
Other versions
EP0528283B1 (en
EP0528283A2 (en
Inventor
Takano Chiaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Corp filed Critical Sony Corp
Publication of EP0528283A2 publication Critical patent/EP0528283A2/en
Publication of EP0528283A3 publication Critical patent/EP0528283A3/en
Application granted granted Critical
Publication of EP0528283B1 publication Critical patent/EP0528283B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/099Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
    • H03L7/0995Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
    • H03L7/0997Controlling the number of delay elements connected in series in the ring oscillator
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/08Clock generators with changeable or programmable clock frequency
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/027Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
    • H03K3/03Astable circuits
    • H03K3/0315Ring oscillators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/183Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number
EP92113445A 1991-08-09 1992-08-06 Semiconductor integrated circuit having clock signal generator Expired - Lifetime EP0528283B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP3224766A JPH0548446A (en) 1991-08-09 1991-08-09 Semiconductor integrated circuit
JP224766/91 1991-08-09

Publications (3)

Publication Number Publication Date
EP0528283A2 EP0528283A2 (en) 1993-02-24
EP0528283A3 true EP0528283A3 (en) 1993-07-07
EP0528283B1 EP0528283B1 (en) 1999-05-06

Family

ID=16818893

Family Applications (1)

Application Number Title Priority Date Filing Date
EP92113445A Expired - Lifetime EP0528283B1 (en) 1991-08-09 1992-08-06 Semiconductor integrated circuit having clock signal generator

Country Status (5)

Country Link
US (1) US5329254A (en)
EP (1) EP0528283B1 (en)
JP (1) JPH0548446A (en)
KR (1) KR100192832B1 (en)
DE (1) DE69229087T2 (en)

Families Citing this family (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2596313B2 (en) * 1993-05-25 1997-04-02 日本電気株式会社 Phase-locked oscillation circuit
DE4342266C2 (en) * 1993-12-10 1996-10-24 Texas Instruments Deutschland Clock generator and phase comparator for use in such a clock generator
JP2824401B2 (en) * 1994-12-05 1998-11-11 旭コーデン株式会社 Optical fiber holding device and method for producing tubular body used in the device
US5867409A (en) * 1995-03-09 1999-02-02 Kabushiki Kaisha Toshiba Linear feedback shift register
US5537069A (en) * 1995-03-30 1996-07-16 Intel Corporation Apparatus and method for selecting a tap range in a digital delay line
US5687202A (en) * 1995-04-24 1997-11-11 Cyrix Corporation Programmable phase shift clock generator
US5543730A (en) * 1995-05-17 1996-08-06 Altera Corporation Techniques for programming programmable logic array devices
US5781766A (en) * 1996-05-13 1998-07-14 National Semiconductor Corporation Programmable compensating device to optimize performance in a DRAM controller chipset
US6384630B2 (en) 1996-06-05 2002-05-07 Altera Corporation Techniques for programming programmable logic array devices
JP3758285B2 (en) * 1997-03-17 2006-03-22 ソニー株式会社 Delay circuit and oscillation circuit using the same
US5920216A (en) * 1997-04-03 1999-07-06 Advanced Micro Devices, Inc. Method and system for generating digital clock signals of programmable frequency employing programmable delay lines
FR2769433B1 (en) * 1997-10-03 2000-01-28 Sextant Avionique PHASE LOCK LOOP OSCILLATOR
DE19946764C2 (en) 1999-09-29 2003-09-04 Siemens Ag Digital phase locked loop
EP1093227A1 (en) * 1999-10-14 2001-04-18 Motorola, Inc. Digital phase-locked loop circuit
US6745338B1 (en) * 2000-09-12 2004-06-01 Cypress Semiconductor Corp. System for automatically selecting clock modes based on a state of clock input pin and generating a clock signal with an oscillator thereafter
FR2816135B1 (en) * 2000-10-30 2003-01-03 St Microelectronics Sa REDUCED SIZE DIGITAL GENERATOR PRODUCING CLOCK SIGNALS
KR100484133B1 (en) * 2002-01-29 2005-04-18 삼성전자주식회사 Apparatus and method for generating writing pulse on optical recording medium using ring oscillator
US6909301B2 (en) * 2002-09-06 2005-06-21 Texas Instruments Incorporated Oscillation based access time measurement
US20050210179A1 (en) * 2002-12-02 2005-09-22 Walmsley Simon R Integrated circuit having random clock or random delay
US20040225881A1 (en) 2002-12-02 2004-11-11 Walmsley Simon Robert Variant keys
JP4381750B2 (en) * 2003-08-28 2009-12-09 株式会社ルネサステクノロジ Semiconductor integrated circuit
US7023252B2 (en) * 2004-05-19 2006-04-04 Lsi Logic Corporation Chip level clock tree deskew circuit
US6867613B1 (en) * 2004-07-07 2005-03-15 Advanced Micro Devices, Inc. Built-in self timing test method and apparatus
US20080256503A1 (en) * 2006-09-12 2008-10-16 International Business Machines Corporation Power management architecture and method of modulating oscillator frequency based on voltage supply
US20080068100A1 (en) * 2006-09-12 2008-03-20 Goodnow Kenneth J Power management architecture and method of modulating oscillator frequency based on voltage supply
TW201145836A (en) * 2010-06-11 2011-12-16 Askey Computer Corp Device and method for locking and calibrating a frequency
WO2020117198A1 (en) 2018-12-03 2020-06-11 Hewlett-Packard Development Company, L.P. Logic circuitry
WO2020117194A1 (en) 2018-12-03 2020-06-11 Hewlett-Packard Development Company, L.P. Logic circuitry
CN113165391A (en) 2018-12-03 2021-07-23 惠普发展公司,有限责任合伙企业 Logic circuit
US11331924B2 (en) 2018-12-03 2022-05-17 Hewlett-Packard Development Company, L.P. Logic circuitry package
AU2018452256B2 (en) 2018-12-03 2022-09-08 Hewlett-Packard Development Company, L.P. Logic circuitry
DK3682359T3 (en) 2018-12-03 2021-02-01 Hewlett Packard Development Co LOGIC CIRCUIT
US11338586B2 (en) 2018-12-03 2022-05-24 Hewlett-Packard Development Company, L.P. Logic circuitry
BR112021010788A2 (en) 2018-12-03 2021-08-31 Hewlett-Packard Development Company, L.P. LOGICAL CIRCUITS
US11427010B2 (en) 2018-12-03 2022-08-30 Hewlett-Packard Development Company, L.P. Logic circuitry
US10894423B2 (en) 2018-12-03 2021-01-19 Hewlett-Packard Development Company, L.P. Logic circuitry
US11407229B2 (en) 2019-10-25 2022-08-09 Hewlett-Packard Development Company, L.P. Logic circuitry package

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0200797A1 (en) * 1985-05-07 1986-11-12 Deutsche ITT Industries GmbH Monolithic digital integrated circuit
EP0357527A2 (en) * 1988-09-02 1990-03-07 Eastman Kodak Company Count-locked-loop timing generator

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4380742A (en) * 1980-08-04 1983-04-19 Texas Instruments Incorporated Frequency/phase locked loop circuit using digitally controlled oscillator
JPS5825710A (en) * 1981-08-08 1983-02-16 Fujitsu Ltd Variable frequency oscillator
GB8329511D0 (en) * 1983-11-04 1983-12-07 Inmos Ltd Timing apparatus
DE3345142C1 (en) * 1983-12-14 1985-02-14 Telefunken Fernseh Und Rundfunk Gmbh, 3000 Hannover Circuit for time compression or time expansion of a video signal
JPS60250712A (en) * 1984-05-28 1985-12-11 Toshiba Corp Variable frequency oscillation circuit to be digitally controlled
JPH02100514A (en) * 1988-10-07 1990-04-12 Ricoh Co Ltd Delay line
US4868522A (en) * 1988-12-13 1989-09-19 Gazelle Microcircuits, Inc. Clock signal distribution device

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0200797A1 (en) * 1985-05-07 1986-11-12 Deutsche ITT Industries GmbH Monolithic digital integrated circuit
EP0357527A2 (en) * 1988-09-02 1990-03-07 Eastman Kodak Company Count-locked-loop timing generator

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 10, no. 117 (E-400)2 May 1986 & JP-A-60 250 712 ( TOSHIBA KK ) 11 December 1985 *
PATENT ABSTRACTS OF JAPAN vol. 14, no. 312 (E-948)5 July 1990 & JP-A-02 100 514 ( RICOH CO LTD ) 12 April 1990 *
PATENT ABSTRACTS OF JAPAN vol. 7, no. 103 (E-173)6 May 1983 & JP-A-58 025 710 ( FUJITSU KK ) 16 February 1983 *

Also Published As

Publication number Publication date
US5329254A (en) 1994-07-12
EP0528283B1 (en) 1999-05-06
DE69229087T2 (en) 1999-11-11
DE69229087D1 (en) 1999-06-10
KR930005352A (en) 1993-03-23
EP0528283A2 (en) 1993-02-24
JPH0548446A (en) 1993-02-26
KR100192832B1 (en) 1999-06-15

Similar Documents

Publication Publication Date Title
EP0528283A3 (en) Semiconductor integrated circuit having clock signal generator
GB2232829B (en) Semiconductor integrated circuit
KR100201184B1 (en) Semiconductor integrated circuit device
EP0473127A3 (en) Semiconductor integrated circuit
EP0461788A3 (en) Semiconductor integrated circuit device
EP0410473A3 (en) Semiconductor integrated circuit
KR960004744B1 (en) Signal output circuit in semiconductor integrated circuit
EP0545266A3 (en) Semiconductor integrated circuit
EP0489394A3 (en) Semiconductor integrated circuit
EP0522579A3 (en) Level-shifter circuit for integrated circuits
EP0547806A3 (en) Semiconducteur integrated circuit
GB9019982D0 (en) Semiconductor integrated circuit arrangements
GB2229833B (en) Semiconductor integrated circuit
EP0517375A3 (en) Semiconductor integrated circuit device
EP0472357A3 (en) A semiconductor integrated circuit
EP0408353A3 (en) Semiconductor integrated circuit
EP0496171A3 (en) Bistable semiconductor integrated circuit
EP0434898A3 (en) Semiconductor integrated circuit
EP0498450A3 (en) Serial clock generating circuit
EP0333206A3 (en) Semiconductor integrated circuit
EP0326996A3 (en) Semiconductor integrated circuit including an effective signal level conversion circuit
EP0366083A3 (en) Integrated circuit having output circuit
GB9127476D0 (en) A semiconductor integrated circuit
GB2257944B (en) Integrated circuit token
EP0437402A3 (en) Semiconductor integrated circuit device

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB NL

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB NL

17P Request for examination filed

Effective date: 19931206

17Q First examination report despatched

Effective date: 19970624

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB NL

REF Corresponds to:

Ref document number: 69229087

Country of ref document: DE

Date of ref document: 19990610

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20010730

Year of fee payment: 10

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20010801

Year of fee payment: 10

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20010810

Year of fee payment: 10

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: NL

Payment date: 20010830

Year of fee payment: 10

REG Reference to a national code

Ref country code: GB

Ref legal event code: IF02

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20020806

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20030301

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20030301

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20020806

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20030430

NLV4 Nl: lapsed or anulled due to non-payment of the annual fee

Effective date: 20030301

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST