EP0793862A4 - Smart battery device - Google Patents

Smart battery device

Info

Publication number
EP0793862A4
EP0793862A4 EP95939100A EP95939100A EP0793862A4 EP 0793862 A4 EP0793862 A4 EP 0793862A4 EP 95939100 A EP95939100 A EP 95939100A EP 95939100 A EP95939100 A EP 95939100A EP 0793862 A4 EP0793862 A4 EP 0793862A4
Authority
EP
European Patent Office
Prior art keywords
battery
processor
voltage
current
charge
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP95939100A
Other languages
German (de)
French (fr)
Other versions
EP0793862A1 (en
Inventor
Duong Phuoc Van
Rudi Wieczorek
Elmar Zeising
Louis W Hruska
Matthew P Hull
Alwyn H Taylor
Daniel D Friel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Duracell Inc USA
Original Assignee
Duracell Inc USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Duracell Inc USA filed Critical Duracell Inc USA
Publication of EP0793862A1 publication Critical patent/EP0793862A1/en
Publication of EP0793862A4 publication Critical patent/EP0793862A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01MPROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
    • H01M6/00Primary cells; Manufacture thereof
    • H01M6/50Methods or arrangements for servicing or maintenance, e.g. for maintaining operating temperature
    • H01M6/5011Methods or arrangements for servicing or maintenance, e.g. for maintaining operating temperature for several cells simultaneously or successively
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/36Arrangements for testing, measuring or monitoring the electrical condition of accumulators or electric batteries, e.g. capacity or state of charge [SoC]
    • G01R31/396Acquisition or processing of data for testing or for monitoring individual cells or groups of cells within a battery
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01MPROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
    • H01M10/00Secondary cells; Manufacture thereof
    • H01M10/42Methods or arrangements for servicing or maintenance of secondary cells or secondary half-cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01MPROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
    • H01M10/00Secondary cells; Manufacture thereof
    • H01M10/42Methods or arrangements for servicing or maintenance of secondary cells or secondary half-cells
    • H01M10/425Structural combination with electronic components, e.g. electronic circuits integrated to the outside of the casing
    • H01M10/4257Smart batteries, e.g. electronic circuits inside the housing of the cells or batteries
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01MPROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
    • H01M10/00Secondary cells; Manufacture thereof
    • H01M10/42Methods or arrangements for servicing or maintenance of secondary cells or secondary half-cells
    • H01M10/44Methods for charging or discharging
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01MPROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
    • H01M10/00Secondary cells; Manufacture thereof
    • H01M10/42Methods or arrangements for servicing or maintenance of secondary cells or secondary half-cells
    • H01M10/48Accumulators combined with arrangements for measuring, testing or indicating the condition of cells, e.g. the level or density of the electrolyte
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/00032Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries characterised by data exchange
    • H02J7/00036Charger exchanging data with battery
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/00047Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries with provisions for charging different types of batteries
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J9/00Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting
    • H02J9/04Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source
    • H02J9/06Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source with automatic change-over, e.g. UPS systems
    • H02J9/061Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source with automatic change-over, e.g. UPS systems for DC powered loads
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E60/00Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
    • Y02E60/10Energy storage using batteries
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S320/00Electricity: battery or capacitor charging or discharging
    • Y10S320/13Fault detection

Definitions

  • the present invention relates to generally to the art of rechargeable batteries and more specifically to a smart battery for use in an intelligent device having power management capabilities.
  • the invention is a smart battery apparatus for controlling the operation of rechargeable Nickel Metal Hydride (NiMH) or Nickel Cadmium (NiCad) batteries, and the like, to enable the reporting of accurate information to the intelligent device for power management and charge control specific to the battery's state of charge and chemistry.
  • NiMH Nickel Metal Hydride
  • NiCad Nickel Cadmium
  • Still yet another object of the instant invention is to provide a smart battery device that includes a microprocessor for controlling a rechargeable battery that calculates predictive data such as the battery's remaining life at the current rate of drain and at alternate rates of drain.
  • ASIC application specific integrated circuit
  • Another object of the present invention is to provide a smart battery device that includes an analog to digital (A/D) converter for measuring battery charge parameters such as voltage, current, and temperature.
  • A/D analog to digital
  • Yet still another object of the present invention is to provide a smart battery device having an A/D converter with a single positive power supply that is capable of bipolar operation for converting both positive and negative analog signals representing battery charge and discharge currents, respectively.
  • Yet a further object of the present invention is to provide a smart battery device that includes a microprocessor with RAM memory, and comprises means for retaining RAM memory contents when the device is in sleep mode.
  • Yet still a further object of the invention is to provide a smart battery device that comprises short circuit protection means for preserving RAM memory contents when battery is temporarily short circuited.
  • Another object of the instant invention is to provide a smart battery device that includes a ROM memory that is manufactured by a process that facilitates the programming of ROM in an upper or respectively later produced layers.
  • an object of the instant invention is to provide a smart battery device that includes a ROM memory device whereby the programming of ROM is effected in a metal mask.
  • an object of the instant invention is to provide a smart battery device having incorporated therein an error treatment algorithm, for taking into account measurement errors, interpolation from look-up tables, etc., wherein the errors are considered to be a function of time. It is contemplated that if a total error is larger than a predetermined value, certain operating modes are disabled, and, in particular, variables are substituted by default values to result in a smaller error. In case of displayed information, such as LED battery pack display, the error can be additionally taken into account, for e.g., a quantity of: capacity - total error in capacity, may be displayed. If an error that is too big is produced, the end criterion for determining end of charge condition may be changed, for e.g., using -dU instead of the error influenced criterion.
  • a smart battery device which provides electrical power and which reports predefined battery parameters to an external device having a power management system, wherein the battery includes:
  • a hybrid integrated circuit having a microprocessor for receiving the analog signals and converting them to digital signals representative of battery voltage, current and temperature, and calculating actual charge parameters over time from said digital signals, said calculations including one calculation according to the following algorithm;
  • CAP r ⁇ B CAP FC - EI d ⁇ t d - ⁇ I B ⁇ t + ⁇ 6 c I c ⁇ t c
  • e c is a function of battery current and temperature
  • I. is a function of battery temperature and CAP FC
  • a bus controller defined within said hybrid IC for sending battery messages to said remote device over said data bus, said messages including said predefined battery identification and said actual charge parameters.
  • Figure 1 is a diagrammatic block diagram of a smart battery device connected to a host computer and battery charging device.
  • FIG. 2(a) is a simplified block diagram of the smart battery device and connector, including a pinout diagram of an Application Specific Integrated Circuit (hybrid IC) used in the present invention.
  • Hybrid IC Application Specific Integrated Circuit
  • Figure 2(b) illustrates a simplified block diagram of the hybrid IC 32 that includes the microcontroller of the smart battery device of the instant invention.
  • Figure 3 is a general flow diagram illustrating the primary functional features of an algorithm and method for controlling the smart battery device of the instant invention.
  • Figure 4 illustrates a general schematic diagram of the A/D converter 60.
  • Figure 5(a) illustrates a schematic sketch of dc voltage shifting circuit arrangement.
  • Figure 5(b) illustrates a second embodiment of the dc voltage shifting circuit arrangement.
  • Figure 6 is a schematic sketch of the circuit arrangement in the A/D converter 60.
  • Figure 7 is a phase diagram in the operation of the A/D converter pursuant to Figure 6.
  • Figure 8(a) illustrates the timing of the operating cycles under normal and sample mode operating conditions.
  • Figure 8(b) illustrates the approximate time durations for the various measurements per operating cycle.
  • Figure 9(a) illustrates a schematic sketch of a sample transition arrangement for the ROM included in the smart battery device.
  • Figure 9(b) is a schematic sketch of the transistor arrangement of an ROM programmed pursuant to the prior art.
  • FIG. 10 is a detailed schematic of the power-on reset 85 and RAM de-latching circuit 85'.
  • Figure 11 illustrates a detailed schematic diagram of the comparator wake-up circuit 80.
  • Figure 12 is a flow diagram illustrating the IUT (current, voltage, and temperature) calculation program 200.
  • Figures 13(a) and 13(b) are flow diagrams illustrating the sequential processes 151 programmed in the microprocessor for calculating the current capacity and the amount of battery self discharge for the smart battery of the instant invention.
  • Figure 13(c) illustrates the integration program 400 for calculating the amount of battery charge or discharge flowing into or out of its terminals.
  • Figures 14(a) through 14(c) are flow diagrams illustrating the sequential processes 500 programmed in the microprocessor for determining battery end conditions when the battery is in a capacity increasing state.
  • Figure 14(d) illustrates a flow diagram of the learn number of cells program 700.
  • Figures 15(a) and 15(b) are logic flow diagrams illustrating the sequential processes 600 programmed in the microprocessor for determining battery end conditions when the battery is in a capacity decreasing state.
  • Figure 16 illustrates a logic flow diagram of the handle request routine that is invoked when there is communication between the smart battery and the host computer or battery charger.
  • Figure 17 illustrates a detailed logic flow diagram of the write block routine for writing data to the smart battery.
  • Figure 18 illustrates a detailed logic flow diagram of the read block routine for reading data from the smart battery.
  • Figures 19 illustrates a flow diagram describing the logic steps invoked by the smart battery system when broadcasting an alarm condition to an external device.
  • Figure 20 illustrates a logic flow diagram describing the steps invoked by the smart battery system when broadcasting a charge condition to a battery charger.
  • Figure 21 illustrates a logic flow diagram describing the steps invoked by the smart battery system when broadcasting a message.
  • Figure 22(a) is a three-dimensional graphic representation of look up tables that depict predicted residual capacity values as a function of discharging current and temperature.
  • Figure 22(b) is a three-dimensional graphic representation of look up tables that depict the amount of self-discharge current (vertical axis) as a function of relative battery state of charge and temperature.
  • Figure 22(c) is a three-dimensional graphic representation of charge efficiency look-up tables showing charge efficiency factors as a function of relative state of charge, charging current, and temperature.
  • Figure 23 illustrates two voltage versus time graphs, a and b, comparing calculated battery capacity characteristics at various discharging current rates for a six (6) cell battery pack.
  • the smart battery device of the present invention is intended for use with an intelligent host device such as a portable computer, portable video camera or cellular telephone having a system management bus and a smart charger, or an intelligent host device having a system power manager that can receive and send data over a system management bus.
  • an intelligent host device such as a portable computer, portable video camera or cellular telephone having a system management bus and a smart charger, or an intelligent host device having a system power manager that can receive and send data over a system management bus.
  • FIG. 1 A representative example of such a system is illustrated in Fig. 1, wherein the smart battery 10 is connected to a power plane 12 to supply and receive electrical energy over the power plane, and a system management bus 14, which is a bi-directional modified - iO-
  • I2C data bus (communication interface) that communicates with a host device 16 which may be a portable computer.
  • the host device 16 may be powered by the smart battery 10, or by the system power supply 18 and a conventional AC source 20.
  • a system power supply or power management system also communicates with a smart charger 22 which may be used to determine the rate and duration of charge sent to the smart battery by the power supply.
  • Smart charger 22 also communicates with the system management bus 14, and may receive a temperature signal representative of battery cell temperature on a separate line feed 24.
  • a detailed functional description of the system management bus 14 (bi-directional modified I2C data bus) can be found in the IntelNDuracell System Management Bus Specification, Rev 0.95, (April 1994).
  • the system power management system 18 may supply or draw power to/from the smart battery 10 over power plane 12, depending upon the state of charge in smart battery 10, and depending upon the presence or absence of power at AC source 20.
  • the smart charger 22 may periodically poll the smart battery 10 for charge characteristics, and adjust output to match a smart battery charge request.
  • the smart charger 22 can override the smart battery's charge rate request and charge the smart battery at a higher or quick charge rate.
  • the user of the host device does not necessarily need to override the smart battery's request.
  • the smart battery may periodically broadcast the desired charging current, or the smart charger 22 polls the smart battery for a charging current.
  • the host or the charger need not comply with the smart battery's request and can provide a greater or lesser amount of power than requested.
  • the host device 16 may communicate with the smart battery over the system management bus 14 and request information from the battery for use in the system power management scheme, thereby providing the user of the host device with information about the battery's present state and capabilities.
  • the host device 16 will also receive notice of critical events, including alarm conditions, remaining capacity below a user set threshold value, a remaining run time below a user set threshold value, or an end of discharge signal.
  • the alarm conditions include but are not limited to overcharging, overtemperature, a remaining charge capacity below a predetermined or user set capacity, or, a run time below a predetermined or user set run time remaining.
  • the smart battery can report out an instantaneous current value being drawn from the battery, current values averaged over predetermined time intervals, present temperature and present voltage.
  • the smart battery may also report out a number of battery status indicators, indicating whether or not the battery is charging or discharging, that charging is complete, or, that the battery is fully discharged.
  • it can provide calculated values including run time remaining at a present current usage, a run time remaining at an average current use, a run time remaining at optimal current use, and a predicted run time remaining at a host device selected current level (discharge rate) .
  • the smart battery device 10 is also provided with a read-only memory (ROM) that is manufactured to contain a set of predefined battery identification parameters which may include manufacturer data, cell chemistry, design capacity, design voltage, and a unique device identification number.
  • ROM read-only memory
  • the predefined battery identification parameters are available, for either the host device or the smart charger, to assist them in the selection of optimal usage and charge parameters for the smart battery.
  • the smart battery is also capable of recommending a desired charge current, reporting a time remaining to full charge, a battery capacity available at full charge, and the number of times the battery has been charged or discharged.
  • the smart battery of the present invention utilizes a hybrid integrated chip (IC) containing an embedded microprocessor and a novel analog to digital converter which receives analog signals from the battery and converts them to digital signals representative of battery voltage, current and temperature.
  • the smart battery microprocessor then calculates actual charge parameters over time from these digital signals according to a predetermined algorithm in which CAP r €B _ is the remaining capacity of the battery which is continuously assigned a new value to reflect adjustments for effective charge, discharge, and self discharge.
  • the charge delivered to the battery is measured, and adjusted by an efficiency factor which is a function of current, temperature, and relative state of charge.
  • the charge efficiency is a value determined as a function of the above variables and may be derived from a look up table, hereinafter described with respect to Figure 22(c), or calculated from a formula which provides a stepwise approximation of charge efficiency behavior, depending upon current, temperature and state of charge. It is understood that the charge efficiency factor can be obtained from a response equation or interpolation between several different values stored in memory.
  • the remaining battery capacity CAP rfB is decremented by the measured discharge rate over time.
  • a predictive model of residual capacities determines expected CAP r ⁇ m for a present current and temperature. This predictive model may also estimate when the battery voltage will drop to a predetermined cut-off voltage for the present rate of discharge.
  • This residual capacity model may be calculated from a formula or obtained from a look up table, which includes values of residual capacities as a function of discharge current and temperature.
  • CAP r ⁇ B is also adjusted by subtracting self discharge.
  • Self discharge is calculated as a function of temperature and state of charge, and is always subtracted from CAP r ⁇ m , regardless of whether the battery is discharging or being charged.
  • Self discharge may be derived from a look up table of empirical models of identical cell chemistry that predict self discharge as a function of temperature and state of charge, or may be calculated by the microprocessor.
  • CAP rc is a learned value which is self correcting because of reset logic incorporated in the capacity algorithm.
  • the capacity algorithm takes actions on four types of end of charge (EOC) signals, including a negative voltage slope at a full charge voltage, a temperature rise that exceeds a predetermined rate, or a calculated state of charge that is equivalent to a value of 100% to 150% of the previous CAP FC value, if an optimal charging current has been used, or a high temperature limit value.
  • EOC end of charge
  • the charge algorithm terminates its integration of the present discharge state when it reacts to an end of discharge (EOD) signal between 0.9 volts/cell and 1.1 volts/cell and preferably 1.02 volts per cell. At that point it resets CAP r ⁇ l to a new learned value of residual capacity, as determined from the integration of the discharge current, as a function of discharge current and temperature.
  • EOD end of discharge
  • the reset logic will reset CAP rc as a function of which EOD signal was acted on.
  • CAP FC value for the smart battery's actual capacity is learned after each full discharge cycle, as a function of the last fully integrated battery discharge cycle.
  • the smart battery 10 of the present invention is thus able to self correct CAP rc within one full cycle to readjust its capacity at each EOC and EOD, and effectively relearn full battery capacity within a single cycle, even if all prior battery history has been extinguished by virtue of a catastrophic memory failure.
  • the smart battery of the present invention is therefore able to accurately predict actual capacity, and typically is able to correctly predict the remaining run time to empty within a few minutes for a 2400 maH battery.
  • Smart battery 10 of the present invention is more fully illustrated in Figure 2(a) which is a simplified block diagram of the smart battery, an advanced design multi-pin connector, and a battery module 28 which includes a pinout diagram of the hybrid ASIC 32 used in the present invention.
  • the smart battery device 10 includes a plurality of rechargeable cells generally indicated at 26 which may be Nickel Metal Hydride (NiMH) or Nickel Cadmium (NiCad) cells.
  • NiMH cells having a nominal 2400 maH capacity, will be assumed. Such an arrangement of cells is particularly appropriate for powering a portable computer.
  • a suitable advanced design multi-pin battery connector 30 is used to connect the smart battery to a host device 16 or power supply 18, as previously described with respect to Figure 1.
  • the multi-pin connector 30 includes a positive power supply terminal 31 which is connected to the positive terminal of the first cell, and a negative power supply terminal 33 which is connected to the negative terminal of the last cell.
  • a plurality of rechargeable cells may be connected in series therebetween as illustrated in Figure 2(a) .
  • the smart battery module 28 includes a hybrid IC 32 containing a microprocessor 50 ( Figure 2(b)) and a plurality of sensor means for generating analog signals representative of battery voltage, current and temperature.
  • the module also includes a series of four (4) LEDS 34 driven by an LED drive circuit 53 and a switch 35 which may be manually actuated by an end user to determine the state of charge in the battery even when the battery module has been removed from the host device 16.
  • the LEDS 34 may be used to represent a relative state of charge (SOC) in a logic scheme as follows: if the state of charge is greater than 75% (or less than 100%) then all 4 LEDS are illuminated; if the SOC is from 50% to 75%, then 3 LEDS are illuminated; if 6/15563
  • SOC is from 25% to 50%, then 2 LEDS are illuminated; if SOC is from 10% to 25%, then 1 LED is illuminated, and if SOC is less than 10%, a single LED is flashing.
  • relative SOC is remaining capacity relative to last full capacity.
  • the hybrid ASIC 32 also includes an external crystal 36 operating at a fixed frequency which is used as a time base for integration of battery current over time, and to ensure stable start up after a prolonged standby period when power is reapplied to the smart battery 10.
  • the smart battery of the present invention utilizes two separate oscillators, a low power RC oscillator 48 formed within the hybrid IC 32 and used as an operating clock for the hybrid IC and the A/D converter 60 therein, and, the external crystal 36.
  • the external crystal 36 is used to restart the measurement period after each predetermined interval to provide for accurate measurements and integration of battery conditions, regardless of battery temperature, which can adversely affect the accuracy of the internal oscillator.
  • the frequency value of external crystal 36 may range from 10kHz to 66 kHz, preferably at 32 kHz and the frequency value of oscillator 48 may range from 450 kHz to 460 kHz.
  • the hybrid IC 32 includes a MIKRON GmbH low cost, high performance, CMOS 8 bit microcontroller ( ⁇ P) 50 with an advanced RISC architecture.
  • ⁇ P CMOS 8 bit microcontroller
  • the microprocessor operates at a clock input anywhere from DC to 10 MHz with 12 bit wide instructions and 8 bit wide data path.
  • a free programmable Counter/Timer circuitry is provided as well as a free programmable Watchdogtimer. Additionally, the microprocessor is addressable in direct, indirect, and relative addressing modes.
  • the microprocessor 50 is commercially available from Mikron Gmbh, located at Breslauer Stra ⁇ e 1-3, D- 85386, Eching, Germany, and is available in the U.S.A. through MICROCHIP Technology, Inc., Chandler, U.S.A.
  • the hybrid IC 32 also includes a plurality of analog circuits which are used, in combination with external analog sensors, to generate digital signals representative of battery voltage, current and temperature as will be hereinafter explained.
  • battery voltage is obtained from a voltage divider circuit which includes Rl and R2 which are internally switched by a NMOS transistor within the hybrid IC 32 to provide voltage measurement during a small portion of each measurement interval, thereby minimizing current drain on the battery cells 26.
  • NTC-thermistor illustrated as R ⁇ ! in Figure 2(a), which varies resistance as its temperature varies.
  • a resistor R3 is connected in series to form a voltage divider circuit between V ASS ' (negative analog power supply voltage) V TEMP ,(the temperature voltage input) and V, ⁇ -,, which is a reference voltage applied to the thermistor/resistor string by the hybrid ASIC 32 at pin V REFT .
  • V ASS ' negative analog power supply voltage
  • V TEMP negative analog power supply voltage
  • V, ⁇ - which is a reference voltage applied to the thermistor/resistor string by the hybrid ASIC 32 at pin V REFT .
  • the temperature voltage input is measured at V ⁇ , according to the following formula:
  • V V EMP R J-t3 x V REFT R3 + R ⁇ wherein the NTC1 value may be 10 kohms at 25° C and varies with temperature. If desired, a look-up table with a plurality of temperature values and a plurality of V ⁇ p values may be defined to calculate the battery temperature, and between these values, the temperature is linearly interpolated by the microprocessor within IC 32.
  • the measurement of battery current is measured through a shunt resistor, illustrated in Figure 2(a) as R ⁇ hant , that is connected in series with the battery cells and negative terminal 33 of cell pack 26.
  • the shunt resistor is of small value, but may range anywhere from 1 mohm to 200 mohms depending on the number of cells and expected usage of the battery.
  • the voltage drop across the shunt is sensed between V SIW ⁇ , the shunt resistor positive input pin of ASIC 32, and V ⁇ , the negative analog power supply voltage.
  • the analog signals representing battery voltage, current, and temperature are obtained, they are input into an ASIC multiplexor or switching network 55 which enables only one analog signal at a time to be input to the A/D converter 60 for digital conversion.
  • the switching network acts in conjunction with digital logic circuitry for informing the A/D converter, via line 55', shown in Figure 2(b), of the amount of integration cycles to perform depending upon the type of measurement to be converted. For instance, more integration cycles are needed when making a current measurement conversion to ensure a higher bit resolution as compared to when a voltage or temperature measurement is being converted, as will be explained in further detail below with respect to Figure 8(a).
  • a general schematic diagram of the A/D converter 60 is shown in Figure 4.
  • the A/D converter 60 is a bipolar, high resolution, incremental sig a-delta converter and consists of three parts: a bandgap reference circuit 62 which provides a preset analog voltage which is used as an analog ground for the A/D; a voltage divider network 64 which divides the present voltage to the analog voltages which are used as the full-scale voltage for the A/D; and, a sigma delta circuit 66 for converting the analog signal to a digital word output at line 69.
  • A/D control circuit 68 having a clock input from the IC oscillator, provides the control for the sigma delta converter which has a different degree of resolution depending on the type of measurement.
  • the A/D converter was configured as having a resolution of 13 bits and a conversion time ranging from 300 to 400 msec for current measurements, and, was configured as having a resolution of 10 bits and a conversion time ranging from 30 to 60 msec for voltage and temperature measurements.
  • the timing diagram for the voltage, current, and temperature measurements in each operating cycle is illustrated as 58a in the timing of operating cycles diagram of Figure 8(a), as explained below.
  • the voltage divider circuit 64 of the A/D converter divides the preset bandgap reference voltage into the following full scale voltages: a 150 mV signal used as the full scale voltage for the battery current measurement; 150 mV, 250 mV, or 350 V signals used as the full-scale voltage for the battery pack voltage measurement and dependent upon the number of battery cells; and 150 mV used as the full-scale voltage for the battery temperature measurement.
  • a 150 mV signal used as the full scale voltage for the battery current measurement
  • 150 mV, 250 mV, or 350 V signals used as the full-scale voltage for the battery pack voltage measurement and dependent upon the number of battery cells
  • 150 mV used as the full-scale voltage for the battery temperature measurement.
  • the A/D converter of the smart battery device utilizes a sigma-delta converter circuit 66 as explained above in view of Figures 4 and 6. Details of the sigma- delta converter circuit 66 capable of bipolar conversion are explained hereinbelow in view of Figures 5(a),5(b) and Figures 6 and 7.
  • Figure 6 particularly illustrates a switching capacitor network for receiving positive and negative voltage values, indicated as V IN in Figure 6 for input into an integrator circuit 88 and comparator circuit 89 for output into control and logic circuit 68.
  • Jacques Robert et a_l. (1987) "A 16- bit Low-Voltage CMOS A/D Converter", IEEE Journal of Solid-state Circuits, Vol. sc-22. No.
  • the A/D converter 60 of the instant invention does not utilize a negative voltage power supply, but makes use of an available on-chip A/D bandgap reference voltage "AGND" to be used as a virtual ground.
  • AGND available on-chip A/D bandgap reference voltage
  • FIG 5(a) there is represented a first embodiment of the dc voltage shifting circuit arrangement, consisting of three switches SI through S3, and four connectors Al through A4 and a capacitor Cl (with the capacitance Cl).
  • the connectors Al, through respectively A4 are at the potentials ⁇ x through respectively ⁇ 4 .
  • the switch SI, and the combination of parallel-connected switches S2 and S3 are connected to opposite terminals of the capacitor Cl.
  • the switches SI and S2 are opened and one pole of the capacitor is connected through switch S3 with a potential ⁇ 3 .
  • Present at the capacitor Cl is now a voltage ⁇ 3 + ( ⁇ _- ⁇ 2 ) which can be tapped off through connection with the connectors A3 and A4 which lie on the potentials ⁇ 3 and ⁇ ⁇ .
  • FIG. 6 there is illustrated the schematic circuit diagram of the inventive circuit arrangement in a switched capacitor A/D converter.
  • the 66 possesses an operational amplifier 88 which is utilized as an integrator, and an operational amplifier 89 which is utilized as a comparator.
  • the non-inverted input of the comparator 89 by means of the line 91 stands in connection with the output of the integrator 88.
  • the output of the comparator 89 is "high", in the event that the output voltage of the integrator 88 is higher than the reference voltage AGND and "low” in the event that the output voltage of the integrator 88 is lower than the reference voltage AGND.
  • the integrator 88 By means of the lines LI, L2, L3 and L4, the integrator 88 or, in essence, the inverted input and the output of integrator 88 have connected in parallel therewith a capacitor C2 with a capacitance C2.
  • the capacitor C2 has a switch SR connected in parallel therewith through lines LI and L5, which can effectuate a discharge of the capacitor C2.
  • a line L6 the inverted input of the integrator 88 stands in connection, by means of a switch S5 and a line L7, with a capacitor Cl having the capacitance Cl.
  • a line L8 connects the line L7 through a switch SI and the line L4 with the output of the integrator 88.
  • the line L9 connects the pole of the capacitor Cl facing towards the integrator 88 in Figure 6 with a line L10, which stands in connection through the line Lll, L12 and respectively L13, with the switches S4, S7 and, respectively S6.
  • a line L15 stands in connection with line L14 and connects through the lines L16, L17, and respectively L18, the pole of the capacitor Cl, which faces away from the integrator 88 in Figure 6, with the switches S2, SI, and respectively, S8.
  • the internal mass of the chips V mm ⁇ » 0 volt stands through the line L19 and, respectively, L20, in connection with the switches S8, respectively, S6.
  • the voltage V ⁇ > can be applied to both poles of the capacitor Cl.
  • the input voltage V IH which is to be digitized stands in connection with the switches SI and, respectively, S7, through lines L21 and, respectively, L22.
  • the input voltage V 1N can be applied to either of the two poles of the capacitor Cl.
  • the reference voltage V HE -. which, for example, consists of 150 milli- volt, can be applied to one of the two poles of the capacitor Cl.
  • the switches S1,....,S8, SR and SI are preferably CMOS switches, especially CMOS transmission gates.
  • the connection of the input voltage V rN , the reference voltage V ⁇ ... and the mass V ⁇ with the input capacitor Cl of the A/D converter is known in the technology.
  • Inventively there is connected through the switch S3 a reference voltage AGND 1.25 volt ( ⁇ V U - 0 volt) to the input capacitor Cl.
  • V IN , V REF and AGND can be applied to both sides of the input capacitor Cl, which presently causes a charging up at different polarity of the capacitor Cl.
  • CK' represents a further tapped-off pulse signal.
  • the switch conditions fluctuate between 0 and 1, whereby 1 signifies that the switch is closed, whereas 0 stands for the opened switch.
  • the operation of the A/D converter can be divided into four phases which are designated with I, II, III and IV whereby I designates a RESET or resetting phase; II an integration phase. III and inverting phase and IV an integration phase of the input voltage of reverse polarity or sign.
  • the cycle is more finely subdivided into steps i, xiv. As shown as step i in
  • step iv all switches are opened and the comparator pulse CK is 1, meaning, the comparator 89 carries out a comparison between V ou ⁇ and AGND. Upon the result of this comparison there now depends the further cycle.
  • step v the switches S2 through S8 are not closed, but the switches S2 and S6 are closed, and SI, S3, S4, S5, S7, SR and SI are open, in the event that the output of the comparator is 0, in effect "low", while the switches S4 and S8 are closed and SI, S2, S3, S5, S6, S7, SR and SI are open when the output of the comparator is 1, meaning, "high", and in other instances remain open.
  • the output of the comparator is 0, meaning the output voltage V 0 ⁇ T is lower than AGND, then the switches S2 and S6 are closed.
  • V ⁇ . and V ss there are now present V ⁇ . and V ss .
  • step v the switches SI, SR and SI are opened, and in step vi, the switches S3 and S5 are closed (compare step iii) which causes that the capacitor Cl and C2 to be interconnected.
  • step iii voltage AGND is applied to one pole of the capacitor Cl.
  • phase III consisting of steps vii to ix.
  • a sign or polarity reversal is implemented for the output voltage V ⁇ of the integrator 88 with reference to AGND.
  • the switch S3 is closed.
  • step vii there is now closed the switch SI, whereas all remaining switches are open, except switch S3. This causes that the voltage V OT is temporarily in the capacitor Cl, such that in step viii all switches are opened except switch SR.
  • the switch SR is in effect closed, which causes a discharge of the capacitor C2.
  • the switch S5 is closed additionally to switch S3, while all remaining switches are opened.
  • This causes that the negative voltage which is phase shifted at AGND is present at the output of the integrator 88.
  • the negative sign is obtained, as previously through the charge transfer from the capacitor Cl to the capacitor C2.
  • the switches S7 and S8 are closed, whereas all remaining switches are opened.
  • the input voltage V IH is present with a reverse polarity at the capacitor Cl. This causes a change in the sign of the integration of the input voltage, which is also well recognizable in Figure 6 of the above mentioned publication of Jacques Robert et al.
  • the steps xi through xiv correspond with the steps iii through vi, meaning, there is implemented an integration of the input voltage (only due to step x with a reverse sign of V IN ) , and in accordance with the result from the comparator 89 in step xii V, ⁇ -. is added or, respectively, subtracted after the integration (in case Cl - C2) .
  • step i For a 14-bit A/D-converter, after implementing of step i there is carried out phase II [2"-2 (for the phases I, and III)J:2 ⁇ 8191 times), as well as phase IV.
  • the output of the comparator is connected to a up/down counter, which each time, in accordance as to whether V, ⁇ .
  • the multi-pin connector 30 includes two pins for the system management bus interface 75, which include a serial clock I/O line 38 and a bidirectional serial data I/O line 40. These lines are connected to the SMBCLK and SMBD data pins, respectively, of the hybrid IC 32. As explained generally above, and, in greater detail below, the smart battery module 28 communicates with the host device 16 and the smart charger 22 over the system management bus and data line 40 to communicate both stored battery parameters and calculated battery parameters.
  • the smart battery 10 also includes a separate thermistor R ⁇ .. which is connected across the negative terminal of multi-pin connector 30 and a temperature or thermistor line 42.
  • Thermistor R NIT . 2 may be used independently by the smart charger 22 to determine battery temperature, in a manner similar to that previously described with respect to ⁇ j .
  • a positive digital power supply voltage is obtained from the plurality of rechargeable battery cells 44, and supplied to the hybrid IC through pin V DD as the positive power supply voltage for the chip. It should be understood that the supply voltage for the hybrid IC does not necessarily have to be obtained at the battery midpoint 46, but should be obtained at a point from the battery cells in order to receive a voltage of approximately 3 to 4.8 volts, i.e., the equivalent voltage of three (3) cells.
  • a battery midpoint for the positive voltage supply enables the hybrid IC to remain powered even when the battery is accidently shorted and removed from terminals 31-33, and enables the A/D converter 60 to determine whether the battery is discharging or being charged as will hereinafter be explained in greater detail.
  • Suitable fuse elements one of which is shown in Figure 2(a)
  • PTC positive temperature coefficient
  • the hybrid IC 32 further includes RAM memory 65 which can store up to 128 8-bit registers for communication of calculated battery parameters, and a ROM memory 67 for storing look-up table values utilized in the battery capacity calculation algorithm (explained in detail below) .
  • RAM memory 65 can store up to 128 8-bit registers for communication of calculated battery parameters
  • ROM memory 67 for storing look-up table values utilized in the battery capacity calculation algorithm (explained in detail below) .
  • the exact amount of RAM, ROM, and program ROM memory is a design choice, and these values change as the ratio between calculated and preset parameters vary.
  • capacitor C4 acts as a buffer to maintain the integrity of the RAM memory contents in the case of a battery short-circuit or temporary power loss.
  • the capacitor C4 is connected to the negative analog voltage supply terminal, and its value is chosen to ensure that a source of supply voltage is supplied to the embedded memory (RAM) for a time dependent upon the RAM leakage current.
  • the power to RAM memory is unlatched if a temporary short circuit condition exists.
  • capacitor C4 preferably of capacity 330 nF, provides a source voltage to the RAM for a period of time necessary for the PTC element to ramp to a high resistance value. The PTC element will create a high impedance between battery terminals when a short circuit across the battery pack terminals creates a high circuit drain.
  • the hybrid IC 32 further includes up to 4 kbytes of additional ROM memory 70 for addressing and storing the various algorithms, subroutines, manufacturer data, and data constants utilized by the smart battery module for calculating the battery capacity, sending messages such as alarms and battery charger control commands etc., and handling message requests from external devices.
  • the programmable ROM generator is implemented by means of a metal mask (not shown) as opposed to conventional ROM generation by means of diffusion masking.
  • transistors were generated in a matrix arrangement through diffusion, whereby the information was coded in the plane through the distribution of the transistors in the diffusion step.
  • the ROM generator generates in effect, a ROM matrix, whereby the presence or respective absence of an MOS transistor stands for a logic "0" respectively "1."
  • a disadvantage of a ROM matrix with the programmable level of diffusion is that the diffusion process, which is incorporated as one of the first steps of a CMOS process, can not be changed when there is a change in ROM contents, thus, rendering impossible the production of wafer stock for a particular type of ROM.
  • the advantage of a ROM matrix programmable in a metal layer is that wafer stock with the same basic layers up to the metal may be fabricated.
  • a microprocessor family with different ROM contents can be realized with low cost and fast turn around time.
  • the hybrid IC chip itself may comprise thirteen or fourteen layers, with the 9 th or 10 th layer (i.e. one of the upper layers) being a layer of metal, wherein the distribution of the metal is characteristic for the storing contents of the ROM.
  • 9 th or 10 th layer i.e. one of the upper layers
  • the distribution of the metal is characteristic for the storing contents of the ROM.
  • Figure 9(a) shows a ROM matrix with the metal layer as a programmable layer.
  • a MOS transistor, e.g. 71(a) for the matrix is always present on the matrix and will either serve as a logical "0" or "1".
  • Figure 9(a) schematically illustrates the ROM 67 of the smart battery device that is programmed according to the unique process as follows:
  • the represented ROM matrix consists of eight word lines 67a and indicated as WZO, ..., WZ7 and 8 spaces 67b and indicated as SPO, ..., SP8, whereby the spaces SP1,SP3,SP5,SP7 connect with a virtual ground line 73.
  • transistors 71a, 71b, and 87 of the matrix are shown in Figure 9(a).
  • the drain or respective source electrodes of a transistor are connected to a metal mask with the corresponding source or respectively drain electrodes of the joining transistors or the joining transistor.
  • the drain or respective source electrodes of such a transistor are connected with the gap lines or, respectively, the virtual ground lines 73.
  • Transistor 71a in word WZ7, as shown in Figure 9(a) is programmed for a logic "0" as its drain terminal is connected with the source terminal of connecting MOS Transistor 87 which is tied to virtual ground line SP7.
  • Logic "1" in contrast therewith is probed in, in that the drain or respectively source electrodes are connected to a common line, preferably, as can be ascertained from Figure 9(a), to a gap line SP0,SP2,SP4,SP6,SP8.
  • the transistors such as the transistor 71b of word WZO as shown in Figure 9(a) are short circuited.
  • connection of the transistors are thus initially determined with the application of the metal mask.
  • two (through contacting) metal masks are applied on the ROM.
  • the lower of the two metal masks meaning the mask which is located closer to the transistors, is employed for the short circuiting and the connection of the applicable transistors. Inasmuch as the transistors are short circuited, this does not influence the operation of the metal mask which is employed for the contacting. Since this metal mask is usually one of the uppermost layers, for example the tenth of about 14 layers, the inventive ROM can be pre-manufactured up to the ninth layer and then programmed and manufactured in accordance with the application. In Figure 9(b) there is illustrated a usual programmed ROM.
  • the battery operating system 10' will first perform an initialization routine 100 that is initiated upon system power up, enabled by a power ON signal/reset impulse signal 11, or, enabled by a wakeup from STANDBY signal 13 which is generated after the microprocessor has determined that it should exit the standby mode.
  • the hybrid IC 32 is provided with a power-on reset circuit 85 which generates a reset impulse signal 11 to activate the external crystal oscillator 36 and reset the system every time the power supply voltage is applied to the ASIC.
  • this reset impulse initiates the start of the external crystal oscillator 36 to provide the precise triggering of the internal 450 kHz oscillator for providing the time base for the hybrid IC components.
  • the threshold of this circuit is between 1.2 V and 1.6 V depending upon the type of transistors used in the circuit of Figure 10.
  • the power-on reset circuit 85 is provided with a transistor network comprising n- and p- channel transistors that are tied to hybrid IC voltage supply V B0 .
  • V DD is sensed as dropping between 1.6V to 2.0V, or, in the case of battery short circuit 0.0 V
  • the transistors of circuit 85 generate a RAM memory de- latching signal 79 which turns off PMOS- transistor 85' and effectively de-latches RAM memory 65.
  • the voltage on buffer capacitor C4 will keep RAM memory contents alive for period dependant upon RAM leakage current.
  • the system After a power on/reset signal 11 is received, or, after the sleep mode is exited, the system is placed in a standby mode 23 ( Figure 3) until it is triggered by trigger signal 17 generated by the external oscillator 36 which provides the trigger for the system operations (capacity calculation) every 500 msec, or, is awakened by a bus request signal 15 as will be explained in further detail below.
  • the microprocessor In the battery "standby" mode, the microprocessor is in an idle state until the operating cycle trigger 17 or external bus request signal 15 is received.
  • the initialization routine which is described and shown (in Figure 4) of the above-mentioned, co- pending patent application (USSN 08/318,004), is conducted at the virginal start of the system.
  • the initialization routine functions to clear all values to be stored in the system RAM and to assign all system default values.
  • many of the default values are constant values and are available in case of an emergency situation wherein all RAM memory has been lost while the system was in the STANDBY mode.
  • the program On power-on-reset as well as on a wakeup from the STANDBY mode of the chip (explained below), the program is started at an initial memory address.
  • a "checksum” test is conducted for checking whether the RAM memory is valid whereby the capacity calculation is continued, or, whether the emergency mode (which uses ROM defaults) will be activated. Such an instance occurs when the chip switches into the STANDBY mode at low battery voltage and then back into the ON mode when the battery is to be recharged.
  • the ⁇ P will first clear all RAM banks completely, and, as consequence an internally generated CALIBRATED flag will be cleared and the number of cells of the battery pack has to be learned, a process to be explained in greater detail below.
  • the default values (described below) are transferred from ROM to RAM. To prevent exceptions in the capacity calculations to be described hereinbelow, it is imperative that variables do not have undefined values. This enables the algorithm to work in a catastrophic emergency mode in the event that all RAM memory has been lost. The default values of critical variables may then be substituted by correct values when the battery system is reformatted at a battery service station using the original manufacturer's data.
  • the initialization routine will be an initialization of FullChargeCapacity "full_cap”, RelativeStateOfCharge "SOC” and the RemainingCapacity “Itf” values, as well as state and other variables to ensure a proper start of the capacity calculation. Then, the program resets all system timers such as the calculation of voltage, temperature and selfdischarge 96/15563
  • the DesignCapacity (theoretical or nominal capacity, hereinafter “nom_cap”) may range between 1700 maH to 2400 mAH, but, after a memory loss, the capacity calculation algorithm defaults to a preferred value of 2000 mAh and the new capacity is relearned from that level; the default value of the number of battery cells in the rechargeable battery pack is 6 cells, however, this value may be changed depending upon the actual configuration of the battery pack;
  • the AL_REM_CAP value represents the remaining capacity alarm triggering value and may range from 50 mAh to 500 mAh.
  • AL_REM_CAP has a default value (AL_REM_CAP_DEF) of 200 mAh.
  • the AL_REM_TIME value represents the estimated remaining time at the present discharge rate and may range from 1.0 min. to 20 min.. Preferably,
  • AL_REM_TIME has a default value (AL_REM_TIME_DEF) of 10 minutes. This alarm condition exists while the calculated remaining time to voltage breakdown (EDV), based on the minute average current (discussed below). is below the value of AL_REM_TIME and will automatically be disabled when the battery is in the charging mode.
  • the AL_DTEMP value represents the dT/dt alarm trigger condition and may range from l°K/min. to 5°K/min..
  • AL_DTEMP has a default value (AL_DTEMP_DEF) of 2°K/minute. This alarm condition will exist when the battery detects that the rate of its internal thermal rise (dT/dt) is greater than the AL_DTEMP value.
  • the AL_HI_TEMP value represents the high temperature alarm trigger and may range from 310°K to 345°K.
  • AL_HI_TEMP has a default value (AL_HI_TEMP_DEF) of 328°K.
  • the FullChargeCapacity (“full_cap” represents the learned full charge capacity of the battery)
  • nom_cap DesignCapacity
  • Itf RemainingCapacity
  • Soc RelativeStateOfCharge
  • the alarm timer N_ALARM is set at 10 seconds and this is the amount of time that an alarm condition will be broadcast between a host device and/or a battery charger as will be explained in further detail below. It should be understood that these values are typical values for a NiMH battery intended for use in a portable computer. Other types of battery chemistry, or portable devices, may call for a different set of default values.
  • the battery will enter into a standby or maintenance mode 23 where it will either awake upon a bus-request signal 15 or awake upon the external crystal trigger signal 17 every 500 msec. If the battery is awaked by a bus request signal 15 as determined at step 21, then the battery will handle the request by the handle request routine indicated at step 25 where it will thereafter exit into the standby mode.
  • the routine for handling the requests 25 will be explained in further detail below.
  • the program disables the bus requests (approximately 37 msec before the trigger signal) and enables the A/D converter to begin the current, voltage, and temperature measurements for the current operating cycle as shown at step 130 in Figure 3.
  • is determined to be below a threshold value of 10 mA, then the battery system will operate at half the sample rate depending upon the status of the sample mode flag.
  • a determination is made as to whether the sample mode flag is low (i.e., logic 0) or high (logic 1).
  • the sample mode flag will toggle to a high level at step 144, and the system is placed in a sample mode and the process proceeds at step 149 to initiate the A/D conversion. If the sample mode flag is already high (from the previous cycle), then the "getvalues" flag is set equal to zero at step 146, and the A/D converter is disabled at step 147. The A/D conversion will not occur (to save power) and the algorithm proceeds to the capacity calculation (step 151). The "getvalues" flag is always set low in the sample mode. The status of this flag ensures that an A/D conversion will be skipped, and, as a consequence, no new valid data will be available for the capacity calculation at step 150.
  • the battery system will exit the sample mode (and the sample mode flag is set at logic 0) at step 145, and the A/D conversion of the raw current, voltage, and temperature values will be performed at step 149.
  • the A/D measurement ready flag is high (logic 1) indicating that valid raw battery parameter data has been received. If it is set high, then the capacity calculation and attendant battery characteristic conversions (voltage, current, and temperature) will be performed.
  • the capacity calculation is not performed in the current cycle, and the process proceeds to step 158 where the bus request line for message transfer is enabled and the hybrid IC is placed in the sleep mode at step 23.
  • the oscillator trigger 17 continues to wake up the microprocessor every 500 msec, however, when the current is less than 10 mA, the A/D conversions and the capacity calculations may be performed at an arbitrarily determined rate that is less frequent, for e.g., once every two or once every five seconds, to conserve power.
  • Figure 8(a) illustrates the timing of the operating cycles under normal mode operating conditions 57a as compared when the system operates under sample mode conditions 57b explained below.
  • the 32 kHz external crystal delivers the trigger signal 17 every 500 msec to initiate the raw voltage, current, and temperature measurements, indicated as 158.
  • the capacity calculation 160 which utilizes the current, voltage, and temperature measurements of the previous operating cycle.
  • the raw current value obtained is determined to be below a threshold value of 10 mA
  • the battery system will operate at half power, and no measurements will be taken during the next 500 msec operating cycle as indicated as 58b in Figure 8(a). However, measurements are taken one second later at the next operating cycle as indicated as 58c.
  • the raw current value obtained is determined to be above a threshold value of 10 mA
  • the battery system will resume normal mode operation and during the next and subsequent operating cycles, the capacity calculation and attendant battery characteristic measurements (voltage, current, and temperature) will be taken.
  • Figure 8(b) illustrates the approximate time durations for the various measurements.
  • the capacity calculation 160 is performed in approximately 71 msec for each operating cycle.
  • the alarm control subroutine 152 will be performed for a duration of approximately 29 msec and the charger control subroutine 154 will be performed for a duration of approximately 2 msec if the smart battery determines these operations are to be performed (see Figure 3).
  • the LED display routine 156 may be performed if it is requested by a user and the LED display control functions will take place for approximately 23 msec as shown in Figure 8(b). It should be understood that the aforementioned performance times for the various routines may vary due to the accuracy of the internal 455 kHz oscillator, which may vary with temperature.
  • Each of the alarm control subroutine 152, charger control subroutine 154 and LED display subroutine 156 will be explained in further detail below.
  • the microprocessor Since the system management bus request line is inactive during the capacity calculation, alarm control, charger control, and LED display routines, the microprocessor will be unable to receive requests from a host device or battery charger as indicated for the time duration 158 for each operating cycle shown in Figure 8(a). Therefore, in each operating cycle, after the capacity calculation has been performed, the System management bus request line is enabled for the remaining time of the 500 ms cycle, as indicated in Figure 8(b), so that it may respond to a request from a host device or charger. Concurrently, the battery places itself in the standby mode 23 whereupon it will be awaked for the next cycle upon receipt of the system trigger signal 17, or, be awakened by a bus request signal 15 as shown in Figure 3.
  • each system trigger signal 17 initiates the start of the internal clock 48 generating the 455 kHz signal for controlling the hybrid IC, microprocessor, A/D converter, etc. Algorithm for calculating battery capacity
  • the purpose of the capacity calculation is to continuously monitor the capacity of the rechargeable battery in accordance to the formula indicated by equation (1) as follows:
  • CAP r- is referred to hereinbelow as "Itf" and indicates the remaining capacity in the battery at any given time expressed as mAh (milliamperehours) ;
  • the ⁇ € c I e ⁇ t c term represents the sum of the incremental increases in capacity as the battery is being charged and takes into account a charge efficiency factor € c accessed preferably from look-up table values to be explained in further detail below with respect to Figure 22(c), or, alternatively, may be obtained from a response equation or by interpolating between several points stored in memory; a ⁇ I d ⁇ t d term which represents the sum of the continuous decrease in battery capacity due to discharge associated with the battery's usage; and a ⁇ I ⁇ ⁇ t ⁇ term which represents the predicted and measurable amount of self-discharge based upon self- discharging effects associated with the battery's chemistry and is a function of the battery state of charge and temperature.
  • Figures 13(a) through 13(b) illustrate the capacity calculation routine performed for the rechargeable battery pack at each trigger cycle.
  • the current, voltage and temperature measurements are running except when in the "sample” mode where these measurements are taken once every second.
  • the sample mode is designed to save power consumption (i.e., the A/D conversions occur at half- frequency) and is switched on and off depending upon the amount of detected current. For example, when the current falls below 10 mA, the "sample" mode is enabled and less frequent measurements are made.
  • the temperature, voltage and current are measured and updated once per cycle.
  • the current is measured with an integrating method (explained in detail below) , which recognizes its changes during the conversion time. All output values taken from SMBus requests and capacity calculation are one period delayed.
  • the A/D measurements are controlled by an on- chip oscillator at nominal 455 kHz and the operating cycles - responsible for the integration time - by the precise 32 kHz oscillator. The lower accuracy of the absolute frequency value of the on-chip oscillator has no influence on the accuracy of the measurement.
  • step 200 the first step of the capacity calculation, the IUT Calculation routine 200 is performed to first convert the raw analog/digital converter output data from register 61 ( Figure 2(b)) into values having appropriate units useful for the capacity calculation algorithm. Details of the IUT Calculation routine can be found in the above-mentioned, co-pending patent application (USSN 08/318,004). Briefly, as illustrated in Figure 12, at step 205, the raw A/D Current measurement, I_raw, is scaled and converted to the actual current value "I" in units of milliamps. Similarly, the raw A/D pack voltage measurement, U_raw, is scaled and converted to the actual battery pack voltage value "U” in units of millivolts.
  • the ⁇ P checks the battery pack voltage "U" to determine whether or not the individual cells of the battery pack have an output voltage less than 0.9 V. If a cell is detected as outputting a voltage less than 0.9 volts, then the battery pack is placed in a Sleep mode, as indicated at step 212'. As shown in Figure 12, the following actions take place when the battery state changes between an ON and SLEEP mode:
  • the ⁇ P proceeds to switch off: the A/D converter 60 at step 213 and 455 kHz on-chip oscillator at step 216. While in the sleep mode, the RAM memory contents are kept alive by voltage from the battery with only memory leakage current drain (which is dependent upon the amount of RAM) . Additionally, the wake-up comparator circuit 80 ( Figure 11) is activated at step 217 and then the ⁇ P sets a bit flag to tell the hardware to start a special voltage control logic to set itself for sleep, as indicated at step 218.
  • the wake-up comparator circuit 80 is periodically activated by a trigger signal 77a derived from the external 32 KHz oscillator. At each period, the comparator is turned on to compare the ratio of pack voltage signal 82 with the predetermined bandgap reference voltage signal 83 that is supplied from the bandgap reference circuit 62 ( Figure 4) and input to the inverting input of comparator 76.
  • the bandgap reference voltage 83 is approximately 1.239 volts, but, this value may be changed in accordance with the battery pack design.
  • the comparator circuit When the ratio of pack voltage signal 82 V DD of the ASIC has increased above reference voltage signal 83, then the comparator circuit will toggle, as shown at step 220, to awake the ⁇ P and enable the A/D converter again to take measurements, as indicated at step 221. The capacity calculation will then continue with an initialization at step 100.
  • the wake-up comparator circuit 80 comprises a voltage divider comprising resistors R4 and R5 which are tied to the V DD ASIC power supply to supply a ratio of V DD pack voltage (signal 82) to a first non-inverting input of a comparator 76.
  • an NMOS (n-channel MOSFET) transistor switch 89b connected between resistor R5 and ground is nominally turned off in sleep mode to prevent battery current drain to ground, but, is periodically turned on once every 500 milliseconds (30 microseconds) by trigger signal 77a to enable the divided V D0 voltage to appear at the non-inverting input of the comparator 76.
  • the external oscillator trigger signal 77a triggers the wake-up comparator circuit 80 by simultaneously turning on the transistors 89a,b to enable comparator 76 operation.
  • a low power current source 90 which is derived from the battery by external circuitry, turns on transistor switch 89a, to provide a reference current to comparator 76. From this current source 90, the working point of the comparator is fixed. Additionally, enable line 15a is tied to signal 77a to simultaneously enable the comparator to take a measurement.
  • Transistor switch 89b is turned on by signal 77b, which is output from inverter 72, to create a path to ground to enable V DD voltage divider signal 82 to appear at the comparator input so that the comparison may be made.
  • element 78 is a Schmitt trigger device which is a bistable device that is provided at the output of the comparator 76 to prevent spurious oscillations appearing at the output of the comparator 76 that might be due to comparator switching characteristics and/or amplifier noise.
  • the total current consumption of all operating components while in the sleep mode is no greater than approximately 2.0 ⁇ amp (microamps) .
  • the capacity calculation continues, and, at step 215, the raw A/D pack current temperature measurement, T_raw, is converted to the actual battery pack temperature in units of degrees Kelvin. This temperature value is additionally scaled to take into account thermistor scaling values, (not shown), and a final current temperature value of "T" is obtained.
  • the condition of the battery is checked to determine if an over temperature condition exists, where a temperature of 328°K or greater is detected. When detected, a temperature alarm condition flag, HI_TEMP_ALARM, is set.
  • a TERMINATE_CHARGE_ALARM flag will be set indicating that one or more of the battery's charging parameters are out of range.
  • an end of charge condition may exist (if the capacity is increasing) .
  • This end of charge condition may be detected when the rate change in voltage or temperature taken between successive measurements is at a certain gradient.
  • the change in temperature dT/dt calculation is performed.
  • a change in voltage dU/dt calculation is performed at step 227.
  • the change in temperature (dT/dt) calculation is performed to evaluate the difference dT between the current temperature value T and a previous temperature value determined at a time 20 seconds previously, but may range anywhere from 10 to 120 seconds previous.
  • a determination is made as to whether the amount of internal temperature change exceeds the allowable rate, i.e., whether the AL_DTEMP alarm condition exists, as shown at step 226 in Figure 12.
  • a temperature change of approximately 2°K/min or greater indicates an AL_DTEMP alarm condition and, when detected, an alarm condition flag, DTEMP_ALARM, is set.
  • the change in voltage (dU/dt) calculation is performed to evaluate the difference dU between the current voltage value U and a previous voltage value determined at a time preferably 255 seconds previous.
  • EDV end of discharge voltage
  • the present voltage value U is compared to the preset end of discharge voltage (Uempty) to determine if it is less than this voltage. If an End of Discharge condition for voltage exists, then an E0D_U flag is set at step 262 and a Terminate_Discharge_Alarm flag is set indicating that the battery has supplied all the its charge, and is now nominally fully discharged.
  • step 264 If an End of Discharge condition does not exist, then the E0D_U flag and the Terminate_Discharge_Alarm flag are cleared at step 264. Additionally, at step 264, the capacity reset flag is disabled. The IUT_Calculation procedure 200 is then exited and the capacity calculation continues at step 165 in Figure 13(a).
  • a calculation of the rolling minute average current is performed utilizing the recent previous current (I) measurements. Rolling minute average current calculations are important for calculating battery conditions such as "average time to empty" which is based on the average current drain, and which might be requested by a host device, as will be explained in greater detail below.
  • a determination is made as to whether the present current (I) value is less than or equal to the selfdischarge current I_SELFD, which, in the preferred embodiment, is 3.0 milliamps but may range anywhere from 2.0 ma to 10.0 ma and represents the limit for a mode and battery state recognition.
  • the state of the battery is determined to be capacity decreasing without any external drain. Consequently, a selfdischarge flag bit is set at step 175. If the present current (I) value is greater than the selfdischarge current (3.0 mA) , then the battery selfdischarge flag bit is cleared at step 172.
  • step 178 in Figure 13(a) to determine the present state of the battery. If the current (I) is determined to be a positive value, then the state of the battery is capacity increasing (hereinafter CI) and a capacity increasing flag is set at step 180. If the current is determined to be a negative value, then the state of the battery is capacity decreasing (hereinafter CD) and a capacity decreasing flag is set at step 182. If it is determined that the capacity is decreasing, then a determination is made at step 184 as to whether the end of discharge voltage (plus hysteresis) E0D_UH flag has been set.
  • CI capacity increasing
  • CD capacity decreasing
  • the capacity reset flag has been set, then, at step 190, the remaining capacity (Itf) at the EOD voltage condition is reset to a predicted Residual Capacity "pd" value obtained from look up table depicted in Figure 22(a). Additionally, at step 190, the error register is reset to zero and the capacity reset flag is cleared. The program then proceeds to the selfdischarge calculation and current integration procedures. If, at step 184, the EOD_UH flag has been determined not to have been set, or, if the capacity reset flag had not been set as determined at step 189, then the algorithm proceeds at step 192 in Figure 13(b) .
  • a state change determination is made for determining whether the state of the battery has changed, i.e., whether the battery has changed from a capacity increasing (CI) state to a capacity decreasing (CD) state, or vice versa. This step is necessary to avoid the instance of false battery cycle counting or the inaccurate learning of the full charge capacity due to current pulse sign changes or breaks of the current flow.
  • the selfdischarge calculation procedure is performed. Specifically, as described in further detail (with reference to Figure 6(b) of co-pending patent application (USSN 08/318,004), a 128 second timer for the selfdischarge calculation is first decremented. Preferably, steps 305-325 of the selfdischarge calculation are performed once every 128 seconds. If the self-discharge timer has not timed out, the program proceeds to step 400 (indicated by broken lines) to perform the current integration procedure 400, as shown in detail in Figure 13(b) and explained in further detail below. Selfdischarqe calculation routine
  • the selfdischarging correction of the remaining capacity has to be calculated all the time, independent from the existence of any charging or discharging currents. This is because there will always be a self-discharge current drain regardless of whether the battery is being charged or discharged and the amount current drain is a function of the battery charge and temperature.
  • the selfdischarge rate "s" as a function of the relative state of charge "soc" and current temperature T is accessed via a look ⁇ up table, shown in Figure 22(b) which shows a three- dimensional graphic representation of self-discharge current (vertical axis) as a function of relative battery state of charge and temperature.
  • CD includes the standby mode of the battery, when no current flows through the battery terminals. In the standby mode, only the selfdischarging rate reduces the capacity.
  • LUT look up tables
  • a first LUT (described below with respect to Figure 22(c)) comprises current efficiency factors dependent upon the battery relative state of charge, the C_rate (current), and the temperature; a second LUT comprising selfdischarging rates dependent upon relative state of charge and temperature; and, a third LUT with residual capacity corrections dependent upon the discharging current rate and temperature which give the fraction of the full capacity which can be extracted from the battery under -52-
  • the flow diagram for the current integration process 400 is shown in Figure 13(c).
  • the first step of the current integration process is to determine the magnitude of the relative state of charge (soc).
  • the soc is defined as the actual capacity expressed as a percentage of the full charge capacity (i.e., the capacity of the battery when fully charged) and is used to estimate the amount of charge remaining in the battery.
  • a determination is made as to whether the remaining capacity is greater than zero (0). If the remaining capacity Itf is a negative number, the full capacity is incorrect and must be learned and the soc value is clamped to zero (as indicated at step 412 in Figure 13(c). Otherwise, the soc calculation will take place at step 410.
  • the full charge capacity is initialized as the design (nominal) capacity.
  • the C_rate is calculated.
  • the C_ rate is defined as the rate in which it would take the energy source to drain in one hour and is measured in units of reciprocal hours.
  • the C_rate calculation in step 415 is based on the actual current value (I) and the present full charge capacity value and is additionally scaled.
  • a determination is then made at step 418 as to whether the battery is in a capacity increasing or capacity decreasing (discharging) state. If the capacity is increasing, then the battery is being charged and the charge calculation must take into account a charge efficiency factor, made available in a LUT for charge efficiency, accessible by the microprocessor, as graphically represented in Figure 22(c).
  • the charge efficiency factor dependent upon the charge current, relative state of charge (soc), and the temperature is accessed. For instance, as shown in Figure 22(c), when the battery is charged to approximately 95% of full capacity, and the current is being charged at a 0.1 C_rate at a temperature of 45 °C, the charge efficiency factor € c is found to be about 0.8.
  • the charge efficiency factors are empirically derived and will vary depending upon the battery chemistry and battery architecture.
  • the representations shown in Figure 22(c) are for a battery state of charge 95% and it is understood that charge efficiency values will vary considerably depending upon (remaining capacity) state of charge.
  • step 418 If at step 418 it is determined that the capacity is decreasing, the amount of discharge will be integrated for the current discharge cycle as indicated at step 422 in Figure 13(c). It is next determined at step 425 whether the self-discharge flag had been previously set (see step 175, Figure 13(a)) indicating that the battery discharge current is less than 3 mA, and that only the self-discharging processes need to be considered. If the self-discharge flag bit has not been set, a charge calculation is made at step 440 to increment the integration. The final integration is accomplished at step 445 wherein the charge increment calculated at either step 435 or 440 is added to the remaining capacity Itf, and, as indicated in equation (1). Additionally, at step 445, the charge is integrated for an error calculation and the running total of the error is also calculated as will hereinafter be discussed in detail.
  • the battery is selfdischarging without any external correct drain (step 175, Figure 13(a)) and the residual capacity is calculated at steps 451 through 456.
  • the first step of this routine is to determine the residual battery capacity value. This value, which is dependent upon the current C_rate and the temperature, is accessed at step 451 by the microprocessor from the look-up table depicted in Figure 22(a). For instance, as shown in Figure 22(a), at a temperature of -20° C and a current drain of twice the C_rate, (2C), it has been empirically derived that approximately 92% of the full battery capacity will remain when the end of discharge voltage is reached. When applying a light load (e.g., C/10 discharge rate) at a temperature of about 23° C, virtually no residual capacity will remain when end of discharge voltage is reached.
  • a light load e.g., C/10 discharge rate
  • the capacity calculation routine illustrated in Figures 13(a) and 13(b) continues by making a determination as to whether the battery is in a capacity increasing or capacity decreasing (resting or discharging) state, as indicated at step 198 in Figure 13(b). If the capacity is increasing, then the routine for determining whether an End_Condition CI has been met as indicated at step 500. If the capacity is decreasing, then the routine for determining whether an End_Condition CD has been met as indicated at step 600.
  • the microprocessor of the hybrid IC calculates a charge termination by one of three methods: a negative voltage slope greater than 10 mV/cell/min +/- 5m v/cell/min at a full charge voltage; a 4T / ⁇ t that exceeds 0.9°/min +/- 0.2°/min, or a preferred calculated charge of 120% of full charge capacity (but may range from 100% to 150 % of CAP FC .
  • the routine for determining if one of the EOC trigger conditions has been met is illustrated in the flow diagrams of Figures 14(a)-14(d).
  • the first step 505 of the EOC (CI state) observation process 500 illustrated in Figure 14(a) is a determination of whether the battery's relative state of charge (soc) value is greater than 20% of the battery's full charge capacity value. If the battery has attained that level of capacity, then the fully discharged status flag is cleared at step 507. As will be explained below, the fully discharged status flag is set when it is determined that the battery has -56-
  • the first EOC trigger detection method is performed. This first method is a determination as to whether the dT/dt trigger enable condition has been met, and, whether the slope of the temperature increase dT is greater than or equal to a threshold limit indicating an EOC condition.
  • the dT/dt trigger enable condition is satisfied whenever the relative state of charge (soc) is above a 50% threshold limit, and, an end of charge condition is detected when the slope of the temperature increase becomes greater than a threshold of about 0.9°C/min.
  • the slope of the temperature may trigger EOC when it is detected within the range from 0.5 °C/min to 12 °C/min. If either of these conditions are not satisfied, then a second method of detecting an EOC condition, namely, a detection of whether the slope of the voltage change, dU/dt, becomes negative wherein the value of dU/dt must have a minimum amount and the charging current rate (C_rate) must be greater than a certain value, is performed at step 540 as will be explained in further detail below. If the dT/dt trigger enable condition has been met and the slope of the temperature increase dT is greater than or equal to the EOC threshold limit, then a determination as to whether the EOC flag has been set is made at step 512.
  • step 700 the number of cells in the battery pack will have to be learned -a process indicated as element 700 in Figure 14(b) to be described below.
  • step 570 is performed wherein: a) the EOC status flag is set; b) the remaining capacity is set equal to 95% of the full charge capacity; c) the error registers are cleared; d) the overflow flag for the uncertainty calculation is cleared; and, e) the fully charged status flag is set indicating that the battery has reached a charge termination point.
  • step 575 shown in Figure 14(c), where the terminate charge alarm flag is set.
  • step 512 If the dT/dt trigger enable condition has been met, the slope of the temperature increase dT is greater than or equal to the EOC threshold limit, and the EOC flag has been set (step 512), then a determination is made at step 514 as to whether the remaining capacity (Itf) is greater than or equal to the full charge capacity. If this condition is satisfied, then the remaining capacity is set to the full charge capacity as indicated at step 520. Additionally, at step 520, the error registers are cleared and the overflow flag for the uncertainty calculation is cleared. If the remaining capacity (Itf) is not greater than or equal to the full charge capacity (step 514) then the algorithm proceeds to step 575, shown in Figure 14(c), where the terminate charge alarm flag is set.
  • the terminate charge alarm flag must be set when the battery detects EOC on any of the EOC trigger conditions or when an over temperature condition exists, i.e., if T > AL_HI_TEMP (step 222, Figure 12)).
  • the terminate charge alarm flag may already be set by the 95% full-trigger, which is initiated when the first temperature slope trigger condition is satisfied at step 510.
  • step 530 determines whether the battery charger is still on. This is accomplished by checking for a 96/1556
  • step 532 in Figure 14(a) the total amount of overcharge is calculated by adding the charge increase to the overcharge registers (not shown). It should be mentioned that the overcharge register is never reset, so that the total amount of overcharging since the system start-up is retained. Whether or not the battery charger is still on, the algorithm proceeds to step 535 where the overcharging alarm status flag is set indicating that the battery is being charged beyond an EOC indication. Finally, the algorithm proceeds to step 575, shown in Figure 14(c), where the terminate charge alarm flag is set.
  • step 510 if either the dT/dt trigger enable condition has not been met, or, the slope of the temperature increase dT is not greater than or equal to the EOC threshold limit, then a second method of detecting an EOC condition is performed at step 540 shown in Figure 14(c).
  • the EOC condition may be triggered when the relative state of charge (soc) is detected within the range of 100% to 160%. If all of the second method EOC trigger conditions are satisfied, or, if all of the third method EOC trigger conditions are satisfied, then a determination as to whether the EOC flag has been set, is made at step 550 in Figure 14(c). If either the second method EOC trigger conditions or third method EOC trigger conditions are satisfied, and the EOC flag has been set (step 550), then the fully charged status flag is set at step 555 indicating that the battery has reached a charge termination point.
  • the process proceeds at step 520, Figure 14(a), by clamping the remaining capacity value to the full charge capacity value as described above. If the EOC flag has not been set, then the number of cells might have to be learned- a process indicated as element 700 to be described below. When the process of learning the amount of cells in the battery is complete, then the EOC status flag will be set at step 551, and the fully charged status flag is set at step 555 indicating that the battery has reached a charge termination point and the algorithm continues at step 520 described above. If all three EOC trigger conditions are not satisfied, then the EOC detection procedure 500 is exited and the capacity calculation ( Figure 6(b)) continues.
  • a -dU trigger condition will be reached when it is determined that the battery capacity is increasing, dU > DU_MIN, where DU_MIN is a predetermined value equal to the number of battery pack cells multiplied by lOmV, and the current is determined to be constant and the charge rate is higher than 0.3C.
  • the charge current is considered constant if I I - I_avg I ⁇ 50 A and I I - I "1 I ⁇ 50 mA where I" 1 was the previous value of the current measurement.
  • the constancy of the battery charging may be calculated in addition to, or, in place steps 250 et seq. of the IUT calculation routine Figure 5(b), where the method of calculating -dU may be accomplished without time dependency.
  • an emergency power-down condition may occur wherein all RAM contents are lost.
  • the number of cells may be learned to enable the ASIC to be configured with other battery packs having a different number of cells.
  • the relearning of the number of cells is indicated by a bit (CALIBRATED bit) in the AL_STATUS register, which will indicate whether the number of battery cells has to be relearned. In the preferred embodiment, it is easily accomplished by utilizing the voltage measured at the battery pack terminals after an EOC condition, described above, is met.
  • the first step 705 in the learn number of cells procedure 700 shown in Figure 14(d), is to determine whether the battery pack is uncalibrated, i.e., whether the CALIBRATED bit in the AL_STATUS register indicates that the number of cells should be learned. If so, it is determined at step 710 whether the converted voltage value, U (mV) , measured at step 210, Figure 5(a) during the IUT calculation procedure, is greater than 11 volts. If so, then it is concluded that the battery pack has nine (9) cells and the number of cells is set at nine in step 720. If the measured voltage value, U, is not greater than 11 volts, then a determination is made at step 715 as to whether the voltage is greater than 7.5 volts.
  • the battery pack has six (6) cells and the number of cells is set at six in step 725. If the measured voltage value, U, is not greater than 7.5 volts, then it is concluded that the battery pack has four (4) cells and the number of cells is set at four in step 730. After the number of cells is determined, the EOD cutoff voltage, Uempty, is set equal to the number of cells multiplied by the operating battery voltage of 1.02 Volts in the preferred embodiment as indicated at step 740 in Figure 14(d).
  • the capacity calculation routine 151 at step 198 makes a determination as to whether the battery is in a capacity increasing or capacity decreasing (resting or discharging) state. If it is determined that the capacity is decreasing, then the first step 605 of the EOD (CD state) observation process 600 illustrated in Figures 15(a) and 15(b), is a determination of whether the present voltage measurement (U) is greater than the end of discharge voltage (EDV) and any hysteresis. When the EDV voltage is reached, it is an indication that discharging should be stopped to save the battery from damage. Typically, the EDV is 1.02 V/cell.
  • a flag indicating that the voltage is greater than the EDV voltage plus hysteresis is set at step 610. If the voltage is not greater than the EDV voltage plus hysteresis, then the flag is cleared at step 612. Additionally, as indicated at step 613, since the capacity is decreasing, the Terminate Charge Alarm and Over Charging Alarm flags are cleared.
  • a determination as to the value of the remaining capacity (Itf) is made at step 615, where it is determined whether the remaining capacity is less than the calculated error (i.e., the uncertainty capacity) . If the remaining capacity is less than the calculated error, then this is an indication that the battery pack has no more capacity and is fully discharged. Consequently, the FULLY_DISCHARGED status flag is set at step 618 and the process continues at step 619. If there is remaining capacity, then the FULLY_DISCHARGED flag is not set, and the process continues at step 619 where a determination of the relative state of charge is made.
  • the calculated error i.e., the uncertainty capacity
  • the FULLY_CHARGED status flag is cleared, as indicated at step 620. Whether the FULLY_CHARGED status flag is cleared or not, the process continues at steps 625 and 630, where the cycle count number is updated. At step 625, a determination is made as to whether a cycle count flag is cleared, and, whether the capacity has decreased by 15% of nominal capacity. If these two events of step 625 have occurred, then the cycle count register, containing a value of the number of times the battery has been charged or discharged (not shown), will be incremented at step 630 and the cycle count flag will be set.
  • the cycle count will be incremented whether or not the battery has been fully or partially charged. Whether the cycle count flag is incremented or not, the process continues at step 640, where a check is made as to whether the EOD flag is set, and, whether the reset flag is clear. If either the EOD flag is not set, or, the reset flag is not clear, then the end condition observation routine 600 is exited. If the EOD flag is set, and, the reset flag is clear, then a determination is made at step 645 as to whether the EOC (end of charge) flag has been set and whether the error value (uncertainty capacity) is less than 8% of nominal capacity. If these conditions are satisfied then the full charge capacity value is learned at step 650. Specifically, whenever the battery has performed a full cycle reaching an EOC trigger point and the EOD point and the uncertainty capacity is below 8% of the nominal capacity, the full charge capacity is reset at step 650 with the formula:
  • full_cap full_cap + full_cap * pd/256 - Itf
  • pd is the predicted residual capacity correction value accessed from the look-up table of Figure 22(a) and dependent upon the discharging current rate and temperature.
  • the divisor 256 provides for an integer scaling of pd.
  • the meaning of the formula is to exchange the remaining capacity (Itf) by the residual capacity from the LUT table, which contains fractions of the full charge capacity (Note: the residual capacity obtained is calculated from step 451 of the charge integration process of Figure 13(c)). If the EOD point is reached with less capacity output as in the former cycle, the amount of Itf (remaining capacity) will be higher at EDV (less discharged capacity compared with the accumulated charged capacity) .
  • the full charge capacity will be reduced by the difference of Itf compared with the former cycle so that the ageing of the battery is taken into account by this learning step. If the battery is used in several partial charge/discharge cycles without reaching an EOC or EOD point, the error of the calculation can accumulate to a heavy difference between the real capacity and the calculated remaining capacity (Itf).
  • the algorithm MaxError( ) , to be explained in detail below, calculates the maximum possible error (uncertainty) during its operation as precise as the capacity integration itself on the base of a percentile error for each operating mode. The uncertainty is reset to zero at each EOC and EOD point. An uncertainty of above 8% disables the full capacity reset.
  • the EOC flag is cleared indicating that the full charge capacity has been reset. After the full charge capacity is reset (step 650), or, if it is determined that the uncertainty error is greater than the prespecified value of 8%, or, the EOC flag is not set, then the algorithm continues at step 655.
  • a modified Phillips IC bus interface is used by the battery module 28 to communicate within a configuration comprising the ASIC 32 and the battery 10, a host computer 16, and a smart charger 22.
  • requests are either from the host computer to the battery, from the charger to the battery, or, from the battery to either the host or charger.
  • An example of a typical communication between the battery and the charger may be to switch the charger on and off, or, to demand a certain charging rate.
  • the host computer may request information of the battery such as the battery state, or, the battery alarm conditions such as minimal capacity, or, overtemperature.
  • the bus interface control circuit 75 controls all requests and alarm conditions via two serial ports SMBCLK and SMBDATA over the system management bus.
  • the battery 10 When the battery 10 needs to inform the host of an alarm condition or to inform the battery charger about its desired charging voltage or current, the battery acts as a bus master with write function capabilities.
  • the battery will function to: evaluate the request from the ⁇ P 50; check if the system management bus is free; generates a start bit and sends the address of the battery charger or host; checks whether the ACK-bit has been sent from the charger or host and gives a message to the ⁇ P; sends the data supplied from the ⁇ P on the bus and checks for ACK bit; generates a stop-bit at the end of the transfer.
  • FIG. 16 illustrates the software algorithm compatible with the system management bus interface protocol for providing communication between an external device (host PC or battery charger) , and the battery, which acts as a slave thereto.
  • the first step 750 in Figure 16 is to decode the command code that has been sent by the external device. Illustrative command codes are discussed hereinbelow, and each typically requires two bytes of data to be transmitted which is indicated as the variable "count”.
  • the next step, indicated as step 752, is to determine whether the command code sent is a valid, recognizable command word. If not, a unsupported command bit is set at step 755 and the transmission will be terminated as indicated at step 758a in Figure 16. If the command is supported, the battery will perform an internal check to determine if an error has occurred at step 759. If an internal error is found, then the algorithm will enter a timer loop which will keep checking the internal flag until an error is confirmed or the timer (not shown) times out.
  • step 761 If a correct value is found at step 759, then the algorithm will continue at step 764 to determine if the decoded command code calls for a read or write function. If the timer has timed out, or, an error is confirmed at step 761, then an unknown error flag is set at step 763 and the software transmission is terminated at step 758b.
  • the battery When functioning as a slave, the battery will perform either read or write functions.
  • a write block authorization check must be performed to determine if the external device may perform the write function. This is indicated at step 771 where a password is checked for validity. If the password checked is not an authorized password, then access will be denied as indicated at step 774, and the external device will not be able to perform the write function and will terminate the software transmission at step 758b. If the external device is authorized to write data to a battery address, then the device will write a data value to pre-specified address locations, as indicated by the write block routine at step 775 to be explained in detail below.
  • a host to smart battery communication transfers data from the battery to either a user (of a host PC, for e.g.), or, the power management system of an external device.
  • a user can get either factual data, such as battery characteristic data, (Voltage(), Temperature() , charge/discharge Current(), AverageCurrent() etc.), or, predictive (calculated) data such as the battery's remaining life at the present rate of drain, or, how long it will take to charge the battery.
  • a real load e.g., a host PC monitor, has a constant power consumption. When remaining time values described below are calculated (using the assumption that the currents are constant), errors and inaccuracies may occur.
  • control commands are representative of battery supplied information when queried by a host device or host PC:
  • the RemainingCapacity( ) function returns the battery's remaining capacity and is a numeric indication of remaining charge. Depending upon the capacity mode bit, the RemainingCapacity( ) function will return a value in mAh or lOmWh. The value returned is calculated as follows:
  • the RemainingCapacityAlarm() function sets or retrieves the low capacity threshold value AL_REM_CAP (described above) for the low capacity alarm value stored in RAM. When the RemainingCapacity() falls below the AL_REM_CAP value, the battery sends Alarm Warning() messages to the host with the REMAINING_CAPACITY_ALARM bit set.
  • AL_REM_CAP value is set to 10% of design capacity and will remain unchanged until altered by the RemainingCapacityAlarm() function. This function is used by any host system that desires to know how much power it will require to save its operating state. It enables the host system to more finely control the point at which the host will transfer to a low power mode.
  • the RemainingTimeAlarm() function sets or retrieves the AL_REM_TIME alarm value.
  • the battery sends Alarm Warning() messages to the host with the
  • the FullChargeCapacity( ) function returns the predicted or learned battery pack capacity when it is fully charged and is expressed either in current (mAh or lOmWh) depending upon the setting of the CAPACITY_MODE bit (discussed below).
  • the DesignCapacity() returns the theoretical capacity of a new battery pack which when compared with the value returned by the FullChargeCapacity() , will provide an indication of the battery wear. This information is useful by a host device or host PC to adjust its power management policy.
  • the AtRate() function is the first half of a two-function call-set used to set the AtRate value used in calculations based on capacity made by the AtRateTimeToFull() , AtRateTimeToEmpty( ) , and, AtRateOK( ) functions.
  • AtRateTimeToFull() When the AtRate value is positive, the AtRateTimeToFull() function returns the predicted time, preferably in minutes, to fully charge the battery at the AtRate value of charge (value is in mA or 10 mW) .
  • the calculation formula is governed by equation (_) :
  • the AverageTimeToFull( ) function returns the predicted remaining time in minutes until the battery is full if a current like the last minute rolling average, I_avg, value is continued.
  • the calculation formula is governed by equation (_) :
  • AtRateTimeToEmpty( ) function returns the predicted operating time, preferably in minutes, at the AtRate value of battery discharge, until the battery will be exhausted (EDV condition).
  • the calculation formula is governed by equation (_) :
  • AtRateOK() returns a Boolean value that predicts the battery's ability to supply the AtRatevalue of additional discharge energy for 10 seconds, i.e., if the battery can safely supply enough energy for an additional load after the host PC sets the AtRate value.
  • the RunTimeToEmpty() function returns the predicted remaining battery life at the present rate of discharge (minutes) and is calculated based on either current or power depending upon the setting of the CAPACITY_MODE bit (discussed below).
  • the value returned by this function can used by the host PC or device power management system to get information about the relative gain or loss in remaining battery life in response to a change in power policy.
  • the calculation formula is governed by equation (_) :
  • time is the returned value in minutes and takes into account the remaining capacity in the battery after
  • the AverageTimeToEmpty() function returns a one-minute rolling average of the predicted remaining battery life (in minutes) and is calculated based on either current or power. This function provides an averaging of the instantaneous estimations, thereby ensuring a more stable display of state-of-charge information.
  • the calculation formula is governed by equation (_) :
  • Figure 23 illustrates two voltage versus time graphs, a and b, comparing calculated battery capacity characteristics at various discharging current rates for a six (6) cell battery pack.
  • graph a the voltage will rapidly decrease to an end of discharge condition in a short amount of time when a load amounting to a discharge rate of 2C and yielding approximately 1.554 Ah (amperehours) is applied to the battery.
  • the battery pack voltage will generously rise to extend the life of the battery for an amount of time to yield another 0.816 Ah.
  • Graph b which is of a different time scale than graph a, shows that discharge at the C_rate will yield approximately 2.307 Ah.
  • the battery voltage will increase slightly and the battery life can be predicted to extend for an amount of time to yield another .078 Ah until end of discharge voltage is reached.
  • MaxError() returns the actual uncertainty in the capacity calculation in percentage.
  • a MaxError() output of 20% means that the real value may be between 10% below and 10% above the internally calculated capacity.
  • Most of the calculations in the system management bus interface already subtracts the uncertainty error, so that the error will be -0/ + MaxError()%.
  • the uncertainty is set to zero on EOC and EOD conditions by the capacity algorithm as explained above. The calculations performed are as follows:
  • Itf_err__C_D is the always positive accumulated charge during the charging and discharging mode
  • Itf_err_S is the accumulated charge of the self_discharging process. Because of the permanent presence of selfdischarging, even while charging, this accumulation is done all the time using the LUT dependency from relative state of charge (soc) and temperature. Both accumulators are reset to zero at EOC and EOD condition.
  • EPS is the error fraction of the capacity calculation -especially from the LUT and from A/D measurement - while charging or discharging, with the scaling factor 256 applied.
  • EPS_S is the error for selfdischarge-charge integration as fraction. The uncertainty will grow undesirable if the battery will not be fully or discharged over several cycles and the learn mode of the full capacity will be disabled.
  • the CycleCount() function returns the number of charge/discharge cycles the battery has experienced. The cycles count on each charge decrease with the amount of 15% of the design capacity after the last recharging, which needs not to be a full charging.
  • the BatteryMode( ) register which is used to select the battery's various operational modes.
  • the BatteryMode() register is defined as containing a CAPACITY_MODE bit which is set to specify whether capacity information is to be broadcast in units of mAh or mWh (milliwatthours) . This bit allows power management systems to best match their electrical characteristics with those reported by the battery. For example, a switching power supply is best represented by a constant power model, whereas a linear supply is better represented by a constant current model.
  • the BatteryMode( ) register contains a CHARGER_MODE bit which is set to specify whether charging voltage and charging current values are to be broadcast to the smart battery charger 22 ( Figure 1) when the smart battery requires charging. This bit allows a host PC or battery charger to override the smart battery's desired charging parameters by disabling the smart battery's broadcast of the charging current and charging voltage.
  • BatteryStatus( ) function which is used by the power management system of a host device or PC to get alarm and status bits, as well as error codes from the battery status register.
  • This function returns the battery's status word flags including alarm warning bits such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALAR , TERMINATE_DISCHARGE_ALARM, REMAINING_CAPACITY_ALARM, and, REMAINING_TIME_ALARM and status bits including INITIALIZED, DISCHARGING, FULLY_CHARGED, and, FULLY_DISCHARGED.
  • Ancillary functions that the battery 10 is capable of performing include: the SpecificationInfo() for providing the version number of the smart battery specification the battery pack supports; the ManufactureDate() for providing a system with information that can be used to uniquely identify a particular battery; the Serial Number(), which provides information for identifying a particular battery; the ManufacturerName() function returns the name of the smart battery's manufacturer; the DeviceName() function returns a character string that contains the battery's name; the DeviceChemistry() returns a character string that contains the battery's chemistry; the ManufacturerData( ) function which allows access to the manufacturer data (e.g., lot codes, number of deep cycles, discharge patterns, deepest discharge, etc., contained in the battery.
  • the ManufacturerData( ) function which allows access to the manufacturer data (e.g., lot codes, number of deep cycles, discharge patterns, deepest discharge, etc., contained in the battery.
  • the battery may receive data from an external device to be used in a control command calculation, or, as an alarm threshold value.
  • the write block 775 illustrated in Figure 17, controls this transfer of data to the battery.
  • a determination is made as to whether the data value to be read from the external host device is greater than two bytes long. In the preferred embodiment, most control commands will write a data value to the battery that is two bytes long. If the data is longer than two bytes, i.e., if count > 2, then the variable "w" is set equal to the number of address locations allocated for and corresponding to length of data in number of bytes at step 778.
  • step 780 a determination is made as to whether the previously determined count value has been set equal to the address locations allocated. If this is not the case, then an error flag is set at step 790 indicating that an inordinate amount of data is to be sent, or, that there is not enough locations allocated for receiving the data. If the previously determined count value "count" has been set equal to the number of address locations allocated, then the program enters a loop indicated as steps 781, 783 and 785 wherein each byte of data is sequentially written to the I 2 C bus to the battery address location [Adr] (step 783). After each byte is sent, the count of the number of bytes is decremented and the address location for the next sequential data byte to be written is incremented.
  • step 790 If the bus master has terminated the transmission, then an error flag is set at step 790 indicating that an inordinate amount of data is being transmitted and the transmission will be terminated at step 795. If the bus master has not terminated the transmission, then the system will continue to look for the RDVAL flag until an internal handshake timer (not shown) times out (step 782) and an unknown error flag is set and the transmission will be terminated, as shown at steps 792 and 795.
  • an internal handshake timer not shown
  • step 786 a determination is made as to whether the stop bit flag has been received from the modified I 2 C bus master indicating the end of bus control due to the fact that the external device will not be sending any more data. If the stop bit is received the write block routine is exited. If the stop bit has not been received, then an error may have occurred and the program proceeds to step 788 where a determination is made as to whether a bus error or timeout has occurred. If an error or timeout has occurred, then the program will proceed to set an unknown error flag and the transmission will be terminated, as shown at steps 792 and 795. If none of these instances has occurred, then the program will proceed to step 789 to determine if the RDVAL flag has been set to indicate if the last data byte has been successfully read. If it has been successfully read, then this is an indication that the -78-
  • step 790 If the last data value has been successfully read at step 789, then the process will continue to look for the modified I 2 C bus master stop bit at step 786 until either an internal handshake timer (not shown) times out or an error occurs (step 788).
  • the battery will return a calculated or measurement data value to a specified address location as indicated by the read block routine 800 as illustrated in Figure 18.
  • a determination is first made as to whether the data value to be written to the host device is greater than two bytes long. If the data is longer than two bytes, i.e., if count > 2, then the address is pointed to at step 805 and the program enters a loop indicated as steps 808, 812, and 815 wherein each byte of data is sequentially written to the SMBus bus to an address location of the requesting host device as indicated at step 812. After each byte is sent, the count of the number of bytes is decremented and the address location for the next byte to be written is incremented.
  • step 815 the loop will continue and enter at step 808 to determine if the acknowledge bit has been sent by the external device indicating that the current data byte has been successfully transmitted. If the acknowledge bit has been received after each byte transfer, the loop continues at step 812 until the last data byte is sent. If the acknowledge bit has not been received, then an error may have occurred and the program proceeds to step 821 where a determination is made as to whether a bus error, termination, or timeout has occurred. If none of these instances has occurred, then the program will proceed to step 808 to again determine if the data byte acknowledge bit has been received.
  • step 822 a determination is made as to whether the stop bit flag has been received from the I 2 C bus master indicating the end of bus control due to the fact that the external device will not be receiving any more data. If the stop bit is received the read block is exited. If the stop bit has not been received, then an error may have occurred and the program proceeds to step 824 where a determination is made as to whether a bus error or timeout has occurred. If none of these instances has occurred, then the program will proceed to step 822 to again determine if the stop bit has been received. This process will continue until an internal handshake timer (not shown) times out wherein the process will continue at step 825 where an unknown error flag is set and the transmission will be terminated. - « ⁇ -
  • All of the alarm status flags heretofore mentioned indicate that the battery has reached a certain state of charge (fully charged, empty discharged) or a critical state (maximal temperature, being overcharged) .
  • These events are encoded in the Al_Status battery register and the warning message AlarmWarning() is sent by the by the battery to an external device when the battery detects an alarm condition.
  • the battery becomes the bus master and alternately notifies the host computer or battery charger of any critical and/or alarm conditions at a rate of preferably once every five seconds, until the critical state is corrected.
  • the alarm condition may be broadcast to the host computer for 10 seconds if the alarm condition is such that the battery charger does not need to be notified of an alarm condition, for e.g., the REMAINING_CAP_ALARM warning message is not the broadcast to the charger device. If alarm conditions such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALARM, and
  • TERMINATE_DISCHARGE_ALARM exist, then the alarm is broadcast, alternating between the charger device and the host device, in five (5) second intervals.
  • the modified SMBus protocol for communicating alarm or warning messages are illustrated in the alarm control routine 152 as shown in detail in Figure 19.
  • This routine runs through all possible alarm conditions for possible broadcast to a host device after a capacity calculation is performed as shown in Figure 3.
  • the first step, indicated as step 901 in Figure 19 is to verify the status of the remaining capacity. Specifically, a determination is made as to whether the AL_REM_CAP run value is greater than 0 and that the re aining capacity (less the uncertainty error) is less than the AL_REM_CAP value. If these conditions hold true, the REMAINING_CAPACITY_ALARM bit is set at step 904. If none of these conditions holds true, the REMAINING_CAPACITY_ALARM bit is cleared at step 906.
  • the program sets the REMAINING_TIME_ALARM bit as indicated at step 919 and the program proceed at step 925 shown in Figure 19. If, it is determined either that the battery state is not capacity decreasing (step 910), or, that the AL_REM_TIME is equal to zero (step 913), or, that the calculated remaining time falls below the AL_REM_TIME threshold value (step 917), then the program clears the REMAINING_TIME_ALARM bit as indicated at step 921 and the program proceed at step 925 shown in Figure 19.
  • the upper byte of the Alarm status register is checked to determine if any alarm bits, e.g., alarm bits such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALARM, TERMINATE_DISCHARGE_ALARM, REMAINING_CAPACITY_ALARM, and, REMAINING_TIME_ALARM have been set. If so, then a check of the alarm broadcast flag "alarming" is made at - 82 -
  • step 935 the address location for the alarm broadcast is set to the host device, and the command code is set equal to the battery status [BatteryStatus( ) ] function described above. This will initiate the transfer of the particular alarm to the host device.
  • the broadcast alarm timer is reset to its 10 second time (N_ALARM) and the alarm sent to host flag is toggled to the alarm sent to charger flag.
  • step 933 the alarm control routine is exited and these set of steps will continue until the alarm broadcast timer has timed out. Until the alarm message has been broadcast to the host device for preferably five (5) seconds, then steps 935 and 937 will not be performed. When the broadcast timer has timed out, and, since the alarm to host flag has toggled (during the first operating cycle of the alarm condition), the condition at step 937 will be true. Therefor, the address location for the alarm broadcast is changed and set to the battery charger at step 940, and the program will proceed to step 943 where a determination is made as to whether the particular alarm warning message is meant to be sent to the battery charger for the next 10 seconds.
  • the send message routine (step 945) will be bypassed, and the broadcast timer will be reset at step 947 and the alarm to host bit toggled so that the message will be retransmitted to the host device.
  • the BatteryMode() CHARGER MODE bit is set to zero, and the battery detects the presence of a smart battery charger, the battery is able to communicate with the smart battery charger and will send ChargingCurrent() and ChargingVoltage( ) values to the smart battery charger.
  • the ChargingCurrent() function sets the maximum current that a smart battery charger may deliver to the battery and will return the desired charging rate in mA. This allows the battery charger to dynamically adjust its output current to match optimal recharging requirements.
  • a maximum value of OxFFFF means constant voltage charging with the output value of ChargingVoltage() . Results are broadcast with the battery as active bus master under the conditions set forth in the charger control routine 154 of Figures 3 and 20.
  • the first step 850 in Figure 20 is to determine whether the battery is in the system. If not, CAPACITY_MODE and CHARGER_MODE variables are cleared at step 853 and the routine is exited. If the battery is installed in the system, a determination is made at step 855 as to whether the battery was just inserted in the system. If the battery was just inserted, then the message timer is set to one (1), and the CAPACITY_MODE and CHARGER_MODE variables are cleared at step 857 and the algorithm continues at step 859. If the battery has not just been inserted (step 855), then the algorithm skips to step 859 where a determination is made as toquaint,__ 6/15563
  • the routine is exited. If the bit is not cleared at step 859, then the routine is exited. If the CHARGER_MODE bit is set at step 859 then the timer is decremented at step 861. The next step at 863 is to determine whether the message timer has timed out. If it has, then the message timer is reset at step 865 and the charging current calculation is additionally made. If the message timer has not timed out at step 863, then the routine is exited. The next step 866 is to determine whether the returned value of the calculated charging current is zero. If the charging current value returned is zero, then the process proceeds at step 868. If the charging current is not zero, then the determination is made at step 867 as to whether the state is capacity increasing (CI). If the battery is in a CI state, then the process proceeds at step 868. If the capacity is decreasing, then the routine is exited.
  • CI capacity increasing
  • the address location for the charger broadcast is set to the battery charger, and the command code is set equal to the command code ChargingCurrent() .
  • the charging current command message is sent to the battery charger by the send message routine (discussed below) .
  • the maximum value (hex FFFF) fed into the ConstantVoltage() function which indicates that the charger will be a constant current charging device. This instruction is broadcast to the charger via the send message routine at step 874. After the charging current is broadcast, the routine is finally exited.
  • the send message routine changes the function of the battery to have bus master control so W09
  • Figure 21 illustrates the send message routine.
  • the first step 950 is to determine the data bus availability. If it is determined that the data bus is available, then the first piece of data to be sent is the slave address, i.e., the address of the external host device or battery charger, as indicated at step 952. As soon as the data bus is acquired, then two flags are set; the first flag is an internally generated flag that is set to indicate that the battery now has bus master control (step 953), and, the second 0 flag is the transmission termination flag that is cleared at step 954.
  • the next step, as indicated at step 955, is a check as to whether the acknowledge bit has been sent, i.e., whether the first byte of data (slave address) has been received by the slave device.
  • step 958 determines if the bus is busy. If the bus is now busy, then the program continues at step 960 of Figure 21. If the bus is not busy at step 958, then a determination is made as to whether a bus error 0 or timeout flag has been generated at step 959. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will 5 continue at step 955 until an acknowledge bit has been sent by the slave indicating that the data has been received. If the acknowledge bit has been received, then the current command code is transmitted at step 957. It should be understood that when the send message
  • command code word is set to the battery address (see step 935, Figure 19) and the slave will recognize that only two bytes of data are to be sent.
  • step 960 is a check as to whether the acknowledge bit has been sent, i.e., whether the command code (or battery address) has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 962 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 960 until it is acknowledged that the command code (or battery address) has been received. If the acknowledge bit has been received, then the first byte of data is transmitted to the specified address location (see step 935, Figure 19) at step 965.
  • the next step is a check as to whether the acknowledge bit has been sent, i.e., whether the first byte of command code data has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 967 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 966 until it is acknowledged that the first data byte has been received. If the acknowledge bit has been received, then the second byte of data is transmitted to the next address location at step 968.
  • the next step is a check as to whether the acknowledge bit has been sent, i.e., whether the second byte of command code data has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 971 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 969 until it is acknowledged that the second data byte has been received. After the full message has been transmitted by the battery to the slave device, the send message routine is exited.
  • the battery 10 of the instant invention provides manually controlled four (4) segment light emitting diode (LED) display indicating the relative state of charge of the battery (similar to a fuel gauge) with respect to the full_cap value.
  • LED segment light emitting diode
  • the system will look for a hardware trigger of the LED display.
  • a user can initiate the LED display by a switch 35 on the battery 10 as shown in Figure 2(a).
  • the control logic for generating the LED display is described in detail (in view of steps 975 through 996 of Figure 15) in co- pending patent application (USSN 08/318,004).

Abstract

A smart battery device (10) which provides electrical power and which reports predefined battery parameters to an external device having a power management system, includes: at least one rechargeable cell (26) connected to a pair of terminals (31 and 32) to provide electrical power to an external device (28) during a discharge mode, and to receive electrical power during a charge mode, as provided or determined by remote device (28); a data bus for reporting predefined battery identification and charge parameters to the external device; analog devices for generating analog signals representative of battery voltage and current at the terminals, and an analog signal representative of battery temperature at the cell; a hybrid integrated circuit (IC) (32) having a microprocessor (50) for receiving the analog signals and converting them to digital signals representative of battery voltage, current and temperature, and calculating actual charge parameters over time from the digital signals, the calculations including one calculation according to the following algorithm: CAPrem = CAPFC - ΣIdΔtd - ΣIsΔt + Σ⊂cIcΔtc wherein ⊂c is a function of battery current and temperature; and Is is a function of battery temperature and CAPFC. Superimposed on this equation is reset logic, that self corrects the CAPFC with a capacity calculation at each full charge (EOC) and each end of full discharge.

Description

SMART BATTERY DEVICE
1. Field of the Invention
The present invention relates to generally to the art of rechargeable batteries and more specifically to a smart battery for use in an intelligent device having power management capabilities. The invention is a smart battery apparatus for controlling the operation of rechargeable Nickel Metal Hydride (NiMH) or Nickel Cadmium (NiCad) batteries, and the like, to enable the reporting of accurate information to the intelligent device for power management and charge control specific to the battery's state of charge and chemistry.
2. Description of the Prior Art The advent of intelligent portable electronic devices such as notebook computers, video cameras, cellular phones has enabled the development of smart rechargeable batteries that can communicate with the intelligent device to provide accurate information on the battery's present state of charge, and how best to recharge the battery to maintain maximum battery life, thus enabling the highest number of charge-discharge cycles. A user of such intelligent portable devices utilizing such smart batteries will not only know how much charge is left in the battery, but battery run time at various rates of power consumption. This enables the user to select a mode of operation that will enable maximum service life on the remaining state of charge and, how long the device will continue to operate. Prior art rechargeable battery units have been provided with means for generating some desired information to their users, including for instance, a charge monitor and fuel gauge such as that disclosed in U.S. Patent No. 5,315,228 which discloses a method for -2-
calculating state of charge and reporting run time to empty to the host computer system.
However, there is a need for a rechargeable power unit that will accurately maintain its own state of charge information even when nominally fully discharged such that a user will have instantaneous access thereof. Moreover, there is also a need for an intelligent rechargeable battery that can provide the user with an accurate prediction of its remaining operating time at various levels of power consumption. The user of such an intelligent device, such as a portable computer, can thus elect to power down a hard disk drive to extend the operation of the portable computer for a longer period of time than would had been possible at the higher rate of power consumption.
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention to provide a smart battery device for use with a rechargeable battery to be installed in a host computer that will optimize the performance of the rechargeable battery throughout its life cycle.
It is another object of the instant invention to provide a smart battery device that includes a microprocessor for controlling a rechargeable battery that performs battery capacity calculations for communication to a host computer device or a smart battery charge device.
It is still another object of the instant invention to provide a smart battery device that includes a microprocessor for controlling a rechargeable battery and that provides intelligence in the form of present state of charge and battery charge parameters to a host device for communication to a smart charger. It is yet still a further object of the instant invention to provide a smart battery device that includes a microprocessor for controlling a rechargeable battery that monitors battery operating parameters such as voltage, current, and temperature to thereby enable either a rapid charging rate or an optimal charging rate from any charged state.
Still yet another object of the instant invention is to provide a smart battery device that includes a microprocessor for controlling a rechargeable battery that calculates predictive data such as the battery's remaining life at the current rate of drain and at alternate rates of drain.
It is still a further object of the instant invention to provide a smart battery device that is an application specific integrated circuit (ASIC) having analog and digital components.
Furthermore, another object of the present invention is to provide a smart battery device that includes an analog to digital (A/D) converter for measuring battery charge parameters such as voltage, current, and temperature.
Yet still another object of the present invention is to provide a smart battery device having an A/D converter with a single positive power supply that is capable of bipolar operation for converting both positive and negative analog signals representing battery charge and discharge currents, respectively.
Another object of the instant invention is to provide a smart battery device as above wherein the analog and digital components of the ASIC comprise CMOS semiconductor technology designed for improved accuracy, and high A/D converter resolution with minimal power consumption. Still another object of the present invention is to provide a smart battery device having a microprocessor such that, when nominally discharged, will place itself in a sleep mode with virtually no power consumption.
Yet a further object of the present invention is to provide a smart battery device that includes a microprocessor with RAM memory, and comprises means for retaining RAM memory contents when the device is in sleep mode.
Yet still a further object of the invention is to provide a smart battery device that comprises short circuit protection means for preserving RAM memory contents when battery is temporarily short circuited.
Another object of the instant invention is to provide a smart battery device that includes a ROM memory that is manufactured by a process that facilitates the programming of ROM in an upper or respectively later produced layers.
Yet furthermore, an object of the instant invention is to provide a smart battery device that includes a ROM memory device whereby the programming of ROM is effected in a metal mask.
Furthermore, an object of the instant invention is to provide a smart battery device having incorporated therein an error treatment algorithm, for taking into account measurement errors, interpolation from look-up tables, etc., wherein the errors are considered to be a function of time. It is contemplated that if a total error is larger than a predetermined value, certain operating modes are disabled, and, in particular, variables are substituted by default values to result in a smaller error. In case of displayed information, such as LED battery pack display, the error can be additionally taken into account, for e.g., a quantity of: capacity - total error in capacity, may be displayed. If an error that is too big is produced, the end criterion for determining end of charge condition may be changed, for e.g., using -dU instead of the error influenced criterion.
These and other objects of the present invention are attained with a smart battery device which provides electrical power and which reports predefined battery parameters to an external device having a power management system, wherein the battery includes:
(a) at least one rechargeable cell connected to a pair of terminals to provide electrical power to an external device during a discharge mode and to receive electrical power during a charge mode, as provided or determined by said remote device,
(b) a data bus for reporting predefined battery identification and charge parameters to the external device,
(c) an analog means for generating analog signals representative of battery voltage and current at said terminals, and an analog signal representative of battery temperature at said cell,
(d) a hybrid integrated circuit (IC) having a microprocessor for receiving the analog signals and converting them to digital signals representative of battery voltage, current and temperature, and calculating actual charge parameters over time from said digital signals, said calculations including one calculation according to the following algorithm;
CAPrβB = CAPFC - EIdΔtd - ΣIBΔt + ∑6cIcΔtc wherein ec is a function of battery current and temperature; and I. is a function of battery temperature and CAPFC,
(e) a data memory defined within said hybrid IC for storing said predefined battery identification and actual charge parameters, even when nominally fully discharged, said charge parameters including at least full charge capacity and remaining capacity,
(f) a bus controller defined within said hybrid IC for sending battery messages to said remote device over said data bus, said messages including said predefined battery identification and said actual charge parameters.
Superimposed on this equation is reset logic, to be explained below, that self corrects the value of CAPrc with a capacity calculation at each full charge (EOC) and each end of full discharge.
Further benefits and advantages of the invention will become apparent from a consideration of the following detailed description given with reference to the accompanying drawings, which specify and illustrate preferred embodiments of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a diagrammatic block diagram of a smart battery device connected to a host computer and battery charging device.
Figure 2(a) is a simplified block diagram of the smart battery device and connector, including a pinout diagram of an Application Specific Integrated Circuit (hybrid IC) used in the present invention.
Figure 2(b) illustrates a simplified block diagram of the hybrid IC 32 that includes the microcontroller of the smart battery device of the instant invention.
Figure 3 is a general flow diagram illustrating the primary functional features of an algorithm and method for controlling the smart battery device of the instant invention. Figure 4 illustrates a general schematic diagram of the A/D converter 60.
Figure 5(a) illustrates a schematic sketch of dc voltage shifting circuit arrangement.
Figure 5(b) illustrates a second embodiment of the dc voltage shifting circuit arrangement.
Figure 6 is a schematic sketch of the circuit arrangement in the A/D converter 60.
Figure 7 is a phase diagram in the operation of the A/D converter pursuant to Figure 6.
Figure 8(a) illustrates the timing of the operating cycles under normal and sample mode operating conditions.
Figure 8(b) illustrates the approximate time durations for the various measurements per operating cycle.
Figure 9(a) illustrates a schematic sketch of a sample transition arrangement for the ROM included in the smart battery device; and
Figure 9(b) is a schematic sketch of the transistor arrangement of an ROM programmed pursuant to the prior art.
Figure 10 is a detailed schematic of the power-on reset 85 and RAM de-latching circuit 85'.
Figure 11 illustrates a detailed schematic diagram of the comparator wake-up circuit 80.
Figure 12 is a flow diagram illustrating the IUT (current, voltage, and temperature) calculation program 200.
Figures 13(a) and 13(b) are flow diagrams illustrating the sequential processes 151 programmed in the microprocessor for calculating the current capacity and the amount of battery self discharge for the smart battery of the instant invention. Figure 13(c) illustrates the integration program 400 for calculating the amount of battery charge or discharge flowing into or out of its terminals.
Figures 14(a) through 14(c) are flow diagrams illustrating the sequential processes 500 programmed in the microprocessor for determining battery end conditions when the battery is in a capacity increasing state.
Figure 14(d) illustrates a flow diagram of the learn number of cells program 700.
Figures 15(a) and 15(b) are logic flow diagrams illustrating the sequential processes 600 programmed in the microprocessor for determining battery end conditions when the battery is in a capacity decreasing state.
Figure 16 illustrates a logic flow diagram of the handle request routine that is invoked when there is communication between the smart battery and the host computer or battery charger.
Figure 17 illustrates a detailed logic flow diagram of the write block routine for writing data to the smart battery.
Figure 18 illustrates a detailed logic flow diagram of the read block routine for reading data from the smart battery.
Figures 19 illustrates a flow diagram describing the logic steps invoked by the smart battery system when broadcasting an alarm condition to an external device.
Figure 20 illustrates a logic flow diagram describing the steps invoked by the smart battery system when broadcasting a charge condition to a battery charger. Figure 21 illustrates a logic flow diagram describing the steps invoked by the smart battery system when broadcasting a message.
Figure 22(a) is a three-dimensional graphic representation of look up tables that depict predicted residual capacity values as a function of discharging current and temperature.
Figure 22(b) is a three-dimensional graphic representation of look up tables that depict the amount of self-discharge current (vertical axis) as a function of relative battery state of charge and temperature.
Figure 22(c) is a three-dimensional graphic representation of charge efficiency look-up tables showing charge efficiency factors as a function of relative state of charge, charging current, and temperature.
Figure 23 illustrates two voltage versus time graphs, a and b, comparing calculated battery capacity characteristics at various discharging current rates for a six (6) cell battery pack.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
The smart battery device of the present invention is intended for use with an intelligent host device such as a portable computer, portable video camera or cellular telephone having a system management bus and a smart charger, or an intelligent host device having a system power manager that can receive and send data over a system management bus.
A representative example of such a system is illustrated in Fig. 1, wherein the smart battery 10 is connected to a power plane 12 to supply and receive electrical energy over the power plane, and a system management bus 14, which is a bi-directional modified - iO-
I2C data bus (communication interface) that communicates with a host device 16 which may be a portable computer. The host device 16 may be powered by the smart battery 10, or by the system power supply 18 and a conventional AC source 20. A system power supply or power management system also communicates with a smart charger 22 which may be used to determine the rate and duration of charge sent to the smart battery by the power supply. Smart charger 22 also communicates with the system management bus 14, and may receive a temperature signal representative of battery cell temperature on a separate line feed 24. A detailed functional description of the system management bus 14 (bi-directional modified I2C data bus) can be found in the IntelNDuracell System Management Bus Specification, Rev 0.95, (April 1994).
The system power management system 18 may supply or draw power to/from the smart battery 10 over power plane 12, depending upon the state of charge in smart battery 10, and depending upon the presence or absence of power at AC source 20.
The smart charger 22 may periodically poll the smart battery 10 for charge characteristics, and adjust output to match a smart battery charge request. Optionally, and if selected by the user of the host device, the smart charger 22 can override the smart battery's charge rate request and charge the smart battery at a higher or quick charge rate. The user of the host device does not necessarily need to override the smart battery's request. As will be explained in greater detail below, the smart battery may periodically broadcast the desired charging current, or the smart charger 22 polls the smart battery for a charging current. The host or the charger need not comply with the smart battery's request and can provide a greater or lesser amount of power than requested. The host device 16 may communicate with the smart battery over the system management bus 14 and request information from the battery for use in the system power management scheme, thereby providing the user of the host device with information about the battery's present state and capabilities. The host device 16 will also receive notice of critical events, including alarm conditions, remaining capacity below a user set threshold value, a remaining run time below a user set threshold value, or an end of discharge signal. The alarm conditions include but are not limited to overcharging, overtemperature, a remaining charge capacity below a predetermined or user set capacity, or, a run time below a predetermined or user set run time remaining.
As will be hereinafter explained in greater detail, the smart battery can report out an instantaneous current value being drawn from the battery, current values averaged over predetermined time intervals, present temperature and present voltage.
The smart battery may also report out a number of battery status indicators, indicating whether or not the battery is charging or discharging, that charging is complete, or, that the battery is fully discharged.
In addition, it can provide calculated values including run time remaining at a present current usage, a run time remaining at an average current use, a run time remaining at optimal current use, and a predicted run time remaining at a host device selected current level (discharge rate) .
The smart battery device 10 is also provided with a read-only memory (ROM) that is manufactured to contain a set of predefined battery identification parameters which may include manufacturer data, cell chemistry, design capacity, design voltage, and a unique device identification number. The predefined battery identification parameters are available, for either the host device or the smart charger, to assist them in the selection of optimal usage and charge parameters for the smart battery.
The smart battery is also capable of recommending a desired charge current, reporting a time remaining to full charge, a battery capacity available at full charge, and the number of times the battery has been charged or discharged.
The smart battery of the present invention utilizes a hybrid integrated chip (IC) containing an embedded microprocessor and a novel analog to digital converter which receives analog signals from the battery and converts them to digital signals representative of battery voltage, current and temperature. The smart battery microprocessor then calculates actual charge parameters over time from these digital signals according to a predetermined algorithm in which CAPr€B_ is the remaining capacity of the battery which is continuously assigned a new value to reflect adjustments for effective charge, discharge, and self discharge.
The charge delivered to the battery is measured, and adjusted by an efficiency factor which is a function of current, temperature, and relative state of charge. It should be mentioned that the remaining capacity, CAPrβm, and the relative state of charge, SOC, represent the same thing (remaining battery capacity) and differ in that relative state of charge is indicated as a percentage of the last full charge capacity. The charge efficiency is a value determined as a function of the above variables and may be derived from a look up table, hereinafter described with respect to Figure 22(c), or calculated from a formula which provides a stepwise approximation of charge efficiency behavior, depending upon current, temperature and state of charge. It is understood that the charge efficiency factor can be obtained from a response equation or interpolation between several different values stored in memory.
Likewise, the remaining battery capacity CAPrfB, is decremented by the measured discharge rate over time. A predictive model of residual capacities determines expected CAPrβm for a present current and temperature. This predictive model may also estimate when the battery voltage will drop to a predetermined cut-off voltage for the present rate of discharge. This residual capacity model may be calculated from a formula or obtained from a look up table, which includes values of residual capacities as a function of discharge current and temperature.
Finally, CAPrβB is also adjusted by subtracting self discharge. Self discharge is calculated as a function of temperature and state of charge, and is always subtracted from CAPrβm, regardless of whether the battery is discharging or being charged. Self discharge may be derived from a look up table of empirical models of identical cell chemistry that predict self discharge as a function of temperature and state of charge, or may be calculated by the microprocessor.
As will be hereinafter explained in greater detail, CAPrc is a learned value which is self correcting because of reset logic incorporated in the capacity algorithm. The capacity algorithm takes actions on four types of end of charge (EOC) signals, including a negative voltage slope at a full charge voltage, a temperature rise that exceeds a predetermined rate, or a calculated state of charge that is equivalent to a value of 100% to 150% of the previous CAPFC value, if an optimal charging current has been used, or a high temperature limit value. When one of the first three of the above four types of conditions is encountered, the reset logic resets CAPrββ to the previous CAPrc value, sets a fully charged status flag, and, signals the host device and charger to terminate charge. If the high temperature limit is reached, only a signal to terminate charge is invoked.
The charge algorithm terminates its integration of the present discharge state when it reacts to an end of discharge (EOD) signal between 0.9 volts/cell and 1.1 volts/cell and preferably 1.02 volts per cell. At that point it resets CAPrβl to a new learned value of residual capacity, as determined from the integration of the discharge current, as a function of discharge current and temperature.
As will be hereinafter explained in greater detail, the reset logic will reset CAPrc as a function of which EOD signal was acted on. Thus a new CAPFC value for the smart battery's actual capacity is learned after each full discharge cycle, as a function of the last fully integrated battery discharge cycle. The smart battery 10 of the present invention is thus able to self correct CAPrc within one full cycle to readjust its capacity at each EOC and EOD, and effectively relearn full battery capacity within a single cycle, even if all prior battery history has been extinguished by virtue of a catastrophic memory failure. The smart battery of the present invention is therefore able to accurately predict actual capacity, and typically is able to correctly predict the remaining run time to empty within a few minutes for a 2400 maH battery.
Smart battery 10 of the present invention is more fully illustrated in Figure 2(a) which is a simplified block diagram of the smart battery, an advanced design multi-pin connector, and a battery module 28 which includes a pinout diagram of the hybrid ASIC 32 used in the present invention. As illustrated in Figure 2(a), the smart battery device 10 includes a plurality of rechargeable cells generally indicated at 26 which may be Nickel Metal Hydride (NiMH) or Nickel Cadmium (NiCad) cells.
For the purposes of an illustrative but not limiting example, in the following specification, 6 NiMH cells having a nominal 2400 maH capacity, will be assumed. Such an arrangement of cells is particularly appropriate for powering a portable computer.
A suitable advanced design multi-pin battery connector 30 is used to connect the smart battery to a host device 16 or power supply 18, as previously described with respect to Figure 1. The multi-pin connector 30 includes a positive power supply terminal 31 which is connected to the positive terminal of the first cell, and a negative power supply terminal 33 which is connected to the negative terminal of the last cell. A plurality of rechargeable cells may be connected in series therebetween as illustrated in Figure 2(a) .
The smart battery module 28 includes a hybrid IC 32 containing a microprocessor 50 (Figure 2(b)) and a plurality of sensor means for generating analog signals representative of battery voltage, current and temperature. The module also includes a series of four (4) LEDS 34 driven by an LED drive circuit 53 and a switch 35 which may be manually actuated by an end user to determine the state of charge in the battery even when the battery module has been removed from the host device 16. The LEDS 34 may be used to represent a relative state of charge (SOC) in a logic scheme as follows: if the state of charge is greater than 75% (or less than 100%) then all 4 LEDS are illuminated; if the SOC is from 50% to 75%, then 3 LEDS are illuminated; if 6/15563
- 16-
SOC is from 25% to 50%, then 2 LEDS are illuminated; if SOC is from 10% to 25%, then 1 LED is illuminated, and if SOC is less than 10%, a single LED is flashing. As mentioned above, relative SOC is remaining capacity relative to last full capacity.
As shown in Figures 2(a) and 2(b), the hybrid ASIC 32 also includes an external crystal 36 operating at a fixed frequency which is used as a time base for integration of battery current over time, and to ensure stable start up after a prolonged standby period when power is reapplied to the smart battery 10. The smart battery of the present invention utilizes two separate oscillators, a low power RC oscillator 48 formed within the hybrid IC 32 and used as an operating clock for the hybrid IC and the A/D converter 60 therein, and, the external crystal 36. As will be hereinafter described in greater detail, the external crystal 36 is used to restart the measurement period after each predetermined interval to provide for accurate measurements and integration of battery conditions, regardless of battery temperature, which can adversely affect the accuracy of the internal oscillator. The frequency value of external crystal 36 may range from 10kHz to 66 kHz, preferably at 32 kHz and the frequency value of oscillator 48 may range from 450 kHz to 460 kHz.
The hybrid IC 32 includes a MIKRON GmbH low cost, high performance, CMOS 8 bit microcontroller (μP) 50 with an advanced RISC architecture. A reduced set of 32 instructions that are all single cycle instructions (except for program branches which are two cycles), and a Harvard architecture scheme achieves a high level of performance with minimal power drain. The microprocessor operates at a clock input anywhere from DC to 10 MHz with 12 bit wide instructions and 8 bit wide data path. A free programmable Counter/Timer circuitry is provided as well as a free programmable Watchdogtimer. Additionally, the microprocessor is addressable in direct, indirect, and relative addressing modes. The microprocessor 50 is commercially available from Mikron Gmbh, located at Breslauer Straβe 1-3, D- 85386, Eching, Germany, and is available in the U.S.A. through MICROCHIP Technology, Inc., Chandler, U.S.A.
The hybrid IC 32 also includes a plurality of analog circuits which are used, in combination with external analog sensors, to generate digital signals representative of battery voltage, current and temperature as will be hereinafter explained.
For example, as shown in Figure 2(a) battery voltage is obtained from a voltage divider circuit which includes Rl and R2 which are internally switched by a NMOS transistor within the hybrid IC 32 to provide voltage measurement during a small portion of each measurement interval, thereby minimizing current drain on the battery cells 26.
The measurement of battery temperature is accomplished with an NTC-thermistor, illustrated as R^! in Figure 2(a), which varies resistance as its temperature varies. A resistor R3 is connected in series to form a voltage divider circuit between V ASS' (negative analog power supply voltage) VTEMP,(the temperature voltage input) and V,^-,, which is a reference voltage applied to the thermistor/resistor string by the hybrid ASIC 32 at pin VREFT. The temperature voltage input is measured at V^^, according to the following formula:
V V EMP = R J-t3 x V REFT R3 + R^ wherein the NTC1 value may be 10 kohms at 25° C and varies with temperature. If desired, a look-up table with a plurality of temperature values and a plurality of V^p values may be defined to calculate the battery temperature, and between these values, the temperature is linearly interpolated by the microprocessor within IC 32.
The measurement of battery current is measured through a shunt resistor, illustrated in Figure 2(a) as Rβhant, that is connected in series with the battery cells and negative terminal 33 of cell pack 26. The shunt resistor is of small value, but may range anywhere from 1 mohm to 200 mohms depending on the number of cells and expected usage of the battery. The voltage drop across the shunt is sensed between VSIWιπ , the shunt resistor positive input pin of ASIC 32, and V^, the negative analog power supply voltage.
As shown in Figure 2(b), whenever the analog signals representing battery voltage, current, and temperature are obtained, they are input into an ASIC multiplexor or switching network 55 which enables only one analog signal at a time to be input to the A/D converter 60 for digital conversion. The switching network acts in conjunction with digital logic circuitry for informing the A/D converter, via line 55', shown in Figure 2(b), of the amount of integration cycles to perform depending upon the type of measurement to be converted. For instance, more integration cycles are needed when making a current measurement conversion to ensure a higher bit resolution as compared to when a voltage or temperature measurement is being converted, as will be explained in further detail below with respect to Figure 8(a).
A general schematic diagram of the A/D converter 60 is shown in Figure 4. In the preferred embodiment, the A/D converter 60 is a bipolar, high resolution, incremental sig a-delta converter and consists of three parts: a bandgap reference circuit 62 which provides a preset analog voltage which is used as an analog ground for the A/D; a voltage divider network 64 which divides the present voltage to the analog voltages which are used as the full-scale voltage for the A/D; and, a sigma delta circuit 66 for converting the analog signal to a digital word output at line 69. A/D control circuit 68 having a clock input from the IC oscillator, provides the control for the sigma delta converter which has a different degree of resolution depending on the type of measurement. For instance, in one embodiment of the invention, the A/D converter was configured as having a resolution of 13 bits and a conversion time ranging from 300 to 400 msec for current measurements, and, was configured as having a resolution of 10 bits and a conversion time ranging from 30 to 60 msec for voltage and temperature measurements. The timing diagram for the voltage, current, and temperature measurements in each operating cycle is illustrated as 58a in the timing of operating cycles diagram of Figure 8(a), as explained below.
In one embodiment of the invention, the voltage divider circuit 64 of the A/D converter divides the preset bandgap reference voltage into the following full scale voltages: a 150 mV signal used as the full scale voltage for the battery current measurement; 150 mV, 250 mV, or 350 V signals used as the full-scale voltage for the battery pack voltage measurement and dependent upon the number of battery cells; and 150 mV used as the full-scale voltage for the battery temperature measurement. These values are illustrative and may vary as battery design varies.
The A/D converter of the smart battery device utilizes a sigma-delta converter circuit 66 as explained above in view of Figures 4 and 6. Details of the sigma- delta converter circuit 66 capable of bipolar conversion are explained hereinbelow in view of Figures 5(a),5(b) and Figures 6 and 7. Figure 6 particularly illustrates a switching capacitor network for receiving positive and negative voltage values, indicated as VIN in Figure 6 for input into an integrator circuit 88 and comparator circuit 89 for output into control and logic circuit 68. In the reference, Jacques Robert et a_l. , (1987) "A 16- bit Low-Voltage CMOS A/D Converter", IEEE Journal of Solid-state Circuits, Vol. sc-22. No. 2, 157-159, an incremental (integrating) sigma-delta converter implementing 4-μm CMOS, switched capacitor technology similar to that implemented in the A/D converter of the smart battery device is disclosed. What is described in the reference is a simplified, unipolar A/D converter that is largely insensitive to variations in clock frequency and clock waveforms due to the fact that all signals are represented by charges, rather than currents, as in the switched capacitor integrator that forms the core of the converter.
In the prior art, to measure positive and negative input voltages, a negative power supply is necessary in addition to the positive voltage supply. Thus, where it is desired to measure negative voltages (or currents) such as smart battery discharging current, external components (such as inverters) and circuitry that consume extra power are required, and the prospect of utilizing such circuitry for the low power application such as needed in the smart battery device of the instant invention, is diminished. Instead, to overcome this drawback, the A/D converter 60 of the instant invention does not utilize a negative voltage power supply, but makes use of an available on-chip A/D bandgap reference voltage "AGND" to be used as a virtual ground. The concept of utilizing a "virtual ground" is based on the fact that a voltage stored on a capacitor can be transferred to another d.c. voltage reference point using analog switches with virtually no loss of charge.
In Figure 5(a) there is represented a first embodiment of the dc voltage shifting circuit arrangement, consisting of three switches SI through S3, and four connectors Al through A4 and a capacitor Cl (with the capacitance Cl). The connectors Al, through respectively A4 are at the potentials φx through respectively φ4. As shown in Figure 5(a), the switch SI, and the combination of parallel-connected switches S2 and S3 are connected to opposite terminals of the capacitor Cl.
In the following there is described the operation of the inventive circuit arrangement. At the beginning, the switches SI and S2 are closed and the switch S3 is open. The capacitor charges itself up due to the voltage differential φ12 and stores a charge Cl x (Φ!~Φ2) •
In the next step of the inventive process, the switches SI and S2 are opened and one pole of the capacitor is connected through switch S3 with a potential φ3. Present at the capacitor Cl is now a voltage φ3 + (φ_-φ2) which can be tapped off through connection with the connectors A3 and A4 which lie on the potentials φ3 and φΛ .
In Figure 5(b) there is now represented a further embodiment of the dc voltage shifting circuit whereby an additional switch S4 is provided which, when open, prevents the presence of a potential φ_ at the tapping off of the voltage φ3 + (φl2) present at the connectors A3 and A4, when switch SI is closed.
In Figure 6 there is illustrated the schematic circuit diagram of the inventive circuit arrangement in a switched capacitor A/D converter. The A/D converter -22-
66 possesses an operational amplifier 88 which is utilized as an integrator, and an operational amplifier 89 which is utilized as a comparator. The non-inverted input of the comparator 89 by means of the line 91 stands in connection with the output of the integrator 88. The inverted input of the comparator 89 and the non-inverted input of the integrator 88, are connected with a reference potential AGND, (analog ground = 1.25 volt). The output of the comparator 89 is "high", in the event that the output voltage of the integrator 88 is higher than the reference voltage AGND and "low" in the event that the output voltage of the integrator 88 is lower than the reference voltage AGND. By means of the lines LI, L2, L3 and L4, the integrator 88 or, in essence, the inverted input and the output of integrator 88 have connected in parallel therewith a capacitor C2 with a capacitance C2. The capacitor C2 has a switch SR connected in parallel therewith through lines LI and L5, which can effectuate a discharge of the capacitor C2. Through a line L6, the inverted input of the integrator 88 stands in connection, by means of a switch S5 and a line L7, with a capacitor Cl having the capacitance Cl. A line L8 connects the line L7 through a switch SI and the line L4 with the output of the integrator 88. The line L9 connects the pole of the capacitor Cl facing towards the integrator 88 in Figure 6 with a line L10, which stands in connection through the line Lll, L12 and respectively L13, with the switches S4, S7 and, respectively S6. Connected to the other pole of the capacitor Cl is a line L14, which is connected through the switch S3 with the reference voltage AGND = 1.25 volt. A line L15 stands in connection with line L14 and connects through the lines L16, L17, and respectively L18, the pole of the capacitor Cl, which faces away from the integrator 88 in Figure 6, with the switches S2, SI, and respectively, S8. The internal mass of the chips Vmm ■» 0 volt stands through the line L19 and, respectively, L20, in connection with the switches S8, respectively, S6. In this matter, through suitable opening and closing of the switches S8 and S6, the voltage Vβ> can be applied to both poles of the capacitor Cl. The input voltage VIH which is to be digitized stands in connection with the switches SI and, respectively, S7, through lines L21 and, respectively, L22. In this manner, through suitable opening and closing of the switches SI and S7, the input voltage V1N can be applied to either of the two poles of the capacitor Cl. The reference voltage V,^-. which determines the resolution of the A/D converter is connected through lines L23 and, respectively, L24 with the switch S2 and, respectively, S4. In this manner, the reference voltage VHE-., which, for example, consists of 150 milli- volt, can be applied to one of the two poles of the capacitor Cl. The switches S1,....,S8, SR and SI are preferably CMOS switches, especially CMOS transmission gates. The connection of the input voltage VrN, the reference voltage V^... and the mass Vββ with the input capacitor Cl of the A/D converter is known in the technology. Inventively there is connected through the switch S3 a reference voltage AGND =1.25 volt ( ≠V U - 0 volt) to the input capacitor Cl. Similarly, through the inventive circuit there is facilitated that VIN, VREF and AGND can be applied to both sides of the input capacitor Cl, which presently causes a charging up at different polarity of the capacitor Cl.
In Figure 7, there is illustrated the operation of the A/D converter in a phase diagram. Thereby, SI through S8, SR and SI designate the switches of the A/D converter 66 pursuant to Figure 6, and CK is -24-
the pulse signal of the comparator 89 in Figure 7. CK' represents a further tapped-off pulse signal.
In the diagram, the switch conditions fluctuate between 0 and 1, whereby 1 signifies that the switch is closed, whereas 0 stands for the opened switch. The operation of the A/D converter can be divided into four phases which are designated with I, II, III and IV whereby I designates a RESET or resetting phase; II an integration phase. III and inverting phase and IV an integration phase of the input voltage of reverse polarity or sign. The cycle is more finely subdivided into steps i, xiv. As shown as step i in
Figure 7, during the reset phase I, only the switch SR is closed, whereas all other switches are opened. This causes a discharge of the capacitor C2. At the beginning of phase II, as indicated as step ii, in Figure 7 the switches SI and S6 are closed, whereas all remaining switches remain further open. This causes a charging up of the capacitor to a charge ΔQ=C1 x (VIH - V„)=C1 x VIN. In step iii, the switches S3 and S5 are closed, whereas all other switches remain open. One pole of the capacitor is now set to the potential AGND, whereas the other pole of the capacitor Cl, through closing of the switch S5, stands in connection with the capacitor C2. There now takes place a charge transfer from the capacitor Cl to the capacitor C2. Inasmuch as the integrator of 88 resultingly causes the two input potentials to be equalized, there is present at the output 91 of the integrator 88 the output voltage Vouτ equal - (C1/C2) x VIN + AGND. In step iv all switches are opened and the comparator pulse CK is 1, meaning, the comparator 89 carries out a comparison between Vouτ and AGND. Upon the result of this comparison there now depends the further cycle. The representation of the switch conditions in step v must be understood in the following manner: In step v the switches S2 through S8 are not closed, but the switches S2 and S6 are closed, and SI, S3, S4, S5, S7, SR and SI are open, in the event that the output of the comparator is 0, in effect "low", while the switches S4 and S8 are closed and SI, S2, S3, S5, S6, S7, SR and SI are open when the output of the comparator is 1, meaning, "high", and in other instances remain open. When the output of the comparator is 0, meaning the output voltage V0ϋT is lower than AGND, then the switches S2 and S6 are closed. At the capacitor Cl there are now present V^. and Vss. In the instance in which the output of the comparator is 1, meaning, Vouτ is higher than AGND, then the switches S4 and S8 are closed, whereby similarly Vβs and V,^ are present at the two poles of the capacitor Cl, but with the reverse sign or polarity than in the instance in which the output of the comparator is 0. In step v, the switches SI, SR and SI are opened, and in step vi, the switches S3 and S5 are closed (compare step iii) which causes that the capacitor Cl and C2 to be interconnected. As in step iii, voltage AGND is applied to one pole of the capacitor Cl. There again, in turn takes place a charge transfer between the capacitors Cl and C2, as result of which a voltage - (C1/C2) x VREF + AGND is added to or, respectively, subtracted from that of the output voltage of the integrator 88, in accordance with the result of the comparison by the comparator in step iv. During the steps i through vi of phase II there is processed an input voltage which is phase shifted with respect to AGND, with a reference voltage which is shifted relative to AGND. Similarly, at the non-inverted input of the integrator 88 and the inverted input of the comparator 89 there lies AGND, which causes that the output voltage is referenced to AGND and causes a comparison by the co parator 89 not with VM = 0 voltage, but with AGND s 1.25 volt.
In the following there is now discussed phase III consisting of steps vii to ix. In this phase, a sign or polarity reversal is implemented for the output voltage V^ of the integrator 88 with reference to AGND. During the entire phase III the switch S3 is closed. The closure of the switch S3 during the phase III causes the voltage AGND to be applied to one pole of the capacitor Cl, as a result of which the voltage V^ is also inverted with regard to AGND and not with regard to V„ = 0, as in the known A/D converters. In step vii there is now closed the switch SI, whereas all remaining switches are open, except switch S3. This causes that the voltage VOT is temporarily in the capacitor Cl, such that in step viii all switches are opened except switch SR. The switch SR is in effect closed, which causes a discharge of the capacitor C2. In the step ix the switch S5 is closed additionally to switch S3, while all remaining switches are opened. This causes that the negative voltage which is phase shifted at AGND is present at the output of the integrator 88. The negative sign is obtained, as previously through the charge transfer from the capacitor Cl to the capacitor C2. In step x of Phase IV, the switches S7 and S8 are closed, whereas all remaining switches are opened. Compared with the step ii the input voltage VIH is present with a reverse polarity at the capacitor Cl. This causes a change in the sign of the integration of the input voltage, which is also well recognizable in Figure 6 of the above mentioned publication of Jacques Robert et al. The steps xi through xiv correspond with the steps iii through vi, meaning, there is implemented an integration of the input voltage (only due to step x with a reverse sign of VIN) , and in accordance with the result from the comparator 89 in step xii V,^-. is added or, respectively, subtracted after the integration (in case Cl - C2) . For a 14-bit A/D-converter, after implementing of step i there is carried out phase II [2"-2 (for the phases I, and III)J:2 ■ 8191 times), as well as phase IV. The output of the comparator is connected to a up/down counter, which each time, in accordance as to whether V,^. is added or subtracted, increases or lowers its count condition by 1. The result of the counter is then a 14-bit representation of the ratio of VIK to V.^.. The phases III and IV are necessary since through the integration with reverse signs of V1N offset errors encountered in, for example the operational amplifiers, are reported or, respectively eliminated.
The multi-pin connector 30 includes two pins for the system management bus interface 75, which include a serial clock I/O line 38 and a bidirectional serial data I/O line 40. These lines are connected to the SMBCLK and SMBD data pins, respectively, of the hybrid IC 32. As explained generally above, and, in greater detail below, the smart battery module 28 communicates with the host device 16 and the smart charger 22 over the system management bus and data line 40 to communicate both stored battery parameters and calculated battery parameters.
The smart battery 10 also includes a separate thermistor R^.. which is connected across the negative terminal of multi-pin connector 30 and a temperature or thermistor line 42. Thermistor RNIT.2 may be used independently by the smart charger 22 to determine battery temperature, in a manner similar to that previously described with respect to ^j.
A positive digital power supply voltage is obtained from the plurality of rechargeable battery cells 44, and supplied to the hybrid IC through pin VDD as the positive power supply voltage for the chip. It should be understood that the supply voltage for the hybrid IC does not necessarily have to be obtained at the battery midpoint 46, but should be obtained at a point from the battery cells in order to receive a voltage of approximately 3 to 4.8 volts, i.e., the equivalent voltage of three (3) cells. As will be hereinafter explained in greater detail, the use of a battery midpoint for the positive voltage supply enables the hybrid IC to remain powered even when the battery is accidently shorted and removed from terminals 31-33, and enables the A/D converter 60 to determine whether the battery is discharging or being charged as will hereinafter be explained in greater detail. Suitable fuse elements (one of which is shown in Figure 2(a)), and a positive temperature coefficient (PTC) elements (one of which is shown in Figure 2(a), are provided in series with the battery pack cells to protect the battery from very high current and excessive temperatures caused by a temporary short circuit across the battery terminals or other thermal event.
As shown in Figure 2(b), the hybrid IC 32 further includes RAM memory 65 which can store up to 128 8-bit registers for communication of calculated battery parameters, and a ROM memory 67 for storing look-up table values utilized in the battery capacity calculation algorithm (explained in detail below) . The exact amount of RAM, ROM, and program ROM memory is a design choice, and these values change as the ratio between calculated and preset parameters vary.
As shown in Figure 2(a), the addition of capacitor C4 acts as a buffer to maintain the integrity of the RAM memory contents in the case of a battery short-circuit or temporary power loss. Preferably, the capacitor C4 is connected to the negative analog voltage supply terminal, and its value is chosen to ensure that a source of supply voltage is supplied to the embedded memory (RAM) for a time dependent upon the RAM leakage current. In the preferred embodiment, the power to RAM memory is unlatched if a temporary short circuit condition exists. However, capacitor C4 preferably of capacity 330 nF, provides a source voltage to the RAM for a period of time necessary for the PTC element to ramp to a high resistance value. The PTC element will create a high impedance between battery terminals when a short circuit across the battery pack terminals creates a high circuit drain.
The hybrid IC 32 further includes up to 4 kbytes of additional ROM memory 70 for addressing and storing the various algorithms, subroutines, manufacturer data, and data constants utilized by the smart battery module for calculating the battery capacity, sending messages such as alarms and battery charger control commands etc., and handling message requests from external devices.
The programmable ROM generator is implemented by means of a metal mask (not shown) as opposed to conventional ROM generation by means of diffusion masking. In accordance with the information which was to be permanently stored, transistors were generated in a matrix arrangement through diffusion, whereby the information was coded in the plane through the distribution of the transistors in the diffusion step. Thus, the ROM generator generates in effect, a ROM matrix, whereby the presence or respective absence of an MOS transistor stands for a logic "0" respectively "1." A disadvantage of a ROM matrix with the programmable level of diffusion is that the diffusion process, which is incorporated as one of the first steps of a CMOS process, can not be changed when there is a change in ROM contents, thus, rendering impossible the production of wafer stock for a particular type of ROM.
By contrast, the advantage of a ROM matrix programmable in a metal layer is that wafer stock with the same basic layers up to the metal may be fabricated. Thus, a microprocessor family with different ROM contents can be realized with low cost and fast turn around time. Additionally, the pre-manufacture of a portion of the ROM with the flexibility of programming in application specific information in the upper or respectively later produced layers, is possible. The hybrid IC chip itself may comprise thirteen or fourteen layers, with the 9th or 10th layer (i.e. one of the upper layers) being a layer of metal, wherein the distribution of the metal is characteristic for the storing contents of the ROM. Thus, in the hybrid IC ROM manufacturing process, nine (9) layers are grown and the next four ROM programming layers are grown dependent upon the customer's particular needs (i.e., special properties of the battery pack) .
Figure 9(a) shows a ROM matrix with the metal layer as a programmable layer. A MOS transistor, e.g. 71(a) for the matrix is always present on the matrix and will either serve as a logical "0" or "1". Specifically, Figure 9(a) schematically illustrates the ROM 67 of the smart battery device that is programmed according to the unique process as follows: The represented ROM matrix consists of eight word lines 67a and indicated as WZO, ..., WZ7 and 8 spaces 67b and indicated as SPO, ..., SP8, whereby the spaces SP1,SP3,SP5,SP7 connect with a virtual ground line 73. At each location of the matrix, there is produced a transistor in the diffusion step, three transistors 71a, 71b, and 87 of the matrix are shown in Figure 9(a). For the programming of a logic "0," in a respective word line, the drain or respective source electrodes of a transistor are connected to a metal mask with the corresponding source or respectively drain electrodes of the joining transistors or the joining transistor. The drain or respective source electrodes of such a transistor are connected with the gap lines or, respectively, the virtual ground lines 73. Transistor 71a in word WZ7, as shown in Figure 9(a), is programmed for a logic "0" as its drain terminal is connected with the source terminal of connecting MOS Transistor 87 which is tied to virtual ground line SP7.
Logic "1" in contrast therewith is probed in, in that the drain or respectively source electrodes are connected to a common line, preferably, as can be ascertained from Figure 9(a), to a gap line SP0,SP2,SP4,SP6,SP8. Thereby, the transistors, such as the transistor 71b of word WZO as shown in Figure 9(a), are short circuited.
The connections of the transistors are thus initially determined with the application of the metal mask. In the usual manner two (through contacting) metal masks are applied on the ROM. In should be understood that in this instance preferably the lower of the two metal masks, meaning the mask which is located closer to the transistors, is employed for the short circuiting and the connection of the applicable transistors. Inasmuch as the transistors are short circuited, this does not influence the operation of the metal mask which is employed for the contacting. Since this metal mask is usually one of the uppermost layers, for example the tenth of about 14 layers, the inventive ROM can be pre-manufactured up to the ninth layer and then programmed and manufactured in accordance with the application. In Figure 9(b) there is illustrated a usual programmed ROM. It can be ascertained from Figure 9(b) that the transistors, which are short circuited in Figure 9(a), are in any event not produced in the diffusion mask. As shown in Figure 9(b), the transistor 71c which is not present corresponds to a short circuited transistor 71b in the metal mask pursuant to the process described above.
Each of the algorithms, subroutines, manufacturer data, and data constants stored in ROM and utilized by the smart battery module for calculating the battery capacity, etc. as mentioned above, will now be explained in further detail below. Further details of the smart battery algorithm for reporting battery parameters to an external device is found in applicant's co-pending patent application U.S. Serial No. 08/318,004 assigned to the assignee of the instant invention and the disclosure of which is incorporated by reference herein.
As shown in Figure 3, the battery operating system 10' will first perform an initialization routine 100 that is initiated upon system power up, enabled by a power ON signal/reset impulse signal 11, or, enabled by a wakeup from STANDBY signal 13 which is generated after the microprocessor has determined that it should exit the standby mode. As shown in Figures 2(b) and Figure 10, the hybrid IC 32 is provided with a power-on reset circuit 85 which generates a reset impulse signal 11 to activate the external crystal oscillator 36 and reset the system every time the power supply voltage is applied to the ASIC. Specifically, this reset impulse initiates the start of the external crystal oscillator 36 to provide the precise triggering of the internal 450 kHz oscillator for providing the time base for the hybrid IC components. The threshold of this circuit is between 1.2 V and 1.6 V depending upon the type of transistors used in the circuit of Figure 10.
More specifically, as illustrated in Figure 10, the power-on reset circuit 85 is provided with a transistor network comprising n- and p- channel transistors that are tied to hybrid IC voltage supply VB0. When VDD is sensed as dropping between 1.6V to 2.0V, or, in the case of battery short circuit 0.0 V, the transistors of circuit 85 generate a RAM memory de- latching signal 79 which turns off PMOS- transistor 85' and effectively de-latches RAM memory 65. As mentioned above, the voltage on buffer capacitor C4 will keep RAM memory contents alive for period dependant upon RAM leakage current.
After a power on/reset signal 11 is received, or, after the sleep mode is exited, the system is placed in a standby mode 23 (Figure 3) until it is triggered by trigger signal 17 generated by the external oscillator 36 which provides the trigger for the system operations (capacity calculation) every 500 msec, or, is awakened by a bus request signal 15 as will be explained in further detail below. In the battery "standby" mode, the microprocessor is in an idle state until the operating cycle trigger 17 or external bus request signal 15 is received.
Initialization of algorithm variables
The initialization routine, which is described and shown (in Figure 4) of the above-mentioned, co- pending patent application (USSN 08/318,004), is conducted at the virginal start of the system. The initialization routine functions to clear all values to be stored in the system RAM and to assign all system default values. Preferably, many of the default values are constant values and are available in case of an emergency situation wherein all RAM memory has been lost while the system was in the STANDBY mode.
On power-on-reset as well as on a wakeup from the STANDBY mode of the chip (explained below), the program is started at an initial memory address. A "checksum" test is conducted for checking whether the RAM memory is valid whereby the capacity calculation is continued, or, whether the emergency mode (which uses ROM defaults) will be activated. Such an instance occurs when the chip switches into the STANDBY mode at low battery voltage and then back into the ON mode when the battery is to be recharged.
If the "checksum" test fails, the μP will first clear all RAM banks completely, and, as consequence an internally generated CALIBRATED flag will be cleared and the number of cells of the battery pack has to be learned, a process to be explained in greater detail below. Next, the default values (described below) are transferred from ROM to RAM. To prevent exceptions in the capacity calculations to be described hereinbelow, it is imperative that variables do not have undefined values. This enables the algorithm to work in a catastrophic emergency mode in the event that all RAM memory has been lost. The default values of critical variables may then be substituted by correct values when the battery system is reformatted at a battery service station using the original manufacturer's data.
Included in the initialization routine will be an initialization of FullChargeCapacity "full_cap", RelativeStateOfCharge "SOC" and the RemainingCapacity "Itf" values, as well as state and other variables to ensure a proper start of the capacity calculation. Then, the program resets all system timers such as the calculation of voltage, temperature and selfdischarge 96/15563
-35-
ti ers before passing out of the initialization routine. The capacity calculation will then initiated at each trigger signal 17 which is delivered every 500 msec by the external 32 kHz crystal 36.
As explained above, the default values are necessary to ensure that upon a power-on/ reset, the rechargeable battery capacity calculation (explained below) may be executed. The preferable nominal default values for the critical parameters used for the capacity calculation algorithm 151 and explained in detail in co- pending patent application (USSN 08/318,004), are set forth as follows:
The DesignCapacity (theoretical or nominal capacity, hereinafter "nom_cap") may range between 1700 maH to 2400 mAH, but, after a memory loss, the capacity calculation algorithm defaults to a preferred value of 2000 mAh and the new capacity is relearned from that level; the default value of the number of battery cells in the rechargeable battery pack is 6 cells, however, this value may be changed depending upon the actual configuration of the battery pack; The AL_REM_CAP value represents the remaining capacity alarm triggering value and may range from 50 mAh to 500 mAh. Preferably, AL_REM_CAP has a default value (AL_REM_CAP_DEF) of 200 mAh. An alarm condition exists when the remaining capacity is below this value (without taking into account the remaining capacity after EDV due to current and temperature (i.e., the residual capacity correction)). The AL_REM_TIME value represents the estimated remaining time at the present discharge rate and may range from 1.0 min. to 20 min.. Preferably,
AL_REM_TIME has a default value (AL_REM_TIME_DEF) of 10 minutes. This alarm condition exists while the calculated remaining time to voltage breakdown (EDV), based on the minute average current (discussed below). is below the value of AL_REM_TIME and will automatically be disabled when the battery is in the charging mode. The AL_DTEMP value represents the dT/dt alarm trigger condition and may range from l°K/min. to 5°K/min.. Preferably, AL_DTEMP has a default value (AL_DTEMP_DEF) of 2°K/minute. This alarm condition will exist when the battery detects that the rate of its internal thermal rise (dT/dt) is greater than the AL_DTEMP value. The AL_HI_TEMP value represents the high temperature alarm trigger and may range from 310°K to 345°K. Preferably, AL_HI_TEMP has a default value (AL_HI_TEMP_DEF) of 328°K. Additionally, when the capacity calculation is started by power-on-reset, the FullChargeCapacity, ("full_cap" represents the learned full charge capacity of the battery), will be initialized to the DesignCapacity (nom_cap); the RemainingCapacity ("Itf") to 1/8 of the full_cap; and, the RelativeStateOfCharge ("soc") to 12.5% and the battery state to capacity decreasing, and, specifically, to selfdischarging mode. The alarm timer N_ALARM is set at 10 seconds and this is the amount of time that an alarm condition will be broadcast between a host device and/or a battery charger as will be explained in further detail below. It should be understood that these values are typical values for a NiMH battery intended for use in a portable computer. Other types of battery chemistry, or portable devices, may call for a different set of default values.
As shown in Figure 3 , after the system is initialized at step 100, the battery will enter into a standby or maintenance mode 23 where it will either awake upon a bus-request signal 15 or awake upon the external crystal trigger signal 17 every 500 msec. If the battery is awaked by a bus request signal 15 as determined at step 21, then the battery will handle the request by the handle request routine indicated at step 25 where it will thereafter exit into the standby mode. The routine for handling the requests 25 will be explained in further detail below.
If the system is triggered by the normal external crystal trigger signal 17, and there are no bus requests, then the program disables the bus requests (approximately 37 msec before the trigger signal) and enables the A/D converter to begin the current, voltage, and temperature measurements for the current operating cycle as shown at step 130 in Figure 3. A "getvalues" status flag is then checked at step 139 to determine whether A/D conversions of the raw current, voltage, and temperature measurement values are to be performed. When this flag is set high (logic level =1), the raw current, voltage, and temperature values of the rechargeable battery are obtained for the current trigger cycle as shown at step 140. These raw A/D current, voltage and temperature values are built into a special function register 61, as shown in Figure 2(b), which is one of sixteen such registers provided in the hybrid IC for subsequent storage in RAM as I, U, or T. If the "getvalues" flag is low (logic level =0), then no raw current, voltage, and temperature measurements will be obtained for the present cycle, and the getvalues flag will toggle high (logic 1) at step 148 and the process will continue as shown in Figure 3.
After new current, voltage, and temperature values are obtained (step 140), the A/D measurements ready flag is set high (logic level =1) at step 141, and a check is made at step 142 to determine whether the system is in a sample mode. Thus, at step 142, if the absolute value of the raw current, |I|, is determined to be below a threshold value of 10 mA, then the battery system will operate at half the sample rate depending upon the status of the sample mode flag. Thus, at step 143 in Figure 3, a determination is made as to whether the sample mode flag is low (i.e., logic 0) or high (logic 1). If the sample mode flag is low, then the sample mode flag will toggle to a high level at step 144, and the system is placed in a sample mode and the process proceeds at step 149 to initiate the A/D conversion. If the sample mode flag is already high (from the previous cycle), then the "getvalues" flag is set equal to zero at step 146, and the A/D converter is disabled at step 147. The A/D conversion will not occur (to save power) and the algorithm proceeds to the capacity calculation (step 151). The "getvalues" flag is always set low in the sample mode. The status of this flag ensures that an A/D conversion will be skipped, and, as a consequence, no new valid data will be available for the capacity calculation at step 150.
If the raw current, |I|, is determined at step 142 to be above the 10 mA threshold, then the battery system will exit the sample mode (and the sample mode flag is set at logic 0) at step 145, and the A/D conversion of the raw current, voltage, and temperature values will be performed at step 149. At step 150, a determination is made as to whether the A/D measurement ready flag is high (logic 1) indicating that valid raw battery parameter data has been received. If it is set high, then the capacity calculation and attendant battery characteristic conversions (voltage, current, and temperature) will be performed. If the A/D measurement ready flag is low (logic 0), then the capacity calculation is not performed in the current cycle, and the process proceeds to step 158 where the bus request line for message transfer is enabled and the hybrid IC is placed in the sleep mode at step 23. The oscillator trigger 17 continues to wake up the microprocessor every 500 msec, however, when the current is less than 10 mA, the A/D conversions and the capacity calculations may be performed at an arbitrarily determined rate that is less frequent, for e.g., once every two or once every five seconds, to conserve power.
Figure 8(a) illustrates the timing of the operating cycles under normal mode operating conditions 57a as compared when the system operates under sample mode conditions 57b explained below. As shown in Figure 8(a) and, as mentioned above, the 32 kHz external crystal delivers the trigger signal 17 every 500 msec to initiate the raw voltage, current, and temperature measurements, indicated as 158. Also initiated is the capacity calculation 160 which utilizes the current, voltage, and temperature measurements of the previous operating cycle. When the raw current value obtained is determined to be below a threshold value of 10 mA, the battery system will operate at half power, and no measurements will be taken during the next 500 msec operating cycle as indicated as 58b in Figure 8(a). However, measurements are taken one second later at the next operating cycle as indicated as 58c. When the raw current value obtained is determined to be above a threshold value of 10 mA, the battery system will resume normal mode operation and during the next and subsequent operating cycles, the capacity calculation and attendant battery characteristic measurements (voltage, current, and temperature) will be taken.
Figure 8(b) illustrates the approximate time durations for the various measurements. As a matter of design choice, the capacity calculation 160 is performed in approximately 71 msec for each operating cycle. Thereafter, the alarm control subroutine 152 will be performed for a duration of approximately 29 msec and the charger control subroutine 154 will be performed for a duration of approximately 2 msec if the smart battery determines these operations are to be performed (see Figure 3). The LED display routine 156 may be performed if it is requested by a user and the LED display control functions will take place for approximately 23 msec as shown in Figure 8(b). It should be understood that the aforementioned performance times for the various routines may vary due to the accuracy of the internal 455 kHz oscillator, which may vary with temperature. Each of the alarm control subroutine 152, charger control subroutine 154 and LED display subroutine 156 will be explained in further detail below.
Since the system management bus request line is inactive during the capacity calculation, alarm control, charger control, and LED display routines, the microprocessor will be unable to receive requests from a host device or battery charger as indicated for the time duration 158 for each operating cycle shown in Figure 8(a). Therefore, in each operating cycle, after the capacity calculation has been performed, the System management bus request line is enabled for the remaining time of the 500 ms cycle, as indicated in Figure 8(b), so that it may respond to a request from a host device or charger. Concurrently, the battery places itself in the standby mode 23 whereupon it will be awaked for the next cycle upon receipt of the system trigger signal 17, or, be awakened by a bus request signal 15 as shown in Figure 3. For a remaining 37 msec of each operating cycle, the bus request is again disabled as shown for the time duration 158 prior to the next trigger signal 17. As mentioned above, each system trigger signal 17 initiates the start of the internal clock 48 generating the 455 kHz signal for controlling the hybrid IC, microprocessor, A/D converter, etc. Algorithm for calculating battery capacity
The purpose of the capacity calculation is to continuously monitor the capacity of the rechargeable battery in accordance to the formula indicated by equation (1) as follows:
CAPrβa := CAPrβra + ∑€cIcΔtc - ΣIdΔtd - ΣI.Δt, (1)
where CAPr-,, is referred to hereinbelow as "Itf" and indicates the remaining capacity in the battery at any given time expressed as mAh (milliamperehours) ; the ∑€cIeΔtc term represents the sum of the incremental increases in capacity as the battery is being charged and takes into account a charge efficiency factor €c accessed preferably from look-up table values to be explained in further detail below with respect to Figure 22(c), or, alternatively, may be obtained from a response equation or by interpolating between several points stored in memory; a ΣIdΔtd term which represents the sum of the continuous decrease in battery capacity due to discharge associated with the battery's usage; and a ∑IβΔtβ term which represents the predicted and measurable amount of self-discharge based upon self- discharging effects associated with the battery's chemistry and is a function of the battery state of charge and temperature. By knowing the RemainingCapacity, Itf, at all times, it is possible to provide battery parameter information useable by a host computer (PC) or smart battery charger to ensure safe and reliable battery use and to ensure prolonged battery life.
Figures 13(a) through 13(b) illustrate the capacity calculation routine performed for the rechargeable battery pack at each trigger cycle. In parallel, the current, voltage and temperature measurements are running except when in the "sample" mode where these measurements are taken once every second. The sample mode is designed to save power consumption (i.e., the A/D conversions occur at half- frequency) and is switched on and off depending upon the amount of detected current. For example, when the current falls below 10 mA, the "sample" mode is enabled and less frequent measurements are made.
Normally the temperature, voltage and current are measured and updated once per cycle. The current is measured with an integrating method (explained in detail below) , which recognizes its changes during the conversion time. All output values taken from SMBus requests and capacity calculation are one period delayed. The A/D measurements are controlled by an on- chip oscillator at nominal 455 kHz and the operating cycles - responsible for the integration time - by the precise 32 kHz oscillator. The lower accuracy of the absolute frequency value of the on-chip oscillator has no influence on the accuracy of the measurement.
As shown in Figure 13(a), step 200, the first step of the capacity calculation, the IUT Calculation routine 200 is performed to first convert the raw analog/digital converter output data from register 61 (Figure 2(b)) into values having appropriate units useful for the capacity calculation algorithm. Details of the IUT Calculation routine can be found in the above-mentioned, co-pending patent application (USSN 08/318,004). Briefly, as illustrated in Figure 12, at step 205, the raw A/D Current measurement, I_raw, is scaled and converted to the actual current value "I" in units of milliamps. Similarly, the raw A/D pack voltage measurement, U_raw, is scaled and converted to the actual battery pack voltage value "U" in units of millivolts. Next, as indicated at step 212, the μP checks the battery pack voltage "U" to determine whether or not the individual cells of the battery pack have an output voltage less than 0.9 V. If a cell is detected as outputting a voltage less than 0.9 volts, then the battery pack is placed in a Sleep mode, as indicated at step 212'. As shown in Figure 12, the following actions take place when the battery state changes between an ON and SLEEP mode:
To save battery power and minimize current drain, the μP proceeds to switch off: the A/D converter 60 at step 213 and 455 kHz on-chip oscillator at step 216. While in the sleep mode, the RAM memory contents are kept alive by voltage from the battery with only memory leakage current drain (which is dependent upon the amount of RAM) . Additionally, the wake-up comparator circuit 80 (Figure 11) is activated at step 217 and then the μP sets a bit flag to tell the hardware to start a special voltage control logic to set itself for sleep, as indicated at step 218.
As shown at step 219 in Figure 12, and, as illustrated in Figure 11 the wake-up comparator circuit 80 is periodically activated by a trigger signal 77a derived from the external 32 KHz oscillator. At each period, the comparator is turned on to compare the ratio of pack voltage signal 82 with the predetermined bandgap reference voltage signal 83 that is supplied from the bandgap reference circuit 62 (Figure 4) and input to the inverting input of comparator 76. For a three cell battery pack, the bandgap reference voltage 83 is approximately 1.239 volts, but, this value may be changed in accordance with the battery pack design. When the ratio of pack voltage signal 82 VDD of the ASIC has increased above reference voltage signal 83, then the comparator circuit will toggle, as shown at step 220, to awake the μP and enable the A/D converter again to take measurements, as indicated at step 221. The capacity calculation will then continue with an initialization at step 100.
A detailed schematic of the wake-up comparator circuit 80 is shown in Figure 11. As shown in Figure 11, the wake-up comparator circuit 80 comprises a voltage divider comprising resistors R4 and R5 which are tied to the VDD ASIC power supply to supply a ratio of VDD pack voltage (signal 82) to a first non-inverting input of a comparator 76. As will be explained in further detail below, an NMOS (n-channel MOSFET) transistor switch 89b connected between resistor R5 and ground is nominally turned off in sleep mode to prevent battery current drain to ground, but, is periodically turned on once every 500 milliseconds (30 microseconds) by trigger signal 77a to enable the divided VD0 voltage to appear at the non-inverting input of the comparator 76. Simultaneously, the external oscillator trigger signal 77a, triggers the wake-up comparator circuit 80 by simultaneously turning on the transistors 89a,b to enable comparator 76 operation. As shown in Figure 11, a low power current source 90 which is derived from the battery by external circuitry, turns on transistor switch 89a, to provide a reference current to comparator 76. From this current source 90, the working point of the comparator is fixed. Additionally, enable line 15a is tied to signal 77a to simultaneously enable the comparator to take a measurement. Transistor switch 89b is turned on by signal 77b, which is output from inverter 72, to create a path to ground to enable VDD voltage divider signal 82 to appear at the comparator input so that the comparison may be made.
When the VDD ratio is low (< 0.9 V/cell) and the ratio of pack voltage signal 82 is less than the A/D converter bandgap reference signal 83, then the comparator output signal 13 is low. When VBD rises above the reference voltage 83, i.e., 3.33 Volts (1.11 volts per cell for a three-cell battery pack) the wake-up (comparator output) signal 13 goes high, thus, allowing normal sample mode operation to resume. As shown in Figure 11, element 78 is a Schmitt trigger device which is a bistable device that is provided at the output of the comparator 76 to prevent spurious oscillations appearing at the output of the comparator 76 that might be due to comparator switching characteristics and/or amplifier noise.
Due to the low power consumption of the MOS circuitry implemented in the hybrid IC, the total current consumption of all operating components while in the sleep mode is no greater than approximately 2.0 μamp (microamps) .
Referring back to Figure 12, as long as each cell is detected as outputting a voltage greater than 0.9 volts, the capacity calculation continues, and, at step 215, the raw A/D pack current temperature measurement, T_raw, is converted to the actual battery pack temperature in units of degrees Kelvin. This temperature value is additionally scaled to take into account thermistor scaling values, (not shown), and a final current temperature value of "T" is obtained. At step 222, the condition of the battery is checked to determine if an over temperature condition exists, where a temperature of 328°K or greater is detected. When detected, a temperature alarm condition flag, HI_TEMP_ALARM, is set. If capacity is increasing and the over temperature condition exists then a TERMINATE_CHARGE_ALARM flag will be set indicating that one or more of the battery's charging parameters are out of range. At this point, it should be mentioned that an end of charge condition may exist (if the capacity is increasing) . This end of charge condition may be detected when the rate change in voltage or temperature taken between successive measurements is at a certain gradient. Thus, as shown in Figure 12 at step 224, and described in detail (steps 240 through 249 of Figure 5(b)) in co-pending patent application (USSN 08/318,004), the change in temperature dT/dt calculation is performed. Additionally, as shown in Figure 12, a change in voltage dU/dt calculation is performed at step 227.
The change in temperature (dT/dt) calculation is performed to evaluate the difference dT between the current temperature value T and a previous temperature value determined at a time 20 seconds previously, but may range anywhere from 10 to 120 seconds previous. After the dT calculation is performed, a determination is made as to whether the amount of internal temperature change exceeds the allowable rate, i.e., whether the AL_DTEMP alarm condition exists, as shown at step 226 in Figure 12. A temperature change of approximately 2°K/min or greater indicates an AL_DTEMP alarm condition and, when detected, an alarm condition flag, DTEMP_ALARM, is set.
The change in voltage (dU/dt) calculation is performed to evaluate the difference dU between the current voltage value U and a previous voltage value determined at a time preferably 255 seconds previous.
After the dU calculation is performed, a determination is made at step 260 as to whether the capacity is decreasing, and, as to whether the present voltage U is less than the end of discharge voltage (EDV) limit (typically 0.9 V/cell), indicating that an end of discharge condition EOD_U exists. Thus, the present voltage value U is compared to the preset end of discharge voltage (Uempty) to determine if it is less than this voltage. If an End of Discharge condition for voltage exists, then an E0D_U flag is set at step 262 and a Terminate_Discharge_Alarm flag is set indicating that the battery has supplied all the its charge, and is now nominally fully discharged. If an End of Discharge condition does not exist, then the E0D_U flag and the Terminate_Discharge_Alarm flag are cleared at step 264. Additionally, at step 264, the capacity reset flag is disabled. The IUT_Calculation procedure 200 is then exited and the capacity calculation continues at step 165 in Figure 13(a).
At step 165 of the capacity calculation routine 151 of Figure 13(a), a calculation of the rolling minute average current is performed utilizing the recent previous current (I) measurements. Rolling minute average current calculations are important for calculating battery conditions such as "average time to empty" which is based on the average current drain, and which might be requested by a host device, as will be explained in greater detail below. Then, at step 170 of Figure 13(a), a determination is made as to whether the present current (I) value is less than or equal to the selfdischarge current I_SELFD, which, in the preferred embodiment, is 3.0 milliamps but may range anywhere from 2.0 ma to 10.0 ma and represents the limit for a mode and battery state recognition. If the present current (I) value is less than or equal to the selfdischarge current then the state of the battery is determined to be capacity decreasing without any external drain. Consequently, a selfdischarge flag bit is set at step 175. If the present current (I) value is greater than the selfdischarge current (3.0 mA) , then the battery selfdischarge flag bit is cleared at step 172. The -48-
battery self-discharge current is always calculated regardless as to whether the battery is in a capacity increasing or capacity decreasing state. The direction of current is established at step 178 in Figure 13(a) to determine the present state of the battery. If the current (I) is determined to be a positive value, then the state of the battery is capacity increasing (hereinafter CI) and a capacity increasing flag is set at step 180. If the current is determined to be a negative value, then the state of the battery is capacity decreasing (hereinafter CD) and a capacity decreasing flag is set at step 182. If it is determined that the capacity is decreasing, then a determination is made at step 184 as to whether the end of discharge voltage (plus hysteresis) E0D_UH flag has been set.
For accurate battery parameter presentation and battery life predictions, it is important that the full battery capacity be reset after an end of discharge voltage condition (battery nominally fully discharged) has been detected. Even at a nominally discharged condition, some residual battery capacity remains and this is taken into account into the battery calculation, as will be explained below. Thus, a determination is made at step 189 as to whether the capacity reset flag has been set as a result of the EOD_UH flag having been set indicating that the battery pack end of discharge voltage has been reached (as determined at step 184), or, as a result of the battery self discharge flag having been set (as determined at step 175), or, if capacity is increasing. If the capacity reset flag has been set, then, at step 190, the remaining capacity (Itf) at the EOD voltage condition is reset to a predicted Residual Capacity "pd" value obtained from look up table depicted in Figure 22(a). Additionally, at step 190, the error register is reset to zero and the capacity reset flag is cleared. The program then proceeds to the selfdischarge calculation and current integration procedures. If, at step 184, the EOD_UH flag has been determined not to have been set, or, if the capacity reset flag had not been set as determined at step 189, then the algorithm proceeds at step 192 in Figure 13(b) .
As described in further detail (with reference to Figure 6(b) of co-pending patent application (USSN 08/318,004), and in view of step 192 of Figure 13(b), a state change determination is made for determining whether the state of the battery has changed, i.e., whether the battery has changed from a capacity increasing (CI) state to a capacity decreasing (CD) state, or vice versa. This step is necessary to avoid the instance of false battery cycle counting or the inaccurate learning of the full charge capacity due to current pulse sign changes or breaks of the current flow.
As indicated from steps 300 to 325 of Figure 13(b), the selfdischarge calculation procedure is performed. Specifically, as described in further detail (with reference to Figure 6(b) of co-pending patent application (USSN 08/318,004), a 128 second timer for the selfdischarge calculation is first decremented. Preferably, steps 305-325 of the selfdischarge calculation are performed once every 128 seconds. If the self-discharge timer has not timed out, the program proceeds to step 400 (indicated by broken lines) to perform the current integration procedure 400, as shown in detail in Figure 13(b) and explained in further detail below. Selfdischarqe calculation routine
Due to the electrochemical nature of batteries the selfdischarging correction of the remaining capacity has to be calculated all the time, independent from the existence of any charging or discharging currents. This is because there will always be a self-discharge current drain regardless of whether the battery is being charged or discharged and the amount current drain is a function of the battery charge and temperature. Thus, as indicated as step 305 in Figure 13(b), the selfdischarge rate "s" as a function of the relative state of charge "soc" and current temperature T is accessed via a look¬ up table, shown in Figure 22(b) which shows a three- dimensional graphic representation of self-discharge current (vertical axis) as a function of relative battery state of charge and temperature. These look up factors "s" for selfdischarge give the predicted selfdischarge rate scaled by the design (nominal) capacity, and, as is shown in Figure 22(b), the amount of selfdischarge current, I,, generally increases with increasing temperature and increased battery state of charge levels. For instance, at approximately 65°C and a 95% relative state of charge, battery selfdischarge current might total an amount of up to 30% of the full battery capacity per day. The selfdischarge values depicted in Figure 22(b) were empirically derived and will vary, depending upon the battery chemistry and battery architecture.
At step 310, a determination is made as to whether the state of the battery is capacity increasing or capacity decreasing. If the battery is in a discharging state, as shown at step 315, the total amount of capacity decrease (current drained) since the last state change is calculated and stored in a separate register. If the capacity is increasing, then the program is directed to step 320, where the effects of the selfdischarge rate is taken into account for the error calculation. Step 320 is also performed after the total amount of capacity decrease (current drained) since the last state change is calculated at step 315. Then, at step 325, the actual capacity integral "Itf" is decremented by the selfdischarge rate "s", thus, providing the ∑I.Δt, in equation (1) described above. Afterwards, the self-discharge procedure ends and the current integration routine 400 is performed.
Battery charge integration routine
When the battery is being charged, it is said to be in the Capacity Increasing state (CI), else it is in the Capacity Decreasing state (CD) . CD includes the standby mode of the battery, when no current flows through the battery terminals. In the standby mode, only the selfdischarging rate reduces the capacity.
The battery current will be precisely integrated during both charge and discharging states. The capacity integration itself is independent from the battery state, but, as will be hereinafter explained, look up tables (LUT) provide adjustment factors to enable more precise capacity adjustment. For instance, a first LUT (described below with respect to Figure 22(c)) comprises current efficiency factors dependent upon the battery relative state of charge, the C_rate (current), and the temperature; a second LUT comprising selfdischarging rates dependent upon relative state of charge and temperature; and, a third LUT with residual capacity corrections dependent upon the discharging current rate and temperature which give the fraction of the full capacity which can be extracted from the battery under -52-
relaxed conditions after the battery has reached an end of discharge voltage condition at a given current rate. The flow diagram for the current integration process 400 is shown in Figure 13(c). As shown in Figure 13(c) the first step of the current integration process is to determine the magnitude of the relative state of charge (soc). The soc is defined as the actual capacity expressed as a percentage of the full charge capacity (i.e., the capacity of the battery when fully charged) and is used to estimate the amount of charge remaining in the battery. Thus, as indicated at step 405, a determination is made as to whether the remaining capacity is greater than zero (0). If the remaining capacity Itf is a negative number, the full capacity is incorrect and must be learned and the soc value is clamped to zero (as indicated at step 412 in Figure 13(c). Otherwise, the soc calculation will take place at step 410. As previously described, until the full charge capacity of the battery is learned, the full charge capacity is initialized as the design (nominal) capacity.
Next, as indicated at step 415 in Figure 13(c), the C_rate is calculated. The C_ rate is defined as the rate in which it would take the energy source to drain in one hour and is measured in units of reciprocal hours. The C_rate calculation in step 415 is based on the actual current value (I) and the present full charge capacity value and is additionally scaled. A determination is then made at step 418 as to whether the battery is in a capacity increasing or capacity decreasing (discharging) state. If the capacity is increasing, then the battery is being charged and the charge calculation must take into account a charge efficiency factor, made available in a LUT for charge efficiency, accessible by the microprocessor, as graphically represented in Figure 22(c). Thus, at step 420 the charge efficiency factor dependent upon the charge current, relative state of charge (soc), and the temperature, is accessed. For instance, as shown in Figure 22(c), when the battery is charged to approximately 95% of full capacity, and the current is being charged at a 0.1 C_rate at a temperature of 45 °C, the charge efficiency factor €c is found to be about 0.8. The charge efficiency factors are empirically derived and will vary depending upon the battery chemistry and battery architecture. The representations shown in Figure 22(c) are for a battery state of charge 95% and it is understood that charge efficiency values will vary considerably depending upon (remaining capacity) state of charge.
Finally, the increase in charge for the current time interval taking into account the actual current and the charge efficiency factor is calculated at step 435 to form the term εcIcΔtc in equation (1). This value will be used to increment the integration at step 445 as will be explained below.
If at step 418 it is determined that the capacity is decreasing, the amount of discharge will be integrated for the current discharge cycle as indicated at step 422 in Figure 13(c). It is next determined at step 425 whether the self-discharge flag had been previously set (see step 175, Figure 13(a)) indicating that the battery discharge current is less than 3 mA, and that only the self-discharging processes need to be considered. If the self-discharge flag bit has not been set, a charge calculation is made at step 440 to increment the integration. The final integration is accomplished at step 445 wherein the charge increment calculated at either step 435 or 440 is added to the remaining capacity Itf, and, as indicated in equation (1). Additionally, at step 445, the charge is integrated for an error calculation and the running total of the error is also calculated as will hereinafter be discussed in detail.
If it is determined at step 425 that the self- discharge flag has been set (step 175), then the battery is selfdischarging without any external correct drain (step 175, Figure 13(a)) and the residual capacity is calculated at steps 451 through 456. The first step of this routine is to determine the residual battery capacity value. This value, which is dependent upon the current C_rate and the temperature, is accessed at step 451 by the microprocessor from the look-up table depicted in Figure 22(a). For instance, as shown in Figure 22(a), at a temperature of -20° C and a current drain of twice the C_rate, (2C), it has been empirically derived that approximately 92% of the full battery capacity will remain when the end of discharge voltage is reached. When applying a light load (e.g., C/10 discharge rate) at a temperature of about 23° C, virtually no residual capacity will remain when end of discharge voltage is reached.
At step 455, a determination is made as to whether the C_rate is greater than a high discharge threshold rate (preferably of mAh) and whether the
End of Discharge flag (see step 262, Figure 12) had been set. If not, then the capacity calculation at steps 440 and 445 is performed as described above. If the current discharge rate is higher than the high discharge threshold rate, then all of the capacity resets are disabled, as indicated at step 456, and the integration procedure continues at step 440.
During the operational state of the battery, whether the battery capacity is increasing (CI) or decreasing (CD), the end of charge conditions (EOC) and end of discharge (EOD) conditions, respectively, have to be observed. Therefor, the capacity calculation routine illustrated in Figures 13(a) and 13(b) continues by making a determination as to whether the battery is in a capacity increasing or capacity decreasing (resting or discharging) state, as indicated at step 198 in Figure 13(b). If the capacity is increasing, then the routine for determining whether an End_Condition CI has been met as indicated at step 500. If the capacity is decreasing, then the routine for determining whether an End_Condition CD has been met as indicated at step 600.
Observation routine for capacity increasing end conditions
The microprocessor of the hybrid IC calculates a charge termination by one of three methods: a negative voltage slope greater than 10 mV/cell/min +/- 5m v/cell/min at a full charge voltage; a 4T/Δt that exceeds 0.9°/min +/- 0.2°/min, or a preferred calculated charge of 120% of full charge capacity (but may range from 100% to 150 % of CAPFC. The routine for determining if one of the EOC trigger conditions has been met is illustrated in the flow diagrams of Figures 14(a)-14(d).
If it is determined that the capacity is increasing, then the first step 505 of the EOC (CI state) observation process 500 illustrated in Figure 14(a), is a determination of whether the battery's relative state of charge (soc) value is greater than 20% of the battery's full charge capacity value. If the battery has attained that level of capacity, then the fully discharged status flag is cleared at step 507. As will be explained below, the fully discharged status flag is set when it is determined that the battery has -56-
supplied all the charge it can without being damaged. Until the battery reaches that capacity level, the FULLY_DISCHARGED status flag will remain set. Next, as indicated at step 510, the first EOC trigger detection method is performed. This first method is a determination as to whether the dT/dt trigger enable condition has been met, and, whether the slope of the temperature increase dT is greater than or equal to a threshold limit indicating an EOC condition. In the preferred embodiment, the dT/dt trigger enable condition is satisfied whenever the relative state of charge (soc) is above a 50% threshold limit, and, an end of charge condition is detected when the slope of the temperature increase becomes greater than a threshold of about 0.9°C/min. It should be mentioned that the slope of the temperature may trigger EOC when it is detected within the range from 0.5 °C/min to 12 °C/min. If either of these conditions are not satisfied, then a second method of detecting an EOC condition, namely, a detection of whether the slope of the voltage change, dU/dt, becomes negative wherein the value of dU/dt must have a minimum amount and the charging current rate (C_rate) must be greater than a certain value, is performed at step 540 as will be explained in further detail below. If the dT/dt trigger enable condition has been met and the slope of the temperature increase dT is greater than or equal to the EOC threshold limit, then a determination as to whether the EOC flag has been set is made at step 512. When the EOC flag has not been set, then the number of cells in the battery pack will have to be learned -a process indicated as element 700 in Figure 14(b) to be described below. Whether or not the number of cells in the battery pack is learned (as will be explained below), at step 700, then step 570 is performed wherein: a) the EOC status flag is set; b) the remaining capacity is set equal to 95% of the full charge capacity; c) the error registers are cleared; d) the overflow flag for the uncertainty calculation is cleared; and, e) the fully charged status flag is set indicating that the battery has reached a charge termination point. Finally, the algorithm proceeds to step 575, shown in Figure 14(c), where the terminate charge alarm flag is set.
If the dT/dt trigger enable condition has been met, the slope of the temperature increase dT is greater than or equal to the EOC threshold limit, and the EOC flag has been set (step 512), then a determination is made at step 514 as to whether the remaining capacity (Itf) is greater than or equal to the full charge capacity. If this condition is satisfied, then the remaining capacity is set to the full charge capacity as indicated at step 520. Additionally, at step 520, the error registers are cleared and the overflow flag for the uncertainty calculation is cleared. If the remaining capacity (Itf) is not greater than or equal to the full charge capacity (step 514) then the algorithm proceeds to step 575, shown in Figure 14(c), where the terminate charge alarm flag is set. In the preferred embodiment, the terminate charge alarm flag must be set when the battery detects EOC on any of the EOC trigger conditions or when an over temperature condition exists, i.e., if T > AL_HI_TEMP (step 222, Figure 12)). As explained above, the terminate charge alarm flag may already be set by the 95% full-trigger, which is initiated when the first temperature slope trigger condition is satisfied at step 510.
After the remaining capacity is set to the full charge capacity at step 520, the algorithm proceeds at step 530 to determine whether the battery charger is still on. This is accomplished by checking for a 96/1556
-58-
positive charge increase obtained during the charge integration process (see step 435, Figure 13(c)). If the charger is still on, then it is known that the charger is continuing to overcharge the battery, and the algorithm must keep track of the amount of battery overcharge. Thus, at step 532 in Figure 14(a), the total amount of overcharge is calculated by adding the charge increase to the overcharge registers (not shown). It should be mentioned that the overcharge register is never reset, so that the total amount of overcharging since the system start-up is retained. Whether or not the battery charger is still on, the algorithm proceeds to step 535 where the overcharging alarm status flag is set indicating that the battery is being charged beyond an EOC indication. Finally, the algorithm proceeds to step 575, shown in Figure 14(c), where the terminate charge alarm flag is set.
As mentioned above with respect to step 510, if either the dT/dt trigger enable condition has not been met, or, the slope of the temperature increase dT is not greater than or equal to the EOC threshold limit, then a second method of detecting an EOC condition is performed at step 540 shown in Figure 14(c). At step 540, a determination is made as to whether: a) the charge is constant current, i.e., whether the difference between the current value and the average current value for one (1) minute is preferably less than 50 milliamps; b) whether the dU/dt voltage change is negative and is greater than a threshold amount of preferably 12 mV/m; and, c) whether the charge current is greater than a predetermined rate, preferably, a rate of C/10. If either of the second method EOC trigger conditions are not satisfied, then a third method of detecting an EOC condition, namely, a detection of whether the relative state of charge (soc) is above 120% and the current rate 96/15563
-59-
is between C/50 and C/5 is performed at step 545. It should be mentioned that the EOC condition may be triggered when the relative state of charge (soc) is detected within the range of 100% to 160%. If all of the second method EOC trigger conditions are satisfied, or, if all of the third method EOC trigger conditions are satisfied, then a determination as to whether the EOC flag has been set, is made at step 550 in Figure 14(c). If either the second method EOC trigger conditions or third method EOC trigger conditions are satisfied, and the EOC flag has been set (step 550), then the fully charged status flag is set at step 555 indicating that the battery has reached a charge termination point. Afterwards, the process proceeds at step 520, Figure 14(a), by clamping the remaining capacity value to the full charge capacity value as described above. If the EOC flag has not been set, then the number of cells might have to be learned- a process indicated as element 700 to be described below. When the process of learning the amount of cells in the battery is complete, then the EOC status flag will be set at step 551, and the fully charged status flag is set at step 555 indicating that the battery has reached a charge termination point and the algorithm continues at step 520 described above. If all three EOC trigger conditions are not satisfied, then the EOC detection procedure 500 is exited and the capacity calculation (Figure 6(b)) continues.
Alternately, a -dU trigger condition will be reached when it is determined that the battery capacity is increasing, dU > DU_MIN, where DU_MIN is a predetermined value equal to the number of battery pack cells multiplied by lOmV, and the current is determined to be constant and the charge rate is higher than 0.3C. The charge current is considered constant if I I - I_avg I < 50 A and I I - I"1 I < 50 mA where I"1 was the previous value of the current measurement. The constancy of the battery charging may be calculated in addition to, or, in place steps 250 et seq. of the IUT calculation routine Figure 5(b), where the method of calculating -dU may be accomplished without time dependency.
Learn number of cells routine
As described above, an emergency power-down condition may occur wherein all RAM contents are lost. In such a situation, it may be necessary to relearn the number of cells in the battery pack. Rather than burning in the number of cells for a particular battery module in the ASIC ROM, the number of cells may be learned to enable the ASIC to be configured with other battery packs having a different number of cells. The relearning of the number of cells is indicated by a bit (CALIBRATED bit) in the AL_STATUS register, which will indicate whether the number of battery cells has to be relearned. In the preferred embodiment, it is easily accomplished by utilizing the voltage measured at the battery pack terminals after an EOC condition, described above, is met.
The first step 705 in the learn number of cells procedure 700 shown in Figure 14(d), is to determine whether the battery pack is uncalibrated, i.e., whether the CALIBRATED bit in the AL_STATUS register indicates that the number of cells should be learned. If so, it is determined at step 710 whether the converted voltage value, U (mV) , measured at step 210, Figure 5(a) during the IUT calculation procedure, is greater than 11 volts. If so, then it is concluded that the battery pack has nine (9) cells and the number of cells is set at nine in step 720. If the measured voltage value, U, is not greater than 11 volts, then a determination is made at step 715 as to whether the voltage is greater than 7.5 volts. If so, then it is concluded that the battery pack has six (6) cells and the number of cells is set at six in step 725. If the measured voltage value, U, is not greater than 7.5 volts, then it is concluded that the battery pack has four (4) cells and the number of cells is set at four in step 730. After the number of cells is determined, the EOD cutoff voltage, Uempty, is set equal to the number of cells multiplied by the operating battery voltage of 1.02 Volts in the preferred embodiment as indicated at step 740 in Figure 14(d).
Observation routine for capacity decreasing end conditions
As previously mentioned, the capacity calculation routine 151 at step 198 makes a determination as to whether the battery is in a capacity increasing or capacity decreasing (resting or discharging) state. If it is determined that the capacity is decreasing, then the first step 605 of the EOD (CD state) observation process 600 illustrated in Figures 15(a) and 15(b), is a determination of whether the present voltage measurement (U) is greater than the end of discharge voltage (EDV) and any hysteresis. When the EDV voltage is reached, it is an indication that discharging should be stopped to save the battery from damage. Typically, the EDV is 1.02 V/cell. If the voltage obtained is greater than the EDV voltage, then a flag indicating that the voltage is greater than the EDV voltage plus hysteresis is set at step 610. If the voltage is not greater than the EDV voltage plus hysteresis, then the flag is cleared at step 612. Additionally, as indicated at step 613, since the capacity is decreasing, the Terminate Charge Alarm and Over Charging Alarm flags are cleared.
A determination as to the value of the remaining capacity (Itf) is made at step 615, where it is determined whether the remaining capacity is less than the calculated error (i.e., the uncertainty capacity) . If the remaining capacity is less than the calculated error, then this is an indication that the battery pack has no more capacity and is fully discharged. Consequently, the FULLY_DISCHARGED status flag is set at step 618 and the process continues at step 619. If there is remaining capacity, then the FULLY_DISCHARGED flag is not set, and the process continues at step 619 where a determination of the relative state of charge is made. If the relative state of charge (soc) has dropped below some hysteresis value, preferably, about 80% of the full charge capacity, then the FULLY_CHARGED status flag is cleared, as indicated at step 620. Whether the FULLY_CHARGED status flag is cleared or not, the process continues at steps 625 and 630, where the cycle count number is updated. At step 625, a determination is made as to whether a cycle count flag is cleared, and, whether the capacity has decreased by 15% of nominal capacity. If these two events of step 625 have occurred, then the cycle count register, containing a value of the number of times the battery has been charged or discharged (not shown), will be incremented at step 630 and the cycle count flag will be set. It should be understood that in the preferred embodiment, the cycle count will be incremented whether or not the battery has been fully or partially charged. Whether the cycle count flag is incremented or not, the process continues at step 640, where a check is made as to whether the EOD flag is set, and, whether the reset flag is clear. If either the EOD flag is not set, or, the reset flag is not clear, then the end condition observation routine 600 is exited. If the EOD flag is set, and, the reset flag is clear, then a determination is made at step 645 as to whether the EOC (end of charge) flag has been set and whether the error value (uncertainty capacity) is less than 8% of nominal capacity. If these conditions are satisfied then the full charge capacity value is learned at step 650. Specifically, whenever the battery has performed a full cycle reaching an EOC trigger point and the EOD point and the uncertainty capacity is below 8% of the nominal capacity, the full charge capacity is reset at step 650 with the formula:
full_cap = full_cap + full_cap * pd/256 - Itf
where "pd" is the predicted residual capacity correction value accessed from the look-up table of Figure 22(a) and dependent upon the discharging current rate and temperature. The divisor 256 provides for an integer scaling of pd. The meaning of the formula is to exchange the remaining capacity (Itf) by the residual capacity from the LUT table, which contains fractions of the full charge capacity (Note: the residual capacity obtained is calculated from step 451 of the charge integration process of Figure 13(c)). If the EOD point is reached with less capacity output as in the former cycle, the amount of Itf (remaining capacity) will be higher at EDV (less discharged capacity compared with the accumulated charged capacity) . The full charge capacity will be reduced by the difference of Itf compared with the former cycle so that the ageing of the battery is taken into account by this learning step. If the battery is used in several partial charge/discharge cycles without reaching an EOC or EOD point, the error of the calculation can accumulate to a heavy difference between the real capacity and the calculated remaining capacity (Itf). The algorithm (MaxError( ) ) , to be explained in detail below, calculates the maximum possible error (uncertainty) during its operation as precise as the capacity integration itself on the base of a percentile error for each operating mode. The uncertainty is reset to zero at each EOC and EOD point. An uncertainty of above 8% disables the full capacity reset. Additionally, when the conditions at step 650 are satisfied, the EOC flag is cleared indicating that the full charge capacity has been reset. After the full charge capacity is reset (step 650), or, if it is determined that the uncertainty error is greater than the prespecified value of 8%, or, the EOC flag is not set, then the algorithm continues at step 655.
At step 655, a determination is made as to whether the C_rate at the EDV (end of discharge voltage) trigger is equal to zero, or, whether the present C_rate is less than the C_rate at the EDV trigger, and, whether the capacity reset is not disabled. If either of these conditions are satisfied, the present current at the EOD trigger is set equal to the present C_rate, the delayed capacity reset value is set equal to the present residual capacity value, and, the flags to delay capacity reset after EOD are set at step 660. Else, if both of the conditions of step 655 are not met, then the end conditions observation routine 600 is exited. As indicated in Figure 13(b) of the capacity calculation routine 151, if the EOC and EOD triggering has not occurred, then the capacity calculation is exited. System management bus and bus interface
As described above, and as shown in Figures
2(a) and 2(b), a modified Phillips IC bus interface is used by the battery module 28 to communicate within a configuration comprising the ASIC 32 and the battery 10, a host computer 16, and a smart charger 22. As mentioned previously, requests are either from the host computer to the battery, from the charger to the battery, or, from the battery to either the host or charger. An example of a typical communication between the battery and the charger may be to switch the charger on and off, or, to demand a certain charging rate. The host computer may request information of the battery such as the battery state, or, the battery alarm conditions such as minimal capacity, or, overtemperature. The bus interface control circuit 75 controls all requests and alarm conditions via two serial ports SMBCLK and SMBDATA over the system management bus.
When the battery 10 needs to inform the host of an alarm condition or to inform the battery charger about its desired charging voltage or current, the battery acts as a bus master with write function capabilities. The battery will function to: evaluate the request from the μP 50; check if the system management bus is free; generates a start bit and sends the address of the battery charger or host; checks whether the ACK-bit has been sent from the charger or host and gives a message to the μP; sends the data supplied from the μP on the bus and checks for ACK bit; generates a stop-bit at the end of the transfer.
When the battery 10 is requested by the host to provide it with information to be explained below, the battery acts as a bus slave with read and write capabilities. For instance, during the steady-state operation, the host might request some information from the battery and will formulate a request. Figure 16 illustrates the software algorithm compatible with the system management bus interface protocol for providing communication between an external device (host PC or battery charger) , and the battery, which acts as a slave thereto.
Specifically, the first step 750 in Figure 16, is to decode the command code that has been sent by the external device. Illustrative command codes are discussed hereinbelow, and each typically requires two bytes of data to be transmitted which is indicated as the variable "count". The next step, indicated as step 752, is to determine whether the command code sent is a valid, recognizable command word. If not, a unsupported command bit is set at step 755 and the transmission will be terminated as indicated at step 758a in Figure 16. If the command is supported, the battery will perform an internal check to determine if an error has occurred at step 759. If an internal error is found, then the algorithm will enter a timer loop which will keep checking the internal flag until an error is confirmed or the timer (not shown) times out. This is indicated at step 761. If a correct value is found at step 759, then the algorithm will continue at step 764 to determine if the decoded command code calls for a read or write function. If the timer has timed out, or, an error is confirmed at step 761, then an unknown error flag is set at step 763 and the software transmission is terminated at step 758b.
When functioning as a slave, the battery will perform either read or write functions. At step 764, a determination is made as to whether the command code input (step 750) is a read or write command. If it is a read command, a determination is made at step 765 as to whether the battery is to perform a calculation as requested by the external device and return a value to be read by the external device. Examples of calculations made by the battery in response to a query (for e.g., AvgTimeToEmpty() ) from a host device are described in greater detail below. The battery μP will proceed to perform the calculations at step 768 and will return a data value to a specified address location as indicated by the read block routine at step 800 and explained in detail below. If it is determined at step 765 that a calculation is not to be performed, (for e.g., only a voltage value is requested) then the algorithm will proceed directly to the read block routine 800 as shown in Figure 16.
If, at step 764, it is determined that a write function is to be performed wherein a data value is to be written to the battery address location from an external device, (for e.g., the AL_REM_TIME threshold value), then a write block authorization check must be performed to determine if the external device may perform the write function. This is indicated at step 771 where a password is checked for validity. If the password checked is not an authorized password, then access will be denied as indicated at step 774, and the external device will not be able to perform the write function and will terminate the software transmission at step 758b. If the external device is authorized to write data to a battery address, then the device will write a data value to pre-specified address locations, as indicated by the write block routine at step 775 to be explained in detail below. Host to Smart Battery Communication
A host to smart battery communication transfers data from the battery to either a user (of a host PC, for e.g.), or, the power management system of an external device. A user can get either factual data, such as battery characteristic data, (Voltage(), Temperature() , charge/discharge Current(), AverageCurrent() etc.), or, predictive (calculated) data such as the battery's remaining life at the present rate of drain, or, how long it will take to charge the battery. It should be mentioned that a real load, e.g., a host PC monitor, has a constant power consumption. When remaining time values described below are calculated (using the assumption that the currents are constant), errors and inaccuracies may occur. Thus, it should be considered to assume a constant power consumption of the load when calculating the remaining time and other variables. Thus, in the following calculations such as RemainingCapacityAlarm( ) , AtRate(), RemainingCapacity( ) , FullChargeCapacity( ) , and DesignCapacity( ) .. , average power values may be utilized as an alternative to average current values.
The following control commands are representative of battery supplied information when queried by a host device or host PC:
The RemainingCapacity( ) function returns the battery's remaining capacity and is a numeric indication of remaining charge. Depending upon the capacity mode bit, the RemainingCapacity( ) function will return a value in mAh or lOmWh. The value returned is calculated as follows:
ItffmAh] - Itf_err[mAh] where the uncertainty error Itf_err is the subtracted value and the output value is cut at 0 if (|Itf| < |Itf_err|) .
The RemainingCapacityAlarm() function sets or retrieves the low capacity threshold value AL_REM_CAP (described above) for the low capacity alarm value stored in RAM. When the RemainingCapacity() falls below the AL_REM_CAP value, the battery sends Alarm Warning() messages to the host with the REMAINING_CAPACITY_ALARM bit set. At manufacture, the AL_REM_CAP value is set to 10% of design capacity and will remain unchanged until altered by the RemainingCapacityAlarm() function. This function is used by any host system that desires to know how much power it will require to save its operating state. It enables the host system to more finely control the point at which the host will transfer to a low power mode.
The RemainingTimeAlarm() function sets or retrieves the AL_REM_TIME alarm value. When the estimated remaining time at the present discharge rate as calculated by the AverageTimeToEmpty() function falls below the AL_REM_TIME value, the battery sends Alarm Warning() messages to the host with the
REMAINING_TIME_ALARM bit set. An AL_REM_TIME value of zero (0) effectively disables this alarm and the value is initialized to 10 minutes at time of manufacture. The FullChargeCapacity( ) function returns the predicted or learned battery pack capacity when it is fully charged and is expressed either in current (mAh or lOmWh) depending upon the setting of the CAPACITY_MODE bit (discussed below). The DesignCapacity() returns the theoretical capacity of a new battery pack which when compared with the value returned by the FullChargeCapacity() , will provide an indication of the battery wear. This information is useful by a host device or host PC to adjust its power management policy.
The AtRate() function is the first half of a two-function call-set used to set the AtRate value used in calculations based on capacity made by the AtRateTimeToFull() , AtRateTimeToEmpty( ) , and, AtRateOK( ) functions.
When the AtRate value is positive, the AtRateTimeToFull() function returns the predicted time, preferably in minutes, to fully charge the battery at the AtRate value of charge (value is in mA or 10 mW) . The calculation formula is governed by equation (_) :
time:= 60 * (full capfmAh] - Itff Ahl)
IAT_RATEI
( ) where "time" is the returned value in minutes.
The AverageTimeToFull( ) function returns the predicted remaining time in minutes until the battery is full if a current like the last minute rolling average, I_avg, value is continued. The calculation formula is governed by equation (_) :
time:= 60 * (full capfmAhl - ItffmAhl)
I_avg
( ) where "time" is the returned value in minutes.
When the AtRate value is negative, the AtRateTimeToEmpty( ) function returns the predicted operating time, preferably in minutes, at the AtRate value of battery discharge, until the battery will be exhausted (EDV condition). The calculation formula is governed by equation (_) :
( ) where "time" is the returned value in minutes, |AT_RATE| and pd_at_rate values are calculated by the AtRate() function where pd_at_rate represents the remaining capacity (fraction of full_capacity) and is divided by the value of 256 to scale that value to a fraction. Itf_err is the uncertainty error as explained below. When the AtRate value is negative, the AtRateOK() function returns a Boolean value that predicts the battery's ability to supply the AtRatevalue of additional discharge energy for 10 seconds, i.e., if the battery can safely supply enough energy for an additional load after the host PC sets the AtRate value. The RunTimeToEmpty() function returns the predicted remaining battery life at the present rate of discharge (minutes) and is calculated based on either current or power depending upon the setting of the CAPACITY_MODE bit (discussed below). The value returned by this function can used by the host PC or device power management system to get information about the relative gain or loss in remaining battery life in response to a change in power policy. The calculation formula is governed by equation (_) :
time:= 60 * (Itf[mAh] - full_cap[mAh] * pd/256 - Itf errf Ahl)
UlfmA]
( ) where "time" is the returned value in minutes and takes into account the remaining capacity in the battery after
EDV which can be get out only by reduction of the load;
I J is the current, pd := pd(C_rate( 111 , T) and is calculated in the capacity calculation algorithm pd represents the remaining capacity (fraction of full_capacity) . This value is divided by 256 to obtain a fraction. Itf_err is the uncertainty error as explained below.
The AverageTimeToEmpty() function returns a one-minute rolling average of the predicted remaining battery life (in minutes) and is calculated based on either current or power. This function provides an averaging of the instantaneous estimations, thereby ensuring a more stable display of state-of-charge information. The calculation formula is governed by equation (_) :
time:= 60 * (Itf[mAh] - full_cap[mAh] * pd_avg/256 - Itf errfmAh1)
I_avg[mA] ( ) where "time" is the returned value in minutes, I_avg is updated every 0.5 sec, pd_avg := pd(C_rate(I_avg), T) and is calculated in the alarm_control routine one cycle before and represents the predicted residual capacity (fraction of full_capacity) . This value is divided by 256 to obtain a scale fraction. Itf_err is the uncertainty error as explained below.
Figure 23 illustrates two voltage versus time graphs, a and b, comparing calculated battery capacity characteristics at various discharging current rates for a six (6) cell battery pack. As shown in Figure 23, graph a, the voltage will rapidly decrease to an end of discharge condition in a short amount of time when a load amounting to a discharge rate of 2C and yielding approximately 1.554 Ah (amperehours) is applied to the battery. When the load is significantly decreased to a C/5 discharge rate, the battery pack voltage will generously rise to extend the life of the battery for an amount of time to yield another 0.816 Ah. Graph b, which is of a different time scale than graph a, shows that discharge at the C_rate will yield approximately 2.307 Ah. When that load is lightened to one half the C_rate, the battery voltage will increase slightly and the battery life can be predicted to extend for an amount of time to yield another .078 Ah until end of discharge voltage is reached.
As discussed above, certain calculations are dependent upon the value of the uncertainty capacity, i.e., the maximum possible error obtained during the capacity calculations. The MaxError() function returns the actual uncertainty in the capacity calculation in percentage. A MaxError() output of 20% means that the real value may be between 10% below and 10% above the internally calculated capacity. Most of the calculations in the system management bus interface already subtracts the uncertainty error, so that the error will be -0/ + MaxError()%. The uncertainty is set to zero on EOC and EOD conditions by the capacity algorithm as explained above. The calculations performed are as follows:
Itf_err max_error := 2 * 100 * Itf_err[mAh]/full_cap[mAh]
where Itf_err__C_D is the always positive accumulated charge during the charging and discharging mode; Itf_err_S is the accumulated charge of the self_discharging process. Because of the permanent presence of selfdischarging, even while charging, this accumulation is done all the time using the LUT dependency from relative state of charge (soc) and temperature. Both accumulators are reset to zero at EOC and EOD condition. EPS is the error fraction of the capacity calculation -especially from the LUT and from A/D measurement - while charging or discharging, with the scaling factor 256 applied. EPS_S is the error for selfdischarge-charge integration as fraction. The uncertainty will grow undesirable if the battery will not be fully or discharged over several cycles and the learn mode of the full capacity will be disabled.
The CycleCount() function returns the number of charge/discharge cycles the battery has experienced. The cycles count on each charge decrease with the amount of 15% of the design capacity after the last recharging, which needs not to be a full charging.
Other registers contained in the DBOS memory scheme is the BatteryMode( ) register which is used to select the battery's various operational modes. For instance, the BatteryMode() register is defined as containing a CAPACITY_MODE bit which is set to specify whether capacity information is to be broadcast in units of mAh or mWh (milliwatthours) . This bit allows power management systems to best match their electrical characteristics with those reported by the battery. For example, a switching power supply is best represented by a constant power model, whereas a linear supply is better represented by a constant current model. Additionally, the BatteryMode( ) register contains a CHARGER_MODE bit which is set to specify whether charging voltage and charging current values are to be broadcast to the smart battery charger 22 (Figure 1) when the smart battery requires charging. This bit allows a host PC or battery charger to override the smart battery's desired charging parameters by disabling the smart battery's broadcast of the charging current and charging voltage.
Another function calculated on the basis of capacity is the BatteryStatus( ) function which is used by the power management system of a host device or PC to get alarm and status bits, as well as error codes from the battery status register. This function returns the battery's status word flags including alarm warning bits such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALAR , TERMINATE_DISCHARGE_ALARM, REMAINING_CAPACITY_ALARM, and, REMAINING_TIME_ALARM and status bits including INITIALIZED, DISCHARGING, FULLY_CHARGED, and, FULLY_DISCHARGED.
Ancillary functions that the battery 10 is capable of performing include: the SpecificationInfo() for providing the version number of the smart battery specification the battery pack supports; the ManufactureDate() for providing a system with information that can be used to uniquely identify a particular battery; the Serial Number(), which provides information for identifying a particular battery; the ManufacturerName() function returns the name of the smart battery's manufacturer; the DeviceName() function returns a character string that contains the battery's name; the DeviceChemistry() returns a character string that contains the battery's chemistry; the ManufacturerData( ) function which allows access to the manufacturer data (e.g., lot codes, number of deep cycles, discharge patterns, deepest discharge, etc., contained in the battery.
Write Block Routine
As mentioned above, the battery may receive data from an external device to be used in a control command calculation, or, as an alarm threshold value. The write block 775 illustrated in Figure 17, controls this transfer of data to the battery. First, at step 776, a determination is made as to whether the data value to be read from the external host device is greater than two bytes long. In the preferred embodiment, most control commands will write a data value to the battery that is two bytes long. If the data is longer than two bytes, i.e., if count > 2, then the variable "w" is set equal to the number of address locations allocated for and corresponding to length of data in number of bytes at step 778. Then, at step 780, a determination is made as to whether the previously determined count value has been set equal to the address locations allocated. If this is not the case, then an error flag is set at step 790 indicating that an inordinate amount of data is to be sent, or, that there is not enough locations allocated for receiving the data. If the previously determined count value "count" has been set equal to the number of address locations allocated, then the program enters a loop indicated as steps 781, 783 and 785 wherein each byte of data is sequentially written to the I2C bus to the battery address location [Adr] (step 783). After each byte is sent, the count of the number of bytes is decremented and the address location for the next sequential data byte to be written is incremented. Until count = 0, indicating that the last byte of data has been transmitted to the battery as shown at step 785, the loop will continue and enter at step 781 to determine if the battery has read each data byte (RDVAL = 1) sent by the external device and indicating that the data byte has been successfully transmitted. If the read acknowledge flag has been received after each byte transfer, the loop continues at step 783 until the last data byte is sent. If the read acknowledge flag has not been received, then an error may have occurred and the program proceeds to step 782 where a determination is made as to whether a bus error or timeout has occurred. If none of these instances has occurred, then the program will proceed to step 787 to determine if the bus master has terminated the transmission. If the bus master has terminated the transmission, then an error flag is set at step 790 indicating that an inordinate amount of data is being transmitted and the transmission will be terminated at step 795. If the bus master has not terminated the transmission, then the system will continue to look for the RDVAL flag until an internal handshake timer (not shown) times out (step 782) and an unknown error flag is set and the transmission will be terminated, as shown at steps 792 and 795. In view of Figure 17, it is understood that in some cases, a fixed two-byte data word is to be read, as indicated at step 776, and the algorithm will proceed directly to step 783 where the first data byte is read by the battery at the first battery address location.
After the last data byte has been received, as indicated at step 786, a determination is made as to whether the stop bit flag has been received from the modified I2C bus master indicating the end of bus control due to the fact that the external device will not be sending any more data. If the stop bit is received the write block routine is exited. If the stop bit has not been received, then an error may have occurred and the program proceeds to step 788 where a determination is made as to whether a bus error or timeout has occurred. If an error or timeout has occurred, then the program will proceed to set an unknown error flag and the transmission will be terminated, as shown at steps 792 and 795. If none of these instances has occurred, then the program will proceed to step 789 to determine if the RDVAL flag has been set to indicate if the last data byte has been successfully read. If it has been successfully read, then this is an indication that the -78-
external device has not finished sending data or that not enough address locations have been allocated and an error flag will be set as shown at step 790 and the transmission will be terminated at step 795. If the last data value has been successfully read at step 789, then the process will continue to look for the modified I2C bus master stop bit at step 786 until either an internal handshake timer (not shown) times out or an error occurs (step 788).
Read Block Routine
As mentioned above, the battery will return a calculated or measurement data value to a specified address location as indicated by the read block routine 800 as illustrated in Figure 18. At step 802, a determination is first made as to whether the data value to be written to the host device is greater than two bytes long. If the data is longer than two bytes, i.e., if count > 2, then the address is pointed to at step 805 and the program enters a loop indicated as steps 808, 812, and 815 wherein each byte of data is sequentially written to the SMBus bus to an address location of the requesting host device as indicated at step 812. After each byte is sent, the count of the number of bytes is decremented and the address location for the next byte to be written is incremented. Until count = 0, indicating that the last byte of data has been transmitted to the external device as shown at step 815, the loop will continue and enter at step 808 to determine if the acknowledge bit has been sent by the external device indicating that the current data byte has been successfully transmitted. If the acknowledge bit has been received after each byte transfer, the loop continues at step 812 until the last data byte is sent. If the acknowledge bit has not been received, then an error may have occurred and the program proceeds to step 821 where a determination is made as to whether a bus error, termination, or timeout has occurred. If none of these instances has occurred, then the program will proceed to step 808 to again determine if the data byte acknowledge bit has been received. This process will continue until an internal handshake timer (not shown) times out wherein the process will continue at step 825 where an unknown error flag is set and the transmission will be terminated. After it is determined that the last data byte has been sent (step 818) then a flag indicating that the last byte has been sent is set at step 818 of Figure 18. In view of Figure 18, it is understood that in some cases, no data is to be returned as shown at step 802, and the algorithm will proceed directly to step 812 and bypass the receipt acknowledgment bit step 808.
Next, as indicated at step 822, a determination is made as to whether the stop bit flag has been received from the I2C bus master indicating the end of bus control due to the fact that the external device will not be receiving any more data. If the stop bit is received the read block is exited. If the stop bit has not been received, then an error may have occurred and the program proceeds to step 824 where a determination is made as to whether a bus error or timeout has occurred. If none of these instances has occurred, then the program will proceed to step 822 to again determine if the stop bit has been received. This process will continue until an internal handshake timer (not shown) times out wherein the process will continue at step 825 where an unknown error flag is set and the transmission will be terminated. -«υ-
Alarm Control
All of the alarm status flags heretofore mentioned indicate that the battery has reached a certain state of charge (fully charged, empty discharged) or a critical state (maximal temperature, being overcharged) . These events are encoded in the Al_Status battery register and the warning message AlarmWarning() is sent by the by the battery to an external device when the battery detects an alarm condition. In this event, the battery becomes the bus master and alternately notifies the host computer or battery charger of any critical and/or alarm conditions at a rate of preferably once every five seconds, until the critical state is corrected. The alarm condition may be broadcast to the host computer for 10 seconds if the alarm condition is such that the battery charger does not need to be notified of an alarm condition, for e.g., the REMAINING_CAP_ALARM warning message is not the broadcast to the charger device. If alarm conditions such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALARM, and
TERMINATE_DISCHARGE_ALARM exist, then the alarm is broadcast, alternating between the charger device and the host device, in five (5) second intervals.
The modified SMBus protocol for communicating alarm or warning messages are illustrated in the alarm control routine 152 as shown in detail in Figure 19. This routine runs through all possible alarm conditions for possible broadcast to a host device after a capacity calculation is performed as shown in Figure 3.
The first step, indicated as step 901 in Figure 19 is to verify the status of the remaining capacity. Specifically, a determination is made as to whether the AL_REM_CAP run value is greater than 0 and that the re aining capacity (less the uncertainty error) is less than the AL_REM_CAP value. If these conditions hold true, the REMAINING_CAPACITY_ALARM bit is set at step 904. If none of these conditions holds true, the REMAINING_CAPACITY_ALARM bit is cleared at step 906. Next, the C__rate based on the one minute rolling average current is calculated and the residual capacity based on the C_rate [pd_avg := pd(C_rate(I_avg) , T)J is accessed from the look-up table of Figure 22(a). Then, at step 910, a determination is made as to whether the battery state is capacity decreasing. If the battery capacity is decreasing, then a determination is made at step 913 as to whether the AL_REM_TIME alarm threshold value is greater than zero (0). If so, then the estimated remaining time at the present discharge rate is calculated at step 915 by the AverageTimeToEmpty() command code. When the calculated remaining time falls below the AL_REM_TIME threshold value, as determined at step 917, the program sets the REMAINING_TIME_ALARM bit as indicated at step 919 and the program proceed at step 925 shown in Figure 19. If, it is determined either that the battery state is not capacity decreasing (step 910), or, that the AL_REM_TIME is equal to zero (step 913), or, that the calculated remaining time falls below the AL_REM_TIME threshold value (step 917), then the program clears the REMAINING_TIME_ALARM bit as indicated at step 921 and the program proceed at step 925 shown in Figure 19.
As shown at step 925, the upper byte of the Alarm status register is checked to determine if any alarm bits, e.g., alarm bits such as OVER_CHARGED_ALARM, TERMINATE_CHARGE_ALARM, DTEMP_ALARM, OVER_TEMP_ALARM, TERMINATE_DISCHARGE_ALARM, REMAINING_CAPACITY_ALARM, and, REMAINING_TIME_ALARM have been set. If so, then a check of the alarm broadcast flag "alarming" is made at - 82 -
step 927. If the upper byte of the Alarm status register indicates no alarm condition, i.e., no bits set, then the process will continue at step 926 and the alarming broadcast flag is cleared. Note, that upon initialization, the alarming broadcast flag is not set. However, as long as an alarm condition exists, this flag will be set. Therefore, as shown at step 927, if the alarming flag is cleared, the process continues and the alarming flag is set at step 930. Additionally, at step 930, the alarm broadcast timer is set to zero, and, the "alarm to host" flag is set indicating that the alarm will be sent to a host external device and not a battery charger. The process continues at step 933, where a determination is made as to whether the alarm broadcast timer has timed out (=0). Since the broadcast timer has been set to zero at step 930 for this first operating cycle of the alarm condition, or, if the alarm broadcast timer has timed out, then the process will continue at step 935. If the timer has not timed out, then the alarm control process is exited. At step 935, the address location for the alarm broadcast is set to the host device, and the command code is set equal to the battery status [BatteryStatus( ) ] function described above. This will initiate the transfer of the particular alarm to the host device. A determination is then made at step 937 as to whether the alarm to host flag is cleared (=0). During the first operating cycle of the alarm condition (step 930), the alarm to host flag had been set (=1) so the algorithm skips over steps 940 and 943 (discussed below) and performs the send message routine 945 which changes the function of the battery as having bus master control so that the alarm message can be sent. Details of the send message routine 945 will be explained in detail below. Afterwards, at step 947, the broadcast alarm timer is reset to its 10 second time (N_ALARM) and the alarm sent to host flag is toggled to the alarm sent to charger flag.
After the message is initiated to broadcast an alarm warning message to the host device at step 945 (by the send message routine), and, the alarm broadcast timer has been reset, then the process continues. After the next capacity calculation (Figure 3), if the alarm condition still exists (i.e., the alarm bits are set) at step 925, the process is continued. However, for the next and subsequent operating cycles of the alarm condition, the alarming flag has already been set as determined (at step 927), so the alarm broadcast timer (initialized as 10 seconds) is decremented at step 931 until the timer has timed out or the alarm status has been changed. Thus, after the broadcast timer has decremented, the process continues at step 933, where a determination is made as to whether the alarm broadcast timer has timed out (=0). If the broadcast timer has not timed out, then the alarm control routine is exited and these set of steps will continue until the alarm broadcast timer has timed out (step 933). Until the alarm message has been broadcast to the host device for preferably five (5) seconds, then steps 935 and 937 will not be performed. When the broadcast timer has timed out, and, since the alarm to host flag has toggled (during the first operating cycle of the alarm condition), the condition at step 937 will be true. Therefor, the address location for the alarm broadcast is changed and set to the battery charger at step 940, and the program will proceed to step 943 where a determination is made as to whether the particular alarm warning message is meant to be sent to the battery charger for the next 10 seconds. If, the alarm condition is not meant to be transmitted to the battery charger, then the send message routine (step 945) will be bypassed, and the broadcast timer will be reset at step 947 and the alarm to host bit toggled so that the message will be retransmitted to the host device.
Charger Control
Whenever the BatteryMode() CHARGER MODE bit is set to zero, and the battery detects the presence of a smart battery charger, the battery is able to communicate with the smart battery charger and will send ChargingCurrent() and ChargingVoltage( ) values to the smart battery charger. The ChargingCurrent() function sets the maximum current that a smart battery charger may deliver to the battery and will return the desired charging rate in mA. This allows the battery charger to dynamically adjust its output current to match optimal recharging requirements. A maximum value of OxFFFF means constant voltage charging with the output value of ChargingVoltage() . Results are broadcast with the battery as active bus master under the conditions set forth in the charger control routine 154 of Figures 3 and 20.
The first step 850 in Figure 20 is to determine whether the battery is in the system. If not, CAPACITY_MODE and CHARGER_MODE variables are cleared at step 853 and the routine is exited. If the battery is installed in the system, a determination is made at step 855 as to whether the battery was just inserted in the system. If the battery was just inserted, then the message timer is set to one (1), and the CAPACITY_MODE and CHARGER_MODE variables are cleared at step 857 and the algorithm continues at step 859. If the battery has not just been inserted (step 855), then the algorithm skips to step 859 where a determination is made as to „,__ 6/15563
-85-
the state of the charger mode bit. If the bit is not cleared at step 859, then the routine is exited. If the CHARGER_MODE bit is set at step 859 then the timer is decremented at step 861. The next step at 863 is to determine whether the message timer has timed out. If it has, then the message timer is reset at step 865 and the charging current calculation is additionally made. If the message timer has not timed out at step 863, then the routine is exited. The next step 866 is to determine whether the returned value of the calculated charging current is zero. If the charging current value returned is zero, then the process proceeds at step 868. If the charging current is not zero, then the determination is made at step 867 as to whether the state is capacity increasing (CI). If the battery is in a CI state, then the process proceeds at step 868. If the capacity is decreasing, then the routine is exited.
At step 868, the address location for the charger broadcast is set to the battery charger, and the command code is set equal to the command code ChargingCurrent() . Next, at step 870, the charging current command message is sent to the battery charger by the send message routine (discussed below) . Then, at step 872, the maximum value (hex FFFF) fed into the ConstantVoltage() function which indicates that the charger will be a constant current charging device. This instruction is broadcast to the charger via the send message routine at step 874. After the charging current is broadcast, the routine is finally exited.
Send Message Routine
As indicated at step 945 in Figure 19 and step 870 in Figure 20, the send message routine changes the function of the battery to have bus master control so W09
-86-
that the alarm messages can be sent. Figure 21 illustrates the send message routine.
The first step 950 is to determine the data bus availability. If it is determined that the data bus is available, then the first piece of data to be sent is the slave address, i.e., the address of the external host device or battery charger, as indicated at step 952. As soon as the data bus is acquired, then two flags are set; the first flag is an internally generated flag that is set to indicate that the battery now has bus master control (step 953), and, the second 0 flag is the transmission termination flag that is cleared at step 954. The next step, as indicated at step 955, is a check as to whether the acknowledge bit has been sent, i.e., whether the first byte of data (slave address) has been received by the slave device. 5 If the acknowledge bit has not been sent, then a check is made at step 958 to determine if the bus is busy. If the bus is now busy, then the program continues at step 960 of Figure 21. If the bus is not busy at step 958, then a determination is made as to whether a bus error 0 or timeout flag has been generated at step 959. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will 5 continue at step 955 until an acknowledge bit has been sent by the slave indicating that the data has been received. If the acknowledge bit has been received, then the current command code is transmitted at step 957. It should be understood that when the send message
30 routine is invoked during a critical alarm condition, then the command code word is set to the battery address (see step 935, Figure 19) and the slave will recognize that only two bytes of data are to be sent. The next
35 step, as indicated at step 960, is a check as to whether the acknowledge bit has been sent, i.e., whether the command code (or battery address) has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 962 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 960 until it is acknowledged that the command code (or battery address) has been received. If the acknowledge bit has been received, then the first byte of data is transmitted to the specified address location (see step 935, Figure 19) at step 965. The next step, as indicated at step 966, is a check as to whether the acknowledge bit has been sent, i.e., whether the first byte of command code data has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 967 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 966 until it is acknowledged that the first data byte has been received. If the acknowledge bit has been received, then the second byte of data is transmitted to the next address location at step 968. The next step, as indicated at step 969, is a check as to whether the acknowledge bit has been sent, i.e., whether the second byte of command code data has been received by the slave device. If the acknowledge bit has not been received, then a check is made at step 971 to determine whether a bus error or timeout flag has been generated. If an error or timeout has occurred, then the program will proceed to step 973 where the transmission will be terminated and the routine exited. If an error or timeout condition does not exist, the routine will continue at step 969 until it is acknowledged that the second data byte has been received. After the full message has been transmitted by the battery to the slave device, the send message routine is exited.
LED display
As shown in Figure 2(a), the battery 10 of the instant invention provides manually controlled four (4) segment light emitting diode (LED) display indicating the relative state of charge of the battery (similar to a fuel gauge) with respect to the full_cap value. After the capacity calculation, alarm control 152, and charger control 154 routines are performed during each 500 msec period (operating cycle), the system will look for a hardware trigger of the LED display. At any time, a user can initiate the LED display by a switch 35 on the battery 10 as shown in Figure 2(a). The control logic for generating the LED display is described in detail (in view of steps 975 through 996 of Figure 15) in co- pending patent application (USSN 08/318,004).
While the invention has been particularly shown and described with respect to the preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention, which should be limited only by the scope of the appended claims.

Claims

WHAT IS CLAIMED IS:
1. A smart battery having a power management system, and comprising: terminal means for connecting the smart battery to a battery powered device, the terminal means including first and second terminals; a plurality of rechargeable battery cells connected to the terminal means, said battery cells having i) a discharge mode for supplying electrical power to the first and second terminals and to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminals; an integrated circuit including i) an analog-to-digital converter having abled and disabled states, wherein in the abled state, the converter receives said analog signals and converts said analog signals to digital signals representing battery voltage, battery temperature, and current at said first and second terminals, ii) a switching network connected to the sensing means and to the analog-to-digital converter, for receiving the analog signals from the sensing means and transmitting the analog signals, one at a time, to the analog-to-digital converter, iii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing a predefined series of calculation using said digital signals, iv) a memory area for storing data values including values representing battery voltage, battery temperature, and current at said first and second terminals, v) an internal oscillator for generating internal clock signals at a first frequency, wherein each of said calculations includes a series of timed steps, and the timing of said steps is controlled by the clock signals from the internal oscillator; an external oscillator for generating clock signals at a second frequency; means connecting the external oscillator to the processor to transmit to the processor the clock signals from the external oscillator; and a comparator circuit connected to the sensing means to receive the analog signal representing battery voltage, and to generate a wake¬ up signal, and to transmit the wake-up signal to the processor, when the battery voltage is above a predetermined voltage level; wherein the processor has (i) a normal mode, (ii) a standby mode, and (iii) a sleep mode, in the normal mode, the processor performs said series of calculations at first regular cycles each of said first cycles being started by receipt by the processor of one of the clock signals from the external processor, in the standby mode, the processor performs said series of calculations at second regular cycles, said second cycles being longer than said first cycles, each of said second cycles also being started by receipt by the processor of one of the clock signals from the external processor, and in the sleep mode, the processor does not perform said series of calculations, and the processor places the analog-to-digital converter in the disabled mode; and wherein, the processor enters the standby mode when the battery current fall below a preset current level, the processor enters the sleep mode when the battery voltage falls below a preset voltage level, and the processor enters the normal mode when the processor receives the wake-up signal from the comparator circuit.
2. A battery according to Claim 1, wherein the battery cells have a variable capacity, and said series of calculations includes calculating a value representing remaining capacity of the battery cells
3. A battery according to Claim 1, wherein: the battery has a nominally fully discharged voltage value; the memory area of the integrated circuit receives operating power from the battery cells and requires a minimum operating voltage to maintain said stored data values; and said minimum operating voltage is below said nominally fully discharged voltage value, wherein the memory area maintains said stored data values even when the battery is nominally fully discharged.
4. A battery according to Claim 1, wherein: the length of each of the second cycles is an integer multiple of the length of each of the first cycles.
5. A battery according to Claim 1, wherein the analog-to-digital converter, the processor, the memory area and the internal oscillator receive operating power from the battery cells.
6. A battery according to Claim 1, wherein: the integrated circuit further includes data receiving means to receive data from the battery powered device; said receiving means has an abled state and a disabled state; in the abled state, the receiving means is able to receive data from the battery powered device; and in the disabled state, the receiving means is disabled from receiving data from the battery powered device.
7. A battery according to Claim 6, wherein: each of the first cycles includes first and second intervals; and during each of the first intervals of the first cycles, the processor (i) performs said series of calculations, and (ii) places the receiving means in the disabled state to inhibit the transmission of data to the processor from the battery powered device while the processor is performing said calculations.
8. A battery according to Claim 1, wherein the processor performs additional calculations, said additional calculations including calculating a value representing a learned full charge capacity of the battery.
-94-
9. A smart battery having a power management system, and comprising: first and second terminal means for connecting the smart battery to a battery powered device and to a battery recharger; a plurality of rechargeable battery cells connected to the first and second terminal means, said battery cells having i) a discharge mode for supplying electrical power to the first and second terminal means and to the battery powered device, and ii) a charge mode for receiving electrical power from the first and second terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminal means; an integrated circuit including i) an analog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and current at said first and second terminal means, ii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing a predefined series of calculations using said digital signals, and iii) a memory area for storing data values including values representing battery voltage, battery temperature and current at said first and second terminal means; a power supply subcircuit electrically connecting the memory area of the integrated circuit to the battery cells to supply electrical power to said memory area; a capacitor connected to the battery cells to receive electrical power therefrom, and connected to the memory area to supply electrical power thereto, wherein in case of an interruption of the supply of electrical power to the memory area through the power supply subcircuit receives electrical power from the capacitor; and a delatching circuit for decoupling the memory area of the integrated circuit from the battery cells, by means of the power supply subcircuit, under predetermined conditions.
10. A battery according to Claim 9, wherein: the integrated circuit includes a power terminal; and the power supply subcircuit includes i) means electrically connecting the battery cells to said power terminal to supply electrical power to said power terminal from the battery cells, and ii) means electrically connecting the power terminal to the memory area of the integrated circuit to supply electrical power to said memory area from the power terminal.
11. A battery according to Claim 10, wherein the delatching circuit electrically decouples the memory area of the integrated circuit from the power terminal when the voltage of the power terminal falls below a given level.
12. A battery according to Claim 11, wherein: the de-latching circuit includes i) a switching transistor located in the means electrically connecting the power terminal to the memory area, ii) a sensor for sensing, and for generating a signal representing, the voltage of the power terminal, and iii) means for applying to the switching transistor the signal representing the voltage of the power terminal; the switching transistor has i) a conductive state for electrically coupling the memory area of the integrated circuit to the power terminal, and ii) a non-conductive state for electrically decoupling said memory area from the power terminal; and the switching transistor switches from the conductive state to the non-conductive state when the voltage of the power terminal falls below the given level.
13. A battery according to Claim 9, further including means to inhibit the flow of current through the battery cells in case of a short circuit across the first and second terminal means, and to help maintain the flow of current from the battery cells to the memory area of the integrated circuit in case of said short circuit.
14. A battery according to Claim 13, wherein the means to inhibit the flow of current through the battery cells includes a fuse located in series between the battery cells and one of the terminal means.
15. A battery according to Claim 13, wherein the means to inhibit the flow of current through the battery cells includes a positive temperature coefficient element located in series between the battery cells and one of the terminal means, for creating a high impedance between the battery cells and said one of the terminal means in case of said short circuit.
16. A battery according to Claim 13, wherein: in case of an interruption of the supply of electrical power to the memory area from the battery cells, said memory area receives electrical power from the capacitor for at least a given period of time; and in case of a short circuit across the first and second terminal means, the means to inhibit the flow of current through the battery cells raises the voltage of the battery above said preset level within said given period of time.
17. A battery according to Claim 9, wherein: the battery cells have a variable capacity; and said series of calculations include i) calculating a value representing remaining capacity of the battery cells, and ii) calculating a value representing learned capacity of the battery cells.
18. A battery according to Claim 9, wherein: the battery has a nominally fully discharged voltage value; the memory area of the processor requires a minimum operating voltage to maintain said stored data values; and said minimum operating voltage is below said nominally fully discharged voltage value, wherein the memory area maintains said stored data values even when the battery is nominally fully discharged.
19. A smart battery having a power management system, and comprising: first and second terminal means for connecting the smart battery to a battery powered device and to a battery recharger; a plurality of rechargeable battery cells connected to the first and second terminal means, said battery cells having i) a discharge mode for supplying electrical power to the first and second terminal means and to the battery powered device, and ii) a charge mode for receiving electrical power from the first and second terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminal means; an integrated circuit including i) an analog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and current at said first and second terminal means, ii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing a predefined series of calculations using said digital signals, and -100- iii) a memory area for storing data values including values representing battery voltage, battery temperature and current at said first and second terminal means; and a data bus for transmitting data between the battery powered device and the integrated circuit; wherein the integrated circuit further includes (iv) a bus controller to control the transmission of selected data over the data bus; and wherein the analog-to-digital converter includes i) a bandgap reference circuit to provide a preset analog voltage, and ii) a voltage shifting circuit to provide a variable base reference voltage to facilitate generating digital values representing positive and negative analog current signals.
20. A smart battery according to Claim 19, wherein the analog-to-digital converter further includes (iii) a voltage divider network to receive the preset analog voltage from the bandgap preference circuit and to divide said preset analog voltage into a plurality of voltage output values.
21. A smart battery according to Claim 19, wherein the analog-to-digital converter further includes a sigma-delta converter for receiving the analog signals from the sensing means and for converting said analog signals to digital values representing battery voltage, battery temperature, and current at said first and second terminal means.
22. A smart battery according to Claim 21, wherein the sigma-delta converter processes each of the analog signals representing battery voltage, battery temperature, and current at said first and second terminal means for a respective period to produce the digital values representing battery voltage, battery temperature, and current at said first and second terminal means.
23. A smart battery according to Claim 22, wherein: the integrated circuit further includes v) an oscillator for generating clock signals at a given frequency, and vi) means to transmit said clock signals to the sigma-delta converter; and each of said periods has a length determined by said clock signals.
24. A smart battery according to Claim 23, wherein: the sigma-delta converter processes the analog signals representing battery voltage, battery temperature, and current at said first and second terminal means for first, second and third periods respectively; and the lengths of said first, second and third periods are determined by the lengths of time required for the sigma-delta converter to receive, -102- respectively, first, second and third numbers of the clock signals.
25. A smart battery according to Claim 19, wherein the voltage shifting circuit includes: a first capacitor having first and second opposite sides; means to generated a reference ground voltage level; and a switching network for applying the reference ground voltage level and the analog signals to the first and second sides of the capacitor to develop a voltage level at the capacitor; the switching network having i) a first state for applying the reference ground voltage level to the second side of the capacitor, and for applying the at least one of said analog signals to the first side of the capacitor.
26. A smart battery according to Claim 25, wherein: the analog-to-digital converter further includes a sigma-delta converter including i) means to generate a second reference voltage level, ii) an integrator having first and second inputs, iii) means to apply the second reference voltage level to the first input of the integrator, and 5563
-103- iv) a switch electrically located in series between the first capacitor and the second input of the integrator; and the switch has i) a conductive state for applying the voltage level of the first capacitor to the second input of the integrator, and ii) a non-conductive state for electrically decoupling the first capacitor from the second input of the integrator.
27. A smart battery according to Claim 26, wherein the sigma-delta converter further includes: a second capacitor electrically located in parallel with the integrator; and a further switch electrically located in parallel with the second capacitor to selectively discharge said second capacitor.
28. A smart battery according to Claim 26, wherein: the integrator has an output voltage level; the sigma-delta converter further includes v) a comparator having first and second inputs. vi) means to apply the second reference voltage level to the first input of the comparator, and vii) means to apply the output voltage level of the integrator to the second input of th& comparator; the comparator has i) a first output when the voltage level applied to the first input of the comparator is less than the voltage level applied to the second input of the comparator, and ii) a second output when the voltage level applied to the first input of the comparator is greater than the voltage level applied to the second input of the comparator.
29. A smart battery according to Claim 28, wherein: the sigma-delta converter further includes a counter, and means for applying the output of the comparator to the counter; and the counter maintains a count of the number of times the comparator has the first output during a defined period of time.
30. A smart battery system having a power management system, and comprising: first and second terminal means for connecting the smart battery to a battery powered device and to a battery recharger; a battery including a rechargeable battery cell connected to the first and second terminal means, said battery having charge/discharge cycles, each of said cycles having i) a discharge mode for supplying electrical power to the first and second terminals and to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminal means; an integrated circuit including i) an analog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing.battery voltage, battery temperature, and current at said first and second terminal means, ii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing predefined calculations using said digital signals, and -106- iii) a memory area for storing data values including values representing battery voltage, battery temperature and current at said first and second terminal means; and a data bus for transmitting data between the battery powered device and the integrated circuit; wherein the integrated circuit further includes (iv) a bus controller to control the transmission of selected data over the data bus; wherein said predefined calculations include calculating an actual full capacity of the battery at predefined times.
31. A smart battery system according to Claim 30, wherein: the processor includes means to identify the ends of at least selected ones of the charge/discharge cycles; and the processor calculates the actual full capacity of the battery at the ends of at least selected ones of the charge/discharge cycles.
32. A smart battery system according to Claim 31, wherein: the processor maintains i) an uncertainty values representing an uncertainty in the full capacity of the battery, and ii) a nominal full capacity value representing a nominal full capacity of the battery; after each identified end of one of the charge/discharge cycles, if the uncertainty value is less than a given percentage of the nominal full capacity value, then the processor calculates the actual full capacity of the battery.
33. A smart battery system according to Claim 31, wherein: the processor further includes i) means to determine a correction value, and ii) means to determine the capacity of the battery at the ends of the charge/discharge cycles; and at the end of a given charge/discharge cycle, when the processor calculates a new value for the actual full capacity value of the battery, the processor calculates said new value according to the equation nCAPrc = oCAPFC + (oCAPfcJx - CAPRεM where: nCAPfc is the new value for the actual full capacity of the battery, nCAPrc is the most recently previously calculated value for the actual full capacity of the battery, x is the correction value determined by the processor, and
CAPREM is the capacity of the battery at the end of the given charge/discharge cycle. 34. A smart battery system according to Claim 33, wherein the means to determine the -108- correction value includes means to determine the correction value based on battery temperature and battery current.
35. A smart battery system according to Claim 34, wherein: the means to determine the correction value includes: a look-up table having a multitude of stored values; and means to select one of said stored values based on the battery temperature and battery current.
36. A smart battery system according to Claim 32, wherein the predefined calculations further include calculating the uncertainty value at predetermined times.
37. A smart battery system according to Claim 36, wherein the uncertainty value is reset to zero at given times.
38. A smart battery system according to Claim 37, wherein: each charge/discharge cycle has a charging cycle and a discharging cycle; the processor includes means to detect a plurality of predefined end of charge conditions during each charging cycle, and to terminate the charging cycle when one of said conditions is detected; and the processor resets the uncertainty value to zero when one of said end of charge conditions is detected.
39. A smart battery system according to Claim 37, wherein: each charge/discharge cycle has a charging cycle and a discharging cycle;
the processor includes means to detect a plurality of predefined end of discharge conditions during each discharging cycle, and to terminate the discharging cycle when one of said conditions is detected; and the processor resets the uncertainty value to zero when one of said end of discharge conditions is detected.
40. A smart battery system according to Claim 37, wherein: each of the charge/discharge cycles has a charging cycle and a discharging cycle; the processor includes means to determine the accumulated amount of current conducted to the battery during the charging cycle of each charge/discharge cycle; and when the uncertainty value is calculated during one of the charging cycles, the calculated uncertainty values is based on the accumulated amount of current conducted to the battery during said one charging cycle. 41. a smart battery system according to Claim 37, wherein: each of the charge/discharge cycles has a charging cycle and a discharging cycle; the processor includes means to determine the accumulated amount of current discharged from the battery during the discharging cycle of each charge/discharge cycle; and when the uncertainty value is calculated during one of the discharging cycles, the calculated uncertainty value is based on the accumulated amount of current discharged from the battery during said one charging cycle.
42. a combination portable computer- rechargeable battery-battery recharger, comprising:
(a) a portable computer;
(b) a rechargeable battery system including first and second terminal means connected to the portable computer, a rechargeable battery including at least one rechargeable battery cell connected to the first and second terminal means, said battery having i) a discharge mode for supplying electrical power to the first and second terminal means and to the portable computer, ii) a charge mode for receiving electrical power from the first and second terminal means sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminal means; an integrated circuit including i) an analog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and current at said first and second terminal means, ii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing predefined calculations using said digital signals, and iii) a memory area for storing data values including values representing battery voltage, battery temperature and current at said first and second terminal means;
(c) a battery re-charger connected to the first and second terminal means for supplying electrical power to said terminal means and to the rechargeable battery cell;
(d) a data bus connected to the portable computer, the battery system and the battery re- charger to transmit data between the portable computer, the battery system and the battery re- charger; wherein the portable computer includes means for sending and receiving messages over the data bus, said messages including a charge request message to the battery recharger to supply electrical charge to the battery; wherein the battery re-charger includes means to receive messages transmitted over the data bus, and means to supply electrical charge to the battery in response to receipt by the battery re- charger of said charge request message; wherein said predefined calculations include one calculation for calculating the remaining capacity of the battery, said one calculation being a function of (i) battery temperature, (ii) the amount of charge supplied by the battery when the battery is in the discharge mode, and (iii) the amount of charge received by the battery when the battery is in the charge mode.
43. A combination portable computer- rechargeable battery-battery recharger according to claim 42, wherein: said one calculation is made at predefined intervals; at each of said intervals, i) if the battery is in the discharge mode, the processor determines the amount of charge supplied by the battery since the most recent previous one of said intervals, and the ii) if the battery is in the charge mode, the processor determines the amount of charge supplied to the battery since the most recent previous one of said intervals.
44. A combination portable computer- rechargeable battery-battery recharger according to claim 43, wherein the processor further includes means to determine a percentage of said amount of charge supplied to the battery since the most recent one of said intervals.
45. A combination portable computer- rechargeable battery-battery recharger according to claim 44, wherein the means to determine said percentage includes means to determine said percentage based on battery temperature and battery current.
46. A combination portable computer- rechargeable battery-battery recharger according to claim 45, wherein the means to determine said percentage includes: a look-up table having a multitude of values stored therein; and means to select one of said values based on battery temperature and battery current.
47. A combination portable computer- rechargeable battery-battery recharger according to claim 45, wherein: at each of said intervals, the processor determines the amount of current internally discharged by the battery since the most recent previous one of said intervals.
48. A combination portable computer- rechargeable battery-battery recharger according to claim 45, wherein: said stored values further include a full capacity value representing a full capacity of the battery; the processor periodically resets said full capacity value; and the processor calculates the remaining capacity of the battery according to the equation
CAPREM ~ CAPpc — ∑d — Σ3 + ∑c where: CAPREM is the remaining capacity of the battery,
CAPrc is the most recently reset value for the full capacity value, ∑d is the amount of charge internally discharged in the battery since the full capacity value of the battery was most recently reset,
a is the amount of charge discharged by the battery since the full capacity value was most recently reset, and
c is a percentage of the amount of charge supplied to the battery since the full capacity was most recently reset. 49. A combination portable computer- rechargeable battery-battery recharger according to claim 48, wherein: the processor makes a series of calculations at regular intervals, said series of calculation including, for each of said intervals i) calculating the amount of charge internally discharged in the battery during the interval, ii) if the battery is in the discharge mode, calculating the amount of charge discharged by the battery during the interval, and iii) if the battery is in the charge mode, calculating the amount of charge supplied to the battery during the interval.
50. A combination portable computer- rechargeable battery-battery recharger according to claim 49, wherein: ∑d is the summation of the amounts of charge internally discharged in the battery during the intervals since the full capacity of the battery was most recently reset;
Σ, is the summation of the amounts of charge discharged by the battery during the intervals since the full capacity of the battery was most recently reset; and
c is a percentage of the summation of the amounts of charge supplied to the battery since the full capacity of the battery was most recently reset.
51. A combination portable computer- rechargeable battery-battery recharger according to Claim 48, wherein said percentage is based on battery temperature and battery current.
52. A battery system having power management capabilities, and comprising: first and second terminal means for connecting the battery system to a battery powered device and to a battery recharger; a battery including at least one rechargeable battery connected to the first and second terminal means, said battery having i) a discharge mode for supplying electrical power to the first and second terminal means and to the battery powered device, and ii) a charge mode for receiving electrical power from the first and second terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and current at said first and second terminal means; an integrated circuit including i) an analog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and current at said first and second terminal means, and ii) a processor connected to the analog-to- digital converter for receiving the digital signals therefrom, and for performing predefined calculations using said digital signals, a data bus for transmitting data between the processor and the battery powered device; wherein the integrated circuit comprises a multitude of layers, said multitude of layers including upper and lower layers, wherein said lower layers form a random access memory area for storing a plurality of variable data values, said plurality of variable data values including data values representing battery voltage, battery temperature and current at said first and second terminal means; wherein said upper layers form a read only memory area for storing a plurality of fixed data values.
53. A battery system according to Claim 52, wherein the upper layers are formed using a metal mask.
54. A battery system according to Claim 52, wherein said fixed data values include a unique battery identification code.
55. A battery system according to Claim 52, wherein the read only memory area contains a plurality of fixed algorithms.
56. A battery system according to Claim 52, for use by a customer having a need for a specific algorithm, and wherein: the read only memory area stores said specific algorithm. 1
-119-
57. A battery system according to Claim 52, wherein: each of the upper layers includes a matrix consisting of n rows and m columns, the rows and columns intersecting to form n x m matrix locations; and a respective one transistor is located at each one of the matrix locations.
58. A battery system according to Claim 57, wherein: each of the upper layers further includes a plurality of common lines having a common electrical voltage level; each of the transistors includes a source terminal and a drain terminal; the source terminals of selected transistors are directly connected to the drain terminals of other transistors; and the source and drain terminals of other selected transistors are both directly connected to one of the common lines.
59. A battery system according to Claim 58, wherein: the transistors in each of said upper layers consist of first and second groups of transistors; the source terminals of the transistors of the first group are directly connected to the drain terminals of others of the transistors; and the source and drain terminals of the transistors of the second group are directly connected to one of the common lines.
60. A battery system according to Claim 58, wherein the source and drain terminals of each one of said other selected transistors are both directly connected to the same one of the common lines.
-121-
AMENDED CLAIMS
[received by the International Bureau on 26 April 1996(26.04.96); original claims 1 - 60 replaced by amended claims 1 - 175 (83 pages)]
1. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device; a battery including at least one rechargeable battery cell connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and i) a charge mode for receiving electrical power frorr. the terminal ir.eans; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an analcg-to-digital converter having abled and disabled states, wherein in the abled state, the converter receives said analog signals and converts said analog signals to digital signals representing battery voltage, battery temperature, and battery curren ; a memory area for storing data values including at least values representing battery voltage, battery temperature and battery current; and a processor connected to the analog-to- diσαtal converter for receiving the digital signals . therefrotr., and for performing a predefined series of calculations using said digital signals; wherein the processor has (i) a normal mode, (ii> a standby mode, and (iii) a sleep mode, 5 in the normal mode, the processor performs said series of calculations at first regular cycles, in the standby node, the processor performs sa d series of calculations at second regular cycles, said second cycles being longer than said first ^ cycles, and in the sleep mode, the processor does net perform said series of calculations, and the processor places the analog-to-digital converter in the disabled mode and
15 wherein, the processor enters the standby node when the battery current falls below a preset current level, the processor enters the sl-eep r.ode when the battery voltage falls below a preset voltage 20 level, and the processor enters the normal mode when the battery voltage rises above a predetermined voltage level.
2. A battery pecx according to Claim 1, wherein the battery has a variable capacity, ana said as series of calculations includes calculating a value representing remaining capacity of the battery.
3. A battery pack according to Claim 1, wherein: the battery has a nominally fully discharged
30 voltage value;
35
AMENDS) SHEET (ARTICLE 19) the memory area receives operating power from the battery and requires a minimum operating voltage to maintain said stored data values; and said minimum operating voltage is below said nominally fully discharged vcltage value, wherein the memory area maintains said stored data values even when the battery is nominally fully discharged.
4. A battery pack according to Claim 1, wherein: the length of each of the second cycles is an integer multiple of the length of each of the first cycles.
5. A battery pack, according to Claim 1, wherein the analog-to-digital converter, the processor, and the memory area receive operating power from the battery.
6. A battery pack according to Claim 1, further including: data receiving means to receive data from the battery powered device, said receiving means having an abled state and a disabled state; in the abied state, the receiving means is able to receive data from the battery powered device; nd in the disableα state, the receiving means is disabled from receiving data from the battery powered device. 7. A battery pack according to Claim 6, wherein:
each of the first cycles includes first and second intervals; and
- during each of the first intervals of the first cycles, the processor (i) performs said series cf calculations, and (ii) places the receiving means in the disabled state to inhibit the transmission of data to the processor frorr. the battery powered device ° while the processor is performing said calculations. B. A battery pack according to Claim 1, wherein the processor perfcrr.s additional calculations, said additional calculations including calculating a value representing a learned full charge capacity of the battery.
9. A battery pack according to Claim 1, further comprising: a comparator circuit connected to the 20 sensing means to receive the analog signal representing battery voltage, and to generate a wake¬ up signal, and to transmit the wake-up signal to the processor, when the battery vcltage is above the predetermined voltage level; and ^ wherein the processor enters the normal node when the processor receives the wake-up signal from the comparator circuit.
- 0 . A battery pack according -__ ~ , Λ . - 0 further com rise ' a a ^-W^AI ,chHi•na nprι--r-ι-_- ^ *' the sen^nr. „ networ< -co-nnected t e sensing means and o t-e - -■.«
•■- t..e «nc.log-te-dicr al /15563
-125-
converter, for receiving the analog signals from the sensing means and transmitting the analog signals, one at a tine, to the analcg-to-digital converter.
11. A battery pack comprising: terminal means for connecting the battery pack to a cattery cowered device; a battery incl ding at least one rechargeable battery cell connected tc the terminal means, said battery having ij a discharge mode for supplying electrical power to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means fcr sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an analog-to-digicai converter having abled and disabled states, wherein in the abled state, the converter receives said analog signals and converts said analog signals to digital signals representing battery voltage, battery temperature, and battery current; a memory area fcr storing data vaiues including at least values representing battery voltage, battery temperature and cattery current; an internal oscillator for generating internal clock signals at a first frequency, a processor connected to the anaiog-to- digital converter fcr receiving the digital signals /15563
126-
therefrom, and fcr performing a predefined series of calculations using said digital signals; wherein each of said calculations includes a series of timed steps, and the timing of said steps is controlled by the clock signals from the internal oscillator; an external oscillator for generating clock signals at a second frequency; and means connecting the external oscillator to the processor to transmit to the processor the cloc signals from the external oscillator; wherein the processor performs said series of calculations at regular cycles, each of said cyc.es being started by receipt by the processor of one of the clock signals from the external processor.
12. A battery pack according to Claim 11, wherein: the processor has normal and standby modes; in the normal mode, the processor performs said series of calculations at first regular cycles, and in the standby mode, the processor performs said series of calculations at second regular cycles/ and each of the first and second cycles is started by receipt of the processor of one of the clock signals from the external processor.
13. A battery pack according to Claim 11, wherein: the processor has normal and sleep modes; in the normal mode, the processor performs said series of calculations; m the sleep mode, the processor dees et perform said series of ca-culations; the battery pack further includes a comparator circuit connected to the sensing means to receive the analog signal representing battery voltage, and connected to the external oscillator to receive the clock signals therefrom; when the comparator circuit receives the clock signals from the external oscillator, the comparator circuit generates a wake-up signal and transmits the wake-up signal to the processor, if the battery voltage is above a predetermined level; and the processor enters the normal mode when the processor receives the wake-up signal from the comparator circuit.
14 . A battery pack according to Claim 11, further including data receiving means to receive data from the battery powered device/ said receiving having an abled state and a disabled state; in the abled state, the receiving means is able to receive data from the battery powered device; and in the disabled ε-ate, the receiving means is disabled from receiving data from the battery powered device; each of the said regular cycles includes first and second intervals; and /15563
-128-
duri g each of the first intervals of said regular cycles, the processor (i) performs said series of calculations, and (ii) places the receiving means in the disabled state to inhibit the trans issicn of data to the processor from the battery powered device while the processor is performing said calculations.
15. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device; e battery including at least one rechargeable battery cell connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an analog-tc-digital converter having abled and disabled states, wherein in the abled state, the converter receives said analog signals and converts said analog signals to digital signals representing battery vcltage, battery temperature, and battery current; a memory area for storing data values including at least values representing battery voltage, battery temperature and battery current; 6/15563
-129-
an internal oscillator fcr generating internal clock signals at a first frequency, a processor connected to the analog-tc- digital converter for receiving the digital signals therefrom, and for performing a predefined series of calculations using said digital signals; wherein each of said calculations includes a series of timed steps, and the timing of said steps is controlled by the clock signals from the internal oscillator; an external oscillator for generating clock signals at a second frequency and means connecting the external oscillator to the processor to transmit to the processor the clock signals from the external oscillator/ ana wherein the processor has (1) a normal node, (ii) a standby mode, and (iii) a sleep mode, in the normal mode, the processor performs said series of calculations at first regular cycles, each of said first cycles being started by receipt by the processor of one of the deck signals from the external processor, in the standby mode, the processor performs said series of calculations at second regular cycles, said second cycles being longer than said first cycles, each of said second cycles also being started by receipt by the processor cf one cf the clock signals form the external processor, and /15563
-130-
in the sleep mode, the processor does not perform said series cf calculations, and the processor places the analog-to-digital converter in the disabled mode; and wherein the processor enters the standby mode when the battery current fall below a preset current level, the processor enters the sleep mode when the battery voltage falls below a preset voltage level, and the processor enters the normal mode when the bactery voltage rises above a predetermined level.
16. A battery pack according to Claim 15, further including; a comparator circuit connected to the sensing means to receive the analog 3igπal representing battery voltage, and to generate a wake¬ up signal, and to transmit the wake-up signal to the processor, when the battery voJtage is above the predetermined level; and wherein the processor enters the normal mode when the processor receives the wake-up signal from the comparator circuit.
17. A battery pack accorαing to Claim. 16, further comprising a switching network connected to the sensing means and to the analog-to-digital converter for receiving the analog signals from the sensing πesns and transmitting the analog signals, one at a time, to the a alog-to-digital converter. O 96/15563
-131-
- 18. A battery pack according to Claim 15, further including data receiving means to receive data from the battery powered device, and wherein: said receiving means has an abled state and ~ a disabled state; in the abled state, the receiving means is able to receive data from the battery powered device; in the disabled state, the receiving means is disabled from receiving data from the battery Q powered device; each of the first cycles includes first and second intervals; and άuπng each of the first intervals cf the first cycles, the processor (i) performs said series 5 of calculations, and (ii) places the receiving means in the disabled state to inhibit the transmission of data to the processor from the battery powered device while the processor is performing said calculations. 0 19. A method of operating a battery system having a rechargeable battery and a processor, the method comprising: sensing, and generating analog signals representing, battery voltage, battery temperature and 5 battery current; converting said analog signals to digital signals representing cattery vcltage, battery temperature and battery current; storing data values in a memory area, said 0 stored data values including at least values
5 O 96/15563
-132-
representing battery voltage, battery temperature and battery current; the processor performing a series of predefined calculations using said digital values; 5 wherein the processor has (i) a normal mode,
(ii) a standby mode, and (iii) a sleep mode; in the normal mode, the processor performs said series of predefined calculations at first regular cycles; in the standby mode, the processor 0 performs said series of predefined calculations at second regular cycles; and in the sleep mode, the processor does not perform said series of calculations; the processor (i) entering the standby mode 5 when the battery current falls below a preset current level, (ii) entering the sleep mode when the battery voltage falls below a preset voltage level, and (iii) entering the normal mode when the battery voltage is o Above a predetermined voltage level.
20. A method according to Claim 19, wherein the step of converting the analog signals representing battery voltage, battery temperature and battery current to digital signals includes the steps of 5 transmitting said analog signals, one at a time, to an anaiog-to-digitai converter to convert said analog signals to said digital signals.
21. A method according tc Claim 20, wherein the anaiog-to-digitai converter has (i) an abled state C tc convert said analog signals to said digital
5 /15563
-133-
signals, and (ii) a disabled state, and wherein the step of the processor entering the sleep mode includes the step of placing the analog-to-digital converter in the disabled state when the processor enters the sleep mode.
22. A method according to Claim 19, wherein the step of the processor entering the normal mcde includes the steps of: comparing the battery voltage to the predetermined voltage levei at predefined intervals; generating a wake-up signal when the battery voltage is abcve said predetermined voltage levei; transmitting the wake-up signal to the processor; and the processor entering the normal mode in response to transmitting the wake-up signal to the processor.
23. A method according to Claim 19, wherein each cf the first cycles has first and second intervals and the battery system further includes a data receiving means, and wherein: the step of performing the predefined calculations includes the step of performing the predefined calculations in the first interval cf each of the first cycles; and the method further includes the steps of i) transmitting data to the data receiving means, and ii) disabling the data receiving means 1 during the first interval of each of the first cycles to inhibit the transmission cf data to the data receiving means while the processor is performing the
5 predefined calculations.
24. A method of operating a battery system having a rechargeable battery, a processor, and first and second oscillators for generating clock signals at first and second frequencies, the method comprising: 0 sensing, and generating analog signals representing, battery voltage, battery temperature and battery current; converting said analog signals to digital signals represent!nc battery voltage, battery 5 temperature and battery current; stcring data values in a memory ares, said stcred data values including at least values representing oattery voltage, battery temperature and 0 battery current; the processor performing a se ies of predefined calculations at regular cycles using said digital values, each of sa d calculations including a series of timed steps; ^5 transmitting the clock signals from the first and second oscillators to the processor; starting each of said regular cycles in response to transmission tc the processor of one of tr.e deck siσnals from the first oscillator; and 30
35 6/15563
•135-
controlling the timing of the timed steps of the predetermined calculations using the clcck signals from the second oscillator.
25. A method according to Claim 24, wherein: the processor has normal and standby nodes; the step cf performing the series of predefined calculations includes the steps of ) performing said series of calculations at first regular cycles when the processor is in the normal mode, and ii) performing said series of calculations at second regular cycles when the processor is in the standby mode; and the 3tep of starting each of said regular cycles includes the step of starting each of said first regular cycles and each of said second regular cycieε in response tc transmission tc the processor cf cr.e of the clock signals from the first oscillator. 26. A method according to Claim 24, wherein the step of converting the analog signals representing battery voltage, battery temperature and battery current, to digital signals includes the steps cf transmitting said analog signals, one at a time, tc an anaiog-to-digital converter to convert said analog signals to said digital signais.
27. A method according to Claim 24, wherein: the processor has ncrmai and sleep modes; in the ncrmai mode, the processor performs said series of calculations; in the sleep mode, the processor does not perform said series of calculations; and the method includes the further step of the processor entering the normal mode when the battery 5 voltage is above a predetermined voltage levei.
28. A method according to Claim 27, v/hereir. the step of the processor entering the ncrmai mode includes the steps of: comparing the battery voltage to the
10 predetermined voltage level at predefined intervals; generating a wake-up signal when the battery voltage is above said predetermined voltage level; transmitting the wake-up signal to the processor; and
15 the processor entering the normal ode in response to transmitting the wake-up signal to the processor.
25. A method according to Claim 28, wherein 20 the battery system further includes a voltage comparator, and wherein: the comparing step includes the steps of transmitting the clock signals from the first oscillator to the vcltage comparator to activate the *5 voltage comparator at said defined intervals tc compare the battery voltage to the predetermined voltage levei; and the generating step includes the step of the voltage comparator generating the wake-up signal when
35
AMENDED SHEET (ARTICLE 8) 6/15563
-137-
the battery voltage is above the predetermined voltage level.
30. A method according to Claim 24, wherein: the processor has normal and sleep modes; in the normal mode, the processor performs said series of calculations; in the sleep mode, the processor does not perform said series of calculations; the method further includes the steps of i) the processor entering the sleep mode when the battery voltage falls below a preset vcltage level, and ii) disabling the second oscillator when the processor enters the sieep mode to inhibit the second oscillator from generating clock signals when the battery voltage falls below the preset voltage level.
31. A ethcd according to Claim 24, further including the step of the processor performing additional calculations at predefined times, said additional calculations including calculating a value representing a learned full charge capacity cf the battery.
32. A method of operating a battery system having a rechargeable battery, a processor, and first and second oscillators for ge-erating clock signals at first and second frequencies, the method comprising: sensing, and generating analog signals representing, battery voltage, battery temperature and battery current; converting said analog signals tc digital signals representing battery voltage, battery temperature and battery current; storing data values in a memory area, said stcred data values including at least values representing battery voltage, battery temperature and battery current; the processor performing a series of predefined calculations using said digital values, each of said calculations including a series of tinea steps; controlling the timing of the timed steps using the clock signals from the first oscillator; wherein the processor has (i) a normal mode,
(ii) a standby mode, and (iii) a sleep mode; in the normal mode, the processor performs said series of predefined calculations at first regular cycieε; in the standby mode, the processor performs said series of predefined calculations at seconα regular cycles; and in the sieep mode, tr.e processor does not perfor.r saic series of calculations; transmitting the clock signals from tr.e second oscillator to the processor; each of tne first and second cycles starting in response tc transmission to the processor of cr.e of the clcck signals from the second osciilatcr; and the processor (i; enteπnc the standoy mode when the battery current falls below a preset current level, (ii) entering the sleep mode when the battery voltage falls below a preset voltage level, and (iii) entering the normal mode when the battery voltage is above a predetermined voltage levei.
33. A method according to Claim 32, wherein the step of the processor entering the normal mode includes the steps of: comparing the battery voltage to the predetermined voltage level at predefined intervals;
10 generating a wake-up signal when tr.e battery voltage is above said predetermined voltage level; transmitting the wake-up signal to the processor; and the processor entering the normal mode in
15 response to transmitting the wake-up signal to the processor.
34. A method according to Claim 33, wherein the battery system further includes a voltage 0 comparator, and wherein: the comparing step includes the steps of transmitting the clock signals from the second oscillator to the voltage comparator to activate the voltage comparator at sa d defined intervals to
*5 compare the battery voltage to the predetermined voltage level; and the generating ste? induces the step of the vcltage comparator generating the wake-up signal when the battery voltage is above the predetermined voltage
30 levei .
35 35. A method according to Claim 32, wherein the step of entering the sieep mode includes the step of disabling the first oscillator when the processor enters the sleep modes to inhibit the first oscillator from generating clock signals when the battery voltage falls below the preset voltage level.
36. A method according to Clair. 32, wherein the battery has a variable capacity, and said predefined calculations include calculating a value representing remaining battery capacity cf t.ne batterv.
37. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device and to a battery recharger; a battery including at least cne rechargeable battery ceil connected to the termina. rr.eans, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an analog-to-digitai converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and battery current; a processor connected to the anaiog-to- digital converter for receiving the digital signals therefrom, and for performing a predefined series cf calculations using said digital signals; a memory area for storing data values including at least values representing battery voltage, battery temperature and battery current;
means to supply electrical power tc said memory area, including a capacitor connected to the 6/15563
-142-
battery tc receive electrical power therefrom, and connected to the memory area to supply electrical power thereto.
38. A battery pack according to Claim 37, wherein: the means tc supply electrical power to said memory area further includes a power supply circuit electrically connecting the memory area to the battery to supply electrical power tc the memory area; and the memory area receives electrical power from the capacitor in case of an interruption in the supply of electrical power to the memory area through the power supply circuit.
39. A battery pack according to Claim 38, wherein the power supply circuit includes a delatching subcircuit for electrically decoupling the memory area from the battery under predetermined conditions.
40. A battery pack according to Claim 39, further including an internal power terminal; and wherein the power supply circuit includes: means electrically connecting the battery to said power terminal to supply electrical power to said power terminal frcm the battery; and means electrically connecting the power terminal to the memory area to supply electrical power to said memory area from the power terminal.
41. A battery pac.< according to Claim 4C, wherein the delatching circuit electrically decouples the memory area from the power terminal when the -143-
. voltage of the power terminal falls below a given level.
42. A battery pack according to Claim 41, wherein:
5 the delatching circuit includes i) a switching transistor lccated in the means electrically connecting the power terminal to the memory area, ii) a sensor for sensing, and fcr generating
10 a signal representing, the voltage of the power terminal, and iii) means fcr applying to the switching transistor the signal representing the voltage of the power terminal; 15 the switching transistor has i) a conductive state for electrically coupling the memory area to the power terminal, and ii) a non-conductive state for electrically
20 decoupling said memory area from the power terminal; and the switching transistor switches from the conductive state to the non-conductive state when the vcltage cf the power terminal falls below the given
S5 level.
43. A battery pack according tc Claim 37, wherein the terminal means incudes first and second terminals and wherein the battery pack further includes means tc inhibit the flew cf current through 30 the battery in case cf a short circuit across tne
35 O 96/15563
-144-
first and second terminal, and tc help maintain the flow of current from the battery to the memory area in case of said short circuit.
44. A battery pack according tc Claim 43, 5 wherein the means to inhibit the flow of current through the battery includes a fuse located in series between the battery cell and one of the terminals.
45. A battery pack according to Claim 43, wherein the means to inhibit, the flow cf current ° through the battery includes a positive temperature coefficient element located in series between the battery ceil and one of the terminals, for creating a high impedance between the battery ceil and said one of the terminals in case of said short circuit.
46. A battery pack according to Claim 43, wherein: in case of an interruption of the supply of electrical power tc the memory area fro the battery, 0 said memory area receives electrical power from the capacitor for at least a given period of time; and in case of a short circuit across the first and second terminals, the means to inhibit the flow cf current tnrough the battery raises the voltage of the ^ battery above said preset level within said given period of time.
4~ . A battery according to Claim 3?, wherein: the battery has a variable capacity; and 0 said series of calculations include
5 6/15563
-145-
i) calculating a value representing remaining capacity of the battery, and ii) calculating a value representing learned capacity cf the battery.
48. A method of operating a battery system having a rechargeable battery, a processor and a memory area, the method comprising: sensing, and generating analog signals representing, battery voltage, battery temperature and battery current; converting said analog signals tc digital signals representing battery voltage, battery temperature and battery current; storing data values in the memory area, said stored data values including at least values representing battery voltage, battery temperature and battery current; the processor performing a series of predefined calculations using said digital values; conducting electrical current from the battery to a capacitor tc develop an electric voltage level therein; and electrically coupling the capacitor to the memory area tc conduct electrical power thereto,
49. A method according to Claim 48 , further including the step of conducting electrical current from the battery to the memory area, via a power supply circuit; and wherein m case cf an interruption of the sucpiy of electrical current from the battery
AMENDED SHEET (miCLE 19) 6/15563
-146- to the memory area via the power supply circuit, said memory area receives electrical power from the capacitor.
50. A method according to Claim 49, further including the step cf electrically decoupling the memory area from the battery under predetermined conditions.
51. A method according tc Claim 50, wherein the step of electrically decoupling the memory area from the battery includes the steps of: sensing voltage in the power supply circuit; and electrically decoupling the merri ry area from the battery when the sensed voltage in the power supply circuit fails below a given level.
52. A method according tc Claim 51, wherein the battery system includes an integrated circuit, the processor and the memory area are part of the integrated circuit, and the integrated circuit further includes a power terminal, and wherein the step of conducting electrical current from the battery to the memory area includes the steps of: electrically coupling the power terminal tc the battery to produce a vcltage level at the power terminal; and electrically coupling the power terminal to the memory area to apply to said merr.σry area the voltage level at the power terminal. O 96/15563
-147-
53. A method according to Claim 52, wherein: the step of sensing voltage in the power supply circuit Includes the step of sensing the - voltage level at said power terminal; and the step of decoupling the memory area from the battery when the sensed voltage in the power supply circuit falls below a given voltage level Includes the step of electrically decoupling the ° memory area from the power terminal when the voltage level at said power terminal falls below the given level*
54. A method according to Claim 46, wherein the battery system further includes first and second 5 terminals and the rechargeable battery is connected to said terminals to supply electrical power to a battery powered device, and wherein the method further includes the step of 0 inhibiting the flow of current through the battery in case of a short circuit across the first and second terminals to help maintain the flow of current from the battery to the memory area In case of said short circuit. 55. A method according to Claim 54, wherein: the step of inhibiting the flow of current through the battery includes the step of raising the voltage of the battery above said predetermined 0 voltage level within a given period of time; and
5 -148-
the step of electrically coupling the capacitor to the memory area includes the step cf, in case of said short circuit, conducting electrical power from the capacitor to the memory area tc maintain a voltage level at the memory area above a predetermined voltage level fcr at least a given period of time.
56. A method according to Claim 48, wherein the battery has a nominally fully discharged voltage value, a d the memory area requires a minimum operating voltage to maintain said stored data values, said minimum operating voltage being below said nominally fully discharged voltage, and wherein the method further comprises the step of when the battery vcl age is below the nominally fully discharged vcltage value, applying a voltage to the memory area that is above said minimum operating voltage to maintain said stored data values.
96/155
-149-
57. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device ana to a battery recharger; a battery including at least one rechargeable battery cell connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and ii) a charge mode fcr receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an anaiog-to-digital converter for receiving said analog signals and for converting both positive and negative analcg signals to digital signals representing battery voltage, battery temperature, and battery current; a processor connected to the ar.alog-to- digital converter fcr receiving the digital signals therefrom, and for performing a predefined series of calculations using said digital signals; and a memory area for storing data values including at least values representing battery voltage, battery temperature and battery current. 58. A battery pack according tc Claim 5, wherein the analog-to-digital converter includes: a bandgap reference circuit tc provide a preset analog voltage; and 5 a voltage shifting circuit to provide a variable base reference voltage to facilitate generating digital values representing positive ar.d negative analog signals.
59. A battery pack according to Claim 58, ^0 wherein the anaiog-to-digitai converter further includes a voltage divider network to receive the preset analog voltage from the bandgap reference circuit and to divide said preset analog voltage into a plurality of voltage output values. 1
60. A smart battery according to Claim 58, wherein the analog-to-digital converter further includes a sigma-delta converter fcr recedi g the analog signals from the sensing means and for 20 converting said analog signals to digi-ai values representing battery voltage, battery temperature, and battery current.
61. A battery pack according to Claim 57, wherein the analog-to-digital converter processes each
25 of the analog signals representing battery voltage, battery temperature, and battery current for a respective period tc produce the digital values representing battery vcltage, battery temperature, and battery current. 30
35 62. A battery pack according tc Claim 61, further including: an osciilatcr for generating clock signals at a given frequency; and means tc transmit said clock signals to the analcg-to-digital converter; and wherein each of said periods has a length determined by said clock signals.
63. A sr.art battery pack according to Claim 62, wherein: the anaiog-to-digitai converter processes the analog signals representing battery voltage, battery temperature, and battery current fcr first, second and third periods respectively; and the lengths of said first, second and third periods are determined by the lengths of time required for the snalog-to-digitai converter to receive, respectively, first, second and third numbers of the clock signals.
€4 . A battery pac* according to Claim 58, wherein the voltage shifting circuit includes: a first capacitor having first and second opposite sides; means to generate a reference ground voltage level; and a switching network for applying the reference ground voltage levei and the analog signals tc the first and second sides cf the capacitor tc develop a voltage levei at the capacitor;
AMENOED SHEET (ARTICLE 19) -152-
the switching network having i, a first state for applying the reference ground voltage level to the first side of the capacitor, and for applying at least one cf said analog signals tc the second side of the capacitor, and ii) a second state for applying the reference ground voltage level to the seconc side of the capacitor, and fcr applying at least one of said 0 analog signals to the first side of the capacitor.
65. A battery pack according to Claim 64, wherein: the anaiog-to-digitai converter further includes a sigma-delta converter including 5 i) means to generate a second reference voltage level, ii) an integrator having first and second inputs, 20 -ϋ) means to apply the second reference voltage level to the first input of the integrator, and iv) a switch electrically located in series between the first capacitor ar.c the second input cf ^ the integrator; and the switch has i) a conductive state for applying the voitage level cf the first capacitor to the second input of the integrator, and 30
35 i) a non-conductive state for electrically decoupling the first capacitor from the second input of the integrator.
66. A battery pack according to Claim 64, wherein the sigma-delta converter further includes: a second capacitor electrically located in parallel with the integrator; and a further switch electrically located in parallel with the second capacitor to selectively
10 discharge said second capacitor.
67. A battery pack according tc Ciairr. 64, wherein: the integrator has an output voltage level; the sigma-delta converter further includes
15 v) a comparator having first and second inputs, vi; means to apply the second reference voltage level to the first input of the comparator, 20 and vii) means to apply the output voltage level of the integrator to the second input of the comparator; and the comparator has * i) a first output when the voltage levei applied to the first input of the comparator is less than the voltage levei applied to the second input of the comparator, 3nd ii) a second output when the voltage level
30 applied tc the first input of the compa a o is
35 greater than the voltage level applied to the second input of the comparator.
68. A battery pack according to Claim 6"?, wherein:
5 the sigma-delta converter further includes vii) a counter, and ix) means for applying the output cf the comparator to the counter; and the counter maintains a count of the number *0 cf times the first output of the comparator is applied to the counter during a defined period of time.
69. An analo -to-digital converter including: input means to receive positive and 15 negative analog input signals; a signal converter tc receive the analog signals fro the input means and for converting both positive and negative analog signals tc digital 20 signals; and output means for receiving the digital signals from the converter means and transmitting the digital signals from the analoσ-tc-άigital converter.
"70. An analcg-to-digital converter according z5 c Claim 69, wherein the signal converter includes: a bandgap reference circuit to provide a preset analog voltage; and a voltage shifting circuit tc provide a variable oase reference vcltage to facilitate
30
35 generating digital values representing positive and negative analog signals.
"fl. An anaiog-to-digital converter according to Claim 70, wherein the signal converter 5 further includes a voltage divider network to receive the preset analog voltage frc.m the bandgap reference circuit and to divide said preset analog vcltage into a plurality of voltage output values.
72. An analcg-tc-digital converter according -® to Claim 69, wherein: the input means receives a plurality cf different types of input signals; and the signal converter further includes a sigma-delta converter o receive said different types 15 of input signals and to process the different types of input signals for different periods of time to produce digital signals representing the input signals.
73. An anaiog-to-digitai converter according 20 t5 Claim 72, wherein: the sigma-delta converter includes a dock input to receive clock input signals at defined frequencies; and the different periods of time have iengtr.s ^ determined by the lengths of time required for the sigma-delta converter to receive different numbers of the clock signals.
74. An ar.alog-to-digital converter according to Claim 0, wnerem the voltage shiftir.c circuit 30 includes :
35 a first capacitor having first and second opposite sides; means to generate a reference ground voltage level; and 5 a switching network for applying the reference ground voltage level and the analog signals to the first and second sides of the capacitor to develop a voltage level at the capacitor," the switching network having 0 i) a first state for applying the reference ground voltage level to the first side of the capacitor, and for applying analog signals to the second side of the capacitor, and iij a second state for applying the 5 reference ground voltage level to the second side of the capacitor, and for applying the input signals to the first side cf the capacitor.
75. An analog-to-aigital converter according 0 to Claim 74, wherein: the signal converter further includes a sigma-delta converter including i) means to generate a second reference vcltage level, * ϋj an integrator having first and second inputs, iii) means to apply the second reference vcltage level tc the first input of the integrator, and 30
35 6/15563
-157-
iv) a switch electrically located in series between the first capacitor and the second input of the integrator; and the switch has i) a conductive state fcr applying the voltage level of the first capacitor to the second input of the integrator, and ii) a non-conductive state for electricsiiy decoupling the first capacitor from the second input of the integrator.
76. An anaiog-to-digital converter according to Claim 75, wherein the sigma-delta converter further includes: a second capacitor e-ectricaily located ir. parallel with the integrator/ and a further switch electrically located in parallel with the second capacitor to selectively discharge said second capacitor. 77« An analog-to-digitai converter according to Claim 75, wherein: the integrator has an output voltage level; the sigma-delta converter further includes v) a comparator having first and second inputs, vi) means to apply the second reference voltage level to the first input of the comparator, and 6/15563
-158-
vii) means to apply the output voltage level of the integrator to the second input of the comparator; and tne comparator has i) a first output when the voltage level applied to the first input cf the comparator is less than the voltage level applied to the second input of the comparator, and ii) a second output when the vcltage level applied to the first input of the comparator is greater than the voltage level applied to the second input of the comparator.
78. A anaiog-to-digital converter according to Claim ~~ , wherein: the sigma-delta converter further includes i) a counter, and ii) means for applying the output" of the comparator to the counter; and the counter maintains a count of the number of times the first output of the comparator has been applied to the counter during a defined period of t me.
79. A method cf operating a battery system having a rechargeable battery, a processor, a memory area and an analog-to-digitai converter, the methoa comprising: connecting the rechargeable battery to a battery powered device to supply electrical power thereto; -159-
sensing, and generating analog signals representing, battery voltage, battery temperature and battery current, said analog signal including both positive and negative signals; 5 transmitting said analog signals to the analog-to-digital converter; the anaiog~to-digital converter, converting both the positive and negative analog signals to digital signals representing battery voltage, battery ° temperature and battery current; and storing data values in the memory area, said stored data values including at least vaiues representing battery voltage, battery temperature and battery current. 5
80. A method according to Claim 79, wherein the step cf converting the analog signals to digital signals includes the steps of: generating a preset analog bandgap 0 references voltage; and generating a variable base reference voltage to facilitate generating digital values from both positive and negative analog current signals.
81. A method according to Claim 80, wherein 5 the step cf generating the bandgap reference voltage includes the step of dividing the bandgap reference vcltage into a plurality of output voltage values.
82. A method according to Claim SI, wherein the step of converting the an≤.og signals to digital 0 3 gnals further includes the steps of processing each
5 -160-
of the analog signals representing battery volcage, battery temperature and battery current for a respective period cf t me to produce the digital values representing battery voltage, battery 5 temperature and battery current.
33. A method according tc Claim S2, further including the steps of: generating clock signals at a given frequency; 0 transmitting the clock signals tc the anaiog-to-digital converter; and using the clock signals to deterr.ir.e the lengths of said periods of time.
E4. A methcc according tc Clair. 80, wherein: 5 the step of generating the base reference voltage includes the steps cf generating a reference ground voltage level; and trie step of converting the analog signals to 20 digital signals further includes the step cf developing a voltage level in a capacitor having first and second opposite sides, including the steps of i) at first times, applying the reference ground vcltage levei to the first side of the ^ capacitor, and applying the analog signals tc the second side cf the capacitor, and i;.) at ether times, applying the reference ground voltage level to the second side of the 30 capacitcr, a a ap rprly *ir.σ - at least one of the analog signals to the first side of the capacitor.
35 -161-
85. A method according to Claim 84, wherein the step cf converting the analog signals tc digital signals further includes the steps of: generating a second reference voltage level; 5 applying the second reference voltage level to a first input of an integrator; and selectively applying the voltage level cf the capacitor to a second input of the integrator.
8c. A method according to Claim 85, -•Q wherein: the integrator has an output voltage levei; the step of converting the analog signals to digital signals further includes the steps cf i) applying the second reference voltage 15 level to a first input of a comparator/ and ii) applying the output voltage level cf the integrator to a second input of the comparator; the comparator nas a first output voltage 20 level when the voltage level applied to the first input cf the comparatcr is less than the voltage level applied to the seconc input of the comparator, and the comparator has a second output voltage level when the voltage levei applied to the first input of the 2 comparator is greater than the vcltage level applied to the second input of the comparator; and the step of converting the analog signals to digital signals further includes the step of (iiij countiπc the number of times the comparator has the 30
35 /15563
-162-
first cutput voltage levei during a defined period of time.
S~ . A method of operating an a.-.alog-to- igitai converter, comprising the steps of: conducting both positive and negative analog signals to the converter; and converting both the positive and negative analog signals to digital signals, including the steps cf i) generating a preset analog signal, and ii) generating a variable base reference signal to facilitate generating digital signals representing positive and negative analog signals.
88. A method according tc Claim S~ , wherein the step of converting the positive and negative analog signals includes the step of dividing the preset analog signal into a plurality of voltage output values. 89. A method according to Claim 37, wherein: the conducting step includes the step of conducting a plurality cf different types of input signals to the converter; and the step of converting the positive and negative analog signals further includes the step of processing the different types cf input signals for different periods of time to produce digital signals representing the input signals.
90. A method according to Clai.τ 89, wherein: O 96/15563
-163-
_ the step cf processing the different types of input signals includes the step of conducting clock signals to the converter at defined frequencies; and the different periods of time have length 5 deternined by the lengths of time required for the converter to receive different numbers of the clock signals.
91. A method according to Claim 87, wherein: the step of generating the base reference 0 vcltage includes the steps of generating a reference ground voltage levei; and the step of converting the analog signals to digital signals further includes the step of developing a voltage levei ir a capacitor having first 5 and second opposite sides, including the steps cf i) at first tines, applying the reference ground voitage level to the first side of the capacitor, and applying the analog signals to the 0 second side of the capacitor, and ii) at other times, applying the reference grcur.d voltage levei to the second side cf the capacitor, and applying at least one of the analog signals to the firs: side of the capacitor. 5 92. A method according to Clain 91, wherein the step of converting tne analog si als to digital signals further includes the 3teps of; generating a second reference voltage level; applying the second reference voitage levei 0 to a first input of an integrator; and
5 /15563
-164-
selectively applying the voltage level of the capacitor to a second input of the integrator.
93. A method according to Claim 92, wherein: the integrator has an output vcltage level; the step of converting the anaicg signals to digital signals further includes the steps cf i> applying the second reference voltage level to a first input of a corrparator, and ii) applying the output voltage level of the integrator to a second input of the comparator; the comparator nas a first output voitage level when the voltage level applied to the first input of the comparator is less than the voitage levei applied to the second input of the comparator, and the comparator has a second outp voltage level when the voltage level applied tc the first input of the comparator is greater than the voltage level applied tc the second input of the comparator, and the step of converting the analog signals to digital signals further includes the step of (iii) counting the number of times the comparator has the first output voltage levei during a defined period of time.
-165-
94. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device and to a battery recharger; 5 a battery including at least one rechargeable battery cell connected tc the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and *0 ii) a charge mode for receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temoerature, and battery current; 15 an analog-to-digitai converter for receiving said analog signals and converting said analog signals tc digital signals representing battery voitage, battery temperature, and battery current; a processor connected to the analcg-to- digital converter for receiving the digital signals therefrom, and f≤r performing predefined calculations using said digital signals, wherein said predefined calculations ir.cluαe calculating an actual full 5 capacity f the battery at predefined times; and a memory area for storing data values including at least values representing battery voltage* battery temperature and battery current.
55. A battery Dack according to Claim 94 , 0 wherein:
5 -166-
the battery has charge-discharge cycles, in each cf said cycles, the battery is charged and discharged; the processor includes means to identify the 5 ends of at least selected ones of the charge-discharge cycles; and the processor calculates the actual full capacity of the battery at the ends of at least selected ones of the charge-discharge cycles.
96. A battery pack according to Claim 95, wherein: the processor maintains ι; an uncertainty value representing an uncertainty in the full capacity cf the battery, and ii) a nominal full capacity vaiue representing a nominal full capacity of the battery; after each identified end of one of the charge-discharge cycles, f the uncertainty value is 20 less than a given percentage of the nominal full capacity vaiue, then the processor calculates the actual full capacity cf the battery.
97. A battery pacJc* according to Claim 95, wherein:
^5 t e processor further includes i ) means to dt≥zeιrrir.~ a correction value, and ii) means to determine tne capacity of the battery at the ends of the charge-discharge ycles;
3° and
5 _ at the end of a given charge-discharge cycle, when the processor calculates a new value for the actual full capacity value of the battery, the processor calculates said new vaiue according to the 5 equation nCAPr- " oCAPrc + (oCAPrr κ - CAP,^ where: nCAPr~ is the new value for the actual full capacity of the battery, oCAPrc is the most recently previously 0 calculated value for the actual full capacity of the battery, x is the correction value determined by the processor, and
CAP.M is the capacity of the battery at the end of the given charge-discharge cycle. 93. A battery pack according to Claim 97, wherein the means to determine the correction value includes means to determine the correction value based on battery temperature and battery current.
99. A battery pack according to Claim 98, wherein the means tc determine the correction value includes: a look-up table having a multitude of stored values; and means to select one of sa d stored values based on the battery temperature and battery current.
100. A battery pack according to Claim 96, wherein the predefined calculations further include -168-
_ calculating the uncertainty value at predeter ined times.
101. A battery pack according to Claim 100, wherein the uncertainty value is reset tc zero at
5 given times.
102. A battery pack according tc Claim 101, wherein: each charge-discharge cycle has a charging portion and a discharging portion; the processor includes means to detect a plurality of predefined end of charge conditions during the charging portion of each charge-discharge cycle, and to terminate the charging portion of the _ charge-discharge cycle when one of said end of charge conditions is detected; and the processor resets the uncertainty vaiue to zero when one of said end of charge conditions is detected. 20 1C3. A battery pack according to Claim 1C2, wherein: each charge-discharge cycle has a charging portion and a discharging portion; the processor includes means to detect a 2 plurality of predefined end of discharge conditions during the discharging portion of each charge- discharge cycle, and to terminate the discharging portion of the charge-discharge cycle when one of said
„„ enc of discharge conditions is detected; and 30
35
AMENDED SHEET {ARTICLE 19) O 96/15563
-169-
_ the processor resets the uncertainty value tc zerc when one of said end of discharge conditions is detected.
104. A battery pack according to Claim 101, 5 wherein: each of the charge-discharge cycles has a charging portion and a discharging portion; the processor includes means to determine the accumulated amount cf current conducted to the battery during the charging portion of each charge- discharge cycle; and when the uncertainty is calculated during the charging portion cf one cf the charge-
_ discharge cycles, the calculated uncertainty vaiue is S based on the accumulated amount of current conducted to the battery during the charging portion of said one charge-discharge cycie.
105. A battery according tc Claim 101, 0 wherein; each cf the charge-discharge cycles has a charging portion and a discharging portion; the processor includes means tc determine the accumulated amount of current discharged from the 5 battery during the discharging portion of each charge- discharge cycle; and when the uncertainty value is calculated during the discharging portion of one cf the charge- discharge cycles, the calculated uncertainty value is based cn the accumulated amount of current discharged
5 6/15563
-170- from the battery during the discharge portion of said one charge-discharge cycle.
106. A method of operating a battery system having a rechargeable battery, a processor and a memory area, the method comprising: connecting the rechargeable battery to a battery powered device to supply electrical power thereto; sensing, and generating analog signals representing, battery voltage, battery temperature and battery current; converting said analog signals to digital signals representing battery voltage, battery temperature and battery current; storing data values m the memory area, said stored data values including at least values representing battery voltage, battery temperature and battery current; and the processor performing predefined calculations using said digital signals, including the step of calculating actual full capacity of the battery at predetermined times.
107. A method according to Claim IOC wherein: the battery has charge-discharge cycles, in each of said cycles, the battery is charged and discharged; -171-
the method further comprises the step of identifying the ends of at least selected ones of the charge-discharge cycies; and the step of calculating the actual full capacity of the battery includes the step of calculating the actual full capacity of the battery at the ends of at least selected ones of the charge- discharge cycles.
208. A method according to Claim 107,
10 wherein: the step of performing predefined calculations further includes the steps of the processor -- i) maintaining an uncertainty value representing an uncertainty in the full capacity of the battery, and ii) maintaining; a nominal full capacity vaiue representing a nominal full capacity of the 20 battery; and the step of calculating the actual full capacity of the battery includes the step cf, after each identified end of one cf the charge-discharge cycles, calculating the actual full capacity of the 5 battery if the uncertainty value is less than a giver, percentage of the nominal full capacity value.
109. A method according to Claim 1C6, wherein.
30
5 the step of performing predefined calculations further includes the step cf άetemining a correction value; and the step of calculating the actual full capacity of the battery includes the step of calculating a new value for the actual full capacity of the battery according to the equation nCAPn - oCAP + (oCAP«r)x - CAPRty where nCAP is the new value for the actual full capacity cf the battery, cCAPrr is tr.e most recently previously calculated value for the actual full capacity of the battery, x i3 the determined correction value, and CAPΛi..4 is the capacity of the battery at the time said new vaiue is calculated.
110. A method according to Claim 109, wherein the step of determining the correction value includes the step of determining the correction value based on battery temperature and battery current.
111. A method according tc Claim 110, wherein the memory area includes a look-up table having a multitude or stored values, and wherein the step cf determining the ccrrection value includes the step of selecting one of the values from the look-up table on the basis of the battery temperature and the battery current.
112. A method according tc Claim 105, wherein the step of determining the uncertainty value includes the step of calculating the uncertainty value at predefined times
113. A method according to Clairr. 112, wherein the step cf deterrr.ining the uncertainty value is further includes the step cf resetting the uncertainty value to zero at given times.
114. A method according to Claim 113, wherein: the method further includes the steps of
10 i) charging the rechargeable cattery during each charge-discharge cycle, ii) discharging the rechargeable battery curing each charge-discharge cycle, and iii) during the discharging step, the
15 processor detecting one of a plurality of predefined end of discharge conditions, and terminating the discharging step when said one of said end of discharge conditions is detected; and 20 the step of resetting the uncertainty value to zero includes the step of resetting the uncertainty value to zero when one of said e d of discharge conditions is detected.
115. A method according to C air, 113, *5 wherein: the method further includes the steps of i) charging the rechargeable battery ouring each charge-discharge cycle, and ii) discharging the rechargeable battery
30 during each charge-discharge cycle; and
35 /15563
-174- the step cf calculating the uncertainty value includes the steps of i) determining the accumulated amount of charge conducted to the battery during each charging step, and ii) when the uncertainty value is calculated during the charging step, calculating said uncertainty value on the basis of the accumulated amount of charge conducted to the battery during said charging step.
116. A method according tc Claim 113, wherein: the method further includes the steps of i) charging the rechargeable battery during each charge-discharge cycle, and ii) discharging the rechargeable battery during each charge-discharge cycle; and the step of calculating the uncertainty value includes the steps of ±) determining the accumulated amount of charge discharged from the battery during the discharging step, and ii) when the uncertainty value is calculated during the discharging step, calculating said uncertainty value on the basis of the accumulated amount cf charge discharged from the battery during said discharging step.
117. A battery pack comprising: . terininal means fcr connecting the battery pack tc a battery powered device and to a joattery recharger; a battery including at least one
5 rechargeable battery ceil connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, ana ii) a charge mode for receiving electrical
10 power from the terminal means; sensing means fcr sensing and generating analog signals representing oattery voltage, battery temperature, and battery current;
__ an analog-to-digital converter for receiving saiα analog signals and converting said analog signals to digital signals representing battery vcltage, battery temperature, and battery current; a memory area for storing data values
20 including at least values representing battery voltage, battery temperature and battery current; and a processor connected to the anaioς-to- digitai converter for receiv-ng the digital signals therefrom and for performing predefined calculations 5 using sa d digital signals, the processor including i) means tc calculate an uncertainly value, and ii) means to calculate one cf said stored
_,_ data values at defined tines if the uncertainty value 30 is below a given levei.
5 WO 96/15563
-176-
118. A battery pack according tc Claim 117, wherein the means to calculate one of said stored data values calculates said one of said stored data values at each cf said defined times if and only if at said
5 each of said defined times the uncertainty value is below the given levei.
119. A battery pack according to Claim lid, wherein the means to calculate the uncertainty vaiue resets the uncertainty vaiue to zero at predetermined
*0 times.
120. A method of operating a battery system having a rechargeable battery, a processor and a memory area, the method comprising: connecting the rechargeable battery to a •+5 battery powered device to supply electrical power thereto; sensing, and generating analog signals representing, battery voltage, battery temperature and 2 battery current; converting said analog signals to digital signals representing battery voltage, battery temperature and battery current; storing data values m the memory area, said *5 stored data values including at least values representing battery vcltage, battery temperature ana battery current; and the processor performing predefined calculations usi σ said digital signals, inoiudino the 30 steps cf
35 O 96/15563
-177-
i) calculating an uncertainty vaiue, and ii) calculating one of said stored data values at defined times if the uncertainty value is below a given ievel. 5 121. A method according to Claim 120, wherein the step of calculating one of said stored data values includes the step of calculating said one of said stored data values at each of said defined times if and only if at said each of said defined 10 times the uncertainty value is below the given levei.
122. A method according to Claim 120, wherein.* the battery has charge-discharge cycles, each cf said cycles having a discharging portion and a J-5 charging portion/ in the discharging portion of each of said cycles, current is discharged from the battery; in the charging portion cf each of said 20 cycles, current is conducted to the battery; and the step of calculating the uncertainty value includes the steps of i) in the discharging portion of each of said cycles, calculating an uncertainty in the ^5 accumulated amount cf current conducted fro the battery during the discharging portion cf the cycle, and ii) in the charging portion cf each of said cvcies, calculating an uncertainty in the accumulated 30 *
35 /15563
-178-
aπount of current discharged from the battery during the discharging portion cf the cycle.
123. A circuit for making a series cf mathematical calculations, comprising. means to calculate a defined value; and means tc asses a potential inaccuracy in said defined vaiue.
124. A circuit according to Claim 123, wherein the means ro calculate the defined value includes means to calculate the defined value at defined times if the potential inaccuracy in said defined value is below a given level.
125. A method for making a series of mathematical calculations, comprising.- providing a series of values tc the processor; and the processor, using sa d series-of values to calculate a defined value and to asses a potential inaccuracy in said defined value.
126. A method according to Claim 125, wherein the using step includes the step of the processor calculating the defined value at defined times if the potential inaccuracy in said defined value is below a given ievel.
6/15563
-179-
127. A combination portable computer- rechargeable battery, comprising: a portable computer; a rechargeable battery system including i) terminal means connected to the portable computer, ii) a rechargeable battery including at least one rechargeable battery cell connected to the terminal means, iii) sensing means for sensing, and generating analog signals representing, battery voitage, battery temperature, and battery current; iv) an analog-to-digitai converter for receiving said analog signals and converting said analog signals to digital signals representing battery voltage, battery temperature, and battery current, v) a processor connected to the a aicg-tc- dig tal converter for receiving the digital signals therefrom, and for performing predefined calculations using said digital signals to calculate values for defined variables, v ) a memory area for storing data values including at least values representing battery voltage, battery temperature and battery current; a data b'js connected to the portable computer and the battery systerr to transmit data between the portable computer and tne battery system; -180-
wherem the portable computer includes means for transmitting messages over the data bus to the processor requesting said calculated values; and wherein the processor includes means for receiving the messages from the computer and, in response to receiving said messages, transmitting to the computer the calculated values.
12S. A combination according to Clairr 127, wnerei ail of the digital values needed by the
10 processor to perforrr. sa d predefined calculation are received by the processor from the cortbinaticn of the analog-tc-digital converter a a the memory area.
129. A combination according to Claim 127, wherein the processor included means for calculating a
15 preαicte remaining battery life at a present rate of current discharge by the battery.
130. A combination according to Claim 129, wherein:
20 the processor further includes i) means to calculate a remaining capacity of the battery, ii) means to calculate a full capacity of the battery,
*5 iii) means tc calculate a adjustment factor, iv) means to calculate an uncertainty in the remaining capacity of the battery; and
30
35 96/15563
181-
the means fcr calculating the predicted remaining battery life calculates said remaining battery life according to the equation:
I where, T is the predicted remaining battery life.
Cr is the calculated remaining capacity of the battery
C. is the calculated full capacity of the battery,
C„ is the calculated uncertainty in the remaining capacity cf the battery, and
I is the battery discharge current.
131. A combination according to Claim 127, wherein: the means for receiving the messages from the computer has an abled state and a disabled state; in the abled state, the receiving means is able to receive requests from the computer; in the disabled state, the receiving means is disabled from receiving request* from the corrputer; the processor performs said predefined calculations at regular periods, each of said periods having first and second intervals; and during the first interval of each of said periods, the processor performs said predefined calculations and places the receiving means in tne disabled state. O 96/15563
-182-
132. A combination according tc Claim 127, further comprising a battery re-charger connected to the terminal means for supplying electrical power to the battery; and wherein: the data bus is connected to the portable computer, the battery system and the battery recharger to transmit data between the portable computer, the battery system and the battery recharger; wherein the battery recharger includes means 0 to transmit messages to the processor requesting identified values; and the processor further includes means for receiving the messages from the battery recharger and, in response to receiving said messages from the 5 bat.ery recharger, transmitting to the battery recharger the identified values.
133. A combination according to Claim 127 wherein one of the values stored in the memory area is
20 a nominal full capacity of the battery.
134. A combination according to Claim 133, wherein the processor further includes r.eans tc reset said nominal full capacity value.
135. A combination according to Claim 12", ^5 wherein: the battery has charge-discharge cycles, each of said cycles having a charging portion and a discharging portion; and
30 the crocessor includes
35 O 96/15563
-183-
i) means to detect ends of the discharging portions of the charge-discharge cycles, and ii) means to calculate an actual full capacity of the battery at the detected ends of the discharging portions of the charge-discharge cycles.
136. A combination portable computer- rechargeable battery according to claim 127, wherein: the battery has a discharge mode for supplying electrical current to the terminal means and - to the portable computer, and a charge mode for receiving electrical current from the terminal means; the processor performs a given series of calculations at predefined intervals; and at each cf said intervals, i) if the battery is in the discharge mode, the processor determines the amount of charge supplied by the battery since the most recent previous one of said intervals, and ϋ) ' the battery is in the charge mode, the processor determines the amount of charge supplied to the battery since the most recent previous one of said intervals.
137. A combination portable computer- rechargeable battery according to Claim 136, wherein: at each cf said intervals, trie processor determines the amount of current internally discharged by the battery since the most recent previous one of said intervals. 0 /15563
-184-
138. A combination portable computer- rechargeable battery according to claim 137, wherein: said stored values further include a full capacity value representing a full capacity of the battery and a remaining capacity value representing remaining capacity of the battery; the processor periodically resets saiα full capacity value; and the processor calculates the remaining capacity cf the battery according tc the equation
CAP,* ~ CAP,.. - ΣH - Σ, + Σ_ where: CAP,ιK is the remaining capacity of the battery,
CAPr- is the most recently reset value for the full capacity value,
∑i is the amount of charge internally discharged in the battery since the f ll capacity value of the battery was most recently reset,
Σ_ is the amount of charge discharged by the battery 3ince the full capacity value was most recently reset, and -.... is a percentage cf the amount of charge supplied to the battery since the full capacity was most recently reset.
139. A method of operating a combination portable computer-rechargeable battery system, the rechargeable battery system including at least one O 96/15563
-185-
rechargeabie battery ceil, a processor and a memory area, the method cortprisir.g connecting the rechargeable battery to the portable computer to supply electrical power thereto; 5 sensing, and generating analog signals representing, battery vcltage, battery temperature ana battery current; converting said analog signals to digital signals representing battery voltage, battery *- temperature and battery current; storing data vaiue? in mercery area, said stored data values including at least values representing battery voitage, battery temperature ar.d _ battery current;
15 the processor performing predefined calculations using said digital cignals to calculate values for defined variables; and transmitting da:ε and messages oetween the 20 portable computer and the battery system, mcludirg the steps i) transmi ting messages frorr. the pcrtaole computer to the processor requesting said calculated values, and * ϋ the processor, m response to receiving said messages, transm: tiπg to the computer the calculated values.
140. A me-hod according to Claim 139, wherei : 30
35 -186-
the battery has a discharge mode for supplying electrical current tc the terminal means and to tne portable computer, and a charge cαe for receiving electrical current from the terminal means; 5 the processor performs a given series of calculations at predefined intervals; and at each of sa d intervals, i) f the battery is in the discharge mode, the processor determining the amount cf charge *0 supplied by ths battery since the most recent previous one of said intervals, and ii) if the battery i* in the charging mode, the processor determining the amount cf charge supplied to the battery since the most recent previous 15 one of said intervals.
141. A method according to Claim 139, wherein ail of the digital values needed by the processor to perforrr said predefined calculations are
20 received by the processor from the combination of the analog-to-digitai converter and the memory area.
142. A method according to Claim 139, wherein the step of performing the predefined calculations includes the 3tep of calculating a ~ _, . .
-•* predicted remaining oattery life at a present rate of current discharge by the battery.
143. A method according to Claim 139, wherein:
30
35 /15563
-187- the step of transmitting messages to the processor includes the step of transmitting messages to a receiving means on the processor; said receiving means has an abled state and a disabled state- in the abled state, the receiving means is able tc receive requests fro.T the computer; and in the disabled state, the receiving means is disabled from receiving requests from the computer; the step of performing predefined calculations includes tne steps of
U performing the predefined calculations at regular periods, each cf said periods having first and second intervals, and ii; during the first interval of each of said periods, the processor performing said predefined calculations and placing the receiving means in the disabled state. 144. A nethcd according to Claim 139, wherein: the combination further includes a battery recharger connected to the battery for supplying electrics! power to the battery; and the step of transmitting data and messages includes the steps of i; the battery recharger transmitting messages to the processor reguestmg identified values, and •188-
ii) the processor, in response tc receiving the messages from the battery recharger, transmitting to the battery recharger the identified values.
145. A method according to Claim 139,
5 wherein the storing step incljdes the step of storing in the memory area a vaiue representing nominal full capacity of the battery.
146. A method according to Claim 139, further including the steps of:
^° discharging the battery during discharging cycles; and the processor, (i detecting ends of the discharging cycles, and (ii; calculating an actual full capacity of the battery at the detected ends of
15 the discharging cycles.
147. A method according to Ciai 146, further including the step of, at each of said intervals, the processor also determining the amount
20 of current internally discharged by the battery since the most recent previous one cf said intervals.
148. A method according to Clai.τ 147, wherein: the step of storing data values includes the 25 step of storing a full capacity vaiue representing a full capacity of the battery and a remaining capacity value representing remaining capacity cf the battery; the step of performing predefined calculations includes the steps of periodically
35 /15563
-189-
resetting the full capacity value, and periodically calculating the remaining capacity cf the battery; the step cf calculating the remaining capacity of the battery includes the step of calculating the remaining capacity of the battery according to the equation
CAPMv ~ CAP.T= - Σ_ - Σ, * Z_. where CAP*t1 is the rerair.ing capacity of the battery,
CAPrr is the most recently reset value of the full capacity value,
Σ„ is the amount of charge internally discharged in t e cattery since the fυxl capacity vaiue cf the battery was r.ost recently reset,
I is the amount of charge discharged by the battery since tne full capacity vaiue was most recently reset, and ∑\ is a percentage of the amount of charge supplied to the battery since the full capacity was most recently reset.
6/15563
-190-
1-.9. A battery pack comprising: terminal means fcr connecting the battery pacr tc a battery powered device and to a battery recharger; a oattery inducing at least one rechargeable battery cell connected tc the terminal means, the battery having l) a discharge mode for supplying electrical power the terminal means and -.υ che oattery powered device, and ii) a charge mode fcr receiving electrical power from the terminal means; sensing means for sensing, ar.c generat ro, analog signals representing, battery voltage, battery temperature, and battery current; an integrated circuit including i) an analog-to-digitcii converter for receiving said analog signals and converting said analog signals to digital s.gnals representing battery voltage, battery temperature, ar.O battery current, and i) a processor connected tc the ar.aiog-tc- digital converter for receiving the digital signals therefrom, and for performing predefined calculations sing saiα digital signals, wherein the integrated circuit comprises a muitituαe of layers, sa d multitude of layers including upper and lower pa ers, wherein εaid lower layers form a rando-i access memory area fcr storing a plurality of variable 6/155*53
-191- data values, said plurality cf variable data values including at least data values representing battery voltage, battery ter.perature and battery current, and wherein said upper layers form a read only memory area for storing a plurality of fixed data values.
250. A battery pack according to Claim 149, wherein the upper layers are formed using a metal mask.
152. A battery pack according to Claim 149, wherein said fixed data va.ues include a unique battery identification cede.
152. A battery pack according tc Claim 149, wherein the read only memory area contains a plurality of fixed algoritnms.
153. A battery pack according tc Claim 149., for use by a customer having a need for a specific algorithm, and wherein the read cnly memory area stores said specific algorithm.
154. A battery pack according tc Claim 149, wherei : each of the upper layers includes a matrix consisting of n rcws and m columns, the rows and columns intersecting to form n x m matrix locations; and a respective one transistor is located at each one of the matrix lecatioπ*.
155. A battery pack according to Clain 154, wherein: O 96/15563
-192-
βach of the upper layers further includes a plurality of common lines having a common electrical voltage level; each of the transistors includes a source - terminal and a drain terminal; the source terminals of selected transistors are directly connected to the drain terminals of other transistors; and both the source and drain terminals of other 0 selected transistors are directly connected to one of the common lines.
156. A battery pack according to Claim 155 wherein: the transistors in each of said upper layers 5 consist of first and second groups of transistors; the source terminals of the first group of transistors are directly connected to the drain terminals of others of the transistors; and thβ source and drain terminals of the transistors of the second group are directly connected to one of the common lines.
157. A battery pacJc according to Claim 155, wherein both the source and drain terminals of each 5 one of said other selected transistors are directly connected to the same one of the common lines.
158. A method of customizing a battery system fcr a specific application, the battery system comprising a rechargeable battery, sensing means for 0 sensing and generating signals representing s
5 -193-
plurality of battery parameters, and an integrated circuit including (i) an anaicg-to-aigitai converter for receiving said analog signals and converting the analog signals tc digital signals, and (ii) a
5 processor for receiving sa d digital signals ana fcr performing predefined calculations using saiα αigitai signals, the method compris ng.' forming the integrated circuit from a multitude of layers, said multitude of layers 0 including upper and lower layers; forming a random access memory area frorr the lower layers of the integrated circuit, and storing a plurality of variable data values m said lower m ι_ layers; and 15 forming a read only memory area from the upper layers of the integrated circuit, and storing a plurality of fixed data values in said upper layers.
159. A method according to Claim 158, 20 wherein the step cf forming the integrated circuit includes the step of forming said upper layer by using a metal rr.as .
16C. A method according to Clairr. 153, wherein the step of storing a plurality of fixed data 25 values in said upper layers includes the step of storing a unique cattery identi ication code n said upper layers.
161. A method according tc Ciai.τ. 156, wπerein tne step of forming a read only memory area
35 -194-
from the upper layers includes the step cf storing a plurality of fixed algorithms in said upper layers.
162. A method according to Claim 158, wherein the battery system is for a customer having a
~ need for a specific al oπt.im, and wherein the step of forming a read only memory area includes the step of storing said specific algorithm in sa d upper layers.
163. A πetnod according to Claim 158, wherein the step of forming the integrated circuit 0 includes the steps of; providing each of sa d upper layers with a matrix consisting of n rows and columns, the rows and columns intersecting to form n x matrix locations,- and locating a respective one transistor at each one of the matrix locations.
164. A method according to Claim -163, wherein each of the transistors includes a source
20 terminal and a drain terminal, and the step of forming the integrated circuit further includes the steps of: providing each cf the upper layers with a plurality of common lines having a common electrical voltage level;
*5 directly connecting t e source terminals of selected transistors m each cf the upper layers tc tne αrair. cermiπals of other transistors; and directly connecting botn the source and αra r. terminals of other selected transistors m each 30 cf the upper layers to one cf the common imes.
35 165. A method according tc Claim 164, wherein the transistors in each of said upper layers consist of first and second groups of transistors, and wherein the step of forming the integrated circuit further includes the steps of: in each of said upper layers, directly connecting the source terminals of the first group of transistors to the drain terminals of ethers of the transistors, and directly connecting the source and drain terminals of the second group of transistors to one of the common lines.
166. A method aocorαmg to Claim 16C, wherein the step cf directly connecting fcot the source and drain terminals cf said other selected transistors in each cf the upper layers tc one of the common lines includes the step of directly connecting the source and drain terminals of each cf said ether selected transistors to the same one of the common lines.
167. A battery pack comprising: terminal means tor connecting the battery pack to a battery powered device and to a battery recnarger; a battery including at least one rechargeable battery cell connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, ar.d ii) a charge moαe fcr receiving electrical power from the terminal means; sensing means for sensing and generating analog signals representing battery voltage, battery temperature, and battery current; an anaiog-to-α gital converter for receiving sa d analog signals and converting said analog signals tc digital signals representing battery voltage, battery temperature, and battery current; a memory area for storing data values including values representing battery voltage, battery temperature and battery current, said memory area including a plurality of lock-up tables, each of said tables containing a multitude cf values; a processor connected tc the anaiog-to- digital converter for receiving the digital signals therefrom, connected to the memory area to receive values therefrom, and for performing predefined calculations, wherein said preαefi ed calculations require a plurality of values from the look-up tables, -197-
a d wherein all cf said required values are obtained from the look-up tables in the memory area.
168. A battery pack according co Claim 16", where n: one of the values stored in the memory area is a full capacity cf the battery; one of said look-up tables contain* a multitude of residual capacity correction factors 3tored as a function cf the battery discharging current and battery temperature; one cf said calculations is a calculation of the residual capacity of tho battery; and the residua., capacity of tne battery is calculated according tc the equation:
Residual Capacity - (Full Capacity) (x) where x is based cn a residual capacity correction factor obtained from said one cf the look up tables. 169. A battery pack according to Claim 167, wherein: the battery has a relative state of charge; the battery has a se-f-d scharge current; one cf said look-up tables contains a multitude cf self-discharge currents stored as a function cf the battery temperature and the relative state cf charge cf the battery; one of said calculations is a calculation of the amount of current self-discharged by the battery ever a given time period; ar.d O 96/15563
-198- the amount of current self discharged by the battery over a given time period is calculated according to the equation:
S « I, Δt, where, S is the amount cf current self- discharged by the battery ovεr the given time period,
Δt4 is the length of the given time period, and
1. is the self-discharge current obtained - frcm said one of the look-up tables.
170. A battery pack according tc Claim 167, wherein: the battery has a relative state of charge and a charging current; one of said look-up tables contains a multitude of current efficiency factors stored as a function of battery relative state of charge and battery charging current; one cf said calculations is a calculation of an amount of charge added t.c the battery over a given time period; the amount cf charge adαed tc the battery ever a given t me period is calculated according to the equation: c lute where, C is the charge added to the battery, I s the average current supplied to the battery J during - the σ .iven time -oeriod, 6/15563
-199-
Δt is the length of the given time period, and
6 is a current efficiency factor obtained from said one of the look-up tables. 171. A battery pack comprising: terminal means for connecting the battery pack to a battery powered device and to a battery recharger; a battery including at least one rechargeable battery ceil connected to the terminal means, said battery having i) a discharge mode for supplying electrical power to the battery powered device, and ii) a charge mode for receiving electrical power from the terminal means; sensing means fcr sensing and generating analog signals representing battery voltage, battery temperature, ana battery current; an anaiog-to-digital converter for receiving said analog signals and converting said analog signals to digital signals representing battery voitage, battery temperature, and battery current; a memory area fcr stcring data values including vsiues representing battery voltage, battery temperature and battery current, said memory area including a plurality of look-up tables, said plurality of look-up tables including i) a first icok-u table containing a , multitude of residual capacity correction factors 6/15563
-200-
3tored as a function of battery discharging current and battery temperature, ii, a second look-up table containing a multitude of self-discharge currents stored as a function of battery temperature and the relative state of charge of the battery, and iii) a third lock-up table containing a multitude of current efficiency factors stored as a function cf the relative state cf charge of the battery and battery charging current; and a processor connected to the anaiog-to- digitai converter for receiving the digital signals therefro.i., connected tc the memory area to receive values therefrom, and for performing predefined calculations using said digital signal and values.
172. A method of operating a battery system, .naving a rechargeable battery, a processor and a memory area, the method comprising: connecting the rechargeable battery to a battery powered device to supply electrical power thereto; sensing, and generating analog signa-s representing, cattery voltage, battery temperature and battery current; converting said analog signals tc digita. signals representing battery voltage, battery temperature ana battery current; storing data values in tne memory area, said stored data val s inciudiπ &. _ least values -201- repreeβnting battery voltage, battery temperature and battery current; βtcring additional values in a plurality cf look-up tables in the memory area; and c the processor performing predefined calculations using said digital signals and values from the memory area, wherein said predefined calculations require a plurality of values from look¬ up tables/ and all of said required values are 0 obtained from the look-up tables in the memory area.
173. A method according to Claim 172, wherein: one of the values stored in the memory area is a full capacity of the battery; 5 one cf said look-up tables in the memory area contains a multitude of residual capacity correction factors stored as a function cf the battery discharging current and battery temperature; and 0 the step of the processor performing predefined calculations includes the step of the processor calculating a residual capacity of the battery according to the equation:
Residual Capacity -(Full Capacity) (x) 5 where x is based or. a residual capacity correction factor obtained from said one of said look¬ up tables
174. A method according to Claim 172, wherein: 0
5 96/15563
-202-
one of said look-up cables in the memory area contains a multitude cf self-discharge current values stored as a function of the battery temperature ar.c the relative state of charge of the battery, and the step of the processor performing predefined calculations includes the step cf the processor calculating an amount of currer.t self- άischarged by the battery over a given time period according to the equation: S - I. Δz , where, S is the amount of currer.t self- discharged by the battery over the given ti.T.e period, it, is the length cf the given tirr.e period, and r» is the self-discharge current obtained from said one of the look-up tables.
275. A method according tc Claim 172, wherei one of said look-up tables in. the .T.errory area contains a multitude of current efficiency factors stored as a function of battery relative state of charge and battery charging current; and the step of the processor performing predefined calculations includes the step of calculating an amount of charge added to the battery over a giver, period according to the equation:
C - lu e where, C is the charge added to the battery,
I is the average current supplied to the battery during the given tirr.e period, and ε - i.s& a B. ccuurr.rent efficiency factor obtained from said one of the look-up tables.
AMENDED SHEET (ARTICLE 1
EP95939100A 1994-11-10 1995-11-08 Smart battery device Withdrawn EP0793862A4 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US336945 1994-11-10
US08/336,945 US5633573A (en) 1994-11-10 1994-11-10 Battery pack having a processor controlled battery operating system
PCT/US1995/014543 WO1996015563A1 (en) 1994-11-10 1995-11-08 Smart battery device

Publications (2)

Publication Number Publication Date
EP0793862A1 EP0793862A1 (en) 1997-09-10
EP0793862A4 true EP0793862A4 (en) 1999-11-24

Family

ID=23318416

Family Applications (1)

Application Number Title Priority Date Filing Date
EP95939100A Withdrawn EP0793862A4 (en) 1994-11-10 1995-11-08 Smart battery device

Country Status (12)

Country Link
US (7) US5633573A (en)
EP (1) EP0793862A4 (en)
JP (1) JPH10509579A (en)
AR (1) AR000250A1 (en)
AU (1) AU705389B2 (en)
BR (1) BR9509140A (en)
CZ (1) CZ139897A3 (en)
FI (1) FI971993A (en)
IL (1) IL115955A (en)
MX (1) MX9703393A (en)
WO (1) WO1996015563A1 (en)
ZA (1) ZA959575B (en)

Families Citing this family (509)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6107802A (en) * 1992-07-08 2000-08-22 Matthews; Wallace Edward Battery pack with monitoring function utilizing association with a battery charging system
US5633573A (en) * 1994-11-10 1997-05-27 Duracell, Inc. Battery pack having a processor controlled battery operating system
FR2740554A1 (en) * 1995-10-31 1997-04-30 Philips Electronique Lab SYSTEM FOR MONITORING THE DISCHARGE PHASE OF THE CHARGING-DISCHARGE CYCLES OF A RECHARGEABLE BATTERY, AND HOST DEVICE PROVIDED WITH AN INTELLIGENT BATTERY
US5641587A (en) * 1995-12-15 1997-06-24 Compaq Computer Corporation Battery pack with a monitoring circuit for a known system
US6018232A (en) * 1996-02-27 2000-01-25 Fujitsu Limited Method of operating battery powered computing device with radio transmitter
US6441025B2 (en) * 1996-03-12 2002-08-27 Pg-Txl Company, L.P. Water soluble paclitaxel derivatives
DE19610627A1 (en) * 1996-03-19 1997-09-25 Bosch Gmbh Robert Microcontroller with self-alarm device
US6008620A (en) * 1996-04-05 1999-12-28 Sony Corporation Battery charging device, method for charging battery pack and battery pack
US5764034A (en) * 1996-04-10 1998-06-09 Baxter International Inc. Battery gauge for a battery operated infusion pump
US5963255A (en) * 1996-04-16 1999-10-05 Apple Computer, Inc. System and method for managing utilization of a battery
KR100245199B1 (en) * 1996-05-21 2000-02-15 윤종용 Method of converting power saving mode in a computer
US5867008A (en) * 1996-06-05 1999-02-02 Double-Time Battery Corporation Overcharge protection circuitry for rechargeable battery pack
AU3803097A (en) * 1996-07-17 1998-02-09 Duracell Inc. Battery operating system
US8872517B2 (en) 1996-07-29 2014-10-28 Midtronics, Inc. Electronic battery tester with battery age input
US8198900B2 (en) 1996-07-29 2012-06-12 Midtronics, Inc. Automotive battery charging system tester
US6051976A (en) 1996-07-29 2000-04-18 Midtronics, Inc. Method and apparatus for auditing a battery test
US6850037B2 (en) 1997-11-03 2005-02-01 Midtronics, Inc. In-vehicle battery monitor
US6633165B2 (en) 1997-11-03 2003-10-14 Midtronics, Inc. In-vehicle battery monitor
US6081098A (en) 1997-11-03 2000-06-27 Midtronics, Inc. Method and apparatus for charging a battery
US6331762B1 (en) 1997-11-03 2001-12-18 Midtronics, Inc. Energy management system for automotive vehicle
US6351102B1 (en) 1999-04-16 2002-02-26 Midtronics, Inc. Automotive battery charging system tester
US6566883B1 (en) 1999-11-01 2003-05-20 Midtronics, Inc. Electronic battery tester
US6329793B1 (en) 1996-07-29 2001-12-11 Midtronics, Inc. Method and apparatus for charging a battery
US6445158B1 (en) 1996-07-29 2002-09-03 Midtronics, Inc. Vehicle electrical system tester with encoded output
US7706991B2 (en) 1996-07-29 2010-04-27 Midtronics, Inc. Alternator tester
US5864766A (en) * 1996-08-13 1999-01-26 Chiang; Chih-Cheng Cellular telephone battery with auto-answering and hand-free functions
US5900718A (en) * 1996-08-16 1999-05-04 Total Battery Management, Battery charger and method of charging batteries
US5804894A (en) * 1996-08-16 1998-09-08 Telxon Corporation Low voltage battery pack monitoring circuit with adjustable set points
JP2836600B2 (en) * 1996-09-03 1998-12-14 日本電気株式会社 Mobile terminal device
KR100193736B1 (en) * 1996-09-17 1999-06-15 윤종용 Battery pack with battery protection
US6332113B1 (en) 1996-10-07 2001-12-18 Midtronics, Inc. Electronic battery tester
TW382670B (en) * 1996-11-21 2000-02-21 Hitachi Ltd Low power processor
US5714870A (en) * 1996-12-18 1998-02-03 Intel Corporation Method for measuring suspend-time power consumption in a battery-powered electronic device
US5895440A (en) * 1996-12-23 1999-04-20 Cruising Equipment Company, Inc. Battery monitor and cycle status indicator
US5914605A (en) 1997-01-13 1999-06-22 Midtronics, Inc. Electronic battery tester
US5838140A (en) * 1997-01-17 1998-11-17 Lucent Technologies Inc. Portable device battery technique
US5838139A (en) * 1997-01-17 1998-11-17 Lucent Technologies Inc. Portable device battery technique
JP3013825B2 (en) * 1997-12-02 2000-02-28 日本電気株式会社 Information terminal device, input / output control method, and recording medium
JPH10268985A (en) * 1997-03-27 1998-10-09 Toshiba Corp Device and method for controlling power source
US6157169A (en) * 1997-04-30 2000-12-05 Samsung Electronics Co., Ltd. Monitoring technique for accurately determining residual capacity of a battery
US6459175B1 (en) * 1997-11-17 2002-10-01 Patrick H. Potega Universal power supply
US6025695A (en) * 1997-07-09 2000-02-15 Friel; Daniel D. Battery operating system
US5973734A (en) 1997-07-09 1999-10-26 Flashpoint Technology, Inc. Method and apparatus for correcting aspect ratio in a camera graphical user interface
US6104967A (en) 1997-07-25 2000-08-15 3M Innovative Properties Company Fault-tolerant battery system employing intra-battery network architecture
US6117584A (en) 1997-07-25 2000-09-12 3M Innovative Properties Company Thermal conductor for high-energy electrochemical cells
US6146778A (en) 1997-07-25 2000-11-14 3M Innovative Properties Company Solid-state energy storage module employing integrated interconnect board
US6099986A (en) 1997-07-25 2000-08-08 3M Innovative Properties Company In-situ short circuit protection system and method for high-energy electrochemical cells
US6120930A (en) 1997-07-25 2000-09-19 3M Innovative Properties Corporation Rechargeable thin-film electrochemical generator
US6087036A (en) 1997-07-25 2000-07-11 3M Innovative Properties Company Thermal management system and method for a solid-state energy storing device
US6046514A (en) 1997-07-25 2000-04-04 3M Innovative Properties Company Bypass apparatus and method for series connected energy storage devices
US5952815A (en) 1997-07-25 1999-09-14 Minnesota Mining & Manufacturing Co. Equalizer system and method for series connected energy storing devices
US6100702A (en) 1997-07-25 2000-08-08 3M Innovative Properties Company In-situ fault detection apparatus and method for an encased energy storing device
KR100254776B1 (en) * 1997-08-25 2000-05-01 윤종용 The charging and discharging methods of electric apparatus with a smart battery
US5994878A (en) * 1997-09-30 1999-11-30 Chartec Laboratories A/S Method and apparatus for charging a rechargeable battery
JP3790618B2 (en) * 1997-10-30 2006-06-28 株式会社東芝 Battery module and battery management system thereof
US7688074B2 (en) 1997-11-03 2010-03-30 Midtronics, Inc. Energy management system for automotive vehicle
US7774151B2 (en) 1997-11-03 2010-08-10 Midtronics, Inc. Wireless battery monitor
US6586941B2 (en) 2000-03-27 2003-07-01 Midtronics, Inc. Battery tester with databus
US8958998B2 (en) 1997-11-03 2015-02-17 Midtronics, Inc. Electronic battery tester with network communication
US7705602B2 (en) 1997-11-03 2010-04-27 Midtronics, Inc. Automotive vehicle electrical system diagnostic device
WO1999027628A1 (en) * 1997-11-20 1999-06-03 Encore 2000 Limited Battery monitoring system
US6002240A (en) * 1997-12-12 1999-12-14 Dell Usa, L.P. Self heating of batteries at low temperatures
US6025699A (en) * 1997-12-12 2000-02-15 Dell Usa, L.P. Self discharge of batteries at high temperatures
US6235425B1 (en) 1997-12-12 2001-05-22 3M Innovative Properties Company Apparatus and method for treating a cathode material provided on a thin-film substrate
US6078871A (en) * 1998-01-15 2000-06-20 Micron Electronics, Inc. Method of displaying a status condition of a battery
US6137261A (en) * 1998-01-26 2000-10-24 Physio-Control Manufacturing Corporation Rechargeable battery maintenance and testing system
JPH11215725A (en) * 1998-01-29 1999-08-06 Oki Electric Ind Co Ltd Charging state discriminating method/device and charging device
US6023151A (en) * 1998-03-16 2000-02-08 Eveready Battery Company, Inc. Method and device for enhancing smart battery performance
EP1213818B1 (en) * 1998-03-24 2007-07-04 Seiko Epson Corporation Electronic device method, method of controlling electronic device, method of estimating charge in rechargeable battery, and method of charging rechargeable battery
US5939865A (en) * 1998-03-31 1999-08-17 Aspen Electronics, Inc. Rechargeable battery having overcharge protection circuit and method of charging rechargeable battery
US6074775A (en) * 1998-04-02 2000-06-13 The Procter & Gamble Company Battery having a built-in controller
US6163131A (en) * 1998-04-02 2000-12-19 The Procter & Gamble Company Battery having a built-in controller
US6198250B1 (en) 1998-04-02 2001-03-06 The Procter & Gamble Company Primary battery having a built-in controller to extend battery run time
US6835491B2 (en) 1998-04-02 2004-12-28 The Board Of Trustees Of The University Of Illinois Battery having a built-in controller
US5936383A (en) * 1998-04-02 1999-08-10 Lucent Technologies, Inc. Self-correcting and adjustable method and apparatus for predicting the remaining capacity and reserve time of a battery on discharge
US6118248A (en) * 1998-04-02 2000-09-12 The Procter & Gamble Company Battery having a built-in controller to extend battery service run time
US6172505B1 (en) 1998-04-27 2001-01-09 Midtronics, Inc. Electronic battery tester
JP3877430B2 (en) * 1998-05-29 2007-02-07 三洋電機株式会社 Pack battery and shipping method
US6175211B1 (en) * 1999-04-15 2001-01-16 Black & Decker Inc. Battery pack with identification device
CA2272943C (en) * 1998-06-17 2008-08-12 Black & Decker Inc. Apparatus for charging batteries
JP2000031882A (en) * 1998-07-10 2000-01-28 Mitsubishi Electric Corp Portable information device system
US6097225A (en) * 1998-07-14 2000-08-01 National Semiconductor Corporation Mixed signal circuit with analog circuits producing valid reference signals
US6174617B1 (en) * 1998-07-20 2001-01-16 Sony Chemicals Corporation Communication method, remaining capacity calculation method, total capacity calculation method, overcharge protection method, information display method, and battery pack
US7602424B2 (en) 1998-07-23 2009-10-13 Scenera Technologies, Llc Method and apparatus for automatically categorizing images in a digital camera
US5969508A (en) * 1998-07-27 1999-10-19 Motorola, Inc. Battery charging method using battery circuitry impedence measurement to determine optimum charging voltage
WO2000007256A1 (en) 1998-07-27 2000-02-10 Gnb Technologies Apparatus and method for carrying out diagnostic tests on batteries and for rapidly charging batteries
EP1116315A4 (en) * 1998-08-28 2002-08-07 Invensys Energy Systems Nz Ltd Battery charge measurement and discharge reserve time prediction technique and apparatus
US6037777A (en) 1998-09-11 2000-03-14 Champlin; Keith S. Method and apparatus for determining battery properties from complex impedance/admittance
US6262563B1 (en) 1998-09-11 2001-07-17 Keith S. Champlin Method and apparatus for measuring complex admittance of cells and batteries
US6294896B1 (en) 1998-09-11 2001-09-25 Keith S. Champlin Method and apparatus for measuring complex self-immitance of a general electrical element
US6002238A (en) 1998-09-11 1999-12-14 Champlin; Keith S. Method and apparatus for measuring complex impedance of cells and batteries
US6532425B1 (en) * 1998-09-18 2003-03-11 C&D Charter Holdings, Inc. Remote battery plant monitoring system
US6181109B1 (en) 1998-10-01 2001-01-30 Alliedsignal Inc. Method and apparatus for monitoring and maintaining a plurality of batteries
US6051957A (en) * 1998-10-21 2000-04-18 Duracell Inc. Battery pack having a state of charge indicator
US6014014A (en) * 1998-10-28 2000-01-11 Hewlett-Packard Company State-of-charge-measurable batteries
US6181102B1 (en) * 1998-11-13 2001-01-30 Agilent Technologies, Inc. Battery pack chemistry detection and identification system and method
KR100521347B1 (en) 1998-11-30 2006-01-12 삼성전자주식회사 A portable computer having a system control function when detaching a battery pack from the portable computer
ES2155765B1 (en) * 1998-12-23 2001-12-01 Montajes Y Proyectos Electrote BATTERY CHARGER.
US6317141B1 (en) 1998-12-31 2001-11-13 Flashpoint Technology, Inc. Method and apparatus for editing heterogeneous media objects in a digital imaging device
US6809649B1 (en) * 1999-01-26 2004-10-26 Telefonaktiebolaget Lm Ericsson(Publ) Method and apparatus for communication between an electronic device and a connected battery
SE9900303L (en) 1999-01-27 2000-07-28 Ericsson Telefon Ab L M A method enabling communication between an electronic device and a battery, an apparatus comprising an electronic device and a battery, and a battery enabling communication
SE515929C2 (en) * 1999-01-27 2001-10-29 Ericsson Telefon Ab L M Method of synchronizing communication means in a battery with communication means in an electronic equipment, an apparatus and a battery
SE516285C2 (en) * 1999-01-27 2001-12-10 Ericsson Telefon Ab L M A method which enables communication between an electronic device and a battery, an apparatus comprising an electronic device and a battery, and a battery which enables communication
US6075343A (en) * 1999-02-12 2000-06-13 Quanta Computer Inc. Rechargeable battery pack module
JP4790881B2 (en) * 1999-02-26 2011-10-12 ソニー株式会社 Power supply control system, battery pack, electronic device, and warning display method for electronic device
US8636648B2 (en) 1999-03-01 2014-01-28 West View Research, Llc Endoscopic smart probe
US10973397B2 (en) 1999-03-01 2021-04-13 West View Research, Llc Computerized information collection and processing apparatus
WO2000060718A1 (en) * 1999-04-01 2000-10-12 Siemens Aktiengesellschaft Device and method for providing an energy-saving two-stage voltage supply to a battery-operated terminal
US7058525B2 (en) * 1999-04-08 2006-06-06 Midtronics, Inc. Battery test module
AU4333000A (en) 1999-04-08 2000-11-14 Midtronics, Inc. Electronic battery tester
US6795782B2 (en) 1999-04-08 2004-09-21 Midtronics, Inc. Battery test module
US6456045B1 (en) 1999-04-16 2002-09-24 Midtronics, Inc. Integrated conductance and load test based electronic battery tester
US6359441B1 (en) 1999-04-30 2002-03-19 Midtronics, Inc. Electronic battery tester
IL129797A0 (en) 1999-05-05 2000-02-29 Techtium Ltd Rechargeable battery packs
US6316914B1 (en) 1999-05-05 2001-11-13 Midtronics, Inc. Testing parallel strings of storage batteries
EP1107344B1 (en) * 1999-05-17 2010-11-03 Panasonic Corporation Circuit and device for protecting secondary battery
GB2350686B (en) 1999-06-03 2004-01-07 Switchtec Power Systems Ltd Battery capacity measurement
US6441585B1 (en) 1999-06-16 2002-08-27 Midtronics, Inc. Apparatus and method for testing rechargeable energy storage batteries
US6490543B1 (en) * 1999-07-13 2002-12-03 Scientific Monitoring Inc Lifeometer for measuring and displaying life systems/parts
US6144186A (en) * 1999-07-16 2000-11-07 Motorola, Inc. Low power enable circuit
JP2001045671A (en) * 1999-07-28 2001-02-16 Ricoh Co Ltd Bus address switching device of battery pack for electronic apparatus
WO2001015159A1 (en) * 1999-08-24 2001-03-01 O2 Micro International Limited Launch key, low power cd-rom player for portable computers
JP2001069611A (en) * 1999-08-27 2001-03-16 Honda Motor Co Ltd Battery controller for hybrid car
US6137269A (en) 1999-09-01 2000-10-24 Champlin; Keith S. Method and apparatus for electronically evaluating the internal temperature of an electrochemical cell or battery
US6313607B1 (en) 1999-09-01 2001-11-06 Keith S. Champlin Method and apparatus for evaluating stored charge in an electrochemical cell or battery
US6737831B2 (en) 1999-09-01 2004-05-18 Keith S. Champlin Method and apparatus using a circuit model to evaluate cell/battery parameters
KR100639731B1 (en) * 1999-09-03 2006-10-31 엘지전자 주식회사 Battery pack and operating method of battery pack
DE19944737A1 (en) * 1999-09-17 2001-03-29 Siemens Ag Method of charging an accumulator
US6363303B1 (en) 1999-11-01 2002-03-26 Midtronics, Inc. Alternator diagnostic system
US6163156A (en) 1999-11-01 2000-12-19 Midtronics, Inc. Electrical connection for electronic battery tester
US6249124B1 (en) 1999-11-01 2001-06-19 Midtronics, Inc. Electronic battery tester with internal battery
US6191557B1 (en) * 1999-11-05 2001-02-20 Ge Marquette Medical Systems, Inc. Dual-mode fuel gauge for display in battery-powered equipment
EP1100172A3 (en) * 1999-11-10 2004-10-13 Makita Corporation Battery charging device
US6333602B1 (en) 1999-12-14 2001-12-25 Exfo Photonic Solutions Inc. Smart light source with integrated operational parameters data storage capability
US6469512B2 (en) 2000-01-12 2002-10-22 Honeywell International Inc. System and method for determining battery state-of-health
US6466025B1 (en) 2000-01-13 2002-10-15 Midtronics, Inc. Alternator tester
US6133739A (en) * 2000-01-20 2000-10-17 Hendry Mechanical Works Electric battery monitoring systems
US6344733B1 (en) 2000-01-31 2002-02-05 Snap-On Technologies, Inc. Portable jump-starting battery pack with charge monitoring system
GB2359203B (en) * 2000-02-09 2004-09-01 Mitel Semiconductor Ab CMOS Low battery voltage detector
US6271645B1 (en) * 2000-02-11 2001-08-07 Delphi Technologies, Inc. Method for balancing battery pack energy levels
US6225808B1 (en) 2000-02-25 2001-05-01 Midtronics, Inc. Test counter for electronic battery tester
EP1182763A4 (en) * 2000-03-15 2004-09-01 Mitsubishi Electric Corp Cell protective circuit
US6725067B1 (en) 2000-03-24 2004-04-20 International Business Machines Corporation Method and system for restarting a reference clock of a mobile station after a sleep period with a zero mean time error
US6759849B2 (en) 2000-03-27 2004-07-06 Kevin I. Bertness Battery tester configured to receive a removable digital module
US7446536B2 (en) 2000-03-27 2008-11-04 Midtronics, Inc. Scan tool for electronic battery tester
US8513949B2 (en) 2000-03-27 2013-08-20 Midtronics, Inc. Electronic battery tester or charger with databus connection
US7398176B2 (en) * 2000-03-27 2008-07-08 Midtronics, Inc. Battery testers with secondary functionality
JP4117997B2 (en) * 2000-03-30 2008-07-16 三洋電機株式会社 Battery remaining capacity correction method
EP1160953B1 (en) * 2000-05-29 2009-12-02 Panasonic Corporation Method for charging battery
JP4642185B2 (en) * 2000-06-16 2011-03-02 ソニー株式会社 battery pack
US6828761B1 (en) * 2000-06-16 2004-12-07 Sony Corporation Battery charging/discharging apparatus and battery charging/discharging method
JP2002014749A (en) * 2000-06-30 2002-01-18 Mitsubishi Electric Corp Power supply system
US7024539B2 (en) * 2000-07-17 2006-04-04 Silicon Laboratories Inc. Resistor identification configuration circuitry and associated method
DE10039472A1 (en) * 2000-08-12 2002-02-21 Bosch Gmbh Robert Circuit arrangement for monitoring the state of charge of an accumulator
AU2001290370A1 (en) 2000-09-04 2002-03-22 Invensys Energy Systems (Nz) Limited Battery monitoring network
US6304087B1 (en) 2000-09-05 2001-10-16 Midtronics, Inc. Apparatus for calibrating electronic battery tester
DE10045622A1 (en) * 2000-09-15 2002-03-28 Nbt Gmbh Monitoring charging of gas-tight alkaline storage batteries by linearizing voltage-current characteristic for different temperatures
US6784641B2 (en) * 2000-09-20 2004-08-31 Toshiba Battery Co., Ltd. Uninterruptible power supply
US7564220B2 (en) * 2000-09-21 2009-07-21 O2Micro International Ltd. Method and electronic circuit for efficient battery wake up charging
US7348760B2 (en) * 2000-09-21 2008-03-25 O2Micro International Limited Power management topologies
US6674661B1 (en) 2000-09-29 2004-01-06 Artisan Components, Inc. Dense metal programmable ROM with the terminals of a programmed memory transistor being shorted together
US6542396B1 (en) 2000-09-29 2003-04-01 Artisan Components, Inc. Method and apparatus for a dense metal programmable ROM
US6313609B1 (en) * 2000-10-19 2001-11-06 Gregory D. Brink Determining battery capacity using one or more applications of a constant power load
GB2368495B (en) * 2000-10-23 2004-06-30 Ericsson Telefon Ab L M Monitoring circuit
AU2002221718A1 (en) * 2000-10-23 2002-05-06 Telefonaktiebolaget Lm Ericsson (Publ) Monitoring circuit
JP2002168926A (en) 2000-11-15 2002-06-14 Internatl Business Mach Corp <Ibm> Method of calculating capacity of intelligent battery, intelligent battery, and mobile electronic equipment
US6586130B1 (en) * 2000-11-22 2003-07-01 Honeywell International Inc. Method and apparatus for determining the state of charge of a lithium-ion battery
KR100395637B1 (en) 2000-11-27 2003-08-21 삼성전자주식회사 Remaining battery capacity compensator and method of controlling the same
US6359419B1 (en) * 2000-12-27 2002-03-19 General Motors Corporation Quasi-adaptive method for determining a battery's state of charge
JP5069826B2 (en) * 2001-02-01 2012-11-07 モトローラ ソリューションズ インコーポレイテッド Energy system communication protocol integrated on the system communication bus
DE10104981A1 (en) * 2001-02-03 2002-08-08 Varta Geraetebatterie Gmbh Procedure for monitoring the operational safety of rechargeable Li cells
JP2002236154A (en) * 2001-02-07 2002-08-23 Sanyo Electric Co Ltd Remaining capacity correction method of battery
US6735536B2 (en) * 2001-02-16 2004-05-11 Textron Inc. Method and apparatus for testing batteries on a golf car
US6479962B2 (en) * 2001-03-16 2002-11-12 Hewlett-Packard Company In-device charging system and method for multi-chemistry battery systems
KR100739665B1 (en) * 2001-03-27 2007-07-13 삼성전자주식회사 A battery and an electronic device which adopt the battery
US6545447B1 (en) * 2001-05-08 2003-04-08 National Semiconductor Corporation Method and apparatus for placing a battery pack that is in a usable mode into a storage sleep-mode ensuring long storage
GB2413225B (en) 2001-05-14 2005-12-28 Eaton Power Quality Ltd Battery charge management
JP3897541B2 (en) * 2001-05-28 2007-03-28 松下電器産業株式会社 Battery pack system
US6417669B1 (en) 2001-06-11 2002-07-09 Keith S. Champlin Suppressing interference in AC measurements of cells, batteries and other electrical elements
US6788025B2 (en) 2001-06-22 2004-09-07 Midtronics, Inc. Battery charger with booster pack
US6414467B1 (en) * 2001-07-03 2002-07-02 Ten-Der Wu Charging device with battery detection and protection function
US6456037B1 (en) 2001-07-18 2002-09-24 Motorola Inc. Battery charger and method to recall last charge state
US6469511B1 (en) 2001-07-18 2002-10-22 Midtronics, Inc. Battery clamp with embedded environment sensor
US6544078B2 (en) 2001-07-18 2003-04-08 Midtronics, Inc. Battery clamp with integrated current sensor
DE10139049A1 (en) * 2001-08-08 2003-02-20 Bosch Gmbh Robert Method and device for determining the state of charge of a vehicle battery
JP2003098044A (en) * 2001-09-25 2003-04-03 Sanshin Ind Co Ltd Inspection device of marine structure, and inspection system of marine structure
JP2003110483A (en) 2001-09-26 2003-04-11 Sanshin Ind Co Ltd Ship controller and ship control system
JP2003110714A (en) * 2001-09-26 2003-04-11 Sanshin Ind Co Ltd Small-sized ship information system, server computer and method for providing small-sized ship information
US6466026B1 (en) 2001-10-12 2002-10-15 Keith S. Champlin Programmable current exciter for measuring AC immittance of cells and batteries
JP3940284B2 (en) * 2001-10-24 2007-07-04 ヤマハマリン株式会社 A device for maintaining the remaining battery charge of a ship equipped with a propulsion engine
US6846207B2 (en) * 2001-10-30 2005-01-25 Sanshin Kogyo Kabushiki Kaisha Return-to-port warning device and method
US6661203B2 (en) * 2001-11-12 2003-12-09 Hewlett-Packard Development Company, L.P. Battery charging and discharging system optimized for high temperature environments
JP3847147B2 (en) * 2001-11-22 2006-11-15 富士通株式会社 Multi-threshold voltage MIS integrated circuit device and circuit design method thereof
US6659233B2 (en) * 2001-12-04 2003-12-09 Hydro-Aire, Inc. System and method for aircraft braking system usage monitoring
KR100433532B1 (en) * 2001-12-29 2004-05-31 삼성전자주식회사 Apparatus and method for managing power
US7114086B2 (en) * 2002-01-04 2006-09-26 Ati Technologies, Inc. System for reduced power consumption by monitoring instruction buffer and method thereof
US6696819B2 (en) 2002-01-08 2004-02-24 Midtronics, Inc. Battery charge control device
US6534954B1 (en) * 2002-01-10 2003-03-18 Compact Power Inc. Method and apparatus for a battery state of charge estimator
JP4433656B2 (en) * 2002-01-29 2010-03-17 ソニー株式会社 Information processing device
US20030184307A1 (en) * 2002-02-19 2003-10-02 Kozlowski James D. Model-based predictive diagnostic tool for primary and secondary batteries
JP2005528237A (en) * 2002-02-22 2005-09-22 プリント−ライト・ユニコーン イメージ プロダクツ カンパニー リミテッド オブ ズーハイ Intelligent ink cartridges and how to make them
KR20030075382A (en) * 2002-03-18 2003-09-26 (주)에스피에스 Smart battery pack with program upgrade function
US6906522B2 (en) * 2002-03-29 2005-06-14 Midtronics, Inc. Battery tester with battery replacement output
US6556020B1 (en) 2002-04-02 2003-04-29 The Raymond Corporation Battery state of charge indicator
JP4157317B2 (en) * 2002-04-10 2008-10-01 株式会社日立製作所 Status detection device and various devices using the same
US6646420B1 (en) * 2002-05-31 2003-11-11 Texas Instruments Incorporated Method of interrupting and dynamically switching ranges to improve battery charge measurement range in a sigma delta converter
WO2003103071A2 (en) * 2002-06-04 2003-12-11 University Of Akron Optimal battery charging for damage mitigation
US6870349B2 (en) * 2002-07-24 2005-03-22 International Business Machines Corporation Battery life estimator
KR100744872B1 (en) * 2002-08-24 2007-08-01 엘지전자 주식회사 Method for restoring injured battery data in comfortable device
US20040048143A1 (en) * 2002-09-05 2004-03-11 International Business Machines Corporation Method, apparatus and computer program product for managing a rechargeable battery
US7723993B2 (en) 2002-09-05 2010-05-25 Midtronics, Inc. Electronic battery tester configured to predict a load test result based on open circuit voltage, temperature, cranking size rating, and a dynamic parameter
US7418356B2 (en) * 2002-09-23 2008-08-26 Research In Motion Limited System and method of battery capacity estimation
US7983863B2 (en) * 2002-09-24 2011-07-19 Research In Motion Limited System and method of battery capacity estimation
TWI230797B (en) * 2002-11-08 2005-04-11 Mteq Systems Inc Method for counting cycle count of a smart battery and method and device for correcting full charge capacity of a smart battery using the same
US6781382B2 (en) 2002-12-05 2004-08-24 Midtronics, Inc. Electronic battery tester
US6892148B2 (en) * 2002-12-29 2005-05-10 Texas Instruments Incorporated Circuit and method for measurement of battery capacity fade
US6885952B1 (en) * 2003-04-09 2005-04-26 Universal Electronics Inc. System and method for determining voltage levels
US7081737B2 (en) * 2003-06-19 2006-07-25 O2Micro International Limited Battery cell monitoring and balancing circuit
US20070257642A1 (en) * 2003-06-19 2007-11-08 Sean Xiao Battery cell monitoring and balancing circuit
US7199557B2 (en) 2003-07-01 2007-04-03 Eaton Power Quality Company Apparatus, methods and computer program products for estimation of battery reserve life using adaptively modified state of health indicator-based reserve life models
US6894459B2 (en) * 2003-07-29 2005-05-17 Motorola, Inc. Charging method for extending battery life in the presence of high temperature
JP4010288B2 (en) * 2003-07-29 2007-11-21 ソニー株式会社 Secondary battery remaining capacity calculation method and battery pack
US8013611B2 (en) 2006-07-14 2011-09-06 Reserve Power Cell, Llc Vehicle battery product and battery monitoring system
JP4045340B2 (en) * 2003-08-13 2008-02-13 現代自動車株式会社 Battery effective power calculation method and calculation system
US7154276B2 (en) 2003-09-05 2006-12-26 Midtronics, Inc. Method and apparatus for measuring a parameter of a vehicle electrical system
US9255955B2 (en) 2003-09-05 2016-02-09 Midtronics, Inc. Method and apparatus for measuring a parameter of a vehicle electrical system
US9018958B2 (en) 2003-09-05 2015-04-28 Midtronics, Inc. Method and apparatus for measuring a parameter of a vehicle electrical system
US8164343B2 (en) 2003-09-05 2012-04-24 Midtronics, Inc. Method and apparatus for measuring a parameter of a vehicle electrical system
JP4097582B2 (en) * 2003-09-12 2008-06-11 三洋電機株式会社 Pack battery, electric device connectable to pack battery, and pack battery type determination method
EP1522865A1 (en) 2003-10-07 2005-04-13 AKG Acoustics GmbH Battery powered device
JP4842531B2 (en) * 2003-10-07 2011-12-21 エーケージー アコースティックス ゲーエムベーハー Battery powered devices
US20050077904A1 (en) * 2003-10-08 2005-04-14 Midtronics, Inc. Electronic battery tester with probe light
US7977914B2 (en) 2003-10-08 2011-07-12 Midtronics, Inc. Battery maintenance tool with probe light
US7321220B2 (en) * 2003-11-20 2008-01-22 Lg Chem, Ltd. Method for calculating power capability of battery packs using advanced cell model predictive techniques
JP2005165545A (en) 2003-12-01 2005-06-23 Sony Corp Electronic equipment and battery pack
DE10360892A1 (en) * 2003-12-19 2005-07-21 Robert Bosch Gmbh Method and device for wear detection in control units
US9153960B2 (en) 2004-01-15 2015-10-06 Comarco Wireless Technologies, Inc. Power supply equipment utilizing interchangeable tips to provide power and a data signal to electronic devices
GB2411055B (en) * 2004-02-10 2006-05-17 Sendo Int Ltd Wireless communication unit, battery and battery charge determination mechanism
US20050189915A1 (en) * 2004-02-18 2005-09-01 Quartex, Inc. Battery arrangement
US7475267B1 (en) * 2004-03-31 2009-01-06 Google, Inc. Systems and methods for delay in startup of multiple components
JP4530339B2 (en) * 2004-04-12 2010-08-25 ヤマハ発動機株式会社 Ship propulsion device shift device
US7777612B2 (en) 2004-04-13 2010-08-17 Midtronics, Inc. Theft prevention device for automotive vehicle service centers
JP4372626B2 (en) 2004-06-28 2009-11-25 ヤマハ発動機株式会社 Information communication apparatus and information communication method
US7212006B2 (en) * 2004-07-02 2007-05-01 Bppower, Inc. Method and apparatus for monitoring the condition of a battery by measuring its internal resistance
US7772850B2 (en) 2004-07-12 2010-08-10 Midtronics, Inc. Wireless battery tester with information encryption means
JP4217800B2 (en) * 2004-07-14 2009-02-04 ヤマハマリン株式会社 Ship power control device and ship
US8344685B2 (en) 2004-08-20 2013-01-01 Midtronics, Inc. System for automatically gathering battery information
US8436619B2 (en) 2004-08-20 2013-05-07 Midtronics, Inc. Integrated tag reader and environment sensor
US8442877B2 (en) 2004-08-20 2013-05-14 Midtronics, Inc. Simplification of inventory management
US9496720B2 (en) 2004-08-20 2016-11-15 Midtronics, Inc. System for automatically gathering battery information
KR100938075B1 (en) * 2004-08-30 2010-01-21 삼성에스디아이 주식회사 Smart battery and battery discrimination method using it
TWI273367B (en) * 2004-10-01 2007-02-11 Fortune Semiconductor Corp Method and device for calibrating monitor clocks
KR100693564B1 (en) * 2004-10-06 2007-03-14 주식회사 팬택 Handset with function of prevention of power on error and method for prevention of power on error in handset
JP4116609B2 (en) * 2004-11-04 2008-07-09 パナソニックEvエナジー株式会社 Power supply control device, electric vehicle and battery control unit
US7315789B2 (en) * 2004-11-23 2008-01-01 Lg Chem, Ltd. Method and system for battery parameter estimation
DE102004057239A1 (en) * 2004-11-26 2006-06-01 Austriamicrosystems Ag Device and method for charging and charge control of a rechargeable battery
US7710119B2 (en) 2004-12-09 2010-05-04 Midtronics, Inc. Battery tester that calculates its own reference values
JP2006164820A (en) * 2004-12-09 2006-06-22 Sony Corp Battery pack and charger
JP4744859B2 (en) * 2004-12-13 2011-08-10 パナソニック株式会社 Battery pack
US7228446B2 (en) * 2004-12-21 2007-06-05 Packet Digital Method and apparatus for on-demand power management
US20070290653A1 (en) * 2005-01-06 2007-12-20 Electritek-Avt, Inc. Buttonless Battery Charger Interface
US7710072B2 (en) * 2005-01-06 2010-05-04 Nexergy, Inc. Discharge circuit
JPWO2006090636A1 (en) * 2005-02-22 2008-07-24 シャープ株式会社 Battery replacement service system, billing method, and portable device
US7176806B2 (en) * 2005-02-23 2007-02-13 Eaglepicher Energy Products Corporation Physical key to facilitate an inactive mode for a state-of-charge indicator within a battery
US20060197502A1 (en) * 2005-03-02 2006-09-07 International Business Machines Corporation Method and system for rejuvenation of an energy storage unit
JP4767558B2 (en) * 2005-03-07 2011-09-07 日立ビークルエナジー株式会社 Power supply state detection device, power supply device, and initial characteristic extraction device used for power supply device
US7598700B2 (en) * 2005-03-30 2009-10-06 Reserve Power Cell, Llc Tamper resistant battery and battery warranty and performance tracking system
US7504830B2 (en) * 2005-06-06 2009-03-17 Associated Equipment Corp. Dual load tester
EP1775653B1 (en) 2005-10-14 2010-11-24 Research In Motion Limited Mobile communication device comprising a smart battery system
US7715884B2 (en) * 2005-10-14 2010-05-11 Research In Motion Limited Mobile device with a smart battery having a battery information profile corresponding to a communication standard
KR100990466B1 (en) * 2005-10-14 2010-10-29 리서치 인 모션 리미티드 Battery pack authentication for a mobile device
US20070096689A1 (en) * 2005-10-27 2007-05-03 Wozniak John A Battery analysis system and method
US7723957B2 (en) * 2005-11-30 2010-05-25 Lg Chem, Ltd. System, method, and article of manufacture for determining an estimated battery parameter vector
EP1804069A1 (en) * 2005-12-29 2007-07-04 Lg Electronics Inc. Method for managing charge levels of batteries in a plurality of apparatuses
JP2007205798A (en) * 2006-01-31 2007-08-16 Toshiba Corp Information processor and battery capacity measurement method
JP4876945B2 (en) * 2006-02-13 2012-02-15 ミツミ電機株式会社 Digital signal processor
US20070194791A1 (en) 2006-02-17 2007-08-23 Bppower Inc. Method and apparatus for monitoring the condition of a battery by measuring its internal resistance
JP2007233503A (en) * 2006-02-28 2007-09-13 Toshiba Corp Information processor and method for controlling electric power consumption
DE112007000043A5 (en) * 2006-03-20 2008-07-03 Temic Automotive Electric Motors Gmbh Energy storage system
JP4925701B2 (en) 2006-03-28 2012-05-09 ヤマハ発動機株式会社 Ship
US7723958B2 (en) * 2006-03-31 2010-05-25 Valence Technology, Inc. Battery charge indication methods, battery charge monitoring devices, rechargeable batteries, and articles of manufacture
US7646167B2 (en) * 2006-04-26 2010-01-12 Technuity, Inc. System for updating programmable batteries
US9020597B2 (en) 2008-11-12 2015-04-28 Endostim, Inc. Device and implantation system for electrical stimulation of biological systems
CA2590874A1 (en) 2006-05-31 2007-11-30 Ingersoll-Rand Company Cordless power tool battery and charging system therefore
US20080274400A1 (en) * 2006-06-28 2008-11-06 Jeff Dixon Battery cell having energy control device
JP4999387B2 (en) * 2006-07-24 2012-08-15 ヤマハ発動機株式会社 Ship
US7616882B2 (en) * 2006-08-10 2009-11-10 Research In Motion Limited Method and apparatus for power management in an electronic device
US9224145B1 (en) 2006-08-30 2015-12-29 Qurio Holdings, Inc. Venue based digital rights using capture device with digital watermarking capability
US9724510B2 (en) 2006-10-09 2017-08-08 Endostim, Inc. System and methods for electrical stimulation of biological systems
US9345879B2 (en) 2006-10-09 2016-05-24 Endostim, Inc. Device and implantation system for electrical stimulation of biological systems
US20150224310A1 (en) 2006-10-09 2015-08-13 Endostim, Inc. Device and Implantation System for Electrical Stimulation of Biological Systems
US11577077B2 (en) 2006-10-09 2023-02-14 Endostim, Inc. Systems and methods for electrical stimulation of biological systems
US7562720B2 (en) * 2006-10-26 2009-07-21 Ingersoll-Rand Company Electric motor impact tool
KR20090101483A (en) * 2007-01-07 2009-09-28 에네르델, 인코포레이티드 Method and system to measure series-connected cell voltages using a flying capacitor
US7791348B2 (en) 2007-02-27 2010-09-07 Midtronics, Inc. Battery tester with promotion feature to promote use of the battery tester by providing the user with codes having redeemable value
DE102007010988B3 (en) * 2007-03-05 2008-10-16 Varta Automotive Systems Gmbh Method and device for determining a compensation charge of a rechargeable battery
KR100950425B1 (en) * 2007-03-09 2010-03-29 주식회사 엘지화학 Protective circuit of secondary cell and method for controlling thereof
US8200444B2 (en) * 2007-03-30 2012-06-12 Ams Research Corporation Methods and apparatus for monitoring battery charge depletion
US8193772B2 (en) * 2007-04-03 2012-06-05 Broadcom Corporation Overvoltage protection utilized when a battery is removed from a system
US7808375B2 (en) 2007-04-16 2010-10-05 Midtronics, Inc. Battery run down indicator
TW200845461A (en) * 2007-05-04 2008-11-16 Iwei Technology Co Ltd Recharging apparatus with battery capacity analyzing function
FR2916098B1 (en) * 2007-05-11 2009-07-03 Commissariat Energie Atomique METHOD FOR CHARGING A STORAGE ELEMENT OF AN AUTONOMOUS SYSTEM
FR2916099B1 (en) * 2007-05-11 2009-07-31 Commissariat Energie Atomique METHOD FOR CHARGING A BATTERY OF AN AUTONOMOUS SYSTEM
KR100889179B1 (en) * 2007-05-29 2009-03-16 김금수 Inverter logic for estimating state of health and Apparatus for control thereof
JP2009017703A (en) * 2007-07-05 2009-01-22 Mitsumi Electric Co Ltd Charge control circuit of secondary battery and charge control device using the circuit
US9274157B2 (en) 2007-07-17 2016-03-01 Midtronics, Inc. Battery tester for electric vehicle
GB2463829B (en) 2007-07-17 2012-11-21 Midtronics Inc Battery tester for electric vehicle
DE102007033427A1 (en) * 2007-07-18 2009-01-22 Robert Bosch Gmbh Arrangement with a housing
US7928735B2 (en) 2007-07-23 2011-04-19 Yung-Sheng Huang Battery performance monitor
JP4640391B2 (en) * 2007-08-10 2011-03-02 トヨタ自動車株式会社 Power supply system and vehicle equipped with the same
US7751994B2 (en) * 2007-09-29 2010-07-06 Intel Corporation Intelligent battery safety management system configured to compare collected operational data with reference operational data
US7825615B2 (en) 2007-10-16 2010-11-02 Glj, Llc Intelligent motorized appliances with multiple power sources
US20090102672A1 (en) * 2007-10-19 2009-04-23 Honeywell International, Inc. Features to reduce low-battery reporting to security services at night
CN101425678B (en) * 2007-10-30 2011-11-23 比亚迪股份有限公司 Battery protection method and system
US7714736B2 (en) * 2007-10-30 2010-05-11 Gm Global Technology Operations, Inc. Adaptive filter algorithm for estimating battery state-of-age
EP2063327A1 (en) * 2007-11-26 2009-05-27 EM Microelectronic-Marin SA Electronic circuit for managing the operation of peripheral devices of a watch
MX2010005730A (en) * 2007-11-27 2010-12-15 Solaroad Electrawall Llc Autonomous, modular power generation, storage and distribution apparatus, system and method thereof.
US8203345B2 (en) 2007-12-06 2012-06-19 Midtronics, Inc. Storage battery and battery tester
US7795843B2 (en) * 2007-12-28 2010-09-14 Intel Corporation Short circuit detection for batteries
US8628872B2 (en) * 2008-01-18 2014-01-14 Lg Chem, Ltd. Battery cell assembly and method for assembling the battery cell assembly
US7994755B2 (en) * 2008-01-30 2011-08-09 Lg Chem, Ltd. System, method, and article of manufacture for determining an estimated battery cell module state
US8312299B2 (en) * 2008-03-28 2012-11-13 Packet Digital Method and apparatus for dynamic power management control using serial bus management protocols
US20090249090A1 (en) * 2008-03-28 2009-10-01 Schmitz Michael J Method and apparatus for dynamic power management control using parallel bus management protocols
US20090243549A1 (en) * 2008-03-31 2009-10-01 Naoki Matsumura Intelligent battery charging rate management
CN101282045B (en) * 2008-04-28 2010-08-11 炬力集成电路设计有限公司 Battery charging apparatus as well as control method thereof
US7675270B2 (en) * 2008-04-30 2010-03-09 Dell Products L.P. System and method for reliable information handling system and battery communication
US7835640B2 (en) * 2008-05-09 2010-11-16 Research In Motion Limited Method and system for operating a camera flash on a mobile device
US8275562B2 (en) * 2008-05-16 2012-09-25 Mediatek Inc. Method for evaluating remaining electric charge of a battery, and associated single chip system
US7880434B2 (en) * 2008-05-21 2011-02-01 Southwest Electronic Energy Corporation System for balancing a plurality of battery pack system modules connected in series
US7883793B2 (en) * 2008-06-30 2011-02-08 Lg Chem, Ltd. Battery module having battery cell assemblies with alignment-coupling features
US9140501B2 (en) * 2008-06-30 2015-09-22 Lg Chem, Ltd. Battery module having a rubber cooling manifold
US8426050B2 (en) * 2008-06-30 2013-04-23 Lg Chem, Ltd. Battery module having cooling manifold and method for cooling battery module
US8067111B2 (en) * 2008-06-30 2011-11-29 Lg Chem, Ltd. Battery module having battery cell assembly with heat exchanger
US8486552B2 (en) * 2008-06-30 2013-07-16 Lg Chem, Ltd. Battery module having cooling manifold with ported screws and method for cooling the battery module
US9759495B2 (en) * 2008-06-30 2017-09-12 Lg Chem, Ltd. Battery cell assembly having heat exchanger with serpentine flow path
US8202645B2 (en) 2008-10-06 2012-06-19 Lg Chem, Ltd. Battery cell assembly and method for assembling the battery cell assembly
US8154248B2 (en) * 2008-10-07 2012-04-10 Black & Decker Inc. Signal for pre-charge selection in lithium charging and discharge control/pre-charge function
RU2507660C2 (en) * 2008-10-08 2014-02-20 Макита Корпорейшн Electric driven tool, tool body and accumulator source of power supply
JP5313616B2 (en) * 2008-10-08 2013-10-09 株式会社マキタ Battery pack for electric tools and electric tools
CN101728850A (en) * 2008-11-03 2010-06-09 深圳富泰宏精密工业有限公司 Charging device and use method thereof
US8090415B2 (en) * 2008-12-12 2012-01-03 Sony Ericsson Mobile Communications Ab Intelligent battery warning system
DE102008063436A1 (en) * 2008-12-31 2010-07-01 Deutsche Post Ag Charging station and method of operation
CN102308431A (en) 2009-02-09 2012-01-04 伊克斯动力有限公司 Discharging batteries
JP5486822B2 (en) * 2009-02-17 2014-05-07 株式会社日立製作所 Battery system
US8823323B2 (en) * 2009-04-16 2014-09-02 Valence Technology, Inc. Batteries, battery systems, battery submodules, battery operational methods, battery system operational methods, battery charging methods, and battery system charging methods
US9337456B2 (en) * 2009-04-20 2016-05-10 Lg Chem, Ltd. Frame member, frame assembly and battery cell assembly made therefrom and methods of making the same
US8403030B2 (en) * 2009-04-30 2013-03-26 Lg Chem, Ltd. Cooling manifold
US8663829B2 (en) * 2009-04-30 2014-03-04 Lg Chem, Ltd. Battery systems, battery modules, and method for cooling a battery module
US8663828B2 (en) * 2009-04-30 2014-03-04 Lg Chem, Ltd. Battery systems, battery module, and method for cooling the battery module
US20100275619A1 (en) * 2009-04-30 2010-11-04 Lg Chem, Ltd. Cooling system for a battery system and a method for cooling the battery system
US8852778B2 (en) * 2009-04-30 2014-10-07 Lg Chem, Ltd. Battery systems, battery modules, and method for cooling a battery module
US8514565B2 (en) * 2009-07-23 2013-08-20 Stec, Inc. Solid state storage device with removable power backup
US8703318B2 (en) * 2009-07-29 2014-04-22 Lg Chem, Ltd. Battery module and method for cooling the battery module
US8399118B2 (en) * 2009-07-29 2013-03-19 Lg Chem, Ltd. Battery module and method for cooling the battery module
CN101995553B (en) * 2009-08-12 2013-06-05 中兴通讯股份有限公司 Electric quantity detecting circuit as well as processing device and method for detecting state of mobile phone in standby mode
US8399119B2 (en) * 2009-08-28 2013-03-19 Lg Chem, Ltd. Battery module and method for cooling the battery module
JP5275176B2 (en) * 2009-08-31 2013-08-28 レノボ・シンガポール・プライベート・リミテッド Battery pack and its function stop method
CN101645523B (en) * 2009-09-01 2012-01-11 惠州市蓝微电子有限公司 Identification method of charger for battery
JP2011135656A (en) * 2009-12-22 2011-07-07 Sanyo Electric Co Ltd Battery system, vehicle with the same, and method for detecting internal short circuit in the battery system
JP2011135740A (en) * 2009-12-25 2011-07-07 Makita Corp Battery pack for power tool and battery connection device
JP5586219B2 (en) * 2009-12-25 2014-09-10 株式会社東芝 Diagnostic device, battery pack, and battery value index manufacturing method
CN101776737B (en) * 2009-12-29 2012-07-25 四川长虹电器股份有限公司 Automatic early warning method of quantificational electric quantity
KR20110090212A (en) * 2010-02-03 2011-08-10 삼성전자주식회사 Apparatus and method for reducing time to charge battery in portable device
DE102010006965A1 (en) * 2010-02-05 2011-08-11 Continental Automotive GmbH, 30165 Apparatus and method for determining a range of a battery characteristic
US20110193518A1 (en) * 2010-02-10 2011-08-11 James Wright Battery override
US9588185B2 (en) 2010-02-25 2017-03-07 Keith S. Champlin Method and apparatus for detecting cell deterioration in an electrochemical cell or battery
WO2011109343A2 (en) 2010-03-03 2011-09-09 Midtronics, Inc. Monitor for front terminal batteries
US8447403B2 (en) 2010-03-05 2013-05-21 Endostim, Inc. Device and implantation system for electrical stimulation of biological systems
US11717681B2 (en) 2010-03-05 2023-08-08 Endostim, Inc. Systems and methods for treating gastroesophageal reflux disease
US8872478B2 (en) * 2010-03-09 2014-10-28 O2Micro Inc. Circuit and method for balancing battery cells
FR2957461B1 (en) * 2010-03-09 2012-05-11 Bilal Manai BATTERY SUITABLE FOR PERMITTING RELIABLE INFORMATION ON YOUR STATE TO IMPROVE ITS LIFETIME
US20110257917A1 (en) * 2010-04-16 2011-10-20 Lg Chem, Ltd. Voltage management methods and systems for performing analog-to-digital conversions
US8341449B2 (en) 2010-04-16 2012-12-25 Lg Chem, Ltd. Battery management system and method for transferring data within the battery management system
US9147916B2 (en) 2010-04-17 2015-09-29 Lg Chem, Ltd. Battery cell assemblies
JP5554622B2 (en) * 2010-04-21 2014-07-23 株式会社マキタ Electric tool equipment
CN102237675B (en) * 2010-04-26 2014-07-23 鸿富锦精密工业(深圳)有限公司 Electronic device
US8471520B2 (en) 2010-05-04 2013-06-25 Xtreme Power Inc. Managing renewable power generation
US8258747B2 (en) * 2010-05-13 2012-09-04 GM Global Technology Operations LLC Method for automatic battery controller identification and cell indexing via a multi-purpose signal line
US8237449B2 (en) * 2010-05-27 2012-08-07 Standard Microsystems Corporation Bi-directional high side current sense measurement
US9229062B2 (en) 2010-05-27 2016-01-05 Midtronics, Inc. Electronic storage battery diagnostic system
US11740294B2 (en) 2010-06-03 2023-08-29 Midtronics, Inc. High use battery pack maintenance
KR20130030766A (en) 2010-06-03 2013-03-27 미드트로닉스, 인크. Battery pack maintenance for electric vehicles
US8738309B2 (en) 2010-09-30 2014-05-27 Midtronics, Inc. Battery pack maintenance for electric vehicles
US10046649B2 (en) 2012-06-28 2018-08-14 Midtronics, Inc. Hybrid and electric vehicle battery pack maintenance device
CN102947136B (en) * 2010-06-18 2015-05-06 丰田自动车株式会社 Deterioration degree determination device
US9419311B2 (en) 2010-06-18 2016-08-16 Midtronics, Inc. Battery maintenance device with thermal buffer
US9201120B2 (en) 2010-08-12 2015-12-01 Midtronics, Inc. Electronic battery tester for testing storage battery
CN102375516A (en) * 2010-08-18 2012-03-14 鸿富锦精密工业(深圳)有限公司 Reset circuit and electronic device
US8353315B2 (en) 2010-08-23 2013-01-15 Lg Chem, Ltd. End cap
US8920956B2 (en) 2010-08-23 2014-12-30 Lg Chem, Ltd. Battery system and manifold assembly having a manifold member and a connecting fitting
US8469404B2 (en) 2010-08-23 2013-06-25 Lg Chem, Ltd. Connecting assembly
US8758922B2 (en) 2010-08-23 2014-06-24 Lg Chem, Ltd. Battery system and manifold assembly with two manifold members removably coupled together
US9005799B2 (en) 2010-08-25 2015-04-14 Lg Chem, Ltd. Battery module and methods for bonding cell terminals of battery cells together
US8662153B2 (en) 2010-10-04 2014-03-04 Lg Chem, Ltd. Battery cell assembly, heat exchanger, and method for manufacturing the heat exchanger
US9099871B2 (en) 2010-10-06 2015-08-04 Southwest Electronic Energy Corporation Module bypass switch for balancing battery pack system modules
DE112010005914T5 (en) * 2010-10-26 2013-07-25 Hewlett-Packard Development Company, L.P. Emergency power supply systems and method therefor
US9564762B2 (en) 2010-11-02 2017-02-07 Navitas Solutions Fault tolerant wireless battery area network for a smart battery management system
CN103270666B (en) 2010-11-02 2018-01-30 纳维达斯解决方案有限公司 Wireless battery Local Area Network for intelligent battery management
US9559530B2 (en) 2010-11-02 2017-01-31 Navitas Solutions Fault tolerant wireless battery area network for a smart battery management system
CN102478951A (en) * 2010-11-24 2012-05-30 上海三旗通信科技股份有限公司 Intelligent electric quantity management method of portable terminal
US9201121B2 (en) * 2010-12-06 2015-12-01 Texas Instruments Incorporated System and method for sensing battery capacity
JP2012134727A (en) 2010-12-21 2012-07-12 Sony Corp Imaging apparatus and available time calculation method for imaging apparatus
US8756025B2 (en) 2011-01-18 2014-06-17 Hewlett-Packard Development Company, L.P. Temperature sensing of electric batteries
US8898461B2 (en) * 2011-03-03 2014-11-25 Lenovo (Singapore) Pte. Ltd. Battery authentication method and apparatus
US10678905B2 (en) 2011-03-18 2020-06-09 Lenovo (Singapore) Pte. Ltd. Process for controlling battery authentication
US8288031B1 (en) 2011-03-28 2012-10-16 Lg Chem, Ltd. Battery disconnect unit and method of assembling the battery disconnect unit
CN103596515A (en) 2011-04-14 2014-02-19 恩多斯提姆公司 Systems and methods for treating gastroesophageal reflux disease
US8449998B2 (en) * 2011-04-25 2013-05-28 Lg Chem, Ltd. Battery system and method for increasing an operational life of a battery cell
WO2012149482A2 (en) 2011-04-28 2012-11-01 Zoll Circulation, Inc. System and method for tracking and archiving battery performance data
US9178192B2 (en) 2011-05-13 2015-11-03 Lg Chem, Ltd. Battery module and method for manufacturing the battery module
US8974928B2 (en) 2011-06-30 2015-03-10 Lg Chem, Ltd. Heating system for a battery module and method of heating the battery module
US8974929B2 (en) 2011-06-30 2015-03-10 Lg Chem, Ltd. Heating system for a battery module and method of heating the battery module
US8993136B2 (en) 2011-06-30 2015-03-31 Lg Chem, Ltd. Heating system for a battery module and method of heating the battery module
US8859119B2 (en) 2011-06-30 2014-10-14 Lg Chem, Ltd. Heating system for a battery module and method of heating the battery module
US9461486B2 (en) * 2011-07-02 2016-10-04 Leonid Rozenboim Accumulator battery monitoring over power circuit
CN102862487B (en) * 2011-07-05 2015-10-28 北汽福田汽车股份有限公司 Battery control system of car
US20130175972A1 (en) * 2011-07-14 2013-07-11 Panasonic Corporation Fuel cell system and method for controlling the same
US9496544B2 (en) 2011-07-28 2016-11-15 Lg Chem. Ltd. Battery modules having interconnect members with vibration dampening portions
US9925367B2 (en) 2011-09-02 2018-03-27 Endostim, Inc. Laparoscopic lead implantation method
CN103048623B (en) * 2011-10-14 2016-08-03 深圳市海盈科技有限公司 A kind of method of quick detection self discharge rate of lithium iron phosphate lithium-ion battery
US9225185B2 (en) * 2011-10-21 2015-12-29 Samsung Electronics Co., Ltd. Method and apparatus for controlling charging in electronic device
WO2013070850A2 (en) 2011-11-10 2013-05-16 Midtronics, Inc. Battery pack tester
US9362750B2 (en) * 2011-12-05 2016-06-07 Samsung Sdi Co., Ltd. Energy storage system and method for controlling the same
JP5910129B2 (en) * 2012-02-06 2016-04-27 ソニー株式会社 Power storage device, power system, and electric vehicle
JP2013179729A (en) * 2012-02-28 2013-09-09 Omron Corp Storage battery control device, storage battery control method, program, power storage system and power supply system
US9195286B2 (en) * 2012-03-26 2015-11-24 Mediatek Inc. Method for performing power consumption control, and associated apparatus
US20130257382A1 (en) * 2012-04-02 2013-10-03 Apple Inc. Managing Cycle and Runtime in Batteries for Portable Electronic Devices
JP6007385B2 (en) * 2012-04-09 2016-10-12 エリーパワー株式会社 Power storage device, control method therefor, and power supply device
CN103367823B (en) * 2012-04-09 2017-02-22 华为终端有限公司 Charging method of battery and mobile terminal
JP5783122B2 (en) * 2012-04-11 2015-09-24 トヨタ自動車株式会社 Battery state estimation device
US8984307B2 (en) 2012-05-21 2015-03-17 Qualcomm Incorporated System and method for dynamic battery current load management in a portable computing device
AU2013266213B2 (en) * 2012-05-24 2016-06-30 Heartware, Inc. Low-power battery pack with safety system
US8571738B1 (en) 2012-06-13 2013-10-29 Jtt Electronics Ltd Automotive vehicle battery power system monitoring systems, apparatus and methods
US11325479B2 (en) 2012-06-28 2022-05-10 Midtronics, Inc. Hybrid and electric vehicle battery maintenance device
US9851411B2 (en) 2012-06-28 2017-12-26 Keith S. Champlin Suppressing HF cable oscillations during dynamic measurements of cells and batteries
US9312712B2 (en) * 2012-07-26 2016-04-12 Samsung Sdi Co., Ltd. Method and system for controlling charging parameters of a battery using a plurality of temperature ranges and counters and parameter sets
EP2888000A4 (en) 2012-08-23 2016-07-06 Endostim Inc Device and implantation system for electrical stimulation of biological systems
DE102012217971A1 (en) * 2012-10-02 2014-04-03 Robert Bosch Gmbh Battery management method, battery system and motor vehicle
US9685887B2 (en) 2012-10-12 2017-06-20 Younicos Inc. Controlling power conversion systems
KR101979786B1 (en) * 2012-11-12 2019-05-17 삼성전자 주식회사 Processing Method of a battery state and Electronic Device supporting the same
US20140139344A1 (en) * 2012-11-19 2014-05-22 Snap-On Incorporated Warning light devices and methods
US8847775B2 (en) 2012-11-30 2014-09-30 Panasonic Corporation Tangible charge level awareness method and apparatus using augmented batteries
KR20140070447A (en) * 2012-11-30 2014-06-10 주식회사 엘지화학 Apparatus and method for management battery with battery application environment and using history
US9465080B2 (en) * 2012-12-26 2016-10-11 General Electric Company System and method for prognosis of batteries
US9368968B2 (en) 2012-12-28 2016-06-14 Younicos, Inc. Responding to local grid events and distributed grid events
US9276425B2 (en) 2012-12-28 2016-03-01 Younicos Inc. Power management systems with dynamic target state of charge
US9244100B2 (en) 2013-03-15 2016-01-26 Midtronics, Inc. Current clamp with jaw closure detection
US9312575B2 (en) 2013-05-16 2016-04-12 Midtronics, Inc. Battery testing system and method
CN103318145B (en) * 2013-05-30 2015-07-29 浙江瓿达科技有限公司 Electric automobile rechargeable battery intelligence changes flow process
US9488535B2 (en) * 2013-06-18 2016-11-08 Ford Global Technologies, Llc Battery pack thermistor test method
CN203326671U (en) * 2013-07-10 2013-12-04 向智勇 Control circuit for electronic cigarette case
US9893369B2 (en) * 2013-07-30 2018-02-13 Elwha Llc Managed access electrochemical energy generation system
US9130381B2 (en) * 2013-08-05 2015-09-08 O2Micro Inc. Systems and methods for identifying and monitoring a battery charger
CN105848708A (en) 2013-09-03 2016-08-10 恩多斯蒂姆股份有限公司 Methods and systems of electrode polarity switching in electrical stimulation therapy
EP3544146B1 (en) 2013-10-31 2023-11-29 ResMed Paris SAS An apparatus for treating a respiratory disorder with a power source connection
KR101510960B1 (en) * 2013-12-06 2015-04-09 넥스콘 테크놀러지 주식회사 Method and apparatus for controlling mode in battery pack electric bycycle
US10843574B2 (en) 2013-12-12 2020-11-24 Midtronics, Inc. Calibration and programming of in-vehicle battery sensors
EP2897229A1 (en) 2014-01-16 2015-07-22 Midtronics, Inc. Battery clamp with endoskeleton design
JP6152241B2 (en) * 2014-04-23 2017-06-21 レノボ・シンガポール・プライベート・リミテッド Power system, portable electronic device, and power supply method
KR102165937B1 (en) * 2014-05-30 2020-10-14 삼성전자주식회사 Method and apparatus for managing battery
US10473555B2 (en) 2014-07-14 2019-11-12 Midtronics, Inc. Automotive maintenance system
US9906072B2 (en) 2014-08-04 2018-02-27 Vertiv Energy Systems, Inc. Systems and methods for matching an end of discharge for multiple batteries
TWI505531B (en) * 2014-08-05 2015-10-21 Quanta Comp Inc Backup battery
US9811132B2 (en) 2014-08-26 2017-11-07 International Business Machines Corporation Power management for battery-powered devices
US10222397B2 (en) 2014-09-26 2019-03-05 Midtronics, Inc. Cable connector for electronic battery tester
US10033213B2 (en) * 2014-09-30 2018-07-24 Johnson Controls Technology Company Short circuit wake-up system and method for automotive battery while in key-off position
DE102014220515B4 (en) * 2014-10-09 2023-02-02 Ford Global Technologies, Llc Method for monitoring the condition of a battery in a motor vehicle
US9682234B2 (en) 2014-11-17 2017-06-20 Endostim, Inc. Implantable electro-medical device programmable for improved operational life
CN104348234B (en) * 2014-11-21 2018-02-27 南京国臣直流配电科技有限公司 A kind of battery management system with active equalization system
WO2016123075A1 (en) 2015-01-26 2016-08-04 Midtronics, Inc. Alternator tester
US9917457B2 (en) 2015-02-02 2018-03-13 Black & Decker Inc. Power tool with USB connection
EP3086133A4 (en) * 2015-02-24 2017-06-28 Kabushiki Kaisha Toshiba Storage battery management device, method and program
WO2016152516A1 (en) 2015-03-25 2016-09-29 株式会社Gsユアサ Electricity storage element monitoring device, electricity storage device, and electricity storage element monitoring method
FR3038755B1 (en) * 2015-07-09 2020-03-27 Centre National De La Recherche Scientifique (Cnrs) METHOD FOR SIMULATING THE OPERATION OF AN ELECTRONIC CIRCUIT
US9966676B2 (en) 2015-09-28 2018-05-08 Midtronics, Inc. Kelvin connector adapter for storage battery
WO2017057283A1 (en) * 2015-09-29 2017-04-06 株式会社村田製作所 Power supply system
TWI609271B (en) * 2015-10-23 2017-12-21 群光電能科技股份有限公司 Power supply system with identification codes updating capability
CN110061540B (en) 2016-03-16 2023-10-24 创科无线普通合伙 Battery pack and system for power tool with wireless communication
JP6658321B2 (en) * 2016-06-14 2020-03-04 トヨタ自動車株式会社 Battery system
US10608353B2 (en) 2016-06-28 2020-03-31 Midtronics, Inc. Battery clamp
NL2017395B1 (en) * 2016-08-30 2018-03-08 Dcpower Holding B V A replaceable smart battery pack, a battery pack holder and a mobile power supply system
US11054480B2 (en) 2016-10-25 2021-07-06 Midtronics, Inc. Electrical load for electronic battery tester and electronic battery tester including such electrical load
KR20180045954A (en) * 2016-10-26 2018-05-08 현대자동차주식회사 Battery management system and the controlling method thereof
WO2018094207A1 (en) 2016-11-17 2018-05-24 Endostim, Inc. Modular stimulation system for the treatment of gastrointestinal disorders
US10594151B2 (en) * 2016-12-14 2020-03-17 Shenzhen Lvsun Electronics Technology Co., Ltd Conversion device for quick charger and method for realizing charging conversion
US10424908B2 (en) 2017-03-21 2019-09-24 Texas Instruments Incorporated Electronic fuse
EP3402034B1 (en) * 2017-05-08 2020-03-04 Braun GmbH Electrical circuit and method for charging a secondary battery
US20190033385A1 (en) 2017-07-28 2019-01-31 Northstar Battery Company, Llc Systems and methods for determining a state of charge of a disconnected battery
US11451067B2 (en) * 2017-12-19 2022-09-20 Intel Corporation Method, apparatus and system to enhance a device policy manager to manage devices based on battery condition
US10630084B2 (en) * 2017-12-21 2020-04-21 International Business Machines Corporation Battery management system for extending service life of a battery
JP6851105B2 (en) * 2018-03-07 2021-03-31 株式会社ナイルワークス Unmanned aerial vehicle, mobile
US10705585B2 (en) 2018-03-30 2020-07-07 Microsoft Technology Licensing, Llc Battery charge leakage monitor
US10608455B2 (en) * 2018-05-18 2020-03-31 Sling Media Pvt. Ltd. Quick battery charging with protection based on regulation relative state of charge
US11513160B2 (en) 2018-11-29 2022-11-29 Midtronics, Inc. Vehicle battery maintenance device
KR20200075928A (en) * 2018-12-11 2020-06-29 현대자동차주식회사 System and method for charging battery
US11566972B2 (en) 2019-07-31 2023-01-31 Midtronics, Inc. Tire tread gauge using visual indicator
US11545839B2 (en) 2019-11-05 2023-01-03 Midtronics, Inc. System for charging a series of connected batteries
WO2021095895A1 (en) * 2019-11-11 2021-05-20 엘지전자 주식회사 Electronic device and charging control method of electronic device
US11668779B2 (en) 2019-11-11 2023-06-06 Midtronics, Inc. Hybrid and electric vehicle battery pack maintenance device
US11474153B2 (en) 2019-11-12 2022-10-18 Midtronics, Inc. Battery pack maintenance system
US11486930B2 (en) 2020-01-23 2022-11-01 Midtronics, Inc. Electronic battery tester with battery clamp storage holsters
CN113254300A (en) * 2020-02-11 2021-08-13 北京小米移动软件有限公司 Temperature control method and device and storage medium
TWI759765B (en) * 2020-06-12 2022-04-01 民傑資科股份有限公司 Device having function of simultaneously charging and backing up information
EP3961838A1 (en) 2020-08-28 2022-03-02 Haltian Oy Data transmission between power source and wireless apparatus
CN112763915B (en) * 2020-12-21 2022-08-30 蜂巢能源科技股份有限公司 Lithium ion battery self-discharge detection method and detection device
US11202190B1 (en) 2021-02-01 2021-12-14 Tmrw Foundation Ip S. À R.L. Backup battery, communications device and method thereof
CN113964930B (en) * 2021-11-08 2023-06-27 国网湖南省电力有限公司 Automatic cooperative control method and system for standby power supply of series power supply transformer substation
US11689048B1 (en) 2021-12-10 2023-06-27 NDSL, Inc. Methods, systems, and devices for maintenance and optimization of battery cabinets
US11462917B1 (en) 2021-12-10 2022-10-04 NDSL, Inc. Methods, systems, and devices for maintenance and optimization of battery cabinets

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377787A (en) * 1979-08-14 1983-03-22 Shin-Kobe Electric Machinery Co., Ltd. System for measuring state of charge of storage battery
US4709202A (en) * 1982-06-07 1987-11-24 Norand Corporation Battery powered system
EP0448767A1 (en) * 1990-03-30 1991-10-02 Anton/Bauer, Inc. Battery system
EP0448755A1 (en) * 1988-05-03 1991-10-02 Anton/Bauer, Inc. Intelligent battery system
EP0474963A2 (en) * 1990-09-13 1992-03-18 Kabushiki Kaisha Toshiba Computer system having sleep mode function
EP0496537A2 (en) * 1991-01-25 1992-07-29 International Business Machines Corporation Battery charge monitor
EP0560468A1 (en) * 1992-03-11 1993-09-15 Globe-Union Inc. Battery monitoring device and method
US5278487A (en) * 1988-03-15 1994-01-11 Norand Corporation Battery conditioning system having communication with battery parameter memory means in conjunction with battery conditioning
US5284719A (en) * 1992-07-08 1994-02-08 Benchmarq Microelectronics, Inc. Method and apparatus for monitoring battery capacity
EP0607041A2 (en) * 1993-01-13 1994-07-20 Fujitsu Limited Power supplies for portable electrical devices
US5349282A (en) * 1990-12-11 1994-09-20 Span, Inc. Battery charging and monitoring system
US5352968A (en) * 1992-05-28 1994-10-04 Apple Computer, Inc. Battery charge state determination

Family Cites Families (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AT331357B (en) * 1974-01-11 1976-08-25 Jungfer Akkumulatoren ELECTRICAL DISPLAY DEVICE FOR THE CHARGE STATE OF A SECONDARY BATTERY
US4040247A (en) * 1975-12-02 1977-08-09 Tri-Tech, Inc. Clock drive apparatus
US4122359A (en) * 1977-04-27 1978-10-24 Honeywell Inc. Memory protection arrangement
US4392101A (en) * 1978-05-31 1983-07-05 Black & Decker Inc. Method of charging batteries and apparatus therefor
US4238839A (en) * 1979-04-19 1980-12-09 National Semiconductor Corporation Laser programmable read only memory
US4289836A (en) * 1980-03-05 1981-09-15 Lemelson Jerome H Rechargeable electric battery system
US4333149A (en) * 1980-03-06 1982-06-01 General Electric Company Microprocessor-based state of charge gauge for secondary batteries
US4390841A (en) * 1980-10-14 1983-06-28 Purdue Research Foundation Monitoring apparatus and method for battery power supply
US4387334A (en) * 1981-06-05 1983-06-07 Rockwell International Corporation Battery monitor circuit
US4737702A (en) * 1982-06-07 1988-04-12 Norand Corporation Battery charging control system particularly for hand held device
US4961043A (en) * 1988-03-15 1990-10-02 Norand Corporation Battery conditioning system having communication with battery parameter memory means in conjunction with battery conditioning
US4455523A (en) * 1982-06-07 1984-06-19 Norand Corporation Portable battery powered system
US4716354A (en) * 1985-11-12 1987-12-29 Norand Corporation Automatic voltage regulator means providing a dual low power responsive and output-voltage-controlling regulator signal particularly for a plural source battery powered system
US4885523A (en) * 1988-03-15 1989-12-05 Norand Corporation Battery conditioning system having communication with battery parameter memory means in conjunction with battery conditioning
US4595880A (en) * 1983-08-08 1986-06-17 Ford Motor Company Battery state of charge gauge
US4725784A (en) * 1983-09-16 1988-02-16 Ramot University Authority For Applied Research & Industrial Development Ltd. Method and apparatus for determining the state-of-charge of batteries particularly lithium batteries
US4806840A (en) * 1983-12-30 1989-02-21 Alexander Manufacturing Company Method and apparatus for charging a nickel-cadmium battery
US4724528A (en) * 1984-05-08 1988-02-09 Hewlett-Packard Company Battery charge level monitor in a computer system
JPS61502564A (en) * 1984-06-30 1986-11-06 コプマン,ウド Method and apparatus for monitoring the state of charge of a rechargeable battery
US4583034A (en) * 1984-07-13 1986-04-15 Martin Robert L Computer programmed battery charge control system
FR2586482B1 (en) * 1985-08-23 1988-02-19 Abiven Jacques DEVICE FOR MONITORING A BATTERY
GB8528472D0 (en) * 1985-11-19 1985-12-24 British Aerospace Battery state of charge indicator
US4743831A (en) * 1986-09-12 1988-05-10 Troxler Electronic Laboratories, Inc. Apparatus and method for indicating remaining battery life in a battery powered device
US4746854A (en) * 1986-10-29 1988-05-24 Span, Inc. Battery charging system with microprocessor control of voltage and current monitoring and control operations
JPH01143984A (en) * 1987-11-30 1989-06-06 Aisin Aw Co Ltd Device for monitoring battery state
US5047961A (en) * 1988-05-31 1991-09-10 Simonsen Bent P Automatic battery monitoring system
JPH0799384B2 (en) * 1988-09-13 1995-10-25 日本電気株式会社 Battery level indicator
JPH088748B2 (en) * 1988-11-11 1996-01-29 三洋電機株式会社 Full charge detection circuit
US5027294A (en) * 1989-01-27 1991-06-25 Zenith Data Systems Corporation Method and apparatus for battery-power management using load-compensation monitoring of battery discharge
JPH0717014Y2 (en) * 1989-05-26 1995-04-19 シャープ株式会社 Battery life detector
US5216371A (en) * 1989-06-12 1993-06-01 Ricoh Company, Ltd. Battery pack including measuring and indicating
US5287286A (en) * 1989-07-31 1994-02-15 Kabushiki Kaisha Toshiba Low-battery state detecting system and method for detecting the residual capacity of a battery from the variation in battery voltage
US5459340A (en) * 1989-10-03 1995-10-17 Trw Inc. Adaptive configurable gate array
US5196779A (en) * 1989-11-16 1993-03-23 Alexander Manufacturing Company Battery maintenance system
EP0435317A3 (en) * 1989-12-28 1992-06-17 Kabushiki Kaisha Toshiba Personal computer for performing charge and switching control of different types of battery packs
US5130659A (en) * 1990-08-21 1992-07-14 Sloan Jeffrey M Battery Monitor
US5151644A (en) * 1990-12-21 1992-09-29 Dallas Semiconductor Corporation Battery manager chip with crystal-controlled time base
US5315533A (en) * 1991-05-17 1994-05-24 Best Power Technology, Inc. Back-up uninterruptible power system
US5325041A (en) * 1991-08-09 1994-06-28 Briggs James B Automatic rechargeable battery monitoring system
US5254928A (en) * 1991-10-01 1993-10-19 Apple Computer, Inc. Power management system for battery powered computers
US5382916A (en) * 1991-10-30 1995-01-17 Harris Corporation Differential voltage follower
JP3027644B2 (en) * 1991-12-12 2000-04-04 富士通株式会社 Battery level display method and device
US5315228A (en) * 1992-01-24 1994-05-24 Compaq Computer Corp. Battery charge monitor and fuel gauge
US5200689A (en) * 1992-01-24 1993-04-06 Compaq Computer Corporation Battery charge monitor to determine fast charge termination
FR2694637B1 (en) * 1992-08-05 1994-10-07 Merlin Gerin Method for determining the autonomy time of a battery.
US5345406A (en) * 1992-08-25 1994-09-06 Wireless Access, Inc. Bandpass sigma delta converter suitable for multiple protocols
US5349535A (en) * 1992-10-20 1994-09-20 Digicomp Research Corporation Battery condition monitoring and recording system for electric vehicles
US5455499A (en) * 1993-04-26 1995-10-03 Motorola, Inc. Method and apparatus for indicating a battery status
US5606242A (en) * 1994-10-04 1997-02-25 Duracell, Inc. Smart battery algorithm for reporting battery parameters to an external device
US5633573A (en) * 1994-11-10 1997-05-27 Duracell, Inc. Battery pack having a processor controlled battery operating system

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377787A (en) * 1979-08-14 1983-03-22 Shin-Kobe Electric Machinery Co., Ltd. System for measuring state of charge of storage battery
US4709202A (en) * 1982-06-07 1987-11-24 Norand Corporation Battery powered system
US5278487A (en) * 1988-03-15 1994-01-11 Norand Corporation Battery conditioning system having communication with battery parameter memory means in conjunction with battery conditioning
EP0448755A1 (en) * 1988-05-03 1991-10-02 Anton/Bauer, Inc. Intelligent battery system
EP0448767A1 (en) * 1990-03-30 1991-10-02 Anton/Bauer, Inc. Battery system
EP0474963A2 (en) * 1990-09-13 1992-03-18 Kabushiki Kaisha Toshiba Computer system having sleep mode function
US5349282A (en) * 1990-12-11 1994-09-20 Span, Inc. Battery charging and monitoring system
EP0496537A2 (en) * 1991-01-25 1992-07-29 International Business Machines Corporation Battery charge monitor
EP0560468A1 (en) * 1992-03-11 1993-09-15 Globe-Union Inc. Battery monitoring device and method
US5352968A (en) * 1992-05-28 1994-10-04 Apple Computer, Inc. Battery charge state determination
US5284719A (en) * 1992-07-08 1994-02-08 Benchmarq Microelectronics, Inc. Method and apparatus for monitoring battery capacity
EP0607041A2 (en) * 1993-01-13 1994-07-20 Fujitsu Limited Power supplies for portable electrical devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO9615563A1 *

Also Published As

Publication number Publication date
US5646508A (en) 1997-07-08
US5691621A (en) 1997-11-25
WO1996015563A1 (en) 1996-05-23
FI971993A (en) 1997-07-09
US5710501A (en) 1998-01-20
IL115955A0 (en) 1996-01-31
IL115955A (en) 1999-08-17
MX9703393A (en) 1998-04-30
AU4105596A (en) 1996-06-06
US5633573A (en) 1997-05-27
US5789899A (en) 1998-08-04
ZA959575B (en) 1996-05-27
AU705389B2 (en) 1999-05-20
JPH10509579A (en) 1998-09-14
FI971993A0 (en) 1997-05-09
CZ139897A3 (en) 1998-01-14
BR9509140A (en) 1998-07-21
US5652502A (en) 1997-07-29
US5796239A (en) 1998-08-18
EP0793862A1 (en) 1997-09-10
AR000250A1 (en) 1997-06-18

Similar Documents

Publication Publication Date Title
US5633573A (en) Battery pack having a processor controlled battery operating system
US6025695A (en) Battery operating system
US5955869A (en) Battery pack and a method for monitoring remaining capacity of a battery pack
US5606242A (en) Smart battery algorithm for reporting battery parameters to an external device
US5514946A (en) Battery pack including static memory and a timer for charge management
US5539298A (en) Pulse charge technique to trickle charge a rechargeable battery
JP3547433B2 (en) Battery charge monitor and fuel gauge
US5546317A (en) System for recognizing and managing electrochemical cells
US5572110A (en) Smart battery charger system
US5600230A (en) Smart battery providing programmable remaining capacity and run-time alarms based on battery-specific characteristics
KR100303229B1 (en) Microcontroller with analog front-end for providing intelligent battery management
US6081154A (en) Circuit for determining the remaining operating life of a system
US6025699A (en) Self discharge of batteries at high temperatures
US20060091854A1 (en) Power monitoring and balancing device
CN1169797A (en) Smart battery device
CA2204268A1 (en) Smart battery device
US5926419A (en) Silicon layer arrangement for last mask programmability
JPH02266835A (en) Charger
CZ102397A3 (en) Algorithm of intelligent bacterium for reporting parameters of such bacterium to a peripheral device
JPH05111179A (en) Quasi-constant voltage charger
JPH07240234A (en) Charging method for secondary battery

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19970610

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE DE ES FR GB IT NL SE

RIC1 Information provided on ipc code assigned before grant

Free format text: 6H 01M 10/44 A, 6H 01J 7/04 B, 6G 01R 31/36 B

A4 Supplementary search report drawn up and despatched

Effective date: 19991005

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): AT BE DE ES FR GB IT NL SE

17Q First examination report despatched

Effective date: 20031223

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20040602