US20010006837A1 - Method for manufacturing a semiconductor memory device using hemispherical grain silicon - Google Patents

Method for manufacturing a semiconductor memory device using hemispherical grain silicon Download PDF

Info

Publication number
US20010006837A1
US20010006837A1 US09/735,626 US73562600A US2001006837A1 US 20010006837 A1 US20010006837 A1 US 20010006837A1 US 73562600 A US73562600 A US 73562600A US 2001006837 A1 US2001006837 A1 US 2001006837A1
Authority
US
United States
Prior art keywords
supporting layer
patterned
forming
layer
bottom electrodes
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/735,626
Other versions
US6444538B2 (en
Inventor
Se-Han Kwon
Jang-Yup Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intellectual Discovery Co Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. reassignment HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, JANG-YUP, KWON, SE-HAN
Publication of US20010006837A1 publication Critical patent/US20010006837A1/en
Application granted granted Critical
Publication of US6444538B2 publication Critical patent/US6444538B2/en
Assigned to INTELLECTUAL DISCOVERY CO. LTD. reassignment INTELLECTUAL DISCOVERY CO. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SK Hynix Inc.
Assigned to HYNIX SEMICONDUCTOR INC. reassignment HYNIX SEMICONDUCTOR INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. CHANGE OF NAME AND ADDRESS Assignors: HYNIX SEMICONDUCTOR INC.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02115Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material being carbon, e.g. alpha-C, diamond or hydrogen doped carbon
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3146Carbon layers, e.g. diamond-like layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers

Definitions

  • the present invention relates to a semiconductor device; and, more particularly, to a method for manufacturing a semiconductor memory device incorporating therein textured electrodes for implementing a high-density storage capacitor.
  • a dynamic random access memory with at least one memory cell comprised of a transistor and a capacitor has a higher degree of integration mainly by downsizing through micronization.
  • DRAM dynamic random access memory
  • DRAM high-density dynamic random access memory
  • HSG hemispherical grain
  • One of the major shortcomings of the above-described high-density DRAM is that it requires processes for forming a nitride layer and a buffer oxide layer as an etching stop layer during the formation of the bottom electrodes.
  • a method for manufacturing a semiconductor device for use in a memory cell comprising the steps of: a) preparing an active matrix provided with at least one transistor, a plurality of conductive plugs electrically connected to the transistors and an insulating layer formed around the conductive plugs; b) forming a supporting layer, made of carbon, on top of the active matrix and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer; c) forming bottom electrodes on the patterned supporting layer; d) removing the patterned supporting layer; e) forming hemispherical grains (HSGs) on surfaces of the bottom electrodes; f) forming capacitor dielectric films on top of the bottom electrodes; and g) forming top electrodes on top of the capacitor dielectric films, thereby obtaining a capacitor.
  • HSGs hemispherical grains
  • FIG. 1 is a cross sectional view setting forth a semiconductor device in accordance with the present invention.
  • FIGS. 2A to 2 F are schematic cross sectional views setting forth a method for the manufacture of the semiconductor memory device in accordance with the present invention.
  • FIGS. 1 and 2A to 2 F there are provided in FIGS. 1 and 2A to 2 F a cross sectional view of a semiconductor device 100 for use in a memory cell and cross sectional views setting forth a method for the manufacture thereof in accordance with preferred embodiments of the present invention. It should be noted that like parts appearing in FIGS. 1 and 2A to 2 F are represented by like reference numerals.
  • FIG. 1 there is provided a cross sectional view of the inventive semiconductor device 100 comprising an active matrix 10 , bottom electrodes 25 provided with hemispherical grains (HSGs) 26 , a capacitor dielectric layer 28 and a top electrode layer 30 .
  • the active matrix 10 includes a silicon substrate 2 , transistors formed on top of the silicon substrate 2 , an isolation region 4 for isolating the transistors, poly plugs 16 , a bit line 18 and word lines 20 .
  • Each of the transistors has diffusion regions 6 , a gate oxide 8 , a gate line 12 and a side wall 14 .
  • the bit line 18 is electrically connected to one of the diffusion regions 6 to apply an electric potential.
  • Each of the bottom electrodes 26 is electrically connected to the other diffusion regions 6 through the poly plugs 16 .
  • the bit line 18 actually extends in right and left directions bypassing the poly plugs 16 , the drawing does not show these parts of the bit line 18 .
  • the bottom electrodes 25 are made of a material such as polysilicon, amorphous silicon (a—Si) or the like.
  • each of the bottom electrodes 26 has a textured surface to enlarge the electrode surface area without increasing the lateral dimensions thereof.
  • FIGS. 2A to 4 F are schematic cross sectional views setting forth the method for manufacture of a semiconductor memory device 100 in accordance with the present invention.
  • the process for manufacturing the semiconductor device 100 begins with the preparation of an active matrix 10 including a silicon substrate 2 , an isolation region 4 , diffusion regions 6 , gate oxides 8 , gate lines 12 , side walls 14 , a bit line 18 , poly plugs 16 and an insulating layer 22 , as shown in FIG. 2A.
  • the bit line 18 is electrically connected to one of the diffusion regions 6 to apply an electric potential.
  • Each of the poly plugs 16 is electrically connected to the other diffusion regions 6 , respectively.
  • the insulating layer 22 is made of a material, e.g., boron-phosphor-silicate glass (BPSG).
  • a supporting layer e.g., made of carbon
  • a method such as a chemical vapor deposition (CVD) or a physical vapor deposition (PVD) and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer 24 , as shown in FIG. 2B.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • the supporting layer is made of oxide and an etching stop layer is made of nitride, there is occurred a punch effect during the etching of the supporting layer due to its low etching ratio between the supporting layer and the etching stop layer.
  • the present invention employs a carbon layer as a supporting layer to prevent the active matrix 10 from the attack during the etching of the supporting layer without forming an additional etching stop layer. This is achieved by utilizing an O 2 gas as an etchant gas.
  • a conductive layer 23 is formed on top of the patterned supporting layer 24 and the active matrix 10 , as shown in FIG. 2C.
  • the conductive layer 25 is made of a material selected from a group consisting of amorphous silicon, poly silicon, Ta 2 O 5 and TiN.
  • the conductive layer 23 has a thickness ranging from approximately 400 ⁇ to approximately 700 ⁇ .
  • a photoresist layer (not shown) is formed on the entire surface of the conductive layer 23 .
  • the photoresist layer has a thickness ranging from approximately 8,000 ⁇ to approximately 15,500 ⁇ .
  • the photoresist layer and the conductive layer 23 are planarized by using a method such as a chemical mechanical polishing (CMP) or the like until the patterned supporting layer 24 is exposed.
  • CMP chemical mechanical polishing
  • the patterned supporting layer 24 are removed by using a dry etching, thereby obtaining bottom electrode structures 25 , as shown in FIG. 2D.
  • the dry etching utilizes an O 2 gas as a reaction gas. It is possible that the patterned supporting layer 24 can be removed by using an etch-back process.
  • the bottom electrode structures 25 are carried out by a seeding and an annealing processes to produce a rugged surface which has relatively large polycrystalline silicon grains of about 50 to about 250 nm, thereby obtaining bottom electrodes 26 , as shown in FIG. 2E.
  • the annealing process can include the step of dispersing a material such as polysilicon or silicon dioxide on the surfaces of the bottom electrode structures 25 for producing nucleation sites.
  • the annealing process can include the step of accumulating silicon at the nucleation sites, thereby forming the rugged surface having a rough surface morphology.
  • the resulting surface morphology is usually comprised of relatively large polycrystallites, referred as hemispherical grain (HSG) silicon.
  • a capacitor dielectric layer 28 and a top electrode layer 30 are formed on top of the bottom electrodes 26 , successively, as shown in FIG. 2F.
  • the present invention can manufacture a semiconductor memory device without forming an etch stop layer on top of the active matrix.

Abstract

A semiconductor device for manufacturing a semiconductor memory cell includes the steps of: a) preparing an active matrix provided with at least one transistor, a plurality of conductive plugs electrically connected to the transistors and an insulating layer formed around the conductive plugs; b) forming a supporting layer, made of carbon, on top of the active matrix and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer; c) forming bottom electrodes on the patterned supporting layer; and d) removing the patterned supporting layer.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a semiconductor device; and, more particularly, to a method for manufacturing a semiconductor memory device incorporating therein textured electrodes for implementing a high-density storage capacitor. [0001]
  • DESCRIPTION OF THE PRIOR ART
  • As is well known, a dynamic random access memory (DRAM) with at least one memory cell comprised of a transistor and a capacitor has a higher degree of integration mainly by downsizing through micronization. However, there is still a demand for downsizing the area of the memory cell. [0002]
  • To meet the demand, therefore, there have been proposed several methods, such as a trench type or a stack type capacitor, which is arranged three-dimensionally in a memory device to reduce the cell area available to the capacitor. However, the process of manufacturing three-dimensionally arranged capacitor is a long and tedious one and consequently involves high manufacturing cost. Therefore, there is a strong demand for a new memory device that can reduce the cell area with securing a requisite volume of information without requiring complex manufacturing steps. [0003]
  • In attempt to meet the demand, there have been proposed a high-density dynamic random access memory (DRAM) which incorporates bottom electrodes having textured surface morphology by forming hemispherical grain (HSG) thereon. [0004]
  • One of the major shortcomings of the above-described high-density DRAM is that it requires processes for forming a nitride layer and a buffer oxide layer as an etching stop layer during the formation of the bottom electrodes. [0005]
  • SUMMARY OF THE INVENTION
  • It is, therefore, an object of the present invention to provide a method for manufacturing a semiconductor device capable of simplifying the manufacturing steps thereof by incorporating therein a carbon layer as a supporting layer. [0006]
  • In accordance with one aspect of the present invention, there is provided a method for manufacturing a semiconductor device for use in a memory cell, the method comprising the steps of: a) preparing an active matrix provided with at least one transistor, a plurality of conductive plugs electrically connected to the transistors and an insulating layer formed around the conductive plugs; b) forming a supporting layer, made of carbon, on top of the active matrix and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer; c) forming bottom electrodes on the patterned supporting layer; d) removing the patterned supporting layer; e) forming hemispherical grains (HSGs) on surfaces of the bottom electrodes; f) forming capacitor dielectric films on top of the bottom electrodes; and g) forming top electrodes on top of the capacitor dielectric films, thereby obtaining a capacitor. [0007]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects and features of the present invention will become apparent from the following description of the preferred embodiments given in conjunction with the accompanying drawings, in which: [0008]
  • FIG. 1 is a cross sectional view setting forth a semiconductor device in accordance with the present invention; and [0009]
  • FIGS. 2A to [0010] 2F are schematic cross sectional views setting forth a method for the manufacture of the semiconductor memory device in accordance with the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • There are provided in FIGS. 1 and 2A to [0011] 2F a cross sectional view of a semiconductor device 100 for use in a memory cell and cross sectional views setting forth a method for the manufacture thereof in accordance with preferred embodiments of the present invention. It should be noted that like parts appearing in FIGS. 1 and 2A to 2F are represented by like reference numerals.
  • In FIG. 1, there is provided a cross sectional view of the [0012] inventive semiconductor device 100 comprising an active matrix 10, bottom electrodes 25 provided with hemispherical grains (HSGs) 26, a capacitor dielectric layer 28 and a top electrode layer 30. The active matrix 10 includes a silicon substrate 2, transistors formed on top of the silicon substrate 2, an isolation region 4 for isolating the transistors, poly plugs 16, a bit line 18 and word lines 20. Each of the transistors has diffusion regions 6, a gate oxide 8, a gate line 12 and a side wall 14.
  • In the [0013] semiconductor device 100, the bit line 18 is electrically connected to one of the diffusion regions 6 to apply an electric potential. Each of the bottom electrodes 26 is electrically connected to the other diffusion regions 6 through the poly plugs 16. Although the bit line 18 actually extends in right and left directions bypassing the poly plugs 16, the drawing does not show these parts of the bit line 18. It is preferable that the bottom electrodes 25 are made of a material such as polysilicon, amorphous silicon (a—Si) or the like. And also, each of the bottom electrodes 26 has a textured surface to enlarge the electrode surface area without increasing the lateral dimensions thereof.
  • FIGS. 2A to [0014] 4F are schematic cross sectional views setting forth the method for manufacture of a semiconductor memory device 100 in accordance with the present invention.
  • The process for manufacturing the [0015] semiconductor device 100 begins with the preparation of an active matrix 10 including a silicon substrate 2, an isolation region 4, diffusion regions 6, gate oxides 8, gate lines 12, side walls 14, a bit line 18, poly plugs 16 and an insulating layer 22, as shown in FIG. 2A. The bit line 18 is electrically connected to one of the diffusion regions 6 to apply an electric potential. Each of the poly plugs 16 is electrically connected to the other diffusion regions 6, respectively. Although the bit line 18 actually extends in right and left directions bypassing the poly plugs 16, the drawing does not show these parts of the bit line 18. The insulating layer 22 is made of a material, e.g., boron-phosphor-silicate glass (BPSG).
  • In an ensuing step, a supporting layer, e.g., made of carbon, is formed on top of the [0016] active matrix 10 by using a method such as a chemical vapor deposition (CVD) or a physical vapor deposition (PVD) and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer 24, as shown in FIG. 2B. If the supporting layer is made of oxide and an etching stop layer is made of nitride, there is occurred a punch effect during the etching of the supporting layer due to its low etching ratio between the supporting layer and the etching stop layer. In the preferred embodiment, the present invention employs a carbon layer as a supporting layer to prevent the active matrix 10 from the attack during the etching of the supporting layer without forming an additional etching stop layer. This is achieved by utilizing an O2 gas as an etchant gas.
  • In a following step, a [0017] conductive layer 23 is formed on top of the patterned supporting layer 24 and the active matrix 10, as shown in FIG. 2C. Preferably, the conductive layer 25 is made of a material selected from a group consisting of amorphous silicon, poly silicon, Ta2O5 and TiN. In the preferred embodiment, the conductive layer 23 has a thickness ranging from approximately 400 Å to approximately 700 Å.
  • In the next step, a photoresist layer (not shown) is formed on the entire surface of the [0018] conductive layer 23. The photoresist layer has a thickness ranging from approximately 8,000 Å to approximately 15,500 Å. And then, the photoresist layer and the conductive layer 23 are planarized by using a method such as a chemical mechanical polishing (CMP) or the like until the patterned supporting layer 24 is exposed. Thereafter, the patterned supporting layer 24 are removed by using a dry etching, thereby obtaining bottom electrode structures 25, as shown in FIG. 2D. In this case, the dry etching utilizes an O2 gas as a reaction gas. It is possible that the patterned supporting layer 24 can be removed by using an etch-back process.
  • In an ensuing step, the [0019] bottom electrode structures 25 are carried out by a seeding and an annealing processes to produce a rugged surface which has relatively large polycrystalline silicon grains of about 50 to about 250 nm, thereby obtaining bottom electrodes 26, as shown in FIG. 2E. The annealing process can include the step of dispersing a material such as polysilicon or silicon dioxide on the surfaces of the bottom electrode structures 25 for producing nucleation sites. And also, the annealing process can include the step of accumulating silicon at the nucleation sites, thereby forming the rugged surface having a rough surface morphology. The resulting surface morphology is usually comprised of relatively large polycrystallites, referred as hemispherical grain (HSG) silicon.
  • Thereafter, a capacitor [0020] dielectric layer 28 and a top electrode layer 30 are formed on top of the bottom electrodes 26, successively, as shown in FIG. 2F.
  • By utilizing a carbon layer as a supporting layer, the present invention can manufacture a semiconductor memory device without forming an etch stop layer on top of the active matrix. [0021]
  • While the present invention has been described with respect to the particular embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the scope of the invention as defined in the following claims. [0022]

Claims (9)

What is claimed is:
1. A method for manufacturing a semiconductor device for use in a memory cell, the method comprising the steps of:
a) preparing an active matrix provided with at least one transistor, a plurality of conductive plugs electrically connected to the transistors and an insulating layer formed around the conductive plugs;
b) forming a supporting layer, made of carbon, on top of the active matrix and patterned into a predetermined configuration, thereby obtaining a patterned supporting layer;
c) forming bottom electrodes on the patterned supporting layer; and
d) removing the patterned supporting layer.
2. The method of
claim 1
, wherein the insulating layer includes boron phosphor silicate glass (BPSG).
3. The method of
claim 2
, wherein the supporting layer formed by using a chemical vapor deposition (CVD).
4. The method of
claim 3
, wherein the supporting layer has a thickness ranging from approximately 8,000 Å to 15,000 Å.
5. The method of
claim 1
, wherein the step e) includes the steps of:
d1) forming a plasma by using an oxygen gas, thereby obtaining a O2 plasma; and
d2) reacting the patterned supporting layer with the O2 plasma, thereby removing the patterned supporting layer.
6. The method of
claim 1
, wherein the conductive layer includes a material selected from a group consisting of amorphous silicon, poly silicon, Ta2O5 and TiN.
7. The method of
claim 6
, after the step d), further comprising the step of:
e) forming hemispherical grains (HSGs) on surfaces of the bottom electrodes.
8. The method of
claim 7
, wherein the conductive layer has a thickness ranging from approximately 400 Å to 700 Å.
9. The method of
claim 7
, after the step e), further comprising the steps of:
forming capacitor dielectric films on top of the bottom electrodes; and
forming top electrodes on top of the capacitor dielectric films, thereby obtaining a capacitor.
US09/735,626 1999-12-30 2000-12-14 Method for manufacturing a semiconductor memory device using hemispherical grain silicon Expired - Lifetime US6444538B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR99-66676 1999-12-30
KR1019990066676A KR20010059284A (en) 1999-12-30 1999-12-30 A method for forming a capacitor of a semiconductor device
KR1999-66676 1999-12-30

Publications (2)

Publication Number Publication Date
US20010006837A1 true US20010006837A1 (en) 2001-07-05
US6444538B2 US6444538B2 (en) 2002-09-03

Family

ID=19633811

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/735,626 Expired - Lifetime US6444538B2 (en) 1999-12-30 2000-12-14 Method for manufacturing a semiconductor memory device using hemispherical grain silicon

Country Status (2)

Country Link
US (1) US6444538B2 (en)
KR (1) KR20010059284A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6518612B2 (en) * 1999-12-30 2003-02-11 Hyundai Electronics Industries Co., Ltd. Semiconductor memory device using hemispherical grain silicon for bottom electrodes
US20050056835A1 (en) * 2003-09-12 2005-03-17 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US20060001175A1 (en) * 2003-09-12 2006-01-05 Micron Technology, Inc. Masking structure having multiple layers including an amorphous carbon layer
US20070034928A1 (en) * 2005-08-10 2007-02-15 Micron Technology, Inc. Capacitor structure for two-transistor dram memory cell and method of forming same

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6410955B1 (en) * 2001-04-19 2002-06-25 Micron Technology, Inc. Comb-shaped capacitor for use in integrated circuits
US6888217B2 (en) * 2001-08-30 2005-05-03 Micron Technology, Inc. Capacitor for use in an integrated circuit
KR100539268B1 (en) * 2004-06-24 2005-12-27 삼성전자주식회사 Method of manufacturing semiconductor memory device

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3639121A (en) * 1969-03-03 1972-02-01 Eastman Kodak Co Novel conducting lacquers for electrophotographic elements
DE2227751B2 (en) * 1972-06-07 1979-02-08 Siemens Ag, 1000 Berlin Und 8000 Muenchen Electric capacitor and process for its manufacture
JP2681298B2 (en) * 1989-03-20 1997-11-26 富士通株式会社 Method for manufacturing semiconductor memory device
US5155657A (en) * 1991-10-31 1992-10-13 International Business Machines Corporation High area capacitor formation using material dependent etching
KR960005251B1 (en) * 1992-10-29 1996-04-23 삼성전자주식회사 Manufacture of memory device
JP2817645B2 (en) * 1995-01-25 1998-10-30 日本電気株式会社 Method for manufacturing semiconductor device
US5612558A (en) * 1995-11-15 1997-03-18 Micron Technology, Inc. Hemispherical grained silicon on refractory metal nitride
JP3230663B2 (en) * 1998-03-27 2001-11-19 日本電気株式会社 Manufacturing method of cylindrical stack electrode
JPH11289063A (en) * 1998-04-03 1999-10-19 Matsushita Electron Corp Manufacture of semiconductor device
JP3905977B2 (en) * 1998-05-22 2007-04-18 株式会社東芝 Manufacturing method of semiconductor device
JP2000133633A (en) * 1998-09-09 2000-05-12 Texas Instr Inc <Ti> Etching of material using hard mask and plasma activating etchant

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6518612B2 (en) * 1999-12-30 2003-02-11 Hyundai Electronics Industries Co., Ltd. Semiconductor memory device using hemispherical grain silicon for bottom electrodes
US20060022247A1 (en) * 2003-09-12 2006-02-02 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US20060244086A1 (en) * 2003-09-12 2006-11-02 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
WO2005034229A1 (en) * 2003-09-12 2005-04-14 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US20060003237A1 (en) * 2003-09-12 2006-01-05 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US20060001175A1 (en) * 2003-09-12 2006-01-05 Micron Technology, Inc. Masking structure having multiple layers including an amorphous carbon layer
US20050056835A1 (en) * 2003-09-12 2005-03-17 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US7129180B2 (en) 2003-09-12 2006-10-31 Micron Technology, Inc. Masking structure having multiple layers including an amorphous carbon layer
US20050059262A1 (en) * 2003-09-12 2005-03-17 Zhiping Yin Transparent amorphous carbon structure in semiconductor devices
US7132201B2 (en) 2003-09-12 2006-11-07 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US7341957B2 (en) 2003-09-12 2008-03-11 Micron Technology, Inc. Masking structure having multiple layers including amorphous carbon layer
US7220683B2 (en) 2003-09-12 2007-05-22 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US7298024B2 (en) 2003-09-12 2007-11-20 Micron Technology, Inc. Transparent amorphous carbon structure in semiconductor devices
US20070034928A1 (en) * 2005-08-10 2007-02-15 Micron Technology, Inc. Capacitor structure for two-transistor dram memory cell and method of forming same
US7488664B2 (en) * 2005-08-10 2009-02-10 Micron Technology, Inc. Capacitor structure for two-transistor DRAM memory cell and method of forming same

Also Published As

Publication number Publication date
US6444538B2 (en) 2002-09-03
KR20010059284A (en) 2001-07-06

Similar Documents

Publication Publication Date Title
US5907782A (en) Method of forming a multiple fin-pillar capacitor for a high density dram cell
US6077742A (en) Method for making dynamic random access memory (DRAM) cells having zigzag-shaped stacked capacitors with increased capacitance
US6259127B1 (en) Integrated circuit container having partially rugged surface
US6492245B1 (en) Method of forming air gap isolation between a bit line contact structure and a capacitor under bit line structure
US5789304A (en) Method of forming a capacitor
US7345333B2 (en) Double sided container process used during the manufacture of a semiconductor device
US5895250A (en) Method of forming semicrown-shaped stacked capacitors for dynamic random access memory
US6451661B1 (en) DRAM capacitor formulation using a double-sided electrode
US5854105A (en) Method for making dynamic random access memory cells having double-crown stacked capacitors with center posts
US5994197A (en) Method for manufacturing dynamic random access memory capable of increasing the storage capacity of the capacitor
US20030214872A1 (en) Method for making auto-self-aligned top electrodes for dram capacitors with improved capacitor-to-bit-line-contact overlay margin
US5766994A (en) Dynamic random access memory fabrication method having stacked capacitors with increased capacitance
US20030077860A1 (en) Novel method and structure for a top plate design for improved capacitor-top-plate to bit-line-contact overlay margin
JPH07202019A (en) Semiconductor integrated circuit device and its manufacture
US6312986B1 (en) Concentric container fin capacitor and method
JPH06151749A (en) Semiconductor device and manufacture thereof
US5851897A (en) Method of forming a dram cell with a crown-fin-pillar structure capacitor
US5940713A (en) Method for constructing multiple container capacitor
US6555454B2 (en) Semiconductor memory device incorporating therein ruthenium electrode and method for the manufacture thereof
US6444538B2 (en) Method for manufacturing a semiconductor memory device using hemispherical grain silicon
US6083790A (en) Method for making y-shaped multi-fin stacked capacitors for dynamic random access memory cells
US6143605A (en) Method for making a DRAM capacitor using a double layer of insitu doped polysilicon and undoped amorphous polysilicon with HSG polysilicon
US6271099B1 (en) Method for forming a capacitor of a DRAM cell
US6100135A (en) Method of forming a crown-fin shaped capacitor for a high density DRAM cell
US5837579A (en) Rugged polysilicon process for DRAM capacitors

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD., KOREA, R

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KWON, SE-HAN;KIM, JANG-YUP;REEL/FRAME:011581/0841

Effective date: 20001205

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

AS Assignment

Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:HYUNDAI ELECTRONICS INDUSTRIES CO., LTD;REEL/FRAME:030490/0238

Effective date: 20010406

Owner name: SK HYNIX INC., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:HYNIX SEMICONDUCTOR INC.;REEL/FRAME:030490/0258

Effective date: 20120402

Owner name: INTELLECTUAL DISCOVERY CO. LTD., KOREA, REPUBLIC O

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SK HYNIX INC.;REEL/FRAME:030471/0480

Effective date: 20130319

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 12