US20010023994A1 - Semiconductor device and the method for manufacturing the same - Google Patents

Semiconductor device and the method for manufacturing the same Download PDF

Info

Publication number
US20010023994A1
US20010023994A1 US09/799,803 US79980301A US2001023994A1 US 20010023994 A1 US20010023994 A1 US 20010023994A1 US 79980301 A US79980301 A US 79980301A US 2001023994 A1 US2001023994 A1 US 2001023994A1
Authority
US
United States
Prior art keywords
semiconductor chip
die pad
adhesive layer
top surface
electrodes
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/799,803
Inventor
Takahiro Oka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Oki Electric Industry Co Ltd
Original Assignee
Oki Electric Industry Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Oki Electric Industry Co Ltd filed Critical Oki Electric Industry Co Ltd
Assigned to OKI ELECTRIC INDUSTRY CO., LTD. reassignment OKI ELECTRIC INDUSTRY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OKA, TAKAHIRO
Publication of US20010023994A1 publication Critical patent/US20010023994A1/en
Priority to US10/201,275 priority Critical patent/US6777264B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/2612Auxiliary members for layer connectors, e.g. spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29005Structure
    • H01L2224/29007Layer connector smaller than the underlying bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/4826Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49113Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting different bonding areas on the semiconductor or solid-state body to a common bonding area outside the body, e.g. converging wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83192Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92142Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92147Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10162Shape being a cuboid with a square active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Definitions

  • the present invention relates to a semiconductor device, and to the method for manufacturing the same.
  • FIG. 9 shows a schematic diagram of a conventional semiconductor device molded with resin.
  • FIG. 10 shows a top-view of the semiconductor device.
  • QFP Quad Flat Package
  • This semiconductor device has a first semiconductor chip 91 , a second semiconductor chip 92 , a die pad 93 , a first adhesive layer 94 , a second adhesive layer 95 , electrodes 96 on the first semiconductor chip, electrodes 97 on the second semiconductor chip, inner leads 98 , metal wires 99 , 910 , a package portion 912 , outer leads 913 , and a pad support portion 914 .
  • the semiconductor chips 91 and 92 are stacked on a die pad 93 .
  • the die pad 93 is lower than the inner leads 98 as shown in FIG. 9 and FIG. 10.
  • the hanging portion of the die pad 93 is bent, and the die pad and the inner leads are not in the same level.
  • the bent portion is indicated by reference numeral 1011 in FIG. 10.
  • This structure is called downset.
  • the thickness t 1 of the resin on the semiconductor chip 92 is the same as the thickness t 2 of the resin under the die pad 93 in the conventional design.
  • the resin is filled proportionally during transfer molding because the thickness of resin on the semiconductor chip 92 and the thickness of resin under the die pad 93 are the same. Therefore, a short-circuit of wires on the semiconductor chip 91 and the semiconductor chip 92 is prevented. The warp of the package is also prevented.
  • the semiconductor chip 91 is fixed over the die pad 93 by the first adhesive layer 94 .
  • the semiconductor chip 92 is fixed over the semiconductor chip 91 by the second adhesive layer 5 .
  • the electrodes 96 , 97 on each semiconductor chips are connected to inner leads 98 via metal wires 99 , 910 .
  • metal wires 99 , 910 For example, gold wires connect electrodes and inner leads.
  • Some electrodes 97 on the semiconductor chip 92 are connected to the electrodes 96 on the semiconductor chip 91 .
  • a resin for example, epoxy resin
  • the outer leads 13 are plated with solder. The outer leads 13 are then transformed into a predetermined form.
  • An object of the present invention is to provide a semiconductor device and the method for manufacturing the same that do not need a downset process. Therefore the yield is improved during the formation of a lead frame.
  • a semiconductor device comprises, a die pad having a top surface and a bottom surface, a first semiconductor chip having a top surface on which electrodes are formed and a bottom surface, and a second semiconductor chip having a top surface on which electrodes are formed and a bottom surface, the second semiconductor chip being smaller than the first semiconductor chip, wherein the top surface of the first semiconductor chip is fixed on the bottom surface of the die pad, the bottom surface of the second semiconductor chip is fixed on the top surface of the die pad.
  • a method for manufacturing the semiconductor device comprises forming a first adhesive layer on a bottom surface of a die pad, forming a second adhesive layer on a top surface of the die pad, fixing a top surface of a first semiconductor chip on the first adhesive layer, fixing a bottom surface of a second semiconductor chip which is smaller than the first semiconductor chip on the second adhesive layer.
  • FIG. 1 shows a cross sectional view of a semiconductor device of a first preferred embodiment.
  • FIG. 2 shows a perspective diagram from the top view of the semiconductor device in the first preferred embodiment.
  • FIG. 3 shows a cross sectional view of a semiconductor device of a second preferred embodiment.
  • FIG. 4 shows a perspective diagram from the top view of the semiconductor device of the second preferred embodiment.
  • FIG. 5 shows a cross sectional view of the method for manufacturing the semiconductor device of the third p referred embodiment.
  • FIG. 6 shows a cross sectional view of the method for manufacturing a semiconductor device of the fourth preferred embodiment.
  • FIG. 7 shows a cross sectional view of the method for manufacturing a semiconductor device of the fifth preferred embodiment.
  • FIG. 8 shows a cross sectional view diagram of the method for manufacturing a semiconductor device of the sixth preferred embodiment.
  • FIG. 9 shows a cross sectional view of a conventional semiconductor device.
  • FIG. 10 shows a top view of the conventional semiconductor device.
  • FIG. 1 shows a cross sectional view of the semiconductor device of a first preferred embodiment.
  • FIG. 2 shows a perspective diagram from the top view of the semiconductor device in the first embodiment.
  • This semiconductor device has a first semiconductor chip 1 , a second semiconductor chip 2 , a die pad 3 , a first adhesive layer 4 , a second adhesive layer 5 , electrodes 6 on the first semiconductor chip, electrodes 7 on the second semiconductor chip, inner leads 8 , metal wires 9 , 10 , a package portion 12 , outer leads 13 , and a pad support portion 14 .
  • the package is not limited to the drawings.
  • the inner leads 8 can be formed with an interconnection on Ball Grid Array (BGA) substrate.
  • BGA Ball Grid Array
  • the die pad 3 for mounting a semiconductor chip is not downset.
  • the pad support portion 14 is not bent. Therefore, the die pad 3 and the inner leads 8 are formed on the same level.
  • the second adhesive layer 5 is formed on the top surface of the die pad 3 (the die pad top surface) and the first adhesive layer 4 is formed on the bottom surface of the die pad 3 (die pad bottom surface). That is to say, the die pad 3 is disposed between the first and second adhesive layers.
  • the first semiconductor chip 1 is fixed on the first adhesive layer 4 .
  • the top surface of the first semiconductor chip 1 touches the first adhesive layer 4 , and the first chip top surface is the main surface on which the circuits and electrodes are formed.
  • the second semiconductor chip 2 is fixed on the second adhesive layer 5 .
  • the bottom surface of the second semiconductor chip 2 touches the second adhesive layer 5 , and the circuits are not formed on this bottom surface.
  • the electrodes 6 on the first semiconductor chip are connected to inner leads 8 via metal wires 9 .
  • the electrodes 7 on the second semiconductor chip are connected to inner leads 8 via metal wires 10 .
  • Some electrodes 6 on the first semiconductor chip 1 are connected to the electrodes 7 on the second semiconductor chip 2 via wires 11 .
  • the electrical signal of the semiconductor chips 1 , 2 is outputted through the electrodes 6 , 7 , wires 9 , 10 , 11 , inner leads 8 , and outer leads 13 .
  • the package portion 12 is formed by molding resin (for example, epoxy resin) on predetermined portion of the semiconductor device.
  • the total thickness of the first adhesive layer 4 plus the first semiconductor chip 1 is the same as the total thickness of the second adhesive layer 5 plus the second semiconductor chip 2 . Therefore, The thickness t 1 of the resin on the second semiconductor chip 2 is the same as the thickness t 2 of the resin under the first semiconductor chip 1 .
  • the die pad 3 is disposed between the first semiconductor chip 1 and the second semiconductor chip 2 . Therefore, the hanging portion of the die pad is not have to be bent.
  • the first semiconductor chip 1 is wider than the second semiconductor chip 2 and the die pad 3 in this embodiment.
  • the electrodes 6 on the first semiconductor chip 1 are disposed outside of the region that is defined by the edge of the second semiconductor chip 2 .
  • the electrodes 6 on the first semiconductor chip and the electrodes 7 on the second semiconductor chip do mot overlap from the top view as shown in FIG. 2.
  • the first chip top surface 1 is fixed on the first adhesive layer 4
  • the second chip bottom surface 2 is fixed on the second adhesive layer 5 . Therefore, all of the electrodes 6 , 7 are not covered with the die pad 3 . It is desirable that the difference of the size between the first semiconductor chip 1 and the second semiconductor chip 2 is at least 0.3 mm in each side. This is a minimum width to form an interconnecting wire between the electrodes 6 on the first semiconductor chip 1 and the electrodes 7 on the second semiconductor chip 2 .
  • the electrodes 7 on the second semiconductor chip and the electrodes 6 on the first semiconductor chip 1 do not overlap. Therefore, all of the wire bonding to connect electrodes 6 and electrodes 7 , electrodes 6 and inner lead 8 , and electrodes 7 and inner lead 8 are performed in the same step.
  • the wire bonding is performed from the same side (die pad top surface side) in the first preferred embodiment, and there is no wire connected by wire bonding from another side (die pad bottom surface side), and the wire, which has a loop summit at the die pad bottom surface, does not exist. Therefore, the thickness of the semiconductor device can be decreased.
  • the die pad top surface 3 is preferably wider than the bottom surface of the semiconductor chip 2 .
  • the die pad bottom surface 3 is preferably smaller than the top surface of the semiconductor chip 1 .
  • the adhesive layer 5 is prevented from running onto the top surface of the semiconductor chip 1 because the die pad 3 is wider than the semiconductor chip 2 , when the semiconductor chip 2 is fixed.
  • An insulating adhesive is used as the adhesive layer 4 because the adhesive layer 4 bonds the first chip top surface, which is formed with circuit, to the die pad 3 .
  • a conductive adhesive for example solder paste
  • solder paste can be used as the adhesive layer 5 because the second chip bottom surface 2 is fixed on the die pad 3 . Therefore, electric potential can be applied to the second semiconductor chip accordingly.
  • a semiconductor device which has a logic semiconductor chip and a memory semiconductor device, is suitable for use a conductive adhesive as the adhesive layer 5 .
  • a certain potential should be applied to the substrate of a conventional memory semiconductor chip in order to stabilize an operation, on the other hand, there are many cases that the logic semiconductor chip does not need some potential at its substrate, therefore, the logic semiconductor chip can be used as the first semiconductor chip and the memory semiconductor chip can be used as the second semiconductor chip in the first preferred embodiment.
  • This semiconductor device has a simple structure without downset. Therefore the yield of the lead-frame is improved during manufacturing, and the cost of manufacturing is declined.
  • the area of the die pad 3 relates to the effect of noise reduction.
  • FIG. 3 shows a cross sectional view of the semiconductor device of the second preferred embodiment.
  • FIG. 4 shows a perspective diagram from the top view of the semiconductor device in the second embodiment. The same reference numerals are applied for the elements those are described in the first embodiment.
  • the die pad 3 of the second preferred embodiment is not downset either.
  • the area of the die pad 3 is much smaller than the areas of the first semiconductor chip 1 and the second semiconductor chip 2 . It is desirable that the area of the die pad 3 is smaller than half of the top surface area of the first semiconductor chip 1 .
  • the first chip top surface 1 is fixed on the die pad 3 .
  • the die pad 3 is smaller than the semiconductor chips 1 and 2 in this embodiment.
  • the contact area between the first semiconductor chip 1 and the die pad 3 shrinks because the area of the die pad 3 is small. Therefore the stress and the damage on the surface of the first semiconductor chip are decreased.
  • this semiconductor device of the embodiment does not need a coating layer on the first chip top surface 1 because the passivation layer is enough to protect the top surface from damage.
  • the coating process is reduced and the cost of manufacturing declines.
  • the amount of adhesive required to fix the semiconductor chips is reduced because the area of the die pad 3 is small. It also becomes easy to spread the adhesive uniformly on the total surface of the die pad 3 . Therefore the adhesive strength is enough to fix each semiconductor chip.
  • the electrodes 7 on the second semiconductor chip and the electrodes 6 on the first semiconductor chip 1 do not overlap in the same way as the first embodiment. Therefore, all of the wire bonding are performed substantially in the same step.
  • the conductive adhesive can be used as the adhesive layer 5 in the second embodiment in the same way as the first embodiment. Therefore, the logic semiconductor chip can be used as the first semiconductor chip and the memory semiconductor chip can be used as the second semiconductor chip in the first preferred embodiment.
  • FIGS. 5 A- 5 D show cross sectional views of the method for manufacturing the semiconductor device according to the third preferred embodiment. The same reference numerals are applied for the elements those are described in the first preferred embodiment.
  • the die pad 3 which is not downset, is prepared as shown in FIG. 5A.
  • the insulating adhesive layer (first adhesive layer) 4 is formed on a bottom surface of the die pad 3 .
  • the insulating or conductive adhesive layer 5 (second adhesive layer) is formed over a top surface of the die pad 3 .
  • Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape may be used as these adhesive layers. These adhesive layers preferably have some viscosity before hardening. This viscosity allows a semiconductor chip to be aligned on the die pad 3 .
  • the first semiconductor chip 1 is put on the die pad bottom surface as shown in FIG. 5B.
  • the first semiconductor chip 1 , the first adhesive layer 4 and the die pad 3 are heated from the lower side of the first semiconductor chip 1 .
  • the adhesive layer 4 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • the second semiconductor chip 2 is put over the die pad top surface 3 as shown in FIG. 5C.
  • the second semiconductor chip 2 , the second adhesive layer 5 and the die pad 3 are heated from the lower side of the first semiconductor chip 2 .
  • the adhesive layer 5 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • the manufacturing step is simplified because the downset process is lessened. Therefore the yield of the lead-frame is improved during manufacturing, and the cost of manufacturing is reduced.
  • the adhesive layers are formed before the semiconductor chips are put on the die pad 3 . Therefore the spread of the adhesive layer can be easily controlled when the semiconductor chips are pressed on the die pad 3 .
  • the possibility that the adhesive layer 5 runs onto the top surface of the semiconductor chip 1 is decreased. Therefore the distance between the edge of the first semiconductor chip 1 and the edge of the second semiconductor chip 2 is minimized. This minimized distance means the shortest distance that the electrodes 6 on the first semiconductor chip 1 can be connected to the electrodes 7 on the second semiconductor chip 2 via metal wire.
  • the wire bonding ban be performed from the same side (die pad top surface side) and in the same step in the first preferred embodiment.
  • the wire which has a loop summit at the die pad bottom surface, does not exist. Therefore, turning over the semiconductor device does not have to be performed to perform wire bonding of another side.
  • FIG. 6 shows a cross sectional view of the method for manufacturing the semiconductor device of a fourth preferred embodiment.
  • the same reference numerals are applied for the elements those are described in the first preferred embodiment.
  • the die pad 3 which is not downset, is prepared.
  • the insulating adhesive layer 4 (first adhesive layer) is formed on a bottom surface of the die pad 3 .
  • the insulating or conductive adhesive layer 5 (second adhesive layer) is formed on a top surface of the die pad 3 .
  • Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape may be used as these adhesive layers. These adhesive layers have some viscosity before hardening. This viscosity allows aligning a semiconductor chip on the die pad 3 .
  • the first adhesive layer 64 and the second adhesive layer 65 are partly formed on each surface in this embodiment.
  • the portion on which the first adhesive layer 64 is formed in the die pad bottom surface does not correspond to the portion on which the second adhesive layer 65 is formed on the die pad top surface.
  • thermosetting adhesive is used as the adhesive layers 64 , 65 .
  • first semiconductor chip 1 When the first semiconductor chip 1 is fixed, only the first portion, which the first adhesive layer 64 is formed on, are heated. The retained heat does not have an influence on the second adhesive layer 65 . Therefore the second adhesive layer 65 is protected from the changing of the viscosity property.
  • the adhesive layers 64 , 65 are formed on each surface of the die pad 3 as described above.
  • the first semiconductor chip 1 is put on the die pad bottom surface.
  • the adhesive layer 64 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • the second semiconductor chip 2 is put over the die pad top surface 3 .
  • the second semiconductor chip 2 , the second adhesive layer 65 and the die pad 3 are heated from the lower side of the first semiconductor chip 1 .
  • the second adhesive layer 65 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • the second adhesive layer 65 and the corresponding portion in the die pad 3 are not heated directory during the heat treatment to fix the first semiconductor chip 1 . Therefore the second adhesive layer 65 is protected from the changing of the viscosity property.
  • FIG. 7 shows a cross sectional view of the method for manufacturing the semiconductor device of a fifth preferred embodiment. The same numerals are applied for the elements those are described in the first embodiment.
  • the die pad 3 which is not downset, is prepared.
  • the insulating adhesive layer 74 (first adhesive layer) is formed on the bottom surface of the die pad 3 .
  • the insulating or conductive adhesive layer 65 (second adhesive layer) is formed on the top surface of the die pad 3 .
  • Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape can be used as these adhesive layers 64 , 65 .
  • These adhesive 64 , 65 layers preferably have some viscosity before hardening. This viscosity allows a semiconductor chip to be aligned on the die pad 3 .
  • the softening (or hardening) temperature of the first adhesive layer 74 is different from that of the second adhesive layer 75 in this embodiment.
  • the same thermoplastic adhesive can be used as the adhesive layers.
  • the first semiconductor chip 1 is fixed before the second semiconductor chip 2 is fixed.
  • the second adhesive layer is softened by heating from the lower side of the first semiconductor chip 1 .
  • the first adhesive layer 1 may be softened during this second heat treatment.
  • the softening of the first adhesive layer 74 during the second heat treatment is not preferable to fix the first semiconductor chip tightly and precisely. If the softening temperature of the first adhesive layer is higher than that of the second adhesive layer, this problem does not occur.
  • the fixing would be performed more tightly.
  • thermoplastic adhesive as an example is described below in order to more fully illustrate this embodiment. This is the opposite example of thermo characteristic to the above example. This method is substantially similar to the third embodiment.
  • the die pad 3 which is not downset, is prepared.
  • the insulating adhesive layer 74 (first adhesive layer) is formed on bottom surface of the die pad 3 .
  • the softening temperature of the first adhesive layer is about 50° C.
  • the insulating or conductive adhesive layer 75 (second adhesive layer) is formed on top surface of the die pad 3 .
  • the softening temperature of the second adhesive layer is about 100° C.
  • the first semiconductor chip 1 is put on the die pad bottom surface 3 .
  • the first semiconductor chip 1 , the first adhesive layer 4 and the die pad 3 are heated at the temperature of 50° C. from the lower side of the first semiconductor chip 1 .
  • the adhesive layer 4 is hardened because this is a thermosetting adhesive, and it fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • the second adhesive layer is not hardened during this heat treatment because softened temperature is higher than about 50° C.
  • the second semiconductor chip 2 is put over the die pad top surface 3 .
  • the second semiconductor chip 2 , the second adhesive layer 5 and the die pad 3 are heated at the temperature of about 100° C. from the lower side of the first semiconductor chip 2 .
  • the adhesive layer 4 is hardened and it fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • FIG. 8 shows a cross sectional view of the method for manufacturing the semiconductor device of the sixth preferred embodiment.
  • the same reference numerals are applied for the elements those are described in the first embodiment.
  • thermosetting adhesive paste thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape are preferably used as adhesive layers.
  • the die pad 3 which is not downset, is prepared.
  • the insulating adhesive layer 84 (first adhesive layer) is formed on bottom surface of the die pad 3 .
  • the first semiconductor chip 1 is put on the die pad bottom surface 3 .
  • the first semiconductor chip 1 , the first adhesive layer 4 and the die pad 3 are heated from the lower side of the first semiconductor chip 1 .
  • the adhesive layer 4 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • the insulating or conductive adhesive layer 5 (second adhesive layer) is formed over the top surface of the die pad 3 .
  • the second semiconductor chip 2 is put over the die pad top surface 3 .
  • the second semiconductor chip 2 , the second adhesive layer 5 and the die pad 3 are heated from the lower side of the first semiconductor chip 2 .
  • the adhesive layer 5 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • the second adhesive layer can be selected according to the needs, because the second adhesive layer is formed after the fixing of the first semiconductor chip. It can be selected in this method whether the second chip bottom surface must have potential or not even after the first semiconductor chip has fixed.

Abstract

A semiconductor device includes, a die pad having a top surface and a bottom surface, a first semiconductor chip having a top surface on which electrodes are formed and a bottom surface, and a second semiconductor chip having a top surface on which electrodes are formed, and a bottom surface, the second semiconductor chip being smaller than the first semiconductor chip, wherein the first chip top surface is fixed on the die pad bottom surface, the second chip bottom surface is fixed on the die pad top surface.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a semiconductor device, and to the method for manufacturing the same. [0001]
  • FIG. 9 shows a schematic diagram of a conventional semiconductor device molded with resin. FIG. 10 shows a top-view of the semiconductor device. These drawings show a Quad Flat Package (QFP). [0002]
  • This semiconductor device has a [0003] first semiconductor chip 91, a second semiconductor chip 92, a die pad 93, a first adhesive layer 94, a second adhesive layer 95, electrodes 96 on the first semiconductor chip, electrodes 97 on the second semiconductor chip, inner leads 98, metal wires 99, 910, a package portion 912, outer leads 913, and a pad support portion 914. The semiconductor chips 91 and 92 are stacked on a die pad 93.
  • The die [0004] pad 93 is lower than the inner leads 98 as shown in FIG. 9 and FIG. 10. The hanging portion of the die pad 93 is bent, and the die pad and the inner leads are not in the same level. The bent portion is indicated by reference numeral 1011 in FIG. 10. This structure is called downset. The thickness t1 of the resin on the semiconductor chip 92 is the same as the thickness t2 of the resin under the die pad 93 in the conventional design. The resin is filled proportionally during transfer molding because the thickness of resin on the semiconductor chip 92 and the thickness of resin under the die pad 93 are the same. Therefore, a short-circuit of wires on the semiconductor chip 91 and the semiconductor chip 92 is prevented. The warp of the package is also prevented.
  • The [0005] semiconductor chip 91 is fixed over the die pad 93 by the first adhesive layer 94. The semiconductor chip 92 is fixed over the semiconductor chip 91 by the second adhesive layer 5.
  • The [0006] electrodes 96, 97 on each semiconductor chips are connected to inner leads 98 via metal wires 99, 910. For example, gold wires connect electrodes and inner leads. Some electrodes 97 on the semiconductor chip 92 are connected to the electrodes 96 on the semiconductor chip 91. After the wire bonding, a resin (for example, epoxy resin) is molded on semiconductor chips. After the forming of the package portion 12, the outer leads 13 are plated with solder. The outer leads 13 are then transformed into a predetermined form.
  • SUMMARY OF THE INVENTION
  • An object of the present invention is to provide a semiconductor device and the method for manufacturing the same that do not need a downset process. Therefore the yield is improved during the formation of a lead frame. [0007]
  • According to an embodiment of this invention, a semiconductor device comprises, a die pad having a top surface and a bottom surface, a first semiconductor chip having a top surface on which electrodes are formed and a bottom surface, and a second semiconductor chip having a top surface on which electrodes are formed and a bottom surface, the second semiconductor chip being smaller than the first semiconductor chip, wherein the top surface of the first semiconductor chip is fixed on the bottom surface of the die pad, the bottom surface of the second semiconductor chip is fixed on the top surface of the die pad. [0008]
  • A method for manufacturing the semiconductor device comprises forming a first adhesive layer on a bottom surface of a die pad, forming a second adhesive layer on a top surface of the die pad, fixing a top surface of a first semiconductor chip on the first adhesive layer, fixing a bottom surface of a second semiconductor chip which is smaller than the first semiconductor chip on the second adhesive layer.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a cross sectional view of a semiconductor device of a first preferred embodiment. [0010]
  • FIG. 2 shows a perspective diagram from the top view of the semiconductor device in the first preferred embodiment. [0011]
  • FIG. 3 shows a cross sectional view of a semiconductor device of a second preferred embodiment. [0012]
  • FIG. 4 shows a perspective diagram from the top view of the semiconductor device of the second preferred embodiment. [0013]
  • FIG. 5 shows a cross sectional view of the method for manufacturing the semiconductor device of the third p referred embodiment. [0014]
  • FIG. 6 shows a cross sectional view of the method for manufacturing a semiconductor device of the fourth preferred embodiment. [0015]
  • FIG. 7 shows a cross sectional view of the method for manufacturing a semiconductor device of the fifth preferred embodiment. [0016]
  • FIG. 8 shows a cross sectional view diagram of the method for manufacturing a semiconductor device of the sixth preferred embodiment. [0017]
  • FIG. 9 shows a cross sectional view of a conventional semiconductor device. [0018]
  • FIG. 10 shows a top view of the conventional semiconductor device.[0019]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Preferred embodiments are described below using drawings. [0020]
  • FIG. 1 shows a cross sectional view of the semiconductor device of a first preferred embodiment. FIG. 2 shows a perspective diagram from the top view of the semiconductor device in the first embodiment. [0021]
  • This semiconductor device has a [0022] first semiconductor chip 1, a second semiconductor chip 2, a die pad 3, a first adhesive layer 4, a second adhesive layer 5, electrodes 6 on the first semiconductor chip, electrodes 7 on the second semiconductor chip, inner leads 8, metal wires 9, 10, a package portion 12, outer leads 13, and a pad support portion 14. The package is not limited to the drawings. For example, the inner leads 8 can be formed with an interconnection on Ball Grid Array (BGA) substrate.
  • The die [0023] pad 3 for mounting a semiconductor chip is not downset. The pad support portion 14 is not bent. Therefore, the die pad 3 and the inner leads 8 are formed on the same level. The second adhesive layer 5 is formed on the top surface of the die pad 3 (the die pad top surface) and the first adhesive layer 4 is formed on the bottom surface of the die pad 3 (die pad bottom surface). That is to say, the die pad 3 is disposed between the first and second adhesive layers.
  • The [0024] first semiconductor chip 1 is fixed on the first adhesive layer 4. The top surface of the first semiconductor chip 1 (first chip top surface) touches the first adhesive layer 4, and the first chip top surface is the main surface on which the circuits and electrodes are formed.
  • The [0025] second semiconductor chip 2 is fixed on the second adhesive layer 5. The bottom surface of the second semiconductor chip 2 (second chip bottom surface) touches the second adhesive layer 5, and the circuits are not formed on this bottom surface.
  • The electrodes [0026] 6 on the first semiconductor chip are connected to inner leads 8 via metal wires 9. The electrodes 7 on the second semiconductor chip are connected to inner leads 8 via metal wires 10. Some electrodes 6 on the first semiconductor chip 1 are connected to the electrodes 7 on the second semiconductor chip 2 via wires 11. The electrical signal of the semiconductor chips 1, 2 is outputted through the electrodes 6, 7, wires 9, 10, 11, inner leads 8, and outer leads 13.
  • The [0027] package portion 12 is formed by molding resin (for example, epoxy resin) on predetermined portion of the semiconductor device.
  • The total thickness of the first [0028] adhesive layer 4 plus the first semiconductor chip 1 is the same as the total thickness of the second adhesive layer 5 plus the second semiconductor chip 2. Therefore, The thickness t1 of the resin on the second semiconductor chip 2 is the same as the thickness t2 of the resin under the first semiconductor chip 1.
  • The die [0029] pad 3 is disposed between the first semiconductor chip 1 and the second semiconductor chip 2. Therefore, the hanging portion of the die pad is not have to be bent.
  • The [0030] first semiconductor chip 1 is wider than the second semiconductor chip 2 and the die pad 3 in this embodiment. The electrodes 6 on the first semiconductor chip 1 are disposed outside of the region that is defined by the edge of the second semiconductor chip 2. The electrodes 6 on the first semiconductor chip and the electrodes 7 on the second semiconductor chip do mot overlap from the top view as shown in FIG. 2.
  • The first chip [0031] top surface 1 is fixed on the first adhesive layer 4, and the second chip bottom surface 2 is fixed on the second adhesive layer 5. Therefore, all of the electrodes 6, 7 are not covered with the die pad 3. It is desirable that the difference of the size between the first semiconductor chip 1 and the second semiconductor chip 2 is at least 0.3 mm in each side. This is a minimum width to form an interconnecting wire between the electrodes 6 on the first semiconductor chip 1 and the electrodes 7 on the second semiconductor chip 2.
  • The [0032] electrodes 7 on the second semiconductor chip and the electrodes 6 on the first semiconductor chip 1 do not overlap. Therefore, all of the wire bonding to connect electrodes 6 and electrodes 7, electrodes 6 and inner lead 8, and electrodes 7 and inner lead 8 are performed in the same step. The wire bonding is performed from the same side (die pad top surface side) in the first preferred embodiment, and there is no wire connected by wire bonding from another side (die pad bottom surface side), and the wire, which has a loop summit at the die pad bottom surface, does not exist. Therefore, the thickness of the semiconductor device can be decreased.
  • The die pad [0033] top surface 3 is preferably wider than the bottom surface of the semiconductor chip 2. The die pad bottom surface 3 is preferably smaller than the top surface of the semiconductor chip 1.
  • In the first preferred embodiment, the [0034] adhesive layer 5 is prevented from running onto the top surface of the semiconductor chip 1 because the die pad 3 is wider than the semiconductor chip 2, when the semiconductor chip 2 is fixed.
  • An insulating adhesive is used as the [0035] adhesive layer 4 because the adhesive layer 4 bonds the first chip top surface, which is formed with circuit, to the die pad 3.
  • A conductive adhesive (for example solder paste) can be used as the [0036] adhesive layer 5 because the second chip bottom surface 2 is fixed on the die pad 3. Therefore, electric potential can be applied to the second semiconductor chip accordingly. For example, a semiconductor device, which has a logic semiconductor chip and a memory semiconductor device, is suitable for use a conductive adhesive as the adhesive layer 5. A certain potential should be applied to the substrate of a conventional memory semiconductor chip in order to stabilize an operation, on the other hand, there are many cases that the logic semiconductor chip does not need some potential at its substrate, therefore, the logic semiconductor chip can be used as the first semiconductor chip and the memory semiconductor chip can be used as the second semiconductor chip in the first preferred embodiment.
  • There are some effects described below according to this preferred embodiment. [0037]
  • This semiconductor device has a simple structure without downset. Therefore the yield of the lead-frame is improved during manufacturing, and the cost of manufacturing is declined. [0038]
  • The transformation of the lead frame is decreased during the carry and the molding. Because this semiconductor device does not have an downset structure. Therefore the yield of the assembly process is improved, and the cost of manufacturing is declined. [0039]
  • There is a [0040] die pad 3 between the first semiconductor chip 1 and the second semiconductor chip 2. Therefore, the noises between the semiconductor chips 1, 2 is decreased, and high speed signals can be applied to the semiconductor chips.
  • The area of the [0041] die pad 3 relates to the effect of noise reduction.
  • The second preferred embodiment is described below. [0042]
  • FIG. 3 shows a cross sectional view of the semiconductor device of the second preferred embodiment. FIG. 4 shows a perspective diagram from the top view of the semiconductor device in the second embodiment. The same reference numerals are applied for the elements those are described in the first embodiment. [0043]
  • The [0044] die pad 3 of the second preferred embodiment is not downset either.
  • The area of the [0045] die pad 3 is much smaller than the areas of the first semiconductor chip 1 and the second semiconductor chip 2. It is desirable that the area of the die pad 3 is smaller than half of the top surface area of the first semiconductor chip 1. The first chip top surface 1 is fixed on the die pad 3.
  • The [0046] die pad 3 is smaller than the semiconductor chips 1 and 2 in this embodiment. The contact area between the first semiconductor chip 1 and the die pad 3 shrinks because the area of the die pad 3 is small. Therefore the stress and the damage on the surface of the first semiconductor chip are decreased.
  • Consequently, this semiconductor device of the embodiment does not need a coating layer on the first chip [0047] top surface 1 because the passivation layer is enough to protect the top surface from damage. The coating process is reduced and the cost of manufacturing declines.
  • The amount of adhesive required to fix the semiconductor chips is reduced because the area of the [0048] die pad 3 is small. It also becomes easy to spread the adhesive uniformly on the total surface of the die pad 3. Therefore the adhesive strength is enough to fix each semiconductor chip.
  • The [0049] electrodes 7 on the second semiconductor chip and the electrodes 6 on the first semiconductor chip 1 do not overlap in the same way as the first embodiment. Therefore, all of the wire bonding are performed substantially in the same step.
  • In other words, all of the wire bonding are performed without a step of turning over the semiconductor device. [0050]
  • The conductive adhesive can be used as the [0051] adhesive layer 5 in the second embodiment in the same way as the first embodiment. Therefore, the logic semiconductor chip can be used as the first semiconductor chip and the memory semiconductor chip can be used as the second semiconductor chip in the first preferred embodiment.
  • FIGS. [0052] 5A-5D show cross sectional views of the method for manufacturing the semiconductor device according to the third preferred embodiment. The same reference numerals are applied for the elements those are described in the first preferred embodiment.
  • The [0053] die pad 3, which is not downset, is prepared as shown in FIG. 5A. The insulating adhesive layer (first adhesive layer) 4 is formed on a bottom surface of the die pad 3. The insulating or conductive adhesive layer 5 (second adhesive layer) is formed over a top surface of the die pad 3. Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape may be used as these adhesive layers. These adhesive layers preferably have some viscosity before hardening. This viscosity allows a semiconductor chip to be aligned on the die pad 3.
  • The [0054] first semiconductor chip 1 is put on the die pad bottom surface as shown in FIG. 5B. The first semiconductor chip 1, the first adhesive layer 4 and the die pad 3 are heated from the lower side of the first semiconductor chip 1. The adhesive layer 4 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • The [0055] second semiconductor chip 2 is put over the die pad top surface 3 as shown in FIG. 5C. The second semiconductor chip 2, the second adhesive layer 5 and the die pad 3 are heated from the lower side of the first semiconductor chip 2. The adhesive layer 5 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • The final hardening of the adhesive layers is performed, and the semiconductor chips are perfectly fixed on the [0056] die pad 3. This fixing process is called a die bonding process. Electrodes 6, 7 on the semiconductor chips 1, 2 are then electrically connected to inner leads 8 or another electrode via metal wire 8, 9. Then, the molding process is performed.
  • There are some effects described below according to this preferred embodiment. [0057]
  • The manufacturing step is simplified because the downset process is lessened. Therefore the yield of the lead-frame is improved during manufacturing, and the cost of manufacturing is reduced. [0058]
  • The adhesive layers are formed before the semiconductor chips are put on the [0059] die pad 3. Therefore the spread of the adhesive layer can be easily controlled when the semiconductor chips are pressed on the die pad 3. The possibility that the adhesive layer 5 runs onto the top surface of the semiconductor chip 1 is decreased. Therefore the distance between the edge of the first semiconductor chip 1 and the edge of the second semiconductor chip 2 is minimized. This minimized distance means the shortest distance that the electrodes 6 on the first semiconductor chip 1 can be connected to the electrodes 7 on the second semiconductor chip 2 via metal wire.
  • The wire bonding ban be performed from the same side (die pad top surface side) and in the same step in the first preferred embodiment. The wire, which has a loop summit at the die pad bottom surface, does not exist. Therefore, turning over the semiconductor device does not have to be performed to perform wire bonding of another side. [0060]
  • FIG. 6 shows a cross sectional view of the method for manufacturing the semiconductor device of a fourth preferred embodiment. The same reference numerals are applied for the elements those are described in the first preferred embodiment. [0061]
  • The [0062] die pad 3, which is not downset, is prepared. The insulating adhesive layer 4 (first adhesive layer) is formed on a bottom surface of the die pad 3. The insulating or conductive adhesive layer 5 (second adhesive layer) is formed on a top surface of the die pad 3. Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape may be used as these adhesive layers. These adhesive layers have some viscosity before hardening. This viscosity allows aligning a semiconductor chip on the die pad 3.
  • The first adhesive layer [0063] 64 and the second adhesive layer 65 are partly formed on each surface in this embodiment. The portion on which the first adhesive layer 64 is formed in the die pad bottom surface does not correspond to the portion on which the second adhesive layer 65 is formed on the die pad top surface.
  • For example, thermosetting adhesive is used as the adhesive layers [0064] 64, 65. When the first semiconductor chip 1 is fixed, only the first portion, which the first adhesive layer 64 is formed on, are heated. The retained heat does not have an influence on the second adhesive layer 65. Therefore the second adhesive layer 65 is protected from the changing of the viscosity property.
  • The method of manufacturing of the fourth embodiment is described below. This method is approximately the same as the third embodiment. [0065]
  • The adhesive layers [0066] 64, 65 are formed on each surface of the die pad 3 as described above.
  • The [0067] first semiconductor chip 1 is put on the die pad bottom surface. The first adhesive layer 64 and the portions, those preferably corresponds to the first adhesive layer 64 in the first semiconductor chip 1 and the die pad 3, are heated. The adhesive layer 64 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • The [0068] second semiconductor chip 2 is put over the die pad top surface 3. The second semiconductor chip 2, the second adhesive layer 65 and the die pad 3 are heated from the lower side of the first semiconductor chip 1. The second adhesive layer 65 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • The final hardening of the adhesive layers is performed, and the first and second semiconductor chips are perfectly fixed on the [0069] die pad 3.
  • The second adhesive layer [0070] 65 and the corresponding portion in the die pad 3 are not heated directory during the heat treatment to fix the first semiconductor chip 1. Therefore the second adhesive layer 65 is protected from the changing of the viscosity property.
  • FIG. 7 shows a cross sectional view of the method for manufacturing the semiconductor device of a fifth preferred embodiment. The same numerals are applied for the elements those are described in the first embodiment. [0071]
  • The [0072] die pad 3, which is not downset, is prepared. The insulating adhesive layer 74 (first adhesive layer) is formed on the bottom surface of the die pad 3. The insulating or conductive adhesive layer 65 (second adhesive layer) is formed on the top surface of the die pad 3. Thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape can be used as these adhesive layers 64, 65. These adhesive 64, 65 layers preferably have some viscosity before hardening. This viscosity allows a semiconductor chip to be aligned on the die pad 3.
  • The softening (or hardening) temperature of the first adhesive layer [0073] 74 is different from that of the second adhesive layer 75 in this embodiment.
  • For example, the same thermoplastic adhesive can be used as the adhesive layers. The [0074] first semiconductor chip 1 is fixed before the second semiconductor chip 2 is fixed. Then the second adhesive layer is softened by heating from the lower side of the first semiconductor chip 1. The first adhesive layer 1 may be softened during this second heat treatment. The softening of the first adhesive layer 74 during the second heat treatment is not preferable to fix the first semiconductor chip tightly and precisely. If the softening temperature of the first adhesive layer is higher than that of the second adhesive layer, this problem does not occur.
  • For example, if the softening temperature of the first adhesive layer [0075] 74 is 100° C. and the softening temperature of the second adhesive layer is 50° C. the fixing would be performed more tightly.
  • Therefore using different adhesive layers respectively having different softening temperature for each surface makes the fixing of the semiconductor chips more precise and tight. [0076]
  • The method of manufacturing of the fifth embodiment using thermoplastic adhesive as an example is described below in order to more fully illustrate this embodiment. This is the opposite example of thermo characteristic to the above example. This method is substantially similar to the third embodiment. [0077]
  • The [0078] die pad 3, which is not downset, is prepared. The insulating adhesive layer 74 (first adhesive layer) is formed on bottom surface of the die pad 3. The softening temperature of the first adhesive layer is about 50° C. The insulating or conductive adhesive layer 75 (second adhesive layer) is formed on top surface of the die pad 3. The softening temperature of the second adhesive layer is about 100° C.
  • The [0079] first semiconductor chip 1 is put on the die pad bottom surface 3. The first semiconductor chip 1, the first adhesive layer 4 and the die pad 3 are heated at the temperature of 50° C. from the lower side of the first semiconductor chip 1. The adhesive layer 4 is hardened because this is a thermosetting adhesive, and it fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment. The second adhesive layer is not hardened during this heat treatment because softened temperature is higher than about 50° C.
  • The [0080] second semiconductor chip 2 is put over the die pad top surface 3. The second semiconductor chip 2, the second adhesive layer 5 and the die pad 3 are heated at the temperature of about 100° C. from the lower side of the first semiconductor chip 2. The adhesive layer 4 is hardened and it fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • The final hardening of the adhesive layers is performed, and the semiconductor chips are perfectly fixed on the [0081] die pad 3.
  • FIG. 8 shows a cross sectional view of the method for manufacturing the semiconductor device of the sixth preferred embodiment. The same reference numerals are applied for the elements those are described in the first embodiment. [0082]
  • The featuring point of this embodiment is that the second [0083] adhesive layer 5 is formed after the first semiconductor chip is fixed. One of thermosetting adhesive paste, thermoplastic adhesive paste, thermosetting adhesive tape, or thermoplastic adhesive tape are preferably used as adhesive layers.
  • The [0084] die pad 3, which is not downset, is prepared. The insulating adhesive layer 84 (first adhesive layer) is formed on bottom surface of the die pad 3.
  • The [0085] first semiconductor chip 1 is put on the die pad bottom surface 3. The first semiconductor chip 1, the first adhesive layer 4 and the die pad 3 are heated from the lower side of the first semiconductor chip 1. The adhesive layer 4 fixes the first semiconductor chip 1 on the die pad 3 after this heat treatment.
  • Then, The insulating or conductive adhesive layer [0086] 5 (second adhesive layer) is formed over the top surface of the die pad 3.
  • The [0087] second semiconductor chip 2 is put over the die pad top surface 3. The second semiconductor chip 2, the second adhesive layer 5 and the die pad 3 are heated from the lower side of the first semiconductor chip 2. The adhesive layer 5 fixes the second semiconductor chip 2 on the die pad 3 after this heat treatment.
  • The final hardening of the adhesive layers is performed, and the semiconductor chips are perfectly fixed on the [0088] die pad 3. This fixing process is called die bonding process. Electrodes of the semiconductor chips are electrically connected to inner leads or another electrode via metal wire 8, 9. Then molding process is performed.
  • In this embodiment, the second adhesive layer can be selected according to the needs, because the second adhesive layer is formed after the fixing of the first semiconductor chip. It can be selected in this method whether the second chip bottom surface must have potential or not even after the first semiconductor chip has fixed. [0089]
  • This invention is not limited by these embodiments. [0090]

Claims (21)

What is claimed is:
1. A semiconductor device comprising:
a die pad having a die pad top surface and a die pad bottom surface;
a first semiconductor chip having a first chip top surface and a first chip bottom surface, and the first chip top surface having a first plurality of electrodes thereon,
a second semiconductor chip having a second chip top surface and a second chip bottom surface, the second chip top surface having a second plurality of electrodes thereon, and the second semiconductor chip being smaller than the first semiconductor chip;
wherein the first chip top surface is fixed under the die pad bottom surface, the second chip bottom surface is fixed over the die pad top surface.
2. The semiconductor device according to
claim 1
, wherein the second semiconductor chip is smaller than the die pad.
3. The semiconductor device according to
claim 1
, wherein the area of the die pad bottom surface is smaller than half of the area of the first chip top surface.
4. The semiconductor device according to
claim 1
, wherein the first semiconductor chip is a logic semiconductor chip, and the second semiconductor chip is a memory semiconductor chip.
5. The semiconductor device according to
claim 1
, further comprising inner leads, wherein the inner leads and the die pad are formed substantially at the same level.
6. The semiconductor device according to
claim 1
, wherein the first plurality of electrodes are disposed on the outside of a region that is defined by an edge of the second semiconductor chip.
7. The semiconductor device according to
claim 1
, wherein the first plurality of electrodes are disposed on the outside of the die pad.
8. The semiconductor device according to
claim 6
, further comprising a metal wire which electrically connects at least one of the first plurality of electrodes to at least one of the second plurality of electrodes.
9. The semiconductor device according to
claim 3
, further comprising
a first metal wire which connects at least one of the first plurality of electrodes to the inner leads;
a second metal wire which connects at least one of the second plurality of electrodes to the inner leads.
10. The semiconductor device according to
claim 8
, wherein the first metal wire and the second metal wire are formed in a side of the die pad top surface.
11. The semiconductor device according to
claim 1
, further comprising:
a molding resin that molds the first semiconductor chip, the second semiconductor chip, and the die pad,
wherein the thickness of the resin over the second semiconductor chip is substantially the same as the thickness of the resin under the first semiconductor chip.
12. A method for manufacturing the semiconductor device comprising
forming a first adhesive layer over a die pad bottom surface;
forming a second adhesive layer over a die pad top surface;
fixing a top surface of a first semiconductor chip on the first adhesive layer, the top surface of the first semiconductor chip having a first plurality of electrodes thereon, and
fixing a bottom surface of a second semiconductor chip, which is smaller than the first semiconductor chip, on the second adhesive layer, a top surface of the second semiconductor chip having a second plurality of electrodes thereon.
13. The method according to
claim 12
, wherein forming the second adhesive layer is performed after fixing the first semiconductor layer.
14. The method according to
claim 12
, wherein the first adhesive layer and the second adhesive layer have a thermosetting characteristic.
15. The method according to
claim 14
, wherein a second hardening temperature of the second adhesive layer is higher than a first hardening temperature of the first adhesive layer.
16. The method according to claim. 12, wherein the first adhesive layer and the second adhesive layer have a thermoplastic characteristic.
17. The method according to
claim 16
, wherein a second softening temperature of the second adhesive layer is lower than a first softening temperature of the first adhesive layer.
18. The method according to
claim 14
, wherein the first adhesive layer and the second adhesive layer are partly formed on the die pad top surface and the die pad bottom surface, a first portion on the die pad bottom surface, which corresponds to the first adhesive layer is different from a second portion on the die pad top surface which corresponds to the second adhesive layer.
19. The method according to
claim 16
, wherein the first adhesive layer and the second adhesive layer are partly formed on the die pad top surface and the die pad bottom surface, a first portion on the die pad bottom surface, which corresponds to the first adhesive layer is different from a second portion on the die pad top surface which corresponds to the second adhesive layer.
20. The method according to
claim 12
, further comprising;
connecting some of the first plurality of electrodes on the first semiconductor chip to some of the second plurality of electrodes on the second semiconductor chip,
wherein the electrodes on the first semiconductor chip are disposed on the outside of the region that is defined by an edge of the second semiconductor chip.
21. The method according to
claim 12
, further comprising;
first connecting at least one of the first plurality of electrodes on the first semiconductor chip to at least one of inner leads;
second connecting at least one of the second plurality of electrodes on the second semiconductor chip to at least one of inner leads,
wherein said first connecting and second connecting is performed subsequently in the same step.
US09/799,803 2000-03-07 2001-03-07 Semiconductor device and the method for manufacturing the same Abandoned US20010023994A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/201,275 US6777264B2 (en) 2000-03-07 2002-07-24 Method of manufacturing a semiconductor device having a die pad without a downset

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000062268A JP3429245B2 (en) 2000-03-07 2000-03-07 Semiconductor device and manufacturing method thereof
KR062268/2000 2000-03-07

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/201,275 Division US6777264B2 (en) 2000-03-07 2002-07-24 Method of manufacturing a semiconductor device having a die pad without a downset

Publications (1)

Publication Number Publication Date
US20010023994A1 true US20010023994A1 (en) 2001-09-27

Family

ID=18582300

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/799,803 Abandoned US20010023994A1 (en) 2000-03-07 2001-03-07 Semiconductor device and the method for manufacturing the same
US10/201,275 Expired - Fee Related US6777264B2 (en) 2000-03-07 2002-07-24 Method of manufacturing a semiconductor device having a die pad without a downset

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/201,275 Expired - Fee Related US6777264B2 (en) 2000-03-07 2002-07-24 Method of manufacturing a semiconductor device having a die pad without a downset

Country Status (2)

Country Link
US (2) US20010023994A1 (en)
JP (1) JP3429245B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020043717A1 (en) * 2000-10-16 2002-04-18 Toru Ishida Semiconductor device
US20020125556A1 (en) * 2001-03-09 2002-09-12 Oh Kwang Seok Stacking structure of semiconductor chips and semiconductor package using it
US7157790B2 (en) 2002-07-31 2007-01-02 Microchip Technology Inc. Single die stitch bonding
US7326594B2 (en) 2002-07-31 2008-02-05 Microchip Technology Incorporated Connecting a plurality of bond pads and/or inner leads with a single bond wire
US7675180B1 (en) 2006-02-17 2010-03-09 Amkor Technology, Inc. Stacked electronic component package having film-on-wire spacer
US8129849B1 (en) 2006-05-24 2012-03-06 Amkor Technology, Inc. Method of making semiconductor package with adhering portion
EP2104142B1 (en) * 2008-03-18 2016-11-02 MediaTek Inc. Semiconductor chip package

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4637380B2 (en) * 2001-02-08 2011-02-23 ルネサスエレクトロニクス株式会社 Semiconductor device
US7816182B2 (en) * 2004-11-30 2010-10-19 Stmicroelectronics Asia Pacific Pte. Ltd. Simplified multichip packaging and package design
US20070290332A1 (en) * 2006-06-15 2007-12-20 Powertech Technology Inc. Stacking structure of chip package
US7919848B2 (en) * 2007-08-03 2011-04-05 Stats Chippac Ltd. Integrated circuit package system with multiple devices
US7911040B2 (en) * 2007-12-27 2011-03-22 Stats Chippac Ltd. Integrated circuit package with improved connections
JP2018107394A (en) * 2016-12-28 2018-07-05 新光電気工業株式会社 Wiring board, electronic component device and manufacturing method thereof

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5012323A (en) * 1989-11-20 1991-04-30 Micron Technology, Inc. Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe
JPH053284A (en) 1991-06-25 1993-01-08 Sony Corp Resin-sealed semiconductor device
JPH0555452A (en) 1991-08-27 1993-03-05 Mitsubishi Electric Corp Semiconductor integrated circuit device
JPH05109975A (en) 1991-10-14 1993-04-30 Hitachi Ltd Resin-sealed type semiconductor device
US6046072A (en) * 1993-03-29 2000-04-04 Hitachi Chemical Company, Ltd. Process for fabricating a crack resistant resin encapsulated semiconductor chip package
US5952725A (en) * 1996-02-20 1999-09-14 Micron Technology, Inc. Stacked semiconductor devices
JP3266815B2 (en) * 1996-11-26 2002-03-18 シャープ株式会社 Method for manufacturing semiconductor integrated circuit device
TW384304B (en) * 1996-12-26 2000-03-11 Tomoegawa Paper Co Ltd Adhesive tape for electronic parts
JP3077668B2 (en) * 1998-05-01 2000-08-14 日本電気株式会社 Semiconductor device, lead frame for semiconductor device, and method of manufacturing the same
US6552437B1 (en) * 1998-10-14 2003-04-22 Hitachi, Ltd. Semiconductor device and method of manufacture thereof

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7199469B2 (en) * 2000-10-16 2007-04-03 Renesas Technology Corp. Semiconductor device having stacked semiconductor chips sealed with a resin seal member
US20020043717A1 (en) * 2000-10-16 2002-04-18 Toru Ishida Semiconductor device
US7485490B2 (en) 2001-03-09 2009-02-03 Amkor Technology, Inc. Method of forming a stacked semiconductor package
US20020125556A1 (en) * 2001-03-09 2002-09-12 Oh Kwang Seok Stacking structure of semiconductor chips and semiconductor package using it
US7863723B2 (en) 2001-03-09 2011-01-04 Amkor Technology, Inc. Adhesive on wire stacked semiconductor package
US8143727B2 (en) 2001-03-09 2012-03-27 Amkor Technology, Inc. Adhesive on wire stacked semiconductor package
US7157790B2 (en) 2002-07-31 2007-01-02 Microchip Technology Inc. Single die stitch bonding
US7326594B2 (en) 2002-07-31 2008-02-05 Microchip Technology Incorporated Connecting a plurality of bond pads and/or inner leads with a single bond wire
US20080099893A1 (en) * 2002-07-31 2008-05-01 Microchip Technology Incorporated Connecting a plurality of bond pads and/or inner leads with a single bond wire
US7675180B1 (en) 2006-02-17 2010-03-09 Amkor Technology, Inc. Stacked electronic component package having film-on-wire spacer
US8072083B1 (en) 2006-02-17 2011-12-06 Amkor Technology, Inc. Stacked electronic component package having film-on-wire spacer
US8129849B1 (en) 2006-05-24 2012-03-06 Amkor Technology, Inc. Method of making semiconductor package with adhering portion
EP2104142B1 (en) * 2008-03-18 2016-11-02 MediaTek Inc. Semiconductor chip package

Also Published As

Publication number Publication date
US6777264B2 (en) 2004-08-17
JP2001250833A (en) 2001-09-14
JP3429245B2 (en) 2003-07-22
US20030020177A1 (en) 2003-01-30

Similar Documents

Publication Publication Date Title
US6387732B1 (en) Methods of attaching a semiconductor chip to a leadframe with a footprint of about the same size as the chip and packages formed thereby
US5770888A (en) Integrated chip package with reduced dimensions and leads exposed from the top and bottom of the package
US6555917B1 (en) Semiconductor package having stacked semiconductor chips and method of making the same
US6521997B1 (en) Chip carrier for accommodating passive component
US5864174A (en) Semiconductor device having a die pad structure for preventing cracks in a molding resin
JP2556294B2 (en) Resin-sealed semiconductor device
US5646829A (en) Resin sealing type semiconductor device having fixed inner leads
US20020109216A1 (en) Integrated electronic device and integration method
US8586413B2 (en) Multi-chip module having a support structure and method of manufacture
KR19980070720A (en) Semiconductor device and manufacturing method
US6781222B2 (en) Semiconductor package having vertically mounted passive devices under a chip and a fabricating method thereof
US6750080B2 (en) Semiconductor device and process for manufacturing the same
US6777264B2 (en) Method of manufacturing a semiconductor device having a die pad without a downset
US20120217657A1 (en) Multi-chip module package
US20040061206A1 (en) Discrete package having insulated ceramic heat sink
US6201294B1 (en) Ball grid array semiconductor package comprised of two lead frames
JPH05136202A (en) Semiconductor package and manufacture thereof
US6211563B1 (en) Semiconductor package with an improved leadframe
KR100541397B1 (en) BGA package with insulated dummy solder ball
KR100221918B1 (en) Chip scale package
KR100352112B1 (en) Structure of chip-sized semiconductor package and fabricating method thereof
CN115332210A (en) Package and packaging method thereof
KR19980058400A (en) Multi-chip package
US20020105095A1 (en) Semiconductor package having a substrate including a die-attach aperture and method for packaging a semiconductor die
KR19990000382A (en) Lead frame, chip scale package using same and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: OKI ELECTRIC INDUSTRY CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OKA, TAKAHIRO;REEL/FRAME:011772/0864

Effective date: 20010424

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION