US20010030561A1 - Signal output device and method for sending signals at multiple transfer rates while minimizing crosstalk effects - Google Patents
Signal output device and method for sending signals at multiple transfer rates while minimizing crosstalk effects Download PDFInfo
- Publication number
- US20010030561A1 US20010030561A1 US09/774,424 US77442401A US2001030561A1 US 20010030561 A1 US20010030561 A1 US 20010030561A1 US 77442401 A US77442401 A US 77442401A US 2001030561 A1 US2001030561 A1 US 2001030561A1
- Authority
- US
- United States
- Prior art keywords
- signal
- sending
- rate
- driver circuit
- slew rate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018585—Coupling arrangements; Interface arrangements using field effect transistors only programmable
Definitions
- the present invention relates to a signal sending system and method that can set a plurality of different data transfer rates and that conforms to an interface standard such as AT Attachment (ATA) or Small Computer System Interface (SCSI).
- ATA AT Attachment
- SCSI Small Computer System Interface
- a signal sending system with the ability to set a plurality of different data transfer rates and enable a signal to be sent from a signal output device to a signal receiving device via a signal sending line at a predetermined data transfer rate can be used with such peripheral devices as a hard disk drive (HDD), and a CD-ROM drive in a computer system.
- HDD hard disk drive
- CD-ROM compact disc-read only memory
- the legacy ATA interface supports all the data transfer rates in the PIO data transfer mode and all the data transfer rates in the multi-word DMA data transfer mode.
- the Ultra ATA/33 interface supports data transfer rates up to 33.3 MB/s of the Ultra DMA data transfer mode. It also allows higher transfer rate interfaces to maintain backward compatibility to the older legacy ATA interface.
- the Ultra ATA/66 interface supports data transfer rates up to 66.6 MB/s of the Ultra DMA data transfer mode while it enables the Ultra ATA/33 interface to keep its compatibility with higher transfer rate interfaces. Consequently, a signal sending system conforming to the Ultra ATA/66 interface must be able to send signals at 9 types of data transfer rates from 3.3 MB/s to 66.6 MB/s.
- the aforementioned ATA interface sends 16-bit parallel data, using 16 data buses.
- a signal sending system which conforms to the ATA interface uses a flat 40C cable which consists of 40 signal lines (data signal, control signal, and ground lines) or a flat 80C cable, which has 80 signal lines.
- the 40C cable includes 16 data signal lines placed in parallel. And, because the potentials of those 16 data signal lines are changed simultaneously due to a simultaneous switching by the driver circuit of the signal output device, crosstalk is apt to be generated at a high data transfer rate. To remedy this problem, a ground line is inserted between signal lines in the 80C cable.
- Signal integrity is defined as the accuracy of the data/strobe signal between a host system and a peripheral device.
- the strobe signal is assumed to be the timing reference for latching the data signal. If a latch timing is disturbed and/or a data signal level is changed by a generated noise, a data transfer error occurs, and the signal integrity is considered low. High signal integrity denotes high accuracy of the data/strobe signal between the host system and the peripheral.
- Each peripheral and the host system has its own signal I/O device.
- the signal I/O devices are used to exchange data between the host system and each of the peripherals.
- a signal I/O device at the data transfer side is used as a signal output device and a signal I/O device at the data receiving side is used as a signal receiving device.
- Drive circuit signal output devices are used to output signals to signal lines. The drive circuit can output a signal with electrical properties common to all the possible data transfer rates and all the usable cable types (40C and 80C cables).
- the signal output device of the present invention is able to set a plurality of different data transfer rates and output a signal to a signal receiving device via a signal sending line at a predetermined data transfer rate.
- the signal output device consists of a driver circuit which can set a plurality of different slew rates and output the signal to the signal sending line at a predetermined slew rate, and a controller that sets a slew rate of the driver circuit according to the predetermined data transfer rate.
- the signal sending method of the present invention sets any one of a plurality of the different sending rates, thereby enabling a signal to be sent to a signal receiving device from a signal output device via a signal sending line at the predetermined data transfer rate.
- a driver circuit is included with the above mentioned signal output device, the driver circuit can set a plurality of different slew rates and output the signal to the signal sending line at a predetermined slew rate.
- a controller is also included in the signal output device to set a slew rate of the driver circuit according to the predetermined data transfer rate.
- the signal transmission method includes the following steps:
- FIG. 1 is a block diagram of a computer system in accordance with a preferred embodiment of the present invention.
- FIG. 2 depicts tables for describing an ATA interface standard in accordance with a preferred embodiment of the present invention
- FIG. 3 is a block diagram of a signal sending system which conforms to the ATA interface in accordance with a preferred embodiment of the present invention.
- This system is composed of a signal I/O device of a host system, an ATA cable, and the signal I/O device of a peripheral device;
- FIG. 4 is a circuit diagram of a driver/receiver unit of a peripheral device in accordance with a preferred embodiment of the present invention
- FIG. 5 is a circuit diagram of a driver circuit provided in the signal output device in accordance with a preferred embodiment of the present invention.
- FIG. 7 is a block diagram of a slew rate setting table of a driver circuit included in the signal output device according to a preferred embodiment of the present invention.
- FIG. 8 is a flow chart of procedures for setting both data transfer mode and data transfer rate, as well as a procedure for setting a slew rate of a driver circuit according to a preferred embodiment of the present invention
- FIG. 9 depicts charts for the comparison between the signal waveform of the signal output device and the signal waveform of the conventional signal output device (at a low data transfer rate) in accordance with a preferred embodiment of the present invention
- FIG. 10 illustrates charts for the comparison between the signal waveform of the signal output device in a preferred embodiment according to the present invention and the signal waveform of the conventional signal output device (at a high data transfer rate) according to a preferred embodiment of the present invention
- FIG. 11 is a flow chart of the procedure for correcting a slew rate according to a preferred embodiment of the present invention.
- FIG. 12 is a circuit diagram of a driver circuit provided in the signal output device in accordance with a preferred embodiment of the present invention.
- FIG. 13 depicts a table for describing the operation of the driver circuit in accordance with a preferred embodiment of the present invention.
- FIG. 1 a block diagram of a computer system in which a preferred embodiment of the present invention may be embodied is depicted.
- the computer system illustrated in FIG. 1 includes host system 1 , ATA (AT Attachment) flat cable (IDE: Integrated Device(Drive) Electronics) flat cable) 2 , such peripheral devices 3 such as hard disk drive (HDD) 3 a and CD-ROM drive 3 b , display 4 , and data input devices 5 such as keyboard 5 a and mouse 5 b
- Host system 1 controls the whole computer system illustrated in FIG. 1.
- Host system 1 includes mother board 10 with a mounted chip set, including CPU (Central Processing Unit) chip 11 .
- CPU Central Processing Unit
- CPU chip 11 bus controller chip 12 , main memory 13 , an AT controller chip, Industry Standard Architecture (ISA) controller chip 14 , I/O controller chip 15 , system BIOS chip (ROM) 16 , graphics accelerator (chip or card) 17 , such Peripheral Component Interconnect (PCI) expansion cards as SCSI card 18 , or IDE card 19 are mounted on motherboard 10 .
- ISA Industry Standard Architecture
- ROM system BIOS chip
- PCI Peripheral Component Interconnect
- Mother board 10 includes host bus 21 , PCI bus 22 , ISA bus (AT bus) 23 , PCI slots 24 , ISA slots (AT slots) 25 , ATA port (IDE port) 26 , USB (Universal Serial Bus) ports 27 , and I/O ports 28 .
- Host bus 21 is located between CPU 11 and bus controller 12 .
- bus 21 includes a 32-bit parallel data bus and a 40-bit parallel control bus.
- PCI bus 22 connects bus controller 12 , AT controller 14 , and PCI slots 25 .
- PCI bus 22 includes a 32-bit parallel bus to be used by both data and control signals.
- Such PCI expansion cards as a SCSI card 18 and IDE card 19 are inserted in PCI slots 22 .
- Such peripheral devices as HDD 6 a or a CD-ROM drive which conform to the SCSI interface standard can be connected to SCSI card 18 .
- Such ATA interface standard conforming peripheral devices such as a HDD, CD-ROM drive, and DVD drive 8 can be connected to IDE card 19 via IDE cable (ATA cable) 7 .
- ISA bus 23 connects AT controller 14 , I/O controller 15 , system BIOS chip 16 , and ISA slots 25 .
- ISA bus 23 includes a 16-bit parallel data bus and a 24-bit parallel control bus.
- ISA bus 23 also conforms to the ATA interface standard.
- System BIOS chip 16 contains the information required for initial operation of the computer system during system startup.
- ISA slot 25 accepts ISA expansion cards.
- I/O controller 15 controls data transfer between ISA bus 23 and each I/O port 28 . Such data input devices as keyboard 5 a and a mouse and output devices such as a printer are connected to I/O ports 28 . Keyboard 5 a is connected to an I/O port 28 , as illustrated in FIG. 1.
- Bus controller 12 is connected to main memory 13 , PCI bus 22 , and graphics accelerator 17 .
- Bus controller 12 is also connected to CPU 11 via host bus 21 to control data transfer between CPU 11 and main memory 13 , PCI bus 22 or the graphics accelerator 17 , as well as between main memory 13 and PCI bus 22 or graphics accelerator 17 , and between PCI bus 22 and graphics accelerator 17 .
- Display 4 is connected to graphics accelerator 17 .
- AT controller 14 is connected to main memory 13 , PCI bus 22 , ISA bus 23 , ATA ports 26 , and USB ports 27 .
- AT controller 14 controls data transfer between main memory 13 and ATA port 26 or USB ports 27 or ISA bus 23 , as well as between PCI bus 22 and ATA port 26 or USB ports 27 or ISA bus 23 .
- peripheral devices 3 as HDD 3 a and CD-ROM drive 3 b are connected to ATA port 26 via ATA cable 2 .
- HDD 3 a and CD-ROM drive 3 b are connected to one ATA cable 2 .
- Such data input devices as mouse 5 b and keyboard 5 a are connected to USB ports 27 .
- mouse 5 b is connected to a USB port 27 .
- ATA flat cable 2 which conforms to the ATA interface is connected to ATA port 26 .
- Peripheral devices 3 that also conform to the ATA interface are connected to the ATA port via ATA cable 2 . Up to two peripheral devices can be connected to one ATA port 26 via one ATA cable 2 .
- Host system 1 and peripheral devices 3 utilize a signal I/O device which conforms to the ATA interface.
- the signal I/O device of host system 1 , ATA cable 2 , and signal I/O device of HDD 3 a are combined to make up a signal sending system which also conforms to the ATA interface.
- the signal I/O device of host system 1 , ATA cable 2 , and signal I/O device of the CD-ROM drive 3 b are combined to compose a signal sending system which also conforms to the ATA interface.
- a signal sending system which is compatible which the ATA interface enables bi-directional signal sending.
- the signal I/O device of HDD 3 a is assumed to be a signal output device for sending a signal to ATA cable 2 and the signal I/O device of host system 1 is assumed to be a signal receiving device for receiving a signal from ATA cable 2 .
- the above ATA interface sends 16-bit parallel data with use of 16 data buses.
- the ATA cable 2 which conforms to the ATA interface is divided into 40-core flat cable (16 data signal, control signal, and ground lines) described as a 40C cable, and 80-core flat cable described as a 80C cable.
- the 80C cable is obtained by adding 40 ground lines to a 40C cable. In the 80C cable, a ground line is placed between signal lines, reducing crosstalk during high speed data transfer.
- FIG. 2 a depicts data transfer rates in ATA interface standard data transfer modes, as well as a data transfer rate in each data transfer mode.
- FIG. 2 b illustrates data transfer modes supported by each ATA interface, the maximum and minimum data transfer rate supported by each ATA interface, and the cable types used by each ATA interface.
- the PIO data transfer is a method that CPU 11 of host system 1 utilizes to access ATA port 26 directly, thereby sending data.
- the data sent from ATA port 26 is received by main memory 13 via CPU 11 .
- the DMA data transfer (multi-word DMA data transfer and Ultra DMA data transfer) is a method where data is sent directly between main memory 13 and a peripheral device 3 such as HDD 3 a without using CPU 11 .
- the reduction load of CPU 11 is more pronounced than in the PIO data transfer method.
- the ATA interface sends data signals with use of the data signal lines of ATA cable 2 and a strobe signal with use of the strobe signal line of ATA cable 2 .
- the strobe signal is assumed to be a timing reference for latching the data signal in the signal receiving device.
- the multi-word DMA data transfer method latches a data signal at the start of the strobe signal.
- the Ultra DMA data transfer method latches a data signal at both rising edge and falling edge of the strobe signal, thereby achieving a data transfer rate double that of the multi-word DMA data transfer method.
- the data transfer rates in the above PIO data transfer mode are:
- Mode 1 5.2 MB/s
- Mode 2 8.3 MB/s
- Mode 3 11.1 MB/s
- Mode 4 16.6 MB/s.
- Mode 1 11.1 MB/s
- Mode 2 16.6 MB/s.
- Mode 1 22.2 MB/s
- Mode 2 33.3 MB/s
- Mode 4 66.6 MB/s
- Mode 5 100 MB/s.
- the ATA interface standard includes the legacy ATA interface, the Ultra ATA/33 interface, the Ultra ATA/66 interface, and the Ultra ATA/100 interface.
- the legacy ATA interface supports every mode (modes 0 - 4 ) of the PIO data transfer method and every mode (modes 0 - 2 ) of the multi-word DMA data transfer method.
- the Ultra ATA/33 interface supports data transfer rates of 16.6 MB/s (mode 0 ), 22.2 MB/s (mode 1 ), 33.3 MB/s (mode 2 ) in the Ultra DMA data transfer mode while enabling the legacy ATA interface to keep its compatibility with higher transfer rate interfaces.
- the Ultra ATA/66 interface supports the data transfer rates of 44.4 MB/s (mode 3 ) and 66.6 MB/s (mode 4 ) in the Ultra DMA data transfer mode while enabling the legacy ATA interface and the Ultra ATA/33 interface to keep its compatibility with higher transfer rate interfaces.
- the Ultra ATA/100 interface supports the data transfer rate of 100 MB/s (mode 5 ) in the Ultra DMA data transfer mode while enabling the Ultra ATA/66 interface to keep its compatibility with higher transfer rate interfaces.
- a signal sending system which conforms to the Ultra ATA/66 interface must be able to send a signal at 9 data transfer rates from 3.3 to 66.6 MB/s.
- a signal sending system which conforms to the Ultra ATA/100 interface must be able to send a signal at 10 data transfer rates from 3.3 to 100 MB/s.
- a 40C or 80C cable can be used for data transfer rates within 33.3 MB/s
- a 80C cable must be used for data transfer rates at 44.4 MB/s or higher. Therefore, the legacy ATA interface and the Ultra ATA/33 interface, even when a 40C cable is used, can set the maximum data transfer rate, but the Ultra ATA/66 interface and the Ultra ATA/100 interface can set their maximum data transfer rates of 66.6 or 100 MB/s only when a 80C cable is used. If a 40C cable is used, the data transfer rate is set to 33.3 MB/s or lower.
- the AT Attachment Packet Interface is also another type of ATA interface.
- ATAPI only the command sending protocol is changed from that of the ATA interface.
- the data transfer modes, the data transfer rates, and the cable types are the same between the ATA interface and the ATAPI interface.
- Either the ATA interface or the ATAPI interface is selected according to the type of peripheral device.
- the ATA interface is used for data transfer between the host system and an HDD and the ATAPI interface is used for data transfer between the host system and a CD-ROM drive.
- FIG. 3 a block diagram of a signal sending system, which conforms to the ATA interface, is illustrated.
- the system comprises a signal I/O device of host system 1 , ATA cable 2 , and a signal I/O device of peripheral device 3 .
- HDD 3 a which conforms to the ATA interface, utilizes ATA interface controller 31 with driver/receiver unit (DRU) 31 a connected to ATA cable 2 , MPU (Micro Processing Unit) 32 for controlling the whole HDD, memory 33 , hard disk (magnetic disk), and a mechanism for reading the hard disk, and HDC (Hard Disk Controller) 34 for controlling the accessing mechanism.
- HDD 3 a records data received from host system 1 on a hard disk, regenerates data from the hard disk, and sends the data to host system 1 .
- ATA interface controller 31 , MPU 32 , memory 33 , and HDC 34 are mounted on card (printed board) 30 .
- HDD 3 a uses a signal I/O device to control signal exchanges with host system 1 via the ATA interface, outputs a signal to ATA cable 2 , and receives a signal from ATA cable 2 .
- the signal I/O device of HDD 3 a includes ATA interface controller 31 , MPU (Micro Processing Unit) 32 , and memory 33 .
- ATA interface controller 31 includes driver/receiver unit 31 a , which is connected to ATA cable 2 .
- CD-ROM drive 3 b conforms to the ATA interface and accesses ATAPI controller 41 , which has driver/receiver unit 41 a connected to ATA cable 2 , MPU 42 for controlling the whole CD-ROM drive, memory 43 , a mechanism for accessing the loaded CD-ROM, and CDC (Compact Disk Controller) 44 for controlling the accessing mechanism.
- CD-ROM drive 3 b regenerates data recorded on the CD-ROM and sends the data to host system 1 .
- ATAPI controller 41 , MPU 42 , memory 43 , and CDC 44 are mounted on card (printed board) 40 .
- the CD-ROM drive may be of a type that can record data received from host system 1 on a CD-ROM.
- CD-ROM drive 3 b accesses signal I/O device to control signal exchanges with host system 1 via the ATA interface, outputs a signal to ATA cable 2 , and receives a signal from ATA cable 2 .
- the signal I/O device of CD-ROM drive 3 b includes ATAPI controller 41 , MPU 42 , and memory 43 .
- Host system 1 accesses signal I/O device to control signal exchanges with peripheral device 3 (HDD 3 a or CD-ROM drive 3 b ) via the ATA interface, outputs a signal to ATA cable 2 , and receives a signal from ATA cable 2 .
- the signal I/O device of host system 1 includes AT controller 14 , with a driver/receiver unit 14 a connected to ATA cable 2 , CPU 11 , and main memory 13 .
- connector 2 a is used to connect ATA port 26 of host system 1 .
- connectors 2 b and 2 c are used to connect the IDE ports on the cards of peripheral devices 3 .
- connector 2 b is connected to IDE port 35 on the card 30 of HDD 3 a .
- Connector 2 c is connected to IDE port 45 on located on card 40 of CD-ROM drive 3 b.
- the signal lines of the ATA cable are connected to driver/receiver unit 14 a of AT controller 14 via connector 2 a and ATA port 26 . Also connected to the signal lines are driver/receiver unit 35 a of ATA interface controller 31 via connector 2 b and IDE port 35 and further attached to driver/receiver unit 45 a of ATAPI controller 41 via connector 2 c and IDE port 45 .
- the 40C cable is comprised of 16 signal and 24 control signal lines (including 3 strobe signal and one ground line) oriented side by side.
- the 80C cable is comprised of 16 signal and 64 control signal lines (including 3 strobe signal lines and 41 ground lines) oriented side by side.
- the 80C cable is constructed by adding 40 ground lines to the 40C cable so that a ground line is situated between signal lines. This reduces crosstalk in high speed data transfer.
- the additional ground lines are connected to the ground line in the 40C cable. Consequently, the connectors 2 a , 2 b , and 2 c for both 40C and 80C cables each have 40 pins. Any of the 40C and 80C cables can be connected to ATA port 26 and IDE ports 35 and 45 .
- the circuit diagram illustrates driver/receiver unit 51 a ( 31 a or 41 a ) of peripheral device 3 .
- Driver/receiver unit 51 a in interface controller 51 (ATA interface controller 31 or ATAPI controller 41 ) of peripheral device 3 is constructed so that driver/receiver circuit 52 , driver circuit 53 , and receiver circuit 54 are between the signal lines of ATA cable 2 .
- the signal lines of the interface controller 51 correspond to the signal lines of ATA cable 2 .
- Driver circuit 53 outputs a signal to ATA cable 2 .
- the signal is sent to the signal I/O device of host system 1 from peripheral device 3 .
- Receiver circuit 54 receives the signal output to ATA cable 2 from the signal I/O device of host system 1 .
- Driver/receiver circuit 52 accesses driver circuit 53 and receiver circuit 54 . It receives a signal from ATA cable 2 via receiver circuit 54 and outputs a signal to ATA cable 2 via driver circuit 53 .
- the signal received from the ATA cable 2 is an output from the signal output device of host system 1 and the signal output to ATA cable 2 is a signal sent from peripheral device 3 to host system 1 .
- Driver/receiver circuit 52 when peripheral device 3 sends data to host system 1 , is controlled by interface controller 51 so that only driver circuit 53 is activated (circuit 52 can be assumed to access only driver circuit 53 at this time.)
- driver/receiver circuit 52 is controlled by interface controller 51 so that only receiver circuit 54 is activated (circuit 52 can thus be assumed to access only the driver circuit at this time).
- the 16 data signal lines DD of ATA cable 2 are bi-directional lines used to send data signals to peripheral device 3 from host system 1 , and vice versa.
- the strobe signal line DST 1 (referred to as “IORDY”) is a one-way signal line used to send a strobe signal from peripheral device 3 to host system 1 in the Ultra DMA data transfer mode.
- the strobe signal line DST 2 (referred to as “DIOW-”) is a one-way signal line used to send a strobe signal from host system 1 to peripheral device 3 in the PIO data transfer mode and in the multi-DMA data transfer mode.
- Strobe signal line DST 3 (referred to as “DIOR-”) is a one-way signal line used to send a strobe signal from peripheral device 3 to host system 1 in the PIO and multi-DMA data transfer modes. DST 3 is also used to send a signal from host system 1 to peripheral device 3 in the Ultra DMA data transfer mode.
- driver/receiver circuit 52 is used for the bi-directional signal sending line of ATA cable 2 .
- driver circuit 53 or receiver circuit 52 is used for the one-way signal sending line of ATA cable 2 .
- driver circuit 53 The input terminals of driver circuit 53 are connected to signal lines (data signal DD, strobe signals DST, DST 2 , and DST 3 ) corresponding to interface controller 51 .
- the output terminals of driver circuit 53 are connected to signal lines (data signal DD, strobe signals DST 2 and DST 3 ) corresponding to ATA cable 2 via IDE ports 35 and 45 , as well as peripheral device connection connectors 2 b and 2 c .
- the input terminals of receiver circuit 54 are connected to the signal lines (data signal DD, strobe signal DST 2 and DST 3 ) corresponding to the ATA cable 2 via the IDE ports 35 and 45 , as well as the peripheral device connection connectors 2 b and 2 c .
- the output terminals of the receiver circuit 54 are connected to the signal lines (data signal lines DD, strobe signal lines DST 2 and DST 3 ) corresponding to interface controller 51 .
- the ground line DG of ATA cable 2 is connected to ground pattern GND of the card (card 30 or 40 illustrated in FIG. 3) of peripheral device 3 via interface controller 51 .
- Driver/receiver unit 14 a of host system 1 in the circuit diagram is almost the same as driver/receiver unit 51 a shown in FIG. 4. In unit 14 a , however, the configuration of driver circuit 53 and receiver circuit 54 is changed from that of driver/receiver unit 51 a of peripheral device 3 with respect to each one-way signal sending line of ATA cable 2 .
- receiver circuit 54 is for strobe signal line DST 1
- driver circuit 53 is for strobe signal line DST 2 .
- the slew rate is a potential change rate with respect to an output signal time when the subject driver circuit changes the potential of an output signal according to the potential change of an input signal.
- the unit of the change rate is V/ns. Consequently, as the crosstalk effects in ATA cable 2 are increased, the signal integrity becomes more degraded.
- a low data transfer rate is set, for example, to 3.3 MB/s, then a driver circuit of a small slew rate is used so that the potential of the output signal has little change. With this, crosstalk is reduced, and the signal integrity is improved. If such a high data transfer rate as 66.6 MB/s or 100 MB/s is set, however, changes of the output signal cannot match the changes of the input signal in the driver circuit of a small slew rate as described above. Thus, the output signal cannot keep the “low” level period or “high” level period long enough and the signal integrity is degraded.
- a conventional signal output device has a large slew rate driver circuit to compensate for the maximum data transfer rate.
- the driver circuit with a fixed slew rate is most commonly used for all the possible data transfer rates.
- the Ultra ATA/66 interface and the Ultra ATA/100 interface must use the 80C cable to reduce crosstalk.
- the signal output device in a preferred embodiment has driver circuit 53 that can set a plurality of different slew rates and can output a signal at a predetermined slew rate, as well as a controller that can set a slew rate of driver circuit 53 according to the signal sending condition consisting of the predetermined data transfer rate.
- driver circuit 53 that can set a plurality of different slew rates and can output a signal at a predetermined slew rate
- a controller that can set a slew rate of driver circuit 53 according to the signal sending condition consisting of the predetermined data transfer rate.
- the appropriate type of cable must be in use to insure that the device can be set at the optimum slew rate for the signal sending condition.
- ATA interface controller 31 and MPU 32 are combined to create the above mentioned controller.
- CD-ROM drive 3 b ATAPI controller 41 and MPU 42 are combined to create the controller.
- the controller is comprised of AT controller 14 and CPU 11 .
- the slew rate of driver circuit 53 in a preferred embodiment is set to the best value according to the signal sending condition in response to control signal SRC entered from the controller.
- Driver circuit 53 in a preferred embodiment is mounted on one IC (integrated circuit) with part of the controller (ATA interface controller 31 , ATAPI controller 41 , or AT controller 14 ). However, driver circuit 53 can be integrated on one IC chip with the entire controller.
- FIG. 5 depicts a circuit diagram of driver circuit 53 in the signal output device in a preferred embodiment according to the present invention.
- driver circuit 53 consists of pMOS transistors (p 1 , p 2 , and p 3 ), NMOS transistors (n 1 , n 2 , and n 3 ), delay circuits (DL 1 and DL 2 ), switching circuits (SW 1 and SW 2 ), and an inverter (IV).
- Driver circuit 53 can set a plurality of different slew rates when it adjusts the switching timings of the three CMOS inverters consisting of transistors p 1 to p 3 and n 1 to n 3 .
- the driver circuit can set the slew rate if the switching timings of the three CMOS inverters are delayed by a time corresponding to the values of the bits b 1 and b 2 of the slew rate control signal SRC.
- Inverter IV inverts transmit signal SIN entered to the signal input terminal “in” from interface controller 51 , thereby supplying inverted transmit signal rSIN to the gate electrodes of transistors p 1 and n 1 , the input terminal of delay circuit DL 1 , and terminal A of switching circuits SW 1 and SW 2 .
- Delay circuit DL 1 delays entered transmit signal rSIN and supplies the delayed signal to terminal B of switching circuit SW 1 .
- Delay circuit DL 2 delays a signal supplied from terminal C of switching circuit SW 1 and supplies the delayed signal to terminal B of switching circuit SW 2 .
- the signal delay time delayed by each of delay circuits DL 1 and DL 2 is assumed to be T.
- Slew rate control signal SRC entered to terminal src from the interface controller is used to set a slew rate of the driver circuit. It is a 2-bit signal comprising of bits b 1 and b 2 . Bit b 1 is entered to switching circuit SW 1 and bit b 2 is entered to switching circuit SW 2 .
- Switching circuit SW 2 connects terminal C to terminal A or B depending on the value of bit b 2 of slew rate control signal SRC.
- the signal supplied to terminal B of switching circuit SW 2 is varied according to the setting of switching circuit SW 1 .
- the signal is delayed by a time T or (2 ⁇ T) from transmit signal rSIN.
- switching circuit SW 2 connects terminal C to terminal B, thereby delaying the signal by a time T or (2 ⁇ T) from transmit signal rSIN and the delayed signal is supplied to the gate electrodes of transistors p 3 and n 3 .
- the source electrodes of transistors p 1 to p 3 are connected to power supply VDD and the drain electrodes of those transistors are connected to output terminal “out.”
- the source electrodes of transistors n 1 to n 3 are connected to ground GND and the drain electrodes of those transistors are connected to output terminal “out.”
- Output terminal “out” is connected to AT cable 2 (refer to FIGS. 3 and 4) and transmit signal SOUT output from driver circuit 53 at a predetermined slew rate is supplied to AT cable 2 .
- the current driving performance (mutual conductance is an index of the current driving performance) should preferably be identical in both transistors p 1 and n 1 , in both transistors p 2 and n 2 , and in both transistors p 3 and n 3 respectively.
- the threshold should be the same in both transistors p 1 to p 3 , as well as in both n 1 to n 3 . In this case, it is assumed that the current driving performance is the same among transistors p 1 to p 3 , and among transistors n 1 to n 3 .
- the CMOS inverter composed of transistors p 1 and n 1 , is always switched according to a change of transmit signal rSIN.
- the CMOS inverter composed of transistors p 2 and n 2 , when switching circuit SW 1 is set to terminal A, is switched at the same timing as that of transistors p 1 and n 1 according to a change of transmit signal rSIN.
- the CMOS inverter is switched at a timing delayed by a time T from the switching timing of transistors p 1 and n 1 according to a change of a signal delayed by a time T from inverted transmit signal SIN.
- the CMOS inverter composed of transistors p 3 and n 3 is switched at any one of the same timing as that of transistors p 1 and n 1 , a timing delayed by a time T from that of transistors p 1 and n 1 , and a timing delayed by a time (2 ⁇ T) from that of transistors p 1 and n 1 according to setting of switching circuits SW 1 and SW 2 .
- driver circuit 53 With reference to FIG. 6, the operation of driver circuit 53 and the correspondence among the settings of switching circuits SW 1 and SW 2 , the slew rate values, and output signal waveforms is shown.
- the output signal waveforms illustrated in FIG. 6 are explanatory ones for describing changes of slew rates.
- a slew rate can be set in three steps of sr 1 (maximum), sr 2 ( ⁇ sr 1 ), and sr 3 ( ⁇ sr 2 ) according to slew rate control signal SRC in driver circuit 53 .
- Transmit signal SOUT has an adjusted slew rate, which is supplied to the AT cable from driver circuit 53 .
- Signal SOUT and signal SIN entered to driver circuit 53 are identical in phase.
- driver circuit 53 drives the AT cable with the maximum current driving performance of driver circuit 53 obtained by transistors p 1 to p 3 between times tr and tf and drives AT cable 2 with the maximum current driving performance of driver circuit 53 obtained by transistors p 1 to p 3 between times tf and tr.
- the slew rate of driver circuit 53 takes the maximum value sr 1 .
- Transmit signal SIN thus begins rising from the “L” level at time tr, then keeps rising at a slew rate of sr 1 to reach the “H” level.
- Transmit signal SIN begins falling from the “H” level at time tf, then keeps falling at a slew rate of sr 1 to reach the “L” level.
- driver circuit 53 drives AT cable 2 , according to the state of transistors p 1 and p 2 between time tr and time (tr+T).
- Driver circuit 53 drives the AT cable 2 with its maximum current driving performance obtained by the transistors p 1 to p 3 between the time (tr+T) and the following time tf.
- driver circuit 53 drives AT cable 2 according to the state of transistors n 1 and n 2 between time tf and time (tf+T) and drives AT cable 2 with its maximum current driving performance obtained by transistors n 1 to n 3 between time (tf+T) and the following timing tr.
- the slew rate of driver circuit 53 takes a value of sr 2 ( ⁇ sr 1 ). Transmit signal SIN thus begins rising from the “L” level at time tr and keeps rising at a slew rate of sr 2 to reach the “H” level. And, transmit signal SIN begins falling from the “H” level at time tf and keeps falling at a slew rate of sr 2 to reach the “L” level.
- inverted transmit signal rSIN is supplied to the gate electrodes of transistors p 1 and n 1 and a signal delayed by a time T from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p 2 and n 2 and a signal delayed by a time (2 ⁇ T) from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p 3 and n 3 .
- transistor p 1 is turned on and transistor n 1 is turned off at time tr and transistor p 2 is turned on and transistor n 2 is turned off at the following time (tr+T). And, transistor p 3 is turned on and transistor n 3 is turned off further at the following time (tr+2 ⁇ T). With the switching operations of those transistors, the level of transmit signal SOUT is changed from L to H.
- driver circuit 53 drives AT cable 2 according to the state of transistor p 1 between time tr and time (tr+T). Also, driver circuit 53 drives AT cable 2 according to the state of transistors p 1 and p 2 between time (tr+T) and time (tr+2 ⁇ T). This drives AT cable 2 at it maximum driving performance obtained by transistors p 1 to p 3 between the time (tr+2T) and time tf.
- driver circuit 53 drives AT cable 2 according to the state of transistor n 1 between time tf and the timing (tf+T) and according to the state of transistors n 1 and n 2 between time (tf+T) and the timing (tf+2T).
- Driver circuit 53 drives AT cable 2 with its maximum current driving performance obtained by transistors n 1 to n 3 , between the time (tf+2T) and the following time tr.
- the slew rate of driver circuit 53 takes a value of sr 3 ( ⁇ sr 2 ). Transmit signal SIN thus begins rising from the “L” level at time tr and keeps rising at a slew rate of sr 3 to reach the “H” level. And, transmit signal SIN begins falling from the “H” level at time tf and keeps falling at a slew rate of sr 3 to reach the “L” level.
- driver circuit 53 is composed so that it controls the switching timings of the CMOS inverter composed of transistors p 2 and n 2 and the CMOS inverter composed of transistors p 3 and n 3 , thereby changing the slew rates only during the rising period and during the falling period of transmit signal SOUT without changing its current driving performance during both “H” and “L” level periods thereof.
- the best slew rate is set beforehand for each signal sending condition comprising a data transfer rate and an ATA cable type.
- a slew rate setting table in which the best slew rate for each signal sending condition is written is stored beforehand in each of AT controller 14 or main memory 13 of host system 1 and interface controller 31 , 41 or memory 33 , 43 of peripheral device 3 .
- This procedure is executed, for example, in the manufacturing process of the subject computer system.
- peripheral device 3 supplied as a single unit the procedure is executed in the manufacturing process.
- the memory system for storing the slew rate setting table also instructs the controller for setting a slew rate of driver circuit 53 according to each signal sending condition.
- the slew rate of driver circuit 53 is changed on each signal sending condition while a signal is sent and the waveform of the signal, as well as the data transfer error occurrence rate are monitored.
- the best slew rate is decided and tabulated for each signal sending condition so as to be stored in both host system 1 and peripheral device 3 .
- slew rate setting table of driver circuit 53 is illustrated.
- the table depicted in FIG. 7 is for the driver circuit that can set slew rates in seven or more steps like sr 1 (maximum)>sr 2 >sr 3 >sr 4 >sr 5 >sr 6 >sr 7 > . . .
- slew rate value slew rate standard value
- the signal output device reads the bit values of slew rate control signal SRC related to the object signal sending condition from the slew rate setting table and supplies the bit values to driver circuit 53 .
- a signal output device provided with a slew rate setting table as depicted in FIG. 7 sets sr 1 for the slew rate of driver circuit 53 if the data transfer rate is 66.6 MB/s and the cable type is 80C. If the data transfer rate is 44.4 or 33.3 MB/s and the cable type is 80C, the signal output device sets sr 2 ( ⁇ sr 1 ) for the slew rate of driver circuit 53 . And, if the data transfer rate is 33.3 MB/s and the cable type is 40C, the signal output device sets sr 3 ( ⁇ sr 2 ) for the slew rate of driver circuit 53 .
- FIG. 8 a flow chart for describing how to set a data transfer mode and a data transfer rate, as well as how to set a slew rate of a driver circuit 53 in a preferred embodiment is illustrated.
- the setting procedure depicted in FIG. 8 enables commands and data to be sent between host system 1 and peripheral device 3 .
- host system 1 and peripheral device 3 recognizes the information of its partner's device, so the above data transfer is done, for example, in the PIO data transfer mode. If the subject computer system is powered or reset, host system 1 and peripheral device 3 detect the type of ATA cable 2 (40C or 80C cable) in steps S 1 and S 2 .
- host system 1 sends a setting start command in the data transfer mode to peripheral device 3 and requests peripheral device 3 to update the information (data transfer modes and data transfer rates supported by peripheral device 3 ) in step S 3 .
- peripheral device 3 receives the setting start command in step S 4 , peripheral device 3 notifies host system 1 of its own information such as the data transfer modes and data transfer rates that peripheral device 3 can support in step S 5 .
- Host system 1 receiving the information of peripheral device 3 in step S 6 , sets a data transfer mode and a data transfer rate to be used in the communication with peripheral device 3 with reference to the data transfer modes and the data transfer rates that peripheral device 3 can support, as well as the type of the ATA cable in use and the data transfer modes and the data transfer rates that host system 1 itself can support in step S 7 . After that, host system 1 notifies peripheral device 3 of both set data transfer mode and data transfer rate that are set in step S 8 .
- ATA cable 2 is a 40C cable
- host system 1 does not set a data transfer rate of 44.4 MB/s or over which the 80C cable must set, but sets a data transfer rate of 33.3 MB/s or under in step S 7 even when host system 1 and peripheral device 3 can support a data transfer rate of 44.4 MB/s or over.
- peripheral device 3 may notify host system 1 that it can support a data transfer rate of 33.3 MB/s or under in step S 5 even when it can support a data transfer rate of 44.4 MB/s or over. Peripheral device 3 may also detect the cable type and it relays the information to peripheral device 3 . Or, host system 1 may detect the cable type and relays the information to peripheral device 3 .
- host system 1 reads the bit value of slew rate control signal SRC from the slew rate setting table stored in main memory 13 or AT controller 14 in step S 9 .
- the bit value is used to set the best slew rate on the subject signal sending condition comprising the set data transfer rate and the type of the cable in use.
- Host system 1 then supplies the read bit values to all driver circuits 53 of driver/receiver unit 14 a . Consequently, all driver circuit 53 are set to the best slew rate standard value on the above signal sending condition.
- Peripheral device 3 receiving the report of both data transfer mode and data transfer rate that are set in step S 10 , reads the bit values of slew rate control signal SRC from the slew rate setting table held in memory 33 or 43 and supplies the bit values to all driver circuits 53 of driver/receiver unit 51 a ( 31 a or 41 a ) in step S 11 .
- the bit values are used to set the best slew rate on the above signal sending condition comprising the set data transfer rate and the type of the cable in use. Consequently, all driver circuits 53 of driver/receiver unit 51 a are set to the best slew rate standard value on the above signal sending condition.
- FIGS. 9 and 10 charts for comparison between the signal waveforms of the signal output device in a preferred embodiment and the signal waveforms of the conventional signal output device are depicted with accordance to the presentation. Illustrated in FIGS. 9 and 10, FIG. 9 a and 10 a depicts the waveforms of strobe signal DST and the data signal DD output from the signal output device in a preferred embodiment and FIGS. 9 b and 10 b illustrates the waveforms of strobe signal DST and the data signal DD output from the conventional signal output device.
- the scales of the time axis (horizontal) and the potential axis (vertical) depicted in FIGS. 9 and 10 are identical.
- the data transfer rate illustrated in FIG. 9 is assumed to be VD 1 and the data transfer rate depicted in FIG. 10 is assumed to be VD 2 (>VD 1 ).
- the slew rate of driver circuit of the signal output device in a preferred embodiment is set to best value sra in FIG. 9 a and to best value srb (>sra) in FIG. 10 a .
- the slew rate of the driver circuit of the conventional signal output device is fixed and FIG. 9 b shows the signal waveform output from the driver circuit whose slew rate is fixed to srb.
- FIG. 10 b shows the signal waveform output from the driver circuit whose slew rate is fixed to sra.
- both “L” and “H” level periods are secured for both strobe signal DST and data signal DD.
- Data signal DD is set on the “L” or “H” level at both start and end of strobe signal DST. Consequently, data can be latched correctly in the signal receiving device.
- the conventional driver circuit depicted in FIG. 10 b is fixed to a small slew rate value sra, the “L” level period is not secured enough for both strobe signal DST and data signal DD. Consequently, wrong data may possibly be latched.
- FIG. 11 a flow chart for describing how to correct a slew rate in a preferred embodiment is illustrated.
- the signal I/O devices of both host system 1 and peripheral device 3 start a statistical processing of the data transfer error occurrence rate of errors detected in data transfer between host system 1 and peripheral device 3 in step S 21 illustrated in FIG. 11.
- the signal output device which outputs data delimits transmit data at a given length and adds an error correction code to each delimited data before sending it.
- the error correction code is a CRC (Cyclic Redundancy Check) code.
- the CRC code can verify whether or not the object data is correct. It can also correct an error within the predetermined number of bits. Such error verification by the CRC code is done in peripheral device 3 in the data transfer between host system 1 and peripheral device 3 .
- the signal receiving device of peripheral device 3 calculates the data used for CRC verification according to the received CRC code attached data. It relays this CRC verification data to the signal output device of peripheral device 3 .
- the signal output device of peripheral device 3 also calculates the CRC verification data about the CRC code word sent to host system 1 separately, so the signal output device of peripheral device 3 executes CRC verification according to the CRC verification data calculated by itself and the CRC verification data received from host system 1 , thereby determining whether or not a sending error has occurred.
- Peripheral device 3 sends the result to host system 1 and takes statistics of the sending error occurrence rate. If a sending error is detected, peripheral device 3 sends the same data again and executes other necessary instructions.
- the signal receiving device of peripheral device 3 executes CRC verification according to the received CRC code word so as to determine whether a sending error has occurred.
- Host system 1 relays the result to host system 1 and takes statistics of the sending error occurrence rate. If a sending error is detected, host system 1 sends the same data again and executes other necessary instructions.
- each signal I/O device determines whether or not the sending error occurrence rate is below an allowable threshold Eth in step S 22 .
- the determination in this step S 22 is done each time the predetermined number of CRC code attached data items is sent or each time data is sent by the predetermined number of times or at a predetermined time interval.
- the allowable threshold Eth is 0 or another predetermined value. If the sending error occurrence rate is below the allowable threshold Eth, control returns to step S 21 . If the allowable threshold Eth is exceeded, control goes to step S 23 .
- the subject signal I/O device decreases the slew rate of driver circuit 53 by one from the set standard value in the slew rate setting table (table value) in step S 23 .
- the signal I/O device takes statistics of the sending error occurrence rate after the change of the slew rate in step S 24 in the same procedure as that in step S 21 , then determines whether or not the sending error occurrence rate is below the allowable threshold Eth after the change of the slew rate in step S 25 in the same procedure as that in step S 22 . If the sending error occurrence rate is below the allowable threshold Eth after the change of the slew rate, control goes to step S 42 . If it is over the allowable threshold Eth, control goes to step S 26 .
- step S 42 the subject signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S 23 .
- the control of the process returns to step S 21 .
- step S 25 If the sending error occurrence rate is determined to be over the allowable threshold Eth after the change of the slew rate in step S 25 , then the signal I/O device determines in step S 26 whether or not the sending error occurrence rate after the change of the slew rate is decreased from that before the change of the slew rate. If it is determined to be decreased, control goes to step S 27 and if not, control goes to step S 32 .
- step S 26 If it is determined in step S 26 that the sending error occurrence rate after the change of the slew rate is decreased from that before the change of the slew rate, then the signal I/O device decreases the slew rate of the driver circuit 53 by one in step S 27 . Then, in step S 28 , the signal I/O device takes statistics of the sending error occurrence rate after the slew rate is changed in step S 27 in the same procedure as that in step S 21 . After that, in step S 29 , the signal I/O device determines whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S 27 in the same procedure as that in step S 22 .
- control goes to step S 42 , where the slew rate standard value of the signal sending condition in the slew rate setting table is updated to the value changed in step S 27 . If it is over the allowable threshold Eth, control goes to step S 30 .
- step S 30 the signal I/O device determines whether or not the sending error occurrence rate after the slew rate is changed in step S 27 is decreased from that before the change of the slew rate. If it is decreased, control returns to step S 27 and the signal I/O device further decreases the slew rate of the driver circuit 53 by one and if not, control goes to step S 31 .
- step S 31 the signal I/O device increases the slew rate of the driver circuit 53 by one from the current value to a slew rate that minimizes the sending error occurrence rate within a smaller value than the table value.
- control goes to step S 42 and the signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S 31 . Control then returns to step S 21 .
- step S 26 if it is determined in step S 26 that the sending error occurrence rate after the change of the slew rate is not decreased from that before the change of the slew rate, the signal I/O device increases the slew rate of the driver circuit 53 by one from the standard value set in the slew rate setting table (table value) in step S 32 .
- step S 33 the signal I/O device takes statistics of the sending error occurrence rate after the slew rate is changed in step S 32 in the same procedure as that in step S 21 and determines in step S 34 whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S 32 in the same procedure as that in step S 22 . Then, if the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S 32 , control goes to step S 42 . If not, control goes to step S 35 .
- step S 42 If it is determined in step S 34 that the sending error occurrence rate is below the allowable threshold Eth, in step S 42 , the signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S 32 . Control then returns to step S 21 .
- step S 34 If it is determined in step S 34 that the sending error occurrence rate is over the allowable threshold Eth, the signal I/O device determines whether or not the sending error occurrence rate after the slew rate is changed in step S 32 is decreased from that before the change in step S 35 . If it is decreased, control goes to step S 36 and if not, control goes to step S 41 .
- step S 35 If it is determined in step S 35 that the sending error occurrence rate is not decreased from before the slew rate is changed, the signal I/O device returns the slew rate of the driver circuit 53 to the standard value set in the slew rate setting table (table value) in step S 41 . Control then returns to step S 21 .
- step S 35 If it is determined in step S 35 that the sending error occurrence rate is decreased from that before the slew rate is changed, the signal I/O device further increases the slew rate of the driver circuit 53 by one in step S 36 , then in step 37 takes statistics of the sending error occurrence rate after the slew rate is changed in step S 36 in the same procedure as that in step S 21 and determines in step S 38 whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S 36 in the same procedure as that in step S 21 .
- control goes to step S 42 and updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S 36 . If not below the allowable threshold Eth, control continues to step S 39 .
- the signal I/O device determines in step S 39 whether or not the sending error occurrence rate after the slew rate is changed in step S 36 is decreased from that before the change. If it is decreased, control returns to step S 36 and the signal I/O device further increases the slew rate of the driver circuit 53 by one. If not decreased, control continues to step S 40 .
- step S 40 the signal I/O device decreases the slew rate of the driver circuit 53 by one from the current value to a slew rate that minimizes the sending error rate within a larger value than the table value. Control then goes to step S 42 and updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S 40 . Control then returns to step S 21 .
- step S 21 and S 22 determining whether or not the data transfer error occurrence rate is below the allowable threshold Eth while the data transfer error occurrence is caused by a signal sent to the signal receiving device from driver circuit 53 (steps S 21 and S 22 );
- step S 42 setting the searched slew rate value as a new standard value if the slew rate value decreases the sending error occurrence rate below the allowable threshold Eth or decreases the sending error occurrence rate (step S 42 );
- the step of changing the slew rate that decreases the sending error occurrence rate below the allowable threshold Eth or further decreases it is also divided into the following steps;
- step S 23 to S 26 decreasing the slew rate of driver circuit 53 from the standard value if the sending error occurrence rate is over the allowable threshold Eth, then determining whether or not the sending error occurrence rate is decreased (steps S 23 to S 26 );
- step S 32 to S 35 increasing the slew rate from the standard value if the sending error occurrence rate is not decreased, then determining whether or not the sending error occurrence rate is decreased (steps S 32 to S 35 );
- the slew rate correction procedure described above is also effective to obtain high signal integrity on every signal sending condition even when the slew rate standard value set in the slew rate setting table is not the best and the best slew rate is changed dynamically.
- the signal output device is composed so as to include a driver circuit that can set a plurality of different slew rates and can set the best slew rate according to each signal sending condition comprising a predetermined data transfer rate and a type of the cable in use, high signal integrity can be obtained on each signal sending condition.
- the data transfer error occurrence rate is monitored while the error occurrence is caused by a signal sent to a signal receiving device from a driver circuit and the slew rate of the driver circuit is changed to a value that can decrease the sending error occurrence rate below a predetermined allowable threshold or decrease it more if the sending error occurrence rate is over the predetermined allowable threshold, high signal integrity can be obtained on each signal sending condition even when the object slew rate standard value set in the slew rate setting table is not the best and the best slew rate is changed dynamically.
- the signal output device may be composed so as to set the best slew rate according to only a data transfer rate.
- the best slew rate that can obtain high signal integrity also depends on the number of peripheral devices connected to the same cable. Consequently, the best slew rate may be set according to a signal sending condition.
- the condition consists of a data transfer rate and a type of the cable in use that are set according to the number of peripheral devices connected to the same cable and detected by the signal output device of the host system or a peripheral device, as well as the number of the peripheral devices connected to the same cable.
- the electrical properties should preferably be the same between pMOS transistors and nMOS transistors of a driver circuit. However, those electrical properties may possibly be different between the pMOS transistors and nMOS transistors due to various conditions including the manufacturing process, etc. in some cases. In such a case, the same slew rate cannot be obtained at both start and end of an output signal of the driver circuit if the same timing is set for switching both a plurality of pMOS transistors and a plurality of nMOS transistors of the driver circuit as illustrated in FIG. 5 in a preferred embodiment described above.
- the signal output device in another preferred embodiment includes a driver circuit that can adjust a slew rate at the start of its output signal from the driver circuit and a slew rate at the end of its output signal separately, thereby the same slew rate can be set at both start and end of its output signal even when electrical properties are different between transistors thereof.
- FIG. 12 depicts a block diagram of a driver circuit of the signal output device in another preferred embodiment according to the present invention. Referencing FIG. 12, the same symbols are given to the same parts as those illustrated in FIG. 5.
- the driver circuit depicted in FIG. 12 is provided with pMOS transistors p 1 to p 4 , nMOS transistors n 1 to n 4 , delay circuits DL 1 to DL 6 , switching circuits SW 1 to SW 6 , and an inverter IV.
- Delay circuits DL 1 to DL 3 and switching circuits SW 1 to SW 3 comprise a device for setting a slew rate at the start of the output signal from the driver circuit when the switching timing of each of pMOS transistors p 1 to p 4 is set according to the values of bits b 1 to b 3 of slew rate control signal SRC.
- Delay circuits DL 4 to DL 6 and switching circuits SW 4 to SW 6 are combined so as to comprise another device for setting a slew rate at the end of an output signal from the driver circuit when the switching timing of each of nMOS transistors n 1 to n 4 is set according to the values of bits b 4 to b 6 of slew rate control signal SRC.
- the slew rate at the start of an output signal from the driver circuit can be adjusted separately from that at the end of the output signal as described above, the same slew rate can be set for both start and end of the output signal even when the electrical properties differ between pMOS transistors and nMOS transistors.
- Inverter IV inverts transmit signal SIN entered to signal input terminal “in” from the controller, which supplies inverted transmit signal rSIN to the gate electrodes of transistors p 1 and n 1 , the input terminals of delay circuits DL 1 and DL 4 , as well as to terminals A of switching circuits SW 1 to SW 6 .
- Delay circuit DLk delays an input signal and supplies the delayed signal to terminal B of switching circuit SWk.
- the signal delay time of each of delay circuits DL 1 to DL 6 is assumed to be T.
- the source electrodes of transistors p 1 to p 4 are connected to power supply VDD and the drain electrodes are connected to output terminal “out” respectively.
- the source electrodes of transistors n 1 to n 4 are connected to ground GND and the drain electrodes are connected to output terminal “out” respectively.
- Output terminal “out” is connected to AT cable 2 (see FIGS. 3 and 4) and transmit signal SOUT output from the driver circuit at a predetermined slew rate is supplied to AT cable 2 .
- Transistor p 1 is switched according to transmit signal rSIN and transistor p 2 is switched according to a signal supplied from switching circuit SW 1 .
- Transistor p 3 is switched according to a signal supplied from switching circuit SW 2 .
- Transistor p 4 is switched according to a signal supplied from switching circuit SW 3 .
- Transistor n 1 is switched according to transmit signal rSIN.
- Transistor n 2 is switched according to a signal supplied from switching circuit SW 4 .
- Transistor n 3 is switched according to a signal supplied from switching circuit SW 5 .
- Transistor n 4 is switched according to a signal supplied from switching circuit SW 6 .
- FIG. 13 illustrates a table for describing the operation of the driver circuit depicted in FIG. 12.
- the table illustrates the correspondence between set values of switching circuits SW 1 to SW 6 and the slew rates of the object driver circuit.
- the driver circuit illustrated in FIG. 12 enables the same slew rate to be set at both start and end of its output signal, as well as in the four steps of sr 1 (max.), sr 2 ( ⁇ sr 1 ), sr 3 ( ⁇ sr 2 ), and sr 4 ( ⁇ sr 3 ) according to the slew rate control signal SRC (bits b 1 to b 6 ).
- the driver circuit depicted in FIG. 12 enables the slew rate at the start of its output signal to be set in five steps according to the set values of switching circuits SW 1 to SW 3 and the slew rate at the end of its output signal to be set in five steps according to the set values of switching circuits SW 4 to SW 6 .
- SW 1 - 3 (ABA) is described for a case that switching circuit SW 1 is set to terminal A, terminal B, and terminal A
- the slew rate at the start of an output signal will be as shown below.
- At SW1-3 (AAA) . . . rsr1 (max.)
- At SW1-3 (AAB) . . . rsr2 ( ⁇ rsr1)
- At SW1-3 (BAB) . . . rsr3 ( ⁇ rsr2)
- SW1-3 (ABB) . . . rsr4 ( ⁇ rsr3)
- SW1-3 (BBB) . . . rsr5 ( ⁇ rsr4)
- SW 1 - 3 (BBA)
- the driver circuit shown in FIG. 12 disables the same slew rate to be set at both start and end of its output signal due to a difference of electrical properties (mutual conductance, threshold voltage, etc.) between pMOS transistors p 1 to p 4 and nMOS transistors n 1 to n 4 when the same switching timing is set for pMOS transistors p 1 to p 4 and NMOS transistors n 1 to n 4 .
- the slew rate becomes like fsr 1 >rsr 11 fsr 2 >rsr 21 fsr 3 >rsr 31 fsr 4 >rsr 41 fsr 5 >rsr 5 when the slew rates rsr 1 to rsr 5 at the start and slew rates fsr 1 to fsr 5 at the end of an output signal from the driver circuit are observed at each switch setting.
- FIG. 13 illustrates a table for describing setting of the switching circuits of the driver circuit in the above case.
- the driver circuit shown in FIG. 12 can adjust the slew rate in four steps of sr 1 to sr 4 .
- the inverted transmit signal rSIN is supplied to the gate electrodes of transistors p 1 to p 3 and n 1 and n 3 while a signal delayed by a time T from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p 4 , n 2 , and n 4 respectively.
- the driver circuit drives AT cable 2 according to the switching states of transistors p 1 to p 3 , then a time T after that, the driver circuit drives AT cable 2 with its maximum current driving performance obtained by transistors p 1 to p 4 . Therefore, the driver circuit operates at a slew rate of sr 2 (rsr 2 ) at the start of its output signal.
- the driver circuit is composed so that the slew rate at the start of its output signal can be adjusted separately from the slew rate of the end of the output signal, it is possible to set the best slew rate on each signal sending condition, thereby obtaining high signal integrity on each signal sending condition, as well as it is possible to set the same slew rate at both start and end of the output signal even when the electrical properties are different between transistors composing the driver circuit.
Abstract
Description
- 1. Technical Field
- The present invention relates to a signal sending system and method that can set a plurality of different data transfer rates and that conforms to an interface standard such as AT Attachment (ATA) or Small Computer System Interface (SCSI). This system and method enables a signal to be sent from a signal output device to a signal receiving device via a signal sending line at a predetermined data transfer rate.
- 2. Description of the Related Art
- A signal sending system with the ability to set a plurality of different data transfer rates and enable a signal to be sent from a signal output device to a signal receiving device via a signal sending line at a predetermined data transfer rate can be used with such peripheral devices as a hard disk drive (HDD), and a CD-ROM drive in a computer system.
- Some interface standards used between a signal output (host system) and signal receiving (peripheral) devices in a signal sending system as the one described above include the ATA interface and the SCSI. Those standard interfaces, which include the legacy ATA interface and the Ultra ATA/66 interface, contain a plurality of different interface standards to account for various data transfer procedures and data transfer rates. Also, there are two types of sending cables used for the connection between the output and receiving devices.
- The legacy ATA interface supports all the data transfer rates in the PIO data transfer mode and all the data transfer rates in the multi-word DMA data transfer mode. The Ultra ATA/33 interface supports data transfer rates up to 33.3 MB/s of the Ultra DMA data transfer mode. It also allows higher transfer rate interfaces to maintain backward compatibility to the older legacy ATA interface. The Ultra ATA/66 interface supports data transfer rates up to 66.6 MB/s of the Ultra DMA data transfer mode while it enables the Ultra ATA/33 interface to keep its compatibility with higher transfer rate interfaces. Consequently, a signal sending system conforming to the Ultra ATA/66 interface must be able to send signals at 9 types of data transfer rates from 3.3 MB/s to 66.6 MB/s.
- The aforementioned ATA interface sends 16-bit parallel data, using 16 data buses. A signal sending system which conforms to the ATA interface uses a flat 40C cable which consists of 40 signal lines (data signal, control signal, and ground lines) or a flat 80C cable, which has 80 signal lines. The 40C cable includes 16 data signal lines placed in parallel. And, because the potentials of those 16 data signal lines are changed simultaneously due to a simultaneous switching by the driver circuit of the signal output device, crosstalk is apt to be generated at a high data transfer rate. To remedy this problem, a ground line is inserted between signal lines in the 80C cable.
- Signal integrity is defined as the accuracy of the data/strobe signal between a host system and a peripheral device. The strobe signal is assumed to be the timing reference for latching the data signal. If a latch timing is disturbed and/or a data signal level is changed by a generated noise, a data transfer error occurs, and the signal integrity is considered low. High signal integrity denotes high accuracy of the data/strobe signal between the host system and the peripheral.
- Each peripheral and the host system has its own signal I/O device. The signal I/O devices are used to exchange data between the host system and each of the peripherals. A signal I/O device at the data transfer side is used as a signal output device and a signal I/O device at the data receiving side is used as a signal receiving device. Drive circuit signal output devices are used to output signals to signal lines. The drive circuit can output a signal with electrical properties common to all the possible data transfer rates and all the usable cable types (40C and 80C cables).
- The signal output device of the present invention is able to set a plurality of different data transfer rates and output a signal to a signal receiving device via a signal sending line at a predetermined data transfer rate. The signal output device consists of a driver circuit which can set a plurality of different slew rates and output the signal to the signal sending line at a predetermined slew rate, and a controller that sets a slew rate of the driver circuit according to the predetermined data transfer rate.
- The signal sending method of the present invention sets any one of a plurality of the different sending rates, thereby enabling a signal to be sent to a signal receiving device from a signal output device via a signal sending line at the predetermined data transfer rate. When a driver circuit is included with the above mentioned signal output device, the driver circuit can set a plurality of different slew rates and output the signal to the signal sending line at a predetermined slew rate. A controller is also included in the signal output device to set a slew rate of the driver circuit according to the predetermined data transfer rate. The signal transmission method includes the following steps:
- setting a slew rate of the driver circuit to a standard value that is in accordance with the predetermined data transfer rate, thereby starting signal transmission;
- determining whether or not the data transfer error occurrence rate is below a predetermined allowable threshold. This threshold is the data transfer error occurrence being caused by a signal sent to the signal receiving device from the driver circuit;
- changing the slew rate of the driver circuit if the data transfer error occurrence rate is determined to be over the allowable threshold Eth;
- searching for a slew rate value that can decrease the data transfer error occurrence rate below the allowable threshold or decrease the data transfer error occurrence rate;
- setting the slew rate value as a new standard value; and
- setting the new standard slew rate for the driver circuit if the slew rate value can decrease the data transfer error occurrence rate below the allowable threshold or decrease the data transfer error occurrence rate.
- FIG. 1 is a block diagram of a computer system in accordance with a preferred embodiment of the present invention;
- FIG. 2 depicts tables for describing an ATA interface standard in accordance with a preferred embodiment of the present invention;
- FIG. 3 is a block diagram of a signal sending system which conforms to the ATA interface in accordance with a preferred embodiment of the present invention. This system is composed of a signal I/O device of a host system, an ATA cable, and the signal I/O device of a peripheral device;
- FIG. 4 is a circuit diagram of a driver/receiver unit of a peripheral device in accordance with a preferred embodiment of the present invention;
- FIG. 5 is a circuit diagram of a driver circuit provided in the signal output device in accordance with a preferred embodiment of the present invention;
- FIG. 6 illustrates a table which describes the operation of the driver circuit in accordance with a preferred embodiment of the present invention;
- FIG. 7 is a block diagram of a slew rate setting table of a driver circuit included in the signal output device according to a preferred embodiment of the present invention;
- FIG. 8 is a flow chart of procedures for setting both data transfer mode and data transfer rate, as well as a procedure for setting a slew rate of a driver circuit according to a preferred embodiment of the present invention;
- FIG. 9 depicts charts for the comparison between the signal waveform of the signal output device and the signal waveform of the conventional signal output device (at a low data transfer rate) in accordance with a preferred embodiment of the present invention;
- FIG. 10 illustrates charts for the comparison between the signal waveform of the signal output device in a preferred embodiment according to the present invention and the signal waveform of the conventional signal output device (at a high data transfer rate) according to a preferred embodiment of the present invention;
- FIG. 11 is a flow chart of the procedure for correcting a slew rate according to a preferred embodiment of the present invention;
- FIG. 12 is a circuit diagram of a driver circuit provided in the signal output device in accordance with a preferred embodiment of the present invention; and
- FIG. 13 depicts a table for describing the operation of the driver circuit in accordance with a preferred embodiment of the present invention.
- With reference to FIG. 1, a block diagram of a computer system in which a preferred embodiment of the present invention may be embodied is depicted. The computer system illustrated in FIG. 1 includes
host system 1, ATA (AT Attachment) flat cable (IDE: Integrated Device(Drive) Electronics) flat cable) 2, suchperipheral devices 3 such as hard disk drive (HDD) 3 a and CD-ROM drive 3 b,display 4, anddata input devices 5 such as keyboard 5 a and mouse 5 b -
Host system 1 controls the whole computer system illustrated in FIG. 1.Host system 1 includesmother board 10 with a mounted chip set, including CPU (Central Processing Unit) chip 11. - CPU chip11,
bus controller chip 12,main memory 13, an AT controller chip, Industry Standard Architecture (ISA)controller chip 14, I/O controller chip 15, system BIOS chip (ROM) 16, graphics accelerator (chip or card) 17, such Peripheral Component Interconnect (PCI) expansion cards as SCSI card 18, orIDE card 19 are mounted onmotherboard 10. -
Mother board 10 includes host bus 21, PCI bus 22, ISA bus (AT bus) 23,PCI slots 24, ISA slots (AT slots) 25, ATA port (IDE port) 26, USB (Universal Serial Bus)ports 27, and I/O ports 28. - Host bus21 is located between CPU 11 and
bus controller 12. For example, bus 21 includes a 32-bit parallel data bus and a 40-bit parallel control bus. - PCI bus22 connects
bus controller 12, ATcontroller 14, andPCI slots 25. PCI bus 22 includes a 32-bit parallel bus to be used by both data and control signals. Such PCI expansion cards as a SCSI card 18 andIDE card 19 are inserted in PCI slots 22. Such peripheral devices as HDD 6 a or a CD-ROM drive which conform to the SCSI interface standard can be connected to SCSI card 18. Such ATA interface standard conforming peripheral devices such as a HDD, CD-ROM drive, andDVD drive 8 can be connected toIDE card 19 via IDE cable (ATA cable) 7. - ISA bus23 connects AT
controller 14, I/O controller 15,system BIOS chip 16, andISA slots 25. ISA bus 23 includes a 16-bit parallel data bus and a 24-bit parallel control bus. ISA bus 23 also conforms to the ATA interface standard.System BIOS chip 16 contains the information required for initial operation of the computer system during system startup.ISA slot 25 accepts ISA expansion cards. I/O controller 15 controls data transfer between ISA bus 23 and each I/O port 28. Such data input devices as keyboard 5 a and a mouse and output devices such as a printer are connected to I/O ports 28. Keyboard 5 a is connected to an I/O port 28, as illustrated in FIG. 1. -
Bus controller 12 is connected tomain memory 13, PCI bus 22, and graphics accelerator 17.Bus controller 12 is also connected to CPU 11 via host bus 21 to control data transfer between CPU 11 andmain memory 13, PCI bus 22 or the graphics accelerator 17, as well as betweenmain memory 13 and PCI bus 22 or graphics accelerator 17, and between PCI bus 22 and graphics accelerator 17.Display 4 is connected to graphics accelerator 17. - AT
controller 14 is connected tomain memory 13, PCI bus 22, ISA bus 23,ATA ports 26, andUSB ports 27. ATcontroller 14 controls data transfer betweenmain memory 13 andATA port 26 orUSB ports 27 or ISA bus 23, as well as between PCI bus 22 andATA port 26 orUSB ports 27 or ISA bus 23. Suchperipheral devices 3 asHDD 3 a and CD-ROM drive 3 b are connected toATA port 26 viaATA cable 2. With reference to FIG. 1,HDD 3 a and CD-ROM drive 3 b are connected to oneATA cable 2. Such data input devices as mouse 5 b and keyboard 5 a are connected toUSB ports 27. Referring to FIG. 1, mouse 5 b is connected to aUSB port 27. - ATA
flat cable 2 which conforms to the ATA interface is connected toATA port 26.Peripheral devices 3 that also conform to the ATA interface are connected to the ATA port viaATA cable 2. Up to two peripheral devices can be connected to oneATA port 26 via oneATA cable 2.Host system 1 andperipheral devices 3 utilize a signal I/O device which conforms to the ATA interface. The signal I/O device ofhost system 1,ATA cable 2, and signal I/O device ofHDD 3 a are combined to make up a signal sending system which also conforms to the ATA interface. Also, the signal I/O device ofhost system 1,ATA cable 2, and signal I/O device of the CD-ROM drive 3 b are combined to compose a signal sending system which also conforms to the ATA interface. - A signal sending system which is compatible which the ATA interface enables bi-directional signal sending. For example, when data is sent from
HDD 3 a tohost system 1, the signal I/O device ofHDD 3 a is assumed to be a signal output device for sending a signal toATA cable 2 and the signal I/O device ofhost system 1 is assumed to be a signal receiving device for receiving a signal fromATA cable 2. - The above ATA interface sends 16-bit parallel data with use of 16 data buses. The
ATA cable 2 which conforms to the ATA interface is divided into 40-core flat cable (16 data signal, control signal, and ground lines) described as a 40C cable, and 80-core flat cable described as a 80C cable. The 80C cable is obtained by adding 40 ground lines to a 40C cable. In the 80C cable, a ground line is placed between signal lines, reducing crosstalk during high speed data transfer. - With reference to FIG. 2, the ATA interface standard is illustrated. FIG. 2a depicts data transfer rates in ATA interface standard data transfer modes, as well as a data transfer rate in each data transfer mode. FIG. 2b illustrates data transfer modes supported by each ATA interface, the maximum and minimum data transfer rate supported by each ATA interface, and the cable types used by each ATA interface.
- As illustrated in FIG. 2, there are 3 modes for the ATA interface data transfer mode: PIO (Program Input/Output), multi-word DMA (Direct Memory Access), and Ultra DMA data. The PIO data transfer is a method that CPU11 of
host system 1 utilizes to accessATA port 26 directly, thereby sending data. The data sent fromATA port 26 is received bymain memory 13 via CPU 11. The DMA data transfer (multi-word DMA data transfer and Ultra DMA data transfer) is a method where data is sent directly betweenmain memory 13 and aperipheral device 3 such asHDD 3 a without using CPU 11. The reduction load of CPU 11 is more pronounced than in the PIO data transfer method. - The ATA interface sends data signals with use of the data signal lines of
ATA cable 2 and a strobe signal with use of the strobe signal line ofATA cable 2. The strobe signal is assumed to be a timing reference for latching the data signal in the signal receiving device. - The multi-word DMA data transfer method latches a data signal at the start of the strobe signal. The Ultra DMA data transfer method latches a data signal at both rising edge and falling edge of the strobe signal, thereby achieving a data transfer rate double that of the multi-word DMA data transfer method.
- Referring to FIG. 2a, the data transfer rates in the above PIO data transfer mode are:
- Mode0=3.3 MB/s,
-
Mode 1=5.2 MB/s, -
Mode 2=8.3 MB/s, -
Mode 3=11.1 MB/s, and -
Mode 4=16.6 MB/s. - The data transfer rates in the above multi-word DMA data transfer mode are:
- Mode0=8.3 MB/s,
-
Mode 1=11.1 MB/s, and -
Mode 2 =16.6 MB/s. - The data transfer rates in the above Ultra DMA data transfer mode are:
- Mode0=16.6 MB/s,
-
Mode 1=22.2 MB/s, -
Mode 2=33.3 MB/s, -
Mode 3=44.4 MB/s, -
Mode 4=66.6 MB/s, and -
Mode 5=100 MB/s. - Referring to FIG. 2b, the ATA interface standard includes the legacy ATA interface, the Ultra ATA/33 interface, the Ultra ATA/66 interface, and the Ultra ATA/100 interface.
- The legacy ATA interface supports every mode (modes0-4) of the PIO data transfer method and every mode (modes 0-2) of the multi-word DMA data transfer method. The Ultra ATA/33 interface supports data transfer rates of 16.6 MB/s (mode 0), 22.2 MB/s (mode 1), 33.3 MB/s (mode 2) in the Ultra DMA data transfer mode while enabling the legacy ATA interface to keep its compatibility with higher transfer rate interfaces. The Ultra ATA/66 interface supports the data transfer rates of 44.4 MB/s (mode 3) and 66.6 MB/s (mode 4) in the Ultra DMA data transfer mode while enabling the legacy ATA interface and the Ultra ATA/33 interface to keep its compatibility with higher transfer rate interfaces. In addition, the Ultra ATA/100 interface supports the data transfer rate of 100 MB/s (mode 5) in the Ultra DMA data transfer mode while enabling the Ultra ATA/66 interface to keep its compatibility with higher transfer rate interfaces.
- Consequently, a signal sending system which conforms to the Ultra ATA/66 interface must be able to send a signal at 9 data transfer rates from 3.3 to 66.6 MB/s. And, a signal sending system which conforms to the Ultra ATA/100 interface must be able to send a signal at 10 data transfer rates from 3.3 to 100 MB/s.
- Although a 40C or 80C cable can be used for data transfer rates within 33.3 MB/s, a 80C cable must be used for data transfer rates at 44.4 MB/s or higher. Therefore, the legacy ATA interface and the Ultra ATA/33 interface, even when a 40C cable is used, can set the maximum data transfer rate, but the Ultra ATA/66 interface and the Ultra ATA/100 interface can set their maximum data transfer rates of 66.6 or 100 MB/s only when a 80C cable is used. If a 40C cable is used, the data transfer rate is set to 33.3 MB/s or lower.
- The AT Attachment Packet Interface (ATAPI) is also another type of ATA interface. For the ATAPI, only the command sending protocol is changed from that of the ATA interface. The data transfer modes, the data transfer rates, and the cable types are the same between the ATA interface and the ATAPI interface. Either the ATA interface or the ATAPI interface is selected according to the type of peripheral device. For example, the ATA interface is used for data transfer between the host system and an HDD and the ATAPI interface is used for data transfer between the host system and a CD-ROM drive.
- With reference to FIG. 3, a block diagram of a signal sending system, which conforms to the ATA interface, is illustrated. The system comprises a signal I/O device of
host system 1,ATA cable 2, and a signal I/O device ofperipheral device 3. - With reference to FIG. 3,
HDD 3 a,which conforms to the ATA interface, utilizesATA interface controller 31 with driver/receiver unit (DRU) 31 a connected toATA cable 2, MPU (Micro Processing Unit) 32 for controlling the whole HDD,memory 33, hard disk (magnetic disk), and a mechanism for reading the hard disk, and HDC (Hard Disk Controller) 34 for controlling the accessing mechanism.HDD 3 a records data received fromhost system 1 on a hard disk, regenerates data from the hard disk, and sends the data to hostsystem 1.ATA interface controller 31,MPU 32,memory 33, andHDC 34 are mounted on card (printed board) 30. -
HDD 3 a uses a signal I/O device to control signal exchanges withhost system 1 via the ATA interface, outputs a signal toATA cable 2, and receives a signal fromATA cable 2. The signal I/O device ofHDD 3 a includesATA interface controller 31, MPU (Micro Processing Unit) 32, andmemory 33.ATA interface controller 31 includes driver/receiver unit 31 a, which is connected toATA cable 2. - CD-
ROM drive 3 b conforms to the ATA interface and accessesATAPI controller 41, which has driver/receiver unit 41 a connected toATA cable 2,MPU 42 for controlling the whole CD-ROM drive, memory 43, a mechanism for accessing the loaded CD-ROM, and CDC (Compact Disk Controller) 44 for controlling the accessing mechanism. CD-ROM drive 3 b regenerates data recorded on the CD-ROM and sends the data to hostsystem 1.ATAPI controller 41,MPU 42, memory 43, andCDC 44 are mounted on card (printed board) 40. The CD-ROM drive may be of a type that can record data received fromhost system 1 on a CD-ROM. - CD-
ROM drive 3 b accesses signal I/O device to control signal exchanges withhost system 1 via the ATA interface, outputs a signal toATA cable 2, and receives a signal fromATA cable 2. The signal I/O device of CD-ROM drive 3 b includesATAPI controller 41,MPU 42, and memory 43. -
Host system 1 accesses signal I/O device to control signal exchanges with peripheral device 3 (HDD 3 a or CD-ROM drive 3 b) via the ATA interface, outputs a signal toATA cable 2, and receives a signal fromATA cable 2. The signal I/O device ofhost system 1 includesAT controller 14, with a driver/receiver unit 14 a connected toATA cable 2, CPU 11, andmain memory 13. - At one end of
ATA cable 2, connector 2 a is used to connectATA port 26 ofhost system 1. At a middle section, and the other end ofATA cable 2, connectors 2 b and 2 c are used to connect the IDE ports on the cards ofperipheral devices 3. With reference to FIG. 3, connector 2 b is connected toIDE port 35 on thecard 30 ofHDD 3 a. Connector 2 c is connected toIDE port 45 on located oncard 40 of CD-ROM drive 3 b. - The signal lines of the ATA cable are connected to driver/receiver unit14 a of
AT controller 14 via connector 2 a andATA port 26. Also connected to the signal lines are driver/receiver unit 35 a ofATA interface controller 31 via connector 2 b andIDE port 35 and further attached to driver/receiver unit 45 a ofATAPI controller 41 via connector 2 c andIDE port 45. - The 40C cable is comprised of 16 signal and 24 control signal lines (including 3 strobe signal and one ground line) oriented side by side.
- The 80C cable is comprised of 16 signal and 64 control signal lines (including 3 strobe signal lines and 41 ground lines) oriented side by side.
- The 80C cable is constructed by adding 40 ground lines to the 40C cable so that a ground line is situated between signal lines. This reduces crosstalk in high speed data transfer. In connectors2 a, 2 b, and 2 c, the additional ground lines are connected to the ground line in the 40C cable. Consequently, the connectors 2 a, 2 b, and 2 c for both 40C and 80C cables each have 40 pins. Any of the 40C and 80C cables can be connected to
ATA port 26 andIDE ports - Referencing FIG. 4, the circuit diagram illustrates driver/
receiver unit 51 a (31 a or 41 a) ofperipheral device 3. Driver/receiver unit 51 a in interface controller 51 (ATA interface controller 31 or ATAPI controller 41) ofperipheral device 3 is constructed so that driver/receiver circuit 52,driver circuit 53, andreceiver circuit 54 are between the signal lines ofATA cable 2. The signal lines of the interface controller 51 correspond to the signal lines ofATA cable 2.Driver circuit 53 outputs a signal toATA cable 2. The signal is sent to the signal I/O device ofhost system 1 fromperipheral device 3.Receiver circuit 54 receives the signal output toATA cable 2 from the signal I/O device ofhost system 1. - Driver/
receiver circuit 52accesses driver circuit 53 andreceiver circuit 54. It receives a signal fromATA cable 2 viareceiver circuit 54 and outputs a signal toATA cable 2 viadriver circuit 53. The signal received from theATA cable 2 is an output from the signal output device ofhost system 1 and the signal output toATA cable 2 is a signal sent fromperipheral device 3 tohost system 1. Driver/receiver circuit 52, whenperipheral device 3 sends data to hostsystem 1, is controlled by interface controller 51 so thatonly driver circuit 53 is activated (circuit 52 can be assumed to accessonly driver circuit 53 at this time.) Whenhost system 1 sends data toperipheral device 3, driver/receiver circuit 52 is controlled by interface controller 51 so that onlyreceiver circuit 54 is activated (circuit 52 can thus be assumed to access only the driver circuit at this time). - The 16 data signal lines DD of
ATA cable 2 are bi-directional lines used to send data signals toperipheral device 3 fromhost system 1, and vice versa. On the contrary, the strobe signal line DST1 (referred to as “IORDY”) is a one-way signal line used to send a strobe signal fromperipheral device 3 tohost system 1 in the Ultra DMA data transfer mode. The strobe signal line DST2 (referred to as “DIOW-”) is a one-way signal line used to send a strobe signal fromhost system 1 toperipheral device 3 in the PIO data transfer mode and in the multi-DMA data transfer mode. Strobe signal line DST3 (referred to as “DIOR-”) is a one-way signal line used to send a strobe signal fromperipheral device 3 tohost system 1 in the PIO and multi-DMA data transfer modes. DST3 is also used to send a signal fromhost system 1 toperipheral device 3 in the Ultra DMA data transfer mode. - In driver/
receiver unit 51 a, driver/receiver circuit 52 is used for the bi-directional signal sending line ofATA cable 2.Only driver circuit 53 orreceiver circuit 52 is used for the one-way signal sending line ofATA cable 2. - The input terminals of
driver circuit 53 are connected to signal lines (data signal DD, strobe signals DST, DST2, and DST3) corresponding to interface controller 51. The output terminals ofdriver circuit 53 are connected to signal lines (data signal DD, strobe signals DST2 and DST3) corresponding toATA cable 2 viaIDE ports receiver circuit 54 are connected to the signal lines (data signal DD, strobe signal DST2 and DST3) corresponding to theATA cable 2 via theIDE ports receiver circuit 54 are connected to the signal lines (data signal lines DD, strobe signal lines DST2 and DST3) corresponding to interface controller 51. The ground line DG ofATA cable 2 is connected to ground pattern GND of the card (card peripheral device 3 via interface controller 51. - Driver/receiver unit14 a of
host system 1 in the circuit diagram is almost the same as driver/receiver unit 51 a shown in FIG. 4. In unit 14 a, however, the configuration ofdriver circuit 53 andreceiver circuit 54 is changed from that of driver/receiver unit 51 a ofperipheral device 3 with respect to each one-way signal sending line ofATA cable 2. For example,receiver circuit 54 is for strobe signal line DST1 anddriver circuit 53 is for strobe signal line DST2. - In a signal sending system, which conforms to the ATA interface, as depicted in FIG. 3, the higher the data transfer rate and the larger the driver circuit slew rate, the more the number of switching times per output signal time is increased and the sharper the potential change with respect to the output signal time becomes. The slew rate is a potential change rate with respect to an output signal time when the subject driver circuit changes the potential of an output signal according to the potential change of an input signal. The unit of the change rate is V/ns. Consequently, as the crosstalk effects in
ATA cable 2 are increased, the signal integrity becomes more degraded. If a low data transfer rate is set, for example, to 3.3 MB/s, then a driver circuit of a small slew rate is used so that the potential of the output signal has little change. With this, crosstalk is reduced, and the signal integrity is improved. If such a high data transfer rate as 66.6 MB/s or 100 MB/s is set, however, changes of the output signal cannot match the changes of the input signal in the driver circuit of a small slew rate as described above. Thus, the output signal cannot keep the “low” level period or “high” level period long enough and the signal integrity is degraded. - A conventional signal output device has a large slew rate driver circuit to compensate for the maximum data transfer rate. The driver circuit with a fixed slew rate is most commonly used for all the possible data transfer rates. The Ultra ATA/66 interface and the Ultra ATA/100 interface must use the 80C cable to reduce crosstalk.
- In this case, however, it is unknown what kind of a host system will communicate with a signal sending system and what peripheral devices are employed. If an HDD with a driver circuit is designed to utilize the 80C cable and a 100 MB/s data transfer rate is connected to a host system via a 40C cable, large crosstalk effects will be generated and this will heavily degrade signal integrity.
- The signal output device in a preferred embodiment has
driver circuit 53 that can set a plurality of different slew rates and can output a signal at a predetermined slew rate, as well as a controller that can set a slew rate ofdriver circuit 53 according to the signal sending condition consisting of the predetermined data transfer rate. The appropriate type of cable must be in use to insure that the device can be set at the optimum slew rate for the signal sending condition. - In
HDD 3 a,ATA interface controller 31 andMPU 32 are combined to create the above mentioned controller. In CD-ROM drive 3 b,ATAPI controller 41 andMPU 42 are combined to create the controller. Inhost system 1, the controller is comprised ofAT controller 14 and CPU 11. As depicted in FIG. 4, the slew rate ofdriver circuit 53 in a preferred embodiment is set to the best value according to the signal sending condition in response to control signal SRC entered from the controller. -
Driver circuit 53 in a preferred embodiment is mounted on one IC (integrated circuit) with part of the controller (ATA interface controller 31,ATAPI controller 41, or AT controller 14). However,driver circuit 53 can be integrated on one IC chip with the entire controller. - FIG. 5 depicts a circuit diagram of
driver circuit 53 in the signal output device in a preferred embodiment according to the present invention. With reference to FIG. 5,driver circuit 53 consists of pMOS transistors (p1, p2, and p3), NMOS transistors (n1, n2, and n3), delay circuits (DL1 and DL2), switching circuits (SW1 and SW2), and an inverter (IV). -
Driver circuit 53, illustrated in FIG. 5, can set a plurality of different slew rates when it adjusts the switching timings of the three CMOS inverters consisting of transistors p1 to p3 and n1 to n3. Comprised of delay circuits DL1 and DL2, and switching circuits SW1 and SW2 the driver circuit can set the slew rate if the switching timings of the three CMOS inverters are delayed by a time corresponding to the values of the bits b1 and b2 of the slew rate control signal SRC. - Inverter IV inverts transmit signal SIN entered to the signal input terminal “in” from interface controller51, thereby supplying inverted transmit signal rSIN to the gate electrodes of transistors p1 and n1, the input terminal of delay circuit DL1, and terminal A of switching circuits SW1 and SW2.
- Delay circuit DL1 delays entered transmit signal rSIN and supplies the delayed signal to terminal B of switching circuit SW1. Delay circuit DL2 delays a signal supplied from terminal C of switching circuit SW1 and supplies the delayed signal to terminal B of switching circuit SW2. In this case, the signal delay time delayed by each of delay circuits DL1 and DL2 is assumed to be T.
- Slew rate control signal SRC entered to terminal src from the interface controller is used to set a slew rate of the driver circuit. It is a 2-bit signal comprising of bits b1 and b2. Bit b1 is entered to switching circuit SW1 and bit b2 is entered to switching circuit SW2.
- Switching circuit SW1 connects terminal C to either terminal A or B, depending on the logical value of bit b1 of slew rate control signal SRC. In this case, switching circuit SW1 connects terminal C to terminal A at b1=“0,” thereby transmit signal rSIN is supplied to the gate electrodes of transistors p2 and n2, as well as to the input terminal of delay circuit DL2. At b1=“1,” switching circuit SW1 connects terminal C to terminal B, thereby transmit signal rSIN is delayed by a time T and the delayed signal is supplied to the gate electrodes of transistors p2 and n2, as well as to the input terminal of delay circuit DL2.
- Switching circuit SW2 connects terminal C to terminal A or B depending on the value of bit b2 of slew rate control signal SRC. The signal supplied to terminal B of switching circuit SW2 is varied according to the setting of switching circuit SW1. The signal is delayed by a time T or (2×T) from transmit signal rSIN. In this case, switching circuit SW2 connects terminal C to terminal A at b2=“0,” thereby transmit signal rSIN is supplied to the gate electrodes of transistors p3 and n3. At b2=“1,” switching circuit SW2 connects terminal C to terminal B, thereby delaying the signal by a time T or (2×T) from transmit signal rSIN and the delayed signal is supplied to the gate electrodes of transistors p3 and n3.
- The source electrodes of transistors p1 to p3 are connected to power supply VDD and the drain electrodes of those transistors are connected to output terminal “out.” The source electrodes of transistors n1 to n3 are connected to ground GND and the drain electrodes of those transistors are connected to output terminal “out.” Output terminal “out” is connected to AT cable 2 (refer to FIGS. 3 and 4) and transmit signal SOUT output from
driver circuit 53 at a predetermined slew rate is supplied to ATcable 2. - The current driving performance (mutual conductance is an index of the current driving performance) should preferably be identical in both transistors p1 and n1, in both transistors p2 and n2, and in both transistors p3 and n3 respectively. In addition, the threshold should be the same in both transistors p1 to p3, as well as in both n1 to n3. In this case, it is assumed that the current driving performance is the same among transistors p1 to p3, and among transistors n1 to n3.
- The CMOS inverter, composed of transistors p1 and n1, is always switched according to a change of transmit signal rSIN. The CMOS inverter, composed of transistors p2 and n2, when switching circuit SW1 is set to terminal A, is switched at the same timing as that of transistors p1 and n1 according to a change of transmit signal rSIN. When switching circuit SW1 is set to terminal B, however, the CMOS inverter is switched at a timing delayed by a time T from the switching timing of transistors p1 and n1 according to a change of a signal delayed by a time T from inverted transmit signal SIN. The CMOS inverter composed of transistors p3 and n3 is switched at any one of the same timing as that of transistors p1 and n1, a timing delayed by a time T from that of transistors p1 and n1, and a timing delayed by a time (2×T) from that of transistors p1 and n1 according to setting of switching circuits SW1 and SW2.
- With reference to FIG. 6, the operation of
driver circuit 53 and the correspondence among the settings of switching circuits SW1 and SW2, the slew rate values, and output signal waveforms is shown. The output signal waveforms illustrated in FIG. 6 are explanatory ones for describing changes of slew rates. - As depicted in FIG. 6, a slew rate can be set in three steps of sr1 (maximum), sr2 (<sr1), and sr3 (<sr2) according to slew rate control signal SRC in
driver circuit 53. Transmit signal SOUT has an adjusted slew rate, which is supplied to the AT cable fromdriver circuit 53. Signal SOUT and signal SIN entered todriver circuit 53 are identical in phase. - If b1=b2=“0” is set in slew rate control signal SRC and both switching circuits SW1 and SW2 are set to terminal A, then inverted transmit signal rSIN is supplied to the gate electrodes of transistors p1 to p3, as well as n1 to n3.
- If the level of transmit signal SIN is changed from Low (hereafter, to be described as “L”) to High (hereafter, to be described as “H”), transistors p1 to p3 are simultaneously turned on and transistors n1 to n3 are simultaneously turned off at a time tr when the voltage of inverted transmit signal rSIN falls to the threshold. With the switching operations of those transistors, the level of transmit signal SOUT is changed from “L” to “H.”
- If the level of transmit signal SIN is changed from “H” to “L,” transistors p1 to p3 are simultaneously turned off and transistors n1 to n3 are simultaneously turned on at a time tf when the voltage of inverted transmit signal rSIN rises to the threshold. With the switching operations of those transistors, the level of transmit signal SOUT is changed from “H” to “L.”
- Consequently, if b1=b2=“0” is set for slew rate control signal SRC,
driver circuit 53 drives the AT cable with the maximum current driving performance ofdriver circuit 53 obtained by transistors p1 to p3 between times tr and tf and drives ATcable 2 with the maximum current driving performance ofdriver circuit 53 obtained by transistors p1 to p3 between times tf and tr. - Consequently, the slew rate of
driver circuit 53 takes the maximum value sr1. Transmit signal SIN thus begins rising from the “L” level at time tr, then keeps rising at a slew rate of sr1 to reach the “H” level. Transmit signal SIN begins falling from the “H” level at time tf, then keeps falling at a slew rate of sr1 to reach the “L” level. - If b1=“0” and b2=“1” are set for slew rate control signal SRC and switching circuit SW1 is set to terminal A and switching circuit SW2 is set to terminal B, then inverted transmit signal rSIN is supplied to the gate electrodes of transistors p1, p2, n1, and n2 and a signal delayed by a time T from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p3 and n3 respectively.
- If the level of transmit signal SIN is changed from “L” to “H,” transistors p1 and p2 are turned off and transistors n1 and n2 are turned on at time tr. And, transistor p3 is turned on and transistor n3 is turned off at the following timing (tr+T). With the switching operations of those transistors, the level of transmit signal SOUT is changed from “L” to “H.”
- If the level of transmit signal SIN is changed from “H” to “L,” transistors p1 and p2 are turned off and transistors n1 and n2 are turned on at time tr and transistor p3 is turned off and transistor n3 is turned on at the following time (tr+T). With the switching operations of those transistors, the level of transmit signal SOUT is changed from “H” to “L.”
- Consequently, if b1=“0” and b2=“1” are set for slew rate control signal SRC,
driver circuit 53 drives ATcable 2, according to the state of transistors p1 and p2 between time tr and time (tr+T).Driver circuit 53 drives theAT cable 2 with its maximum current driving performance obtained by the transistors p1 to p3 between the time (tr+T) and the following time tf. Also,driver circuit 53 drives ATcable 2 according to the state of transistors n1 and n2 between time tf and time (tf+T) and drives ATcable 2 with its maximum current driving performance obtained by transistors n1 to n3 between time (tf+T) and the following timing tr. - Because the current driving performance is adjusted during a level change of transmit signal SIN by delaying the switching timing of transistors p3 and n3 by a time T in this way, the slew rate of
driver circuit 53 takes a value of sr2(<sr1). Transmit signal SIN thus begins rising from the “L” level at time tr and keeps rising at a slew rate of sr2 to reach the “H” level. And, transmit signal SIN begins falling from the “H” level at time tf and keeps falling at a slew rate of sr2 to reach the “L” level. - The slew rate of
driver circuit 53 also takes a value of sr2 when b1=“1” and b2=“0” are set for slew rate control signal SRC and switching circuit SW1 is set to terminal B and switching circuit SW2 is set to terminal A. This is the same as the slew rate when b1=“0” and b2=“1” are set. When b1=“1” and b2=“0” are set, the operations of transistors p2 and p3, as well as the operations of transistors n2 and n3 are reversed from those when b1=“0” and b2=“1” are set. - If b1=b2=“1” is set for slew rate control signal SRC and switching circuits SW1 and SW2 are set to terminal B, inverted transmit signal rSIN is supplied to the gate electrodes of transistors p1 and n1 and a signal delayed by a time T from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p2 and n2 and a signal delayed by a time (2×T) from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p3 and n3.
- If the level of transmit signal SIN is changed from “L” to “H”, transistor p1 is turned on and transistor n1 is turned off at time tr and transistor p2 is turned on and transistor n2 is turned off at the following time (tr+T). And, transistor p3 is turned on and transistor n3 is turned off further at the following time (tr+2×T). With the switching operations of those transistors, the level of transmit signal SOUT is changed from L to H.
- If the level of transmit signal SIN is changed from “H” to “L,” transistor p1 is turned off and transistor n1 is turned on at time tr and transistor p2 is turned off. Transistor n2 is turned on at the following time (tr+T), and transistor p3 is turned off. Transistor n3 is turned on further at the following time (tr+2×T). With the switching operations of this transistors, the level of the transmit signal SOUT is changed from H to L.
- Consequently, if b1=b2=“1” is set for slew rate control signal SRC,
driver circuit 53 drives ATcable 2 according to the state of transistor p1 between time tr and time (tr+T). Also,driver circuit 53 drives ATcable 2 according to the state of transistors p1 and p2 between time (tr+T) and time (tr+2×T). This drives ATcable 2 at it maximum driving performance obtained by transistors p1 to p3 between the time (tr+2T) and time tf. Also,driver circuit 53 drives ATcable 2 according to the state of transistor n1 between time tf and the timing (tf+T) and according to the state of transistors n1 and n2 between time (tf+T) and the timing (tf+2T).Driver circuit 53 drives ATcable 2 with its maximum current driving performance obtained by transistors n1 to n3, between the time (tf+2T) and the following time tr. - Because the current driving performance is adjusted during a change of transmit signal SIN by delaying the switching timing of transistors p2 and n2 by a time T and the switching timing of transistors p3 and n3 by a time (2×T) in this way, the slew rate of
driver circuit 53 takes a value of sr3 (<sr2). Transmit signal SIN thus begins rising from the “L” level at time tr and keeps rising at a slew rate of sr3 to reach the “H” level. And, transmit signal SIN begins falling from the “H” level at time tf and keeps falling at a slew rate of sr3 to reach the “L” level. - As described above,
driver circuit 53 is composed so that it controls the switching timings of the CMOS inverter composed of transistors p2 and n2 and the CMOS inverter composed of transistors p3 and n3, thereby changing the slew rates only during the rising period and during the falling period of transmit signal SOUT without changing its current driving performance during both “H” and “L” level periods thereof. - Next, how to create a slew rate setting table for
driver circuit 53 will be described. At first, the best slew rate is set beforehand for each signal sending condition comprising a data transfer rate and an ATA cable type. Then, a slew rate setting table in which the best slew rate for each signal sending condition is written is stored beforehand in each ofAT controller 14 ormain memory 13 ofhost system 1 andinterface controller memory 33, 43 ofperipheral device 3. This procedure is executed, for example, in the manufacturing process of the subject computer system. Forperipheral device 3 supplied as a single unit, the procedure is executed in the manufacturing process. In this case, the memory system for storing the slew rate setting table also instructs the controller for setting a slew rate ofdriver circuit 53 according to each signal sending condition. - For example, the slew rate of
driver circuit 53 is changed on each signal sending condition while a signal is sent and the waveform of the signal, as well as the data transfer error occurrence rate are monitored. The best slew rate is decided and tabulated for each signal sending condition so as to be stored in bothhost system 1 andperipheral device 3. - With reference to FIG. 7, a configuration of the slew rate setting table of
driver circuit 53 is illustrated. The table depicted in FIG. 7 is for the driver circuit that can set slew rates in seven or more steps like sr1 (maximum)>sr2>sr3>sr4>sr5>sr6>sr7> . . . In the slew rate value (slew rate standard value) field in the table illustrated in FIG. 7, there are actually recorded bit values of the slew rate control signal SRC. The signal output device reads the bit values of slew rate control signal SRC related to the object signal sending condition from the slew rate setting table and supplies the bit values todriver circuit 53. - A signal output device provided with a slew rate setting table as depicted in FIG. 7 sets sr1 for the slew rate of
driver circuit 53 if the data transfer rate is 66.6 MB/s and the cable type is 80C. If the data transfer rate is 44.4 or 33.3 MB/s and the cable type is 80C, the signal output device sets sr2(<sr1) for the slew rate ofdriver circuit 53. And, if the data transfer rate is 33.3 MB/s and the cable type is 40C, the signal output device sets sr3 (<sr2) for the slew rate ofdriver circuit 53. - Referring to FIG. 8, a flow chart for describing how to set a data transfer mode and a data transfer rate, as well as how to set a slew rate of a
driver circuit 53 in a preferred embodiment is illustrated. The setting procedure depicted in FIG. 8 enables commands and data to be sent betweenhost system 1 andperipheral device 3. In this stage, however, none ofhost system 1 andperipheral device 3 recognizes the information of its partner's device, so the above data transfer is done, for example, in the PIO data transfer mode. If the subject computer system is powered or reset,host system 1 andperipheral device 3 detect the type of ATA cable 2 (40C or 80C cable) in steps S1 and S2. - Detecting the type of
ATA cable 2,host system 1 sends a setting start command in the data transfer mode toperipheral device 3 and requestsperipheral device 3 to update the information (data transfer modes and data transfer rates supported by peripheral device 3) in step S3. - Receiving the setting start command in step S4,
peripheral device 3 notifieshost system 1 of its own information such as the data transfer modes and data transfer rates thatperipheral device 3 can support in step S5. -
Host system 1, receiving the information ofperipheral device 3 in step S6, sets a data transfer mode and a data transfer rate to be used in the communication withperipheral device 3 with reference to the data transfer modes and the data transfer rates thatperipheral device 3 can support, as well as the type of the ATA cable in use and the data transfer modes and the data transfer rates that hostsystem 1 itself can support in step S7. After that,host system 1 notifiesperipheral device 3 of both set data transfer mode and data transfer rate that are set in step S8. - If
ATA cable 2 is a 40C cable,host system 1 does not set a data transfer rate of 44.4 MB/s or over which the 80C cable must set, but sets a data transfer rate of 33.3 MB/s or under in step S7 even whenhost system 1 andperipheral device 3 can support a data transfer rate of 44.4 MB/s or over. - If
ATA cable 2 is a 40C cable,peripheral device 3 may notifyhost system 1 that it can support a data transfer rate of 33.3 MB/s or under in step S5 even when it can support a data transfer rate of 44.4 MB/s or over.Peripheral device 3 may also detect the cable type and it relays the information toperipheral device 3. Or,host system 1 may detect the cable type and relays the information toperipheral device 3. - Next,
host system 1 reads the bit value of slew rate control signal SRC from the slew rate setting table stored inmain memory 13 orAT controller 14 in step S9. The bit value is used to set the best slew rate on the subject signal sending condition comprising the set data transfer rate and the type of the cable in use.Host system 1 then supplies the read bit values to alldriver circuits 53 of driver/receiver unit 14 a. Consequently, alldriver circuit 53 are set to the best slew rate standard value on the above signal sending condition. -
Peripheral device 3, receiving the report of both data transfer mode and data transfer rate that are set in step S10, reads the bit values of slew rate control signal SRC from the slew rate setting table held inmemory 33 or 43 and supplies the bit values to alldriver circuits 53 of driver/receiver unit 51 a (31 a or 41 a) in step S11. The bit values are used to set the best slew rate on the above signal sending condition comprising the set data transfer rate and the type of the cable in use. Consequently, alldriver circuits 53 of driver/receiver unit 51 a are set to the best slew rate standard value on the above signal sending condition. - This completes setting of the data transfer mode and the data transfer rate, as well as setting of the slew rate of those driver circuits. Hereafter, data transfer can be made in the predetermined data transfer mode at a predetermined data transfer rate.
- With reference to FIGS. 9 and 10, charts for comparison between the signal waveforms of the signal output device in a preferred embodiment and the signal waveforms of the conventional signal output device are depicted with accordance to the presentation. Illustrated in FIGS. 9 and 10, FIG. 9a and 10 a depicts the waveforms of strobe signal DST and the data signal DD output from the signal output device in a preferred embodiment and FIGS. 9b and 10 b illustrates the waveforms of strobe signal DST and the data signal DD output from the conventional signal output device. The scales of the time axis (horizontal) and the potential axis (vertical) depicted in FIGS. 9 and 10 are identical. The data transfer rate illustrated in FIG. 9 is assumed to be VD1 and the data transfer rate depicted in FIG. 10 is assumed to be VD2 (>VD1).
- The slew rate of driver circuit of the signal output device in a preferred embodiment is set to best value sra in FIG. 9a and to best value srb (>sra) in FIG. 10a. The slew rate of the driver circuit of the conventional signal output device is fixed and FIG. 9b shows the signal waveform output from the driver circuit whose slew rate is fixed to srb. FIG. 10b shows the signal waveform output from the driver circuit whose slew rate is fixed to sra.
- Because a small slew rate value sra is set for the
driver circuit 53 in a preferred embodiment illustrated in FIG. 9a, crosstalk is reduced. Also, data can be latched correctly at both start and end of strobe signal DST in the signal receiving circuit. However, because the slew rate is fixed to a large value srb for the conventional driver circuit depicted in FIG. 9b, large crosstalk noise remains in data signal DD. Consequently, wrong data may possibly be latched at both start and end of strobe signal DST in the signal receiving circuit. - Furthermore, because the driver circuit in an embodiment illustrated in FIG. 11a is set to a large slew rate value srb, both “L” and “H” level periods are secured for both strobe signal DST and data signal DD. Data signal DD is set on the “L” or “H” level at both start and end of strobe signal DST. Consequently, data can be latched correctly in the signal receiving device. Because the conventional driver circuit depicted in FIG. 10b is fixed to a small slew rate value sra, the “L” level period is not secured enough for both strobe signal DST and data signal DD. Consequently, wrong data may possibly be latched.
- With reference to FIG. 11, a flow chart for describing how to correct a slew rate in a preferred embodiment is illustrated. At first, if data transfer is started in a data transfer mode, a data transfer rate, and at a slew rate standard value of the driver circuit set respectively in the procedure shown in FIG. 8, the signal I/O devices of both
host system 1 andperipheral device 3 start a statistical processing of the data transfer error occurrence rate of errors detected in data transfer betweenhost system 1 andperipheral device 3 in step S21 illustrated in FIG. 11. - The signal output device which outputs data delimits transmit data at a given length and adds an error correction code to each delimited data before sending it. In this case, the error correction code is a CRC (Cyclic Redundancy Check) code. The CRC code can verify whether or not the object data is correct. It can also correct an error within the predetermined number of bits. Such error verification by the CRC code is done in
peripheral device 3 in the data transfer betweenhost system 1 andperipheral device 3. - For example, when data is sent from the signal output device of
peripheral device 3 to the signal receiving device ofhost system 1, the signal receiving device ofhost system 1 calculates the data used for CRC verification according to the received CRC code attached data. It relays this CRC verification data to the signal output device ofperipheral device 3. The signal output device ofperipheral device 3 also calculates the CRC verification data about the CRC code word sent tohost system 1 separately, so the signal output device ofperipheral device 3 executes CRC verification according to the CRC verification data calculated by itself and the CRC verification data received fromhost system 1, thereby determining whether or not a sending error has occurred.Peripheral device 3 sends the result tohost system 1 and takes statistics of the sending error occurrence rate. If a sending error is detected,peripheral device 3 sends the same data again and executes other necessary instructions. - When data is sent from the signal output device of
host system 1 to the signal receiving device ofperipheral device 3, the signal receiving device ofperipheral device 3 executes CRC verification according to the received CRC code word so as to determine whether a sending error has occurred.Host system 1 relays the result tohost system 1 and takes statistics of the sending error occurrence rate. If a sending error is detected,host system 1 sends the same data again and executes other necessary instructions. - Next, each signal I/O device determines whether or not the sending error occurrence rate is below an allowable threshold Eth in step S22. The determination in this step S22 is done each time the predetermined number of CRC code attached data items is sent or each time data is sent by the predetermined number of times or at a predetermined time interval. The allowable threshold Eth is 0 or another predetermined value. If the sending error occurrence rate is below the allowable threshold Eth, control returns to step S21. If the allowable threshold Eth is exceeded, control goes to step S23.
- If the sending error occurrence rate is over the allowable threshold Eth in step S22, the subject signal I/O device decreases the slew rate of
driver circuit 53 by one from the set standard value in the slew rate setting table (table value) in step S23. - Next, the signal I/O device takes statistics of the sending error occurrence rate after the change of the slew rate in step S24 in the same procedure as that in step S21, then determines whether or not the sending error occurrence rate is below the allowable threshold Eth after the change of the slew rate in step S25 in the same procedure as that in step S22. If the sending error occurrence rate is below the allowable threshold Eth after the change of the slew rate, control goes to step S42. If it is over the allowable threshold Eth, control goes to step S26.
- If the sending error occurrence rate is below the allowable threshold Eth after the change of the slew rate in step S25, in step S42, the subject signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S23. The control of the process returns to step S21.
- If the sending error occurrence rate is determined to be over the allowable threshold Eth after the change of the slew rate in step S25, then the signal I/O device determines in step S26 whether or not the sending error occurrence rate after the change of the slew rate is decreased from that before the change of the slew rate. If it is determined to be decreased, control goes to step S27 and if not, control goes to step S32.
- If it is determined in step S26 that the sending error occurrence rate after the change of the slew rate is decreased from that before the change of the slew rate, then the signal I/O device decreases the slew rate of the
driver circuit 53 by one in step S27. Then, in step S28, the signal I/O device takes statistics of the sending error occurrence rate after the slew rate is changed in step S27 in the same procedure as that in step S21. After that, in step S29, the signal I/O device determines whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S27 in the same procedure as that in step S22. If it is below the allowable threshold Eth, control goes to step S42, where the slew rate standard value of the signal sending condition in the slew rate setting table is updated to the value changed in step S27. If it is over the allowable threshold Eth, control goes to step S30. - In step S30, the signal I/O device determines whether or not the sending error occurrence rate after the slew rate is changed in step S27 is decreased from that before the change of the slew rate. If it is decreased, control returns to step S27 and the signal I/O device further decreases the slew rate of the
driver circuit 53 by one and if not, control goes to step S31. - In step S31, the signal I/O device increases the slew rate of the
driver circuit 53 by one from the current value to a slew rate that minimizes the sending error occurrence rate within a smaller value than the table value. After this, control goes to step S42 and the signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S31. Control then returns to step S21. - Next, if it is determined in step S26 that the sending error occurrence rate after the change of the slew rate is not decreased from that before the change of the slew rate, the signal I/O device increases the slew rate of the
driver circuit 53 by one from the standard value set in the slew rate setting table (table value) in step S32. - Next, in step S33, the signal I/O device takes statistics of the sending error occurrence rate after the slew rate is changed in step S32 in the same procedure as that in step S21 and determines in step S34 whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S32 in the same procedure as that in step S22. Then, if the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S32, control goes to step S42. If not, control goes to step S35.
- If it is determined in step S34 that the sending error occurrence rate is below the allowable threshold Eth, in step S42, the signal I/O device updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S32. Control then returns to step S21.
- If it is determined in step S34 that the sending error occurrence rate is over the allowable threshold Eth, the signal I/O device determines whether or not the sending error occurrence rate after the slew rate is changed in step S32 is decreased from that before the change in step S35. If it is decreased, control goes to step S36 and if not, control goes to step S41.
- If it is determined in step S35 that the sending error occurrence rate is not decreased from before the slew rate is changed, the signal I/O device returns the slew rate of the
driver circuit 53 to the standard value set in the slew rate setting table (table value) in step S41. Control then returns to step S21. - If it is determined in step S35 that the sending error occurrence rate is decreased from that before the slew rate is changed, the signal I/O device further increases the slew rate of the
driver circuit 53 by one in step S36, then in step 37 takes statistics of the sending error occurrence rate after the slew rate is changed in step S36 in the same procedure as that in step S21 and determines in step S38 whether or not the sending error occurrence rate is below the allowable threshold Eth after the slew rate is changed in step S36 in the same procedure as that in step S21. If it is below the allowable threshold Eth, control goes to step S42 and updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S36. If not below the allowable threshold Eth, control continues to step S39. - The signal I/O device determines in step S39 whether or not the sending error occurrence rate after the slew rate is changed in step S36 is decreased from that before the change. If it is decreased, control returns to step S36 and the signal I/O device further increases the slew rate of the
driver circuit 53 by one. If not decreased, control continues to step S40. - In step S40, the signal I/O device decreases the slew rate of the
driver circuit 53 by one from the current value to a slew rate that minimizes the sending error rate within a larger value than the table value. Control then goes to step S42 and updates the slew rate standard value of the object signal sending condition in the slew rate setting table to the value changed in step S40. Control then returns to step S21. - As described above, the procedure illustrated in FIG. 11 changes the slew rate in the following steps:
- setting the slew rate of
driver circuit 53 to a standard value according to the predetermined data transfer rate, then starting signal transmission; - determining whether or not the data transfer error occurrence rate is below the allowable threshold Eth while the data transfer error occurrence is caused by a signal sent to the signal receiving device from driver circuit53 (steps S21 and S22);
- changing the slew rate of
driver circuit 53 if it is determined that the sending error occurrence rate is over the allowable threshold Eth; - searching a slew rate value that decreases the sending error occurrence rate below the allowable threshold Eth or decreases the sending error occurrence rate (steps S23 to S40);
- setting the searched slew rate value as a new standard value if the slew rate value decreases the sending error occurrence rate below the allowable threshold Eth or decreases the sending error occurrence rate (step S42);
- the step of changing the slew rate that decreases the sending error occurrence rate below the allowable threshold Eth or further decreases it is also divided into the following steps;
- decreasing the slew rate of
driver circuit 53 from the standard value if the sending error occurrence rate is over the allowable threshold Eth, then determining whether or not the sending error occurrence rate is decreased (steps S23 to S26); - searching a slew rate value that decreases the sending error occurrence rate below the allowable threshold Eth or minimizes it within a smaller value than the standard value if the sending error occurrence rate is decreased (steps S25 and S27 to S31);
- increasing the slew rate from the standard value if the sending error occurrence rate is not decreased, then determining whether or not the sending error occurrence rate is decreased (steps S32 to S35); and
- searching a slew rate value that decreases the sending error occurrence rate below the allowable threshold Eth or minimizes it within a larger value than the standard value if the sending error occurrence rate is decreased (steps S34 and S36 to S40).
- The slew rate correction procedure described above is also effective to obtain high signal integrity on every signal sending condition even when the slew rate standard value set in the slew rate setting table is not the best and the best slew rate is changed dynamically.
- According to a preferred embodiment described above, because the signal output device is composed so as to include a driver circuit that can set a plurality of different slew rates and can set the best slew rate according to each signal sending condition comprising a predetermined data transfer rate and a type of the cable in use, high signal integrity can be obtained on each signal sending condition.
- Furthermore, because the data transfer error occurrence rate is monitored while the error occurrence is caused by a signal sent to a signal receiving device from a driver circuit and the slew rate of the driver circuit is changed to a value that can decrease the sending error occurrence rate below a predetermined allowable threshold or decrease it more if the sending error occurrence rate is over the predetermined allowable threshold, high signal integrity can be obtained on each signal sending condition even when the object slew rate standard value set in the slew rate setting table is not the best and the best slew rate is changed dynamically.
- Although the best slew rate is set according to a predetermined data transfer rate and a type of the cable in use in a preferred embodiment as described above, the signal output device may be composed so as to set the best slew rate according to only a data transfer rate.
- The best slew rate that can obtain high signal integrity also depends on the number of peripheral devices connected to the same cable. Consequently, the best slew rate may be set according to a signal sending condition. The condition consists of a data transfer rate and a type of the cable in use that are set according to the number of peripheral devices connected to the same cable and detected by the signal output device of the host system or a peripheral device, as well as the number of the peripheral devices connected to the same cable.
- The electrical properties (mutual conductance, threshold voltage, etc.) should preferably be the same between pMOS transistors and nMOS transistors of a driver circuit. However, those electrical properties may possibly be different between the pMOS transistors and nMOS transistors due to various conditions including the manufacturing process, etc. in some cases. In such a case, the same slew rate cannot be obtained at both start and end of an output signal of the driver circuit if the same timing is set for switching both a plurality of pMOS transistors and a plurality of nMOS transistors of the driver circuit as illustrated in FIG. 5 in a preferred embodiment described above.
- In order to avoid such problems, the signal output device in another preferred embodiment includes a driver circuit that can adjust a slew rate at the start of its output signal from the driver circuit and a slew rate at the end of its output signal separately, thereby the same slew rate can be set at both start and end of its output signal even when electrical properties are different between transistors thereof.
- FIG. 12 depicts a block diagram of a driver circuit of the signal output device in another preferred embodiment according to the present invention. Referencing FIG. 12, the same symbols are given to the same parts as those illustrated in FIG. 5. The driver circuit depicted in FIG. 12 is provided with pMOS transistors p1 to p4, nMOS transistors n1 to n4, delay circuits DL1 to DL6, switching circuits SW1 to SW6, and an inverter IV.
- In the driver circuit illustrated in FIG. 12 is composed so that the switching timing of each of pMOS transistors p1 to p4 can be adjusted separately from that of each of the nMOS transistors n1 to n4. The slew rate at the start of its output signal can be adjusted separately from that at the end of the output signal. Delay circuits DL1 to DL3 and switching circuits SW1 to SW3 comprise a device for setting a slew rate at the start of the output signal from the driver circuit when the switching timing of each of pMOS transistors p1 to p4 is set according to the values of bits b1 to b3 of slew rate control signal SRC. Delay circuits DL4 to DL6 and switching circuits SW4 to SW6 are combined so as to comprise another device for setting a slew rate at the end of an output signal from the driver circuit when the switching timing of each of nMOS transistors n1 to n4 is set according to the values of bits b4 to b6 of slew rate control signal SRC.
- Because the slew rate at the start of an output signal from the driver circuit can be adjusted separately from that at the end of the output signal as described above, the same slew rate can be set for both start and end of the output signal even when the electrical properties differ between pMOS transistors and nMOS transistors.
- Inverter IV inverts transmit signal SIN entered to signal input terminal “in” from the controller, which supplies inverted transmit signal rSIN to the gate electrodes of transistors p1 and n1, the input terminals of delay circuits DL1 and DL4, as well as to terminals A of switching circuits SW1 to SW6.
- Delay circuit DLk delays an input signal and supplies the delayed signal to terminal B of switching circuit SWk. In this case, the signal delay time of each of delay circuits DL1 to DL6 is assumed to be T.
- Slew rate control signal SRC entered to terminal src from the interface controller is used to set a slew rate of the driver circuit. It is a 6-bit signal comprising b1 to b6. Bit bk (k=1, 2, . . . 6) of slew rate control signal SRC is entered to switching circuit SWk. Bits b1 to b3 are signals for controlling the switching timing of pMOS transistors p1 to p4 so as to set a slew rate at the start of an output signal from the driver circuit. Bits b4 to b6 are signals for controlling the switching timing of nMOS transistors n1 to n4 so as to set a slew rate at the end of the output signal.
- Switching circuit SWk connects terminal C to terminal A or B according to the logical value of bit bk of slew rate control signal SRC. In this case, switching circuit SWk connects terminal C to terminal A at bk=“0” and to terminal B at bk=“1.” Terminals C of switching circuits SW1 to SW3 are connected to the gate electrodes of pMOS transistors p2 to p4 respectively. Terminals C of switching circuits SW4 to SW6 are connected to the gate electrodes of nMOS transistors n2 to n4 respectively.
- The source electrodes of transistors p1 to p4 are connected to power supply VDD and the drain electrodes are connected to output terminal “out” respectively. The source electrodes of transistors n1 to n4 are connected to ground GND and the drain electrodes are connected to output terminal “out” respectively. Output terminal “out” is connected to AT cable 2 (see FIGS. 3 and 4) and transmit signal SOUT output from the driver circuit at a predetermined slew rate is supplied to AT
cable 2. - Transistor p1 is switched according to transmit signal rSIN and transistor p2 is switched according to a signal supplied from switching circuit SW1. Transistor p3 is switched according to a signal supplied from switching circuit SW2. Transistor p4 is switched according to a signal supplied from switching circuit SW3. Transistor n1 is switched according to transmit signal rSIN. Transistor n2 is switched according to a signal supplied from switching circuit SW4. Transistor n3 is switched according to a signal supplied from switching circuit SW5. Transistor n4 is switched according to a signal supplied from switching circuit SW6.
- FIG. 13 illustrates a table for describing the operation of the driver circuit depicted in FIG. 12. The table illustrates the correspondence between set values of switching circuits SW1 to SW6 and the slew rates of the object driver circuit. As depicted in FIG. 13, the driver circuit illustrated in FIG. 12 enables the same slew rate to be set at both start and end of its output signal, as well as in the four steps of sr1 (max.), sr2 (<sr1), sr3 (<sr2), and sr4 (<sr3) according to the slew rate control signal SRC (bits b1 to b6).
- The driver circuit depicted in FIG. 12 enables the slew rate at the start of its output signal to be set in five steps according to the set values of switching circuits SW1 to SW3 and the slew rate at the end of its output signal to be set in five steps according to the set values of switching circuits SW4 to SW6.
- For example, if SW1-3=(ABA) is described for a case that switching circuit SW1 is set to terminal A, terminal B, and terminal A, then the slew rate at the start of an output signal will be as shown below.
At SW1-3 = (AAA) . . . rsr1 (max.) At SW1-3 = (AAB) . . . rsr2 (<rsr1) At SW1-3 = (BAB) . . . rsr3 (<rsr2) At SW1-3 = (ABB) . . . rsr4 (<rsr3) At SW1-3 = (BBB) . . . rsr5 (<rsr4) - At SW1-3=(ABA) and (BAA), rsr2 is assumed to be like at SW1-3=(AAB). At SW1-3=(BBA), rsr4 is assumed to be like at SW1-3=(ABB).
- In the same way, the slew rate at the end of an output signal from the driver circuit will be as shown below.
At SW4-6 = (AAA) . . . fsr1 (max.) At SW4-6 = (AAB) . . . fsr2 (<fsr1) At SW4-6 = (BAB) . . . fsr3 (<fsr2) At SW4-6 = (ABB) . . . fsr4 (<fsr3) At SW4-6 = (BBB) . . . fsr5 (<fsr4) - The driver circuit shown in FIG. 12 disables the same slew rate to be set at both start and end of its output signal due to a difference of electrical properties (mutual conductance, threshold voltage, etc.) between pMOS transistors p1 to p4 and nMOS transistors n1 to n4 when the same switching timing is set for pMOS transistors p1 to p4 and NMOS transistors n1 to n4. It is assumed that the slew rate becomes like fsr1>rsr11fsr2>rsr21fsr3>rsr31fsr4>rsr41fsr5>rsr5 when the slew rates rsr1 to rsr5 at the start and slew rates fsr1 to fsr5 at the end of an output signal from the driver circuit are observed at each switch setting.
- FIG. 13 illustrates a table for describing setting of the switching circuits of the driver circuit in the above case. When SW1-3=(AAA) and SW4-6=(AAB) are set, the same sr1 (max.) (=rsr1=fsr2) is set for the slew rate of both start and end of an output signal from the driver circuit. When SW1-3=(AAB) and SW4-6=(BAB) are set, the same sr2 (=rsr2=fsr3<sr1) is set for the slew rate of both start and end of an output signal from the driver circuit. When SW1-3=(BAB) and SW4-6=(ABB) are set, the same sr3 (=rsr3=fsr4<sr2) is set for the slew rate of both start and end of an output signal from the driver circuit. And, when SW1-3=(ABB) and SW4-6=(BBB) are set, the same sr4 (=rsr4=fsr5<sr3) is set for the slew rate of both start and end of an output signal from the driver circuit.
- In the above case, the driver circuit shown in FIG. 12 can adjust the slew rate in four steps of sr1 to sr4. Any of the above switch settings is written as the best slew rate (standard value) to each signal sending condition in the slew rate setting table (refer to FIG. 7). For example, if sr1 is set for the slew rate of the driver circuit, SW1-3=(AAA) and SW4-6=(AAB) switch settings are written.
- For example, if slew rate control signal SRC is set to b1=b2=“0,” b3=b4=“1,” b5=“0,” and b6=“1” and switching circuits SW1, SW2, and SW5 are set to terminal A and switching circuits SW3, SW4, and SW6 are set to terminal B respectively, the driver circuit illustrated in FIG. 12 will operate at a slew rate of sr2 at both start and end of the output signal. At this time, the inverted transmit signal rSIN is supplied to the gate electrodes of transistors p1 to p3 and n1 and n3 while a signal delayed by a time T from inverted transmit signal rSIN is supplied to the gate electrodes of transistors p4, n2, and n4 respectively.
- When the level of transmit signal SIN is changed from “L” to “H,” transistors p1 to p3 are turned on and transistors n1 and n3 are turned off. A time T after that, transistor p4 is turned on and transistors n2 and n4 are turned off. With the switching operations of those transistors, the level of the transmit signal SOUT is changed from “L” to “H.”
- When the level of transmit signal SIN is changed from “H” to “L,” transistors p1 to p3 are turned off and transistors n1 and n3 are turned on. A time T after that, transistor p4 is turned off and transistors n2 and n4 are turned on. With the switching operations of those transistors, the level of the transmit signal SOUT is changed from “H” to “L.”
- Consequently, when the level of transmit signal SIN is changed from “L” to “H,” the driver circuit drives AT
cable 2 according to the switching states of transistors p1 to p3, then a time T after that, the driver circuit drives ATcable 2 with its maximum current driving performance obtained by transistors p1 to p4. Therefore, the driver circuit operates at a slew rate of sr2(rsr2) at the start of its output signal. When the level of transmit signal SIN is changed from “H” to “L,” the driver circuit drives ATcable 2 first according to the switching states of transistors n1 and n3, then a time T after that, the driver circuit drives ATcable 2 with its maximum current driving performance obtained by transistors n1 to n4, thereby the driver circuit operates at a slew rate of sr2(=sr3) at the end of its output signal. - In accordance with another embodiment the driver circuit is composed so that the slew rate at the start of its output signal can be adjusted separately from the slew rate of the end of the output signal, it is possible to set the best slew rate on each signal sending condition, thereby obtaining high signal integrity on each signal sending condition, as well as it is possible to set the same slew rate at both start and end of the output signal even when the electrical properties are different between transistors composing the driver circuit.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000029103A JP3490368B2 (en) | 2000-02-07 | 2000-02-07 | Signal output device, driver circuit, signal transmission system, and signal transmission method |
JP2000-029103 | 2000-02-07 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010030561A1 true US20010030561A1 (en) | 2001-10-18 |
US6429708B2 US6429708B2 (en) | 2002-08-06 |
Family
ID=18554414
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/774,424 Expired - Lifetime US6429708B2 (en) | 2000-02-07 | 2001-01-31 | Signal output device and method for sending signals at multiple transfer rates while minimizing crosstalk effects |
Country Status (3)
Country | Link |
---|---|
US (1) | US6429708B2 (en) |
JP (1) | JP3490368B2 (en) |
SG (1) | SG105481A1 (en) |
Cited By (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020129179A1 (en) * | 2001-03-09 | 2002-09-12 | Via Technologies, Inc. | System and method for data transmission |
US20020171898A1 (en) * | 2001-05-15 | 2002-11-21 | Patton Charles Milan | Method and apparatus for using strategically located reflectors to create pathways for networking of line-of-sight computing devices |
US20050093589A1 (en) * | 2001-12-21 | 2005-05-05 | Bernd Deutschmann | Circuit arrangement for the provision of an output signal with adjustable flank pitch |
US20050270067A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability |
US20050270069A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Repeater circuit having different operating and reset voltage ranges, and methods thereof |
US20050270068A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Circuits and methods for detecting and assisting wire transitions |
US20050283749A1 (en) * | 2004-06-18 | 2005-12-22 | Ali Corporation | Dynamic slew rate controlling method and device for reducing variance in simultaneous switching output |
US20060036778A1 (en) * | 2004-08-14 | 2006-02-16 | Samsung Electronics Co., Ltd. | Method of setting communication parameter between host system and peripheral device |
US7119580B2 (en) | 2004-06-08 | 2006-10-10 | Transmeta Corporation | Repeater circuit with high performance repeater mode and normal repeater mode |
US20070013425A1 (en) * | 2005-06-30 | 2007-01-18 | Burr James B | Lower minimum retention voltage storage elements |
US20070220637A1 (en) * | 2006-02-09 | 2007-09-20 | Gen Endo | Robot apparatus and method of controlling the same |
US7310008B1 (en) | 2004-06-08 | 2007-12-18 | Transmeta Corporation | Configurable delay chain with stacked inverter delay elements |
US20080129342A1 (en) * | 2004-12-23 | 2008-06-05 | Robert Paul Masleid | Configurable delay chain with stacked inverter delay elements |
US7405597B1 (en) | 2005-06-30 | 2008-07-29 | Transmeta Corporation | Advanced repeater with duty cycle adjustment |
US7414485B1 (en) | 2005-12-30 | 2008-08-19 | Transmeta Corporation | Circuits, systems and methods relating to dynamic ring oscillators |
US7498846B1 (en) | 2004-06-08 | 2009-03-03 | Transmeta Corporation | Power efficient multiplexer |
US7642866B1 (en) | 2005-12-30 | 2010-01-05 | Robert Masleid | Circuits, systems and methods relating to a dynamic dual domino ring oscillator |
US7646228B1 (en) | 2004-06-15 | 2010-01-12 | Masleid Robert P | Inverting zipper repeater circuit |
US7656212B1 (en) | 2004-06-08 | 2010-02-02 | Robert Paul Masleid | Configurable delay chain with switching control for tail delay elements |
US7679949B1 (en) | 2005-11-14 | 2010-03-16 | Robert Paul Masleid | Column select multiplexer circuit for a domino random access memory array |
US7710153B1 (en) | 2006-06-30 | 2010-05-04 | Masleid Robert P | Cross point switch |
US20100109718A1 (en) * | 2008-10-30 | 2010-05-06 | Chih-Lung Lin | Driving Circuit, and a Pixel Circuit Incorporating the Same |
US7889014B1 (en) | 2004-11-04 | 2011-02-15 | Stoiber Steven T | Ring based impedance control of an output driver |
US10061720B2 (en) | 2014-05-16 | 2018-08-28 | Hitachi, Ltd. | Storage system and signal transfer method |
US10790266B2 (en) | 2016-09-23 | 2020-09-29 | Toshiba Memory Corporation | Memory device with a plurality of stacked memory core chips |
Families Citing this family (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007193841A (en) * | 2000-05-01 | 2007-08-02 | Matsushita Electric Ind Co Ltd | Module having application-specific program stored therein |
JP2007220136A (en) * | 2000-05-01 | 2007-08-30 | Matsushita Electric Ind Co Ltd | Module attachable to data tarminal equipment |
JP2002023891A (en) * | 2000-05-01 | 2002-01-25 | Matsushita Electric Ind Co Ltd | Module for storing specific use oriented program |
US6760772B2 (en) | 2000-12-15 | 2004-07-06 | Qualcomm, Inc. | Generating and implementing a communication protocol and interface for high data rate signal transfer |
JP2002297275A (en) * | 2001-03-30 | 2002-10-11 | Internatl Business Mach Corp <Ibm> | Data transferring device and computer device and device and docking station |
US8812706B1 (en) | 2001-09-06 | 2014-08-19 | Qualcomm Incorporated | Method and apparatus for compensating for mismatched delays in signals of a mobile display interface (MDDI) system |
CN103220282B (en) | 2003-06-02 | 2016-05-25 | 高通股份有限公司 | Generate and implement one for more signal protocol and the interface of High Data Rate |
EP2363989B1 (en) | 2003-08-13 | 2018-09-19 | Qualcomm Incorporated | A signal interface for higher data rates |
RU2369033C2 (en) | 2003-09-10 | 2009-09-27 | Квэлкомм Инкорпорейтед | High-speed data transmission interface |
CN1894931A (en) | 2003-10-15 | 2007-01-10 | 高通股份有限公司 | High data rate interface |
RU2331160C2 (en) | 2003-10-29 | 2008-08-10 | Квэлкомм Инкорпорейтед | Interface with high speed of data transmission |
US8606946B2 (en) | 2003-11-12 | 2013-12-10 | Qualcomm Incorporated | Method, system and computer program for driving a data signal in data interface communication data link |
CA2546971A1 (en) | 2003-11-25 | 2005-06-09 | Qualcomm Incorporated | High data rate interface with improved link synchronization |
CA2731363C (en) | 2003-12-08 | 2013-10-08 | Qualcomm Incorporated | High data rate interface with improved link synchronization |
CN101827103B (en) | 2004-03-10 | 2012-07-04 | 高通股份有限公司 | High data rate interface apparatus and method |
KR101245962B1 (en) | 2004-03-17 | 2013-03-21 | 퀄컴 인코포레이티드 | High data rate interface apparatus and method |
WO2005096594A1 (en) | 2004-03-24 | 2005-10-13 | Qualcomm Incorporated | High data rate interface apparatus and method |
JP4392601B2 (en) | 2004-05-07 | 2010-01-06 | パナソニック株式会社 | Data access device and recording medium |
CA2569106C (en) | 2004-06-04 | 2013-05-21 | Qualcomm Incorporated | High data rate interface apparatus and method |
US8650304B2 (en) | 2004-06-04 | 2014-02-11 | Qualcomm Incorporated | Determining a pre skew and post skew calibration data rate in a mobile display digital interface (MDDI) communication system |
JP2006030634A (en) * | 2004-07-16 | 2006-02-02 | Seiko Epson Corp | Method for manufacturing microlens |
US8699330B2 (en) | 2004-11-24 | 2014-04-15 | Qualcomm Incorporated | Systems and methods for digital data transmission rate control |
US8667363B2 (en) | 2004-11-24 | 2014-03-04 | Qualcomm Incorporated | Systems and methods for implementing cyclic redundancy checks |
US8692838B2 (en) | 2004-11-24 | 2014-04-08 | Qualcomm Incorporated | Methods and systems for updating a buffer |
US8723705B2 (en) | 2004-11-24 | 2014-05-13 | Qualcomm Incorporated | Low output skew double data rate serial encoder |
US8539119B2 (en) | 2004-11-24 | 2013-09-17 | Qualcomm Incorporated | Methods and apparatus for exchanging messages having a digital data interface device message format |
US8873584B2 (en) | 2004-11-24 | 2014-10-28 | Qualcomm Incorporated | Digital data interface device |
JP4928732B2 (en) * | 2005-01-17 | 2012-05-09 | 株式会社リコー | Data transfer system and electronic device |
JP2007013807A (en) * | 2005-07-01 | 2007-01-18 | Sharp Corp | Electronic circuit and signal supply method |
DE102005051065B4 (en) * | 2005-10-25 | 2011-12-08 | Infineon Technologies Ag | Integrated semiconductor circuit for connecting a voltage domain |
US8692839B2 (en) | 2005-11-23 | 2014-04-08 | Qualcomm Incorporated | Methods and systems for updating a buffer |
US8730069B2 (en) | 2005-11-23 | 2014-05-20 | Qualcomm Incorporated | Double data rate serial encoder |
JP2007172160A (en) * | 2005-12-20 | 2007-07-05 | Seiko Epson Corp | Usb communication device, and method for switching communication speed |
US8586006B2 (en) | 2006-08-09 | 2013-11-19 | Institute For Systems Biology | Organ-specific proteins and methods of their use |
US7352211B1 (en) * | 2006-08-22 | 2008-04-01 | International Business Machines Corporation | Signal history controlled slew-rate transmission method and bus interface transmitter |
JP2008065771A (en) | 2006-09-11 | 2008-03-21 | Fujitsu Ltd | Slew rate controller, storage device and slew rate control method |
JP2009070233A (en) * | 2007-09-14 | 2009-04-02 | Ricoh Co Ltd | Storage medium controller and storage medium control method |
JP2009246507A (en) * | 2008-03-28 | 2009-10-22 | Fujitsu Ltd | Transmission system |
JP4920065B2 (en) * | 2009-09-16 | 2012-04-18 | 株式会社東芝 | Semiconductor integrated circuit |
US8493833B1 (en) * | 2010-09-17 | 2013-07-23 | Integrated Device Technology, Inc. | Slew rate-variation based driver equalization for far-end crosstalk cancellation |
US10078612B2 (en) * | 2014-07-28 | 2018-09-18 | Intel Corporation | Mode selective balanced encoded interconnect |
US9541990B2 (en) * | 2015-04-21 | 2017-01-10 | Cypress Semiconductor Corporation | Asynchronous transceiver for on-vehicle electronic device |
JP6381560B2 (en) * | 2016-02-16 | 2018-08-29 | 株式会社三共 | Game machine |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3238826B2 (en) * | 1994-04-13 | 2001-12-17 | 富士通株式会社 | Output circuit |
US5838177A (en) * | 1997-01-06 | 1998-11-17 | Micron Technology, Inc. | Adjustable output driver circuit having parallel pull-up and pull-down elements |
US6005890A (en) * | 1997-08-07 | 1999-12-21 | Pittway Corporation | Automatically adjusting communication system |
US6047346A (en) * | 1998-02-02 | 2000-04-04 | Rambus Inc. | System for adjusting slew rate on an output of a drive circuit by enabling a plurality of pre-drivers and a plurality of output drivers |
EP1001535B1 (en) * | 1998-11-10 | 2005-01-26 | STMicroelectronics S.r.l. | Circuit for controlling the slew rate of the output voltage of a driver in push-pull configuration |
US6141263A (en) * | 1999-03-01 | 2000-10-31 | Micron Technology, Inc. | Circuit and method for a high data transfer rate output driver |
-
2000
- 2000-02-07 JP JP2000029103A patent/JP3490368B2/en not_active Expired - Fee Related
-
2001
- 2001-01-29 SG SG200100414A patent/SG105481A1/en unknown
- 2001-01-31 US US09/774,424 patent/US6429708B2/en not_active Expired - Lifetime
Cited By (64)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7069348B2 (en) * | 2001-03-09 | 2006-06-27 | Via Technologies, Inc. | System and method for data transmission using PIO accelerator device in an IDE controller |
US20020129179A1 (en) * | 2001-03-09 | 2002-09-12 | Via Technologies, Inc. | System and method for data transmission |
US20020171898A1 (en) * | 2001-05-15 | 2002-11-21 | Patton Charles Milan | Method and apparatus for using strategically located reflectors to create pathways for networking of line-of-sight computing devices |
US20050093589A1 (en) * | 2001-12-21 | 2005-05-05 | Bernd Deutschmann | Circuit arrangement for the provision of an output signal with adjustable flank pitch |
US7095258B2 (en) | 2001-12-21 | 2006-08-22 | Austriamicrosystems Ag | Circuit arrangement for the provision of an output signal with adjustable flank pitch |
US7173455B2 (en) | 2004-06-08 | 2007-02-06 | Transmeta Corporation | Repeater circuit having different operating and reset voltage ranges, and methods thereof |
US7310008B1 (en) | 2004-06-08 | 2007-12-18 | Transmeta Corporation | Configurable delay chain with stacked inverter delay elements |
US9531361B2 (en) | 2004-06-08 | 2016-12-27 | Intellectual Ventures Holding 81 Llc | Power efficient multiplexer |
US9160321B2 (en) | 2004-06-08 | 2015-10-13 | Intellectual Venture Funding Llc | Power efficient multiplexer |
US20050270068A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Circuits and methods for detecting and assisting wire transitions |
US8587344B2 (en) | 2004-06-08 | 2013-11-19 | Robert Paul Masleid | Power efficient multiplexer |
US20050270069A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Repeater circuit having different operating and reset voltage ranges, and methods thereof |
US7119580B2 (en) | 2004-06-08 | 2006-10-10 | Transmeta Corporation | Repeater circuit with high performance repeater mode and normal repeater mode |
US8102190B2 (en) | 2004-06-08 | 2012-01-24 | Robert Paul Masleid | Power efficient multiplexer |
US7142018B2 (en) | 2004-06-08 | 2006-11-28 | Transmeta Corporation | Circuits and methods for detecting and assisting wire transitions |
US8018252B2 (en) | 2004-06-08 | 2011-09-13 | Robert Paul Masleid | Circuit with enhanced mode and normal mode |
US7652507B1 (en) | 2004-06-08 | 2010-01-26 | Robert Paul Masleid | Circuits and methods for detecting and assisting wire transitions |
US20050270067A1 (en) * | 2004-06-08 | 2005-12-08 | Masleid Robert P | Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability |
US7295041B1 (en) | 2004-06-08 | 2007-11-13 | Transmeta Corporation | Circuits and methods for detecting and assisting wire transitions |
US7304503B2 (en) | 2004-06-08 | 2007-12-04 | Transmeta Corporation | Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability |
WO2005122404A1 (en) * | 2004-06-08 | 2005-12-22 | Transmeta Corporation | Repeater circuit with high performance and normal repeater modes and reset capability |
US7332931B1 (en) | 2004-06-08 | 2008-02-19 | Transmeta Corporation | Leakage efficient anti-glitch filter with variable delay stages |
US7336103B1 (en) | 2004-06-08 | 2008-02-26 | Transmeta Corporation | Stacked inverter delay chain |
US20080088343A1 (en) * | 2004-06-08 | 2008-04-17 | Transmeta Corporation | Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability |
US7375556B1 (en) | 2004-06-08 | 2008-05-20 | Transmeta Corporation | Advanced repeater utilizing signal distribution delay |
US7768295B2 (en) | 2004-06-08 | 2010-08-03 | Scott Pitkethly | Advanced repeater utilizing signal distribution delay |
US20080143376A1 (en) * | 2004-06-08 | 2008-06-19 | Transmeta Corporation | Leakage efficient anti-glitch filter |
US20080144407A1 (en) * | 2004-06-08 | 2008-06-19 | Transmeta Corporation | Stacked inverter delay chain |
US7724025B2 (en) | 2004-06-08 | 2010-05-25 | Robert Masleid | Leakage efficient anti-glitch filter |
US7710160B2 (en) | 2004-06-08 | 2010-05-04 | Masleid Robert P | Stacked inverter delay chain |
US20080218215A1 (en) * | 2004-06-08 | 2008-09-11 | Transmeta Corporation | Advanced Repeater Utilizing Signal Distribution Delay |
US7498846B1 (en) | 2004-06-08 | 2009-03-03 | Transmeta Corporation | Power efficient multiplexer |
US7705633B2 (en) | 2004-06-08 | 2010-04-27 | Scott Pitkethly | Advanced repeater with duty cycle adjustment |
US7656212B1 (en) | 2004-06-08 | 2010-02-02 | Robert Paul Masleid | Configurable delay chain with switching control for tail delay elements |
US8008957B2 (en) | 2004-06-15 | 2011-08-30 | Robert Paul Masleid | Inverting zipper repeater circuit |
US8330515B2 (en) | 2004-06-15 | 2012-12-11 | Robert P Masleid | Inverting zipper repeater circuit |
US7646228B1 (en) | 2004-06-15 | 2010-01-12 | Masleid Robert P | Inverting zipper repeater circuit |
US20050283749A1 (en) * | 2004-06-18 | 2005-12-22 | Ali Corporation | Dynamic slew rate controlling method and device for reducing variance in simultaneous switching output |
US7126395B2 (en) * | 2004-06-18 | 2006-10-24 | Ali Corporation | Dynamic slew rate controlling method and device for reducing variance in simultaneous switching output |
US20060036778A1 (en) * | 2004-08-14 | 2006-02-16 | Samsung Electronics Co., Ltd. | Method of setting communication parameter between host system and peripheral device |
EP1626332A3 (en) * | 2004-08-14 | 2006-07-05 | Samsung Electronics Co., Ltd. | Method of setting communication parameter between host system and peripheral device |
US7889014B1 (en) | 2004-11-04 | 2011-02-15 | Stoiber Steven T | Ring based impedance control of an output driver |
US8624680B2 (en) | 2004-11-04 | 2014-01-07 | Steven T. Stoiber | Ring based impedance control of an output driver |
US20080129342A1 (en) * | 2004-12-23 | 2008-06-05 | Robert Paul Masleid | Configurable delay chain with stacked inverter delay elements |
US8022731B2 (en) | 2005-06-30 | 2011-09-20 | Scott Pitkethly | Advanced repeater with duty cycle adjustment |
US20070013425A1 (en) * | 2005-06-30 | 2007-01-18 | Burr James B | Lower minimum retention voltage storage elements |
US20100295577A1 (en) * | 2005-06-30 | 2010-11-25 | Scott Pitkethly | Advanced repeater with duty cycle adjustment |
US7405597B1 (en) | 2005-06-30 | 2008-07-29 | Transmeta Corporation | Advanced repeater with duty cycle adjustment |
US8451025B2 (en) | 2005-06-30 | 2013-05-28 | Scott Pitkethly | Advanced repeater with duty cycle adjustment |
US7679949B1 (en) | 2005-11-14 | 2010-03-16 | Robert Paul Masleid | Column select multiplexer circuit for a domino random access memory array |
US7414485B1 (en) | 2005-12-30 | 2008-08-19 | Transmeta Corporation | Circuits, systems and methods relating to dynamic ring oscillators |
US7768356B2 (en) | 2005-12-30 | 2010-08-03 | Robert P Masleid | Dynamic ring oscillators |
US7642866B1 (en) | 2005-12-30 | 2010-01-05 | Robert Masleid | Circuits, systems and methods relating to a dynamic dual domino ring oscillator |
US20070220637A1 (en) * | 2006-02-09 | 2007-09-20 | Gen Endo | Robot apparatus and method of controlling the same |
US20100156504A1 (en) * | 2006-06-30 | 2010-06-24 | Masleid Robert P | Cross point switch |
US7710153B1 (en) | 2006-06-30 | 2010-05-04 | Masleid Robert P | Cross point switch |
US9178505B2 (en) | 2006-06-30 | 2015-11-03 | Intellectual Venture Funding Llc | Cross point switch |
US9595968B2 (en) | 2006-06-30 | 2017-03-14 | Intellectual Ventures Holding 81 Llc | Cross point switch |
US20100109718A1 (en) * | 2008-10-30 | 2010-05-06 | Chih-Lung Lin | Driving Circuit, and a Pixel Circuit Incorporating the Same |
US8217861B2 (en) * | 2008-10-30 | 2012-07-10 | National Cheng Kung University | Driving circuit, and a pixel circuit incorporating the same |
US10061720B2 (en) | 2014-05-16 | 2018-08-28 | Hitachi, Ltd. | Storage system and signal transfer method |
US10790266B2 (en) | 2016-09-23 | 2020-09-29 | Toshiba Memory Corporation | Memory device with a plurality of stacked memory core chips |
US10811393B2 (en) | 2016-09-23 | 2020-10-20 | Toshiba Memory Corporation | Memory device |
US11270981B2 (en) | 2016-09-23 | 2022-03-08 | Kioxia Corporation | Memory device |
Also Published As
Publication number | Publication date |
---|---|
JP2001222474A (en) | 2001-08-17 |
JP3490368B2 (en) | 2004-01-26 |
SG105481A1 (en) | 2004-08-27 |
US6429708B2 (en) | 2002-08-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6429708B2 (en) | Signal output device and method for sending signals at multiple transfer rates while minimizing crosstalk effects | |
US6845420B2 (en) | System for supporting both serial and parallel storage devices on a connector | |
US10468544B2 (en) | Synchronous wired-OR ACK status for memory with variable write latency | |
US7017068B2 (en) | Adaptive clock skew in a variably loaded memory bus | |
US7003618B2 (en) | System featuring memory modules that include an integrated circuit buffer devices | |
EP3158461B1 (en) | Link layer to physical layer (phy) serial interface | |
US7890729B2 (en) | Memory card and host device thereof | |
US20220083481A1 (en) | Methods, flash memory controller, and electronic device for sd memory card device | |
US9535451B2 (en) | Embedded multimedia card using unidirectional data strobe signal, host for controlling the same, and related methods of operation | |
US7467250B2 (en) | Data transfer control device and electronic instrument generating interface signal of signal type according to interface information set in internal register | |
US20120079162A1 (en) | Transparent repeater device for handling displayport configuration data (dpcd) | |
US20030208651A1 (en) | Multiple drive controller | |
US6691201B1 (en) | Dual mode USB-PS/2 device | |
JP2000222073A (en) | Adaptive pci slot | |
US6778930B2 (en) | System for reducing distortion of signals transmitted over a bus | |
TW202143061A (en) | I3c hub promoting backward compatibility with ic | |
JP4832635B2 (en) | Data transmission system, data transmission method, data recording apparatus, and computer system | |
US7126345B2 (en) | Integrated circuit capable of reduced error calibration | |
US6115773A (en) | Circuit for detecting improper bus termination on a SCSI bus | |
US8339162B2 (en) | Circuit device and method of controlling circuit device | |
US6567874B1 (en) | Signal switch apparatus | |
US6675244B1 (en) | SCSI data rate speed determination | |
US7076574B2 (en) | Method and system for disconnecting a specific channel of a SCSI controller | |
KR100766121B1 (en) | Memory control method and apparatus | |
US7016999B1 (en) | Hardware circuit and method for automatically configuring on-the-fly a sub-unit in a SCSI message |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ASANO, HIDEO;OSHIKAWA, HIROSHI;SAKAI, TATSUYA;AND OTHERS;REEL/FRAME:011786/0552;SIGNING DATES FROM 20010207 TO 20010222 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 12 |
|
SULP | Surcharge for late payment |
Year of fee payment: 11 |
|
AS | Assignment |
Owner name: LINKEDIN CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:035201/0479 Effective date: 20140331 |