US20010033509A1 - Stacked integrated circuits - Google Patents

Stacked integrated circuits Download PDF

Info

Publication number
US20010033509A1
US20010033509A1 US09/854,809 US85480901A US2001033509A1 US 20010033509 A1 US20010033509 A1 US 20010033509A1 US 85480901 A US85480901 A US 85480901A US 2001033509 A1 US2001033509 A1 US 2001033509A1
Authority
US
United States
Prior art keywords
semiconductor
microbumps
memory
conductive layer
chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/854,809
Other versions
US6395630B2 (en
Inventor
Kie Ahn
Leonard Forbes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US09/854,809 priority Critical patent/US6395630B2/en
Publication of US20010033509A1 publication Critical patent/US20010033509A1/en
Application granted granted Critical
Publication of US6395630B2 publication Critical patent/US6395630B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Anticipated expiration legal-status Critical
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/02Disposition of storage elements, e.g. in the form of a matrix array
    • G11C5/04Supports for storage elements, e.g. memory modules; Mounting or fixing of storage elements on such supports
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6616Vertical connections, e.g. vias
    • H01L2223/6622Coaxial feed-throughs in active or passive substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0652Bump or bump-like direct electrical connections from substrate to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06524Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06527Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06582Housing for the assembly, e.g. chip scale package [CSP]
    • H01L2225/06586Housing with external bump or bump-like connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0218Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
    • H05K1/0219Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • H05K1/144Stacked arrangements of planar printed circuit boards

Definitions

  • the present invention relates generally to the field of integrated circuits and, in particular, to stacked integrated circuits.
  • Integrated circuits form the basis for many electronic systems. Essentially, an integrated circuit includes a vast number of transistors and other circuit elements that are formed on a single semiconductor wafer or chip and are interconnected to implement a desired function. The complexity of these integrated circuits requires the use of an ever increasing number of linked transistors and other circuit elements.
  • system modules have been introduced that electrically connect and package integrated circuit devices which are fabricated on the same or on different semiconductor wafers.
  • system modules were created by simply stacking two semiconductor chips, e.g., a logic and memory chip, one on top of the other in an arrangement commonly referred to as chip-on-chip (COC) structure.
  • Chip-on-chip structures most commonly use micro bump bonding technology (MBB) to electrically connect the working surfaces of two chips.
  • MBB micro bump bonding technology
  • System modules which include a stack of interconnected semiconductor chips, wafers or dies.
  • the semiconductor dies are interconnected by micro bump bonding of coaxial conductors that extend through the thickness of the various dies.
  • the coaxial lines also are selectively connected to integrated circuits housed within the dies.
  • a number of memory dies are interconnected in this manner to provide a memory module.
  • FIG. 1 is a perspective view of an embodiment of a system module according to the teachings of the present invention.
  • FIG. 2 is a cross sectional view of a semiconductor chip or die of the system module of FIG. 1.
  • FIG. 3 is a cross sectional view of an embodiment of a coaxial conductor.
  • FIGS. 4, 5, 6 , 7 , 8 , and 9 are elevational views of a semiconductor wafer at various points of an illustrative embodiment of a method according to the teachings of the present invention.
  • FIG. 10 is a block diagram of an embodiment of an electronic system according to the teachings of the present invention.
  • chip, die, wafer and substrate are interchangeably used to refer generally to any structure, or portion of a structure, on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication.
  • the terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • the term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
  • the term “vertical” refers to a direction perpendicular to the horizonal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
  • FIG. 1 is a perspective view of an embodiment of a system module, indicated generally at 100 , according to the teachings of the present invention.
  • System module 100 includes a plurality of semiconductor chips 102 - 1 , . . . , 102 -N that are disposed and interconnected in a stack to provide “chip-sized” packaging.
  • Each semiconductor chip 102 - 1 , . . . , 102 -N includes integrated circuits 106 - 1 , . . . , 106 -N, respectively.
  • semiconductor chips 102 - 1 , . . . , 102 -N comprise semiconductor dies with memory circuits such as dynamic random access memory circuits.
  • system module 100 is a “memory module” or “memory cube.”
  • integrated circuits 106 - 1 , . . . , 106 -N comprise other appropriate circuits such as logic circuits.
  • System module 100 uses microbumps 104 to interconnect the integrated circuits 106 - 1 , . . . , 106 -N.
  • microbumps 104 comprise controlled-collapse chip connections (C-4) solder pads. Other appropriate materials can be used to form microbumps 104 .
  • Microbumps 104 are formed on first sides 108 - 1 , . . . , 108 -N and second sides 110 - 1 , . . . , 10 -N of semiconductor chips 102 - 1 , . . . , 102 -N.
  • microbumps 104 are connected to coaxial conductors, described in more detail below, to carry signals between semiconductor wafers 102 - 1 , . . . , 102 -N.
  • Microbumps 104 are selectively formed using, for example, a vacuum deposition through a mask. The deposited material is then reflowed to homogenize lead and tin as the microbumps.
  • Selected microbumps 104 are aligned and bonded, e.g., the microbumps indicated by arrow 112 , by bringing the respective microbumps 104 into contact at an appropriate temperature.
  • FIG. 2 is a cross sectional view of a semiconductor chip, indicated generally at 102 -I, according to an embodiment of the present invention.
  • Semiconductor chip 102 -I includes coaxial conductors 202 that are formed in high aspect ratio vias through the thickness of semiconductor chip 102 -I.
  • the coaxial conductors 202 have an aspect ratio in the range of approximately 100 to 200 .
  • a semiconductor wafer used to form an integrated circuit has a thickness in the range of approximately 500 to 1000 microns.
  • the high aspect ratio vias can be fabricated with a width that is in the range from approximately 2.5 microns up to as much as approximately 10 microns.
  • Coaxial conductors 202 include center conductor 204 that is surrounded by insulator, e.g., oxide, 206 . Further, outer conductor 208 surrounds insulator 206 . Coaxial conductor 202 is shown in cross section in FIG. 3. Outer conductor 208 comprises, for example, a metal layer that is deposited within the high aspect ratio via. Alternatively, outer conductor 208 may comprise a portion of semiconductor chip 102 -I that has been doped with impurities to render it conductive.
  • Coaxial conductor 202 is selectively coupled to integrated circuit 106 -I using a metallization layer 210 . Further, microbumps 104 are formed outwardly from the metallization layer 210 to provide for interconnection with other semiconductor wafers in a stack to form a system module.
  • coaxial conductors 202 allow a number of semiconductor wafers to be interconnected in a stack with an increased density over other system modules.
  • the space between semiconductor wafers in system module 100 is on the order of a few microns, e.g., the thickness of two bonded, solder microbumps. Assuming a wafer thickness on the order of 750 microns, eight semiconductor wafers can be stacked to form a system module with a thickness on the order of 6 millimeters. This compact system module can be readily mounted into a variety of system packages.
  • microbumps to interconnect the semiconductor wafers in a stack provides additional advantages. For example, stray capacitance, stray inductance and series resistance are all reduced over other system modules. This ultimately results in improved performance.
  • ⁇ 0 is the magnetic permeability of free space. Continuing with the same assumptions, this provides an inductance on the order of 0.5 nanohenries (nil). These values are less than those associated with a conventional wire bond, e.g., 500 to 1000 fF and 1-2 nH. Further, the large stray capacitances and inductances (1-7 picofarads (pF) and 2-35 nH) associated with a package and even larger capacitances and inductances associated with a printed circuit board are avoided.
  • the microbumps of system 100 have only a small stray capacitance, e.g., 100 to 500 fF, and a small inductance of less than 0.1 nH.
  • the net result is that the interconnection between the semiconductor chips 102 - 1 , . . . , 102 -N of system 100 can be made with about the same stray capacitance and inductance as that of a single wire bond.
  • Alternative connection techniques would require significantly more wire bonds and huge stray inductances and capacitances associated with the packaging and even larger strays associated with interconnection of the packages.
  • Coaxial conductors 202 can be added to circuits using a conventional layout for the circuit without adversely affecting the surface area requirements of the circuit.
  • Conventional circuits typically include pads formed on the top surface of the semiconductor wafer that are used to connect to various signals for the system.
  • the bond wires of conventional circuits can be replaced by coaxial conductors 202 and microbumps 104 to achieve the advantages described above.
  • FIGS. 4, 5, 6 , 7 , 8 , and 9 are elevational views of semiconductor chip 102 -I at various points of an illustrative embodiment of a method for forming an integrated circuit with coaxial conductors according to the teachings of the present invention.
  • Functional circuit 402 is formed in an active region of semiconductor wafer 400 .
  • semiconductor wafer 400 comprises a monocrystalline silicon wafer.
  • the Figures only show the formation of two coaxial conductors through semiconductor wafer 400 .
  • any appropriate number of vias can be formed through semiconductor wafer 400 .
  • the number of vias needed for a conventional dynamic random access memory (DRAM) may be on the order of 100 .
  • DRAM dynamic random access memory
  • the coaxial conductors are formed in the same space on the surface of semiconductor wafer 400 that is conventionally used to form bond pads to be connected to leads.
  • the coaxial conductors replace the conventional bond wires which couple the bond pads to selected leads of a lead frame in the packaging of the semiconductor wafer.
  • photoresist layer 404 is formed on surface 406 of semiconductor substrate 400 .
  • Photoresist layer 404 is patterned to provide openings 408 at points on surface 406 where high aspect ratio holes are to be formed through semiconductor wafer 400 .
  • etch pits 410 are formed by conventional alkaline etching through openings 408 in photoresist layer 404 . Photoresist layer 404 is then removed.
  • FIG. 6 is a schematic diagram that illustrates an embodiment of a layout of equipment used to carry out an anodic etch that is used to form high aspect ratio holes 450 of FIG. 7.
  • holes 450 have an aspect ratio in the range of 100 to 200 .
  • Bottom surface 462 of semiconductor wafer 400 is coupled to voltage source 434 by positive electrode 430 .
  • negative electrode 432 is coupled to voltage source 434 and is placed in a bath of 6% aqueous solution of hydrofluoric acid (HF) on surface 406 of semiconductor wafer 400 .
  • HF hydrofluoric acid
  • illumination equipment 436 is also included because semiconductor wafer 400 is n-type semiconductor material. When p-type semiconductor material is used, the illumination equipment is not required. Illumination equipment 436 assures that there is a sufficient concentration of holes in semiconductor wafer 400 as required by the anodic etching process. Illumination equipment 436 includes lamp 438 , IR filter 440 , and lens 442 . Illumination equipment 436 focuses light on surface 462 of semiconductor wafer 400 .
  • the anodic etch etches high aspect ratio holes through semiconductor wafer 400 at the location of etch pits 410 .
  • Voltage source 434 is turned on and provides a voltage across positive and negative electrodes 430 and 432 .
  • Etching current flows from positive electrode 430 to surface 406 .
  • This current forms the high aspect ratio holes through semiconductor wafer 400 .
  • illumination equipment illuminates surface 462 of semiconductor wafer 400 so as to assure a sufficient concentration of holes for the anodic etching process.
  • the size and shape of the high aspect ratio holes through semiconductor wafer 400 depends on, for example, the anodization parameters such as HF concentration, current density, and light illumination.
  • An anodic etching process is described in V. Lehmann, The Physics of Macropore Formation in Low Doped n - Type Silicon, J. Electrochem. Soc., Vol. 140, No. 10, pp. 2836-2843, Oct. 1993, which is incorporated herein by reference.
  • FIG. 7 illustrates the formation of the outer conductor 454 of a coaxial conductor.
  • Outer conductor 454 can be formed in at least one of two ways.
  • outer conductor 454 can be formed using a low pressure chemical vapor deposition of tungsten in a self-limiting process which provides a tungsten film on inner surface 452 of holes 450 by silicon reduction. Accordingly, silicon material within holes 450 is replaced by tungsten atoms in a WF 6 reaction gas.
  • a reaction product, SiF 4 is pumped out or otherwise removed from the reaction chamber. This can be followed by a silane or polysilane reduction of the WF 6 until a desired thickness is achieved. Deposition rates for this process are dependent on temperature and reaction gas flow rate. Deposition rates of 1 micron per minute have been observed at temperatures of 300° C. and with a flow rate of WF 6 at 4 sccm in a cold wall CVD reactor.
  • outer conductor 454 can be formed as diffusion regions within semiconductor wafer 400 along inner surface 450 .
  • surfaces 406 and 462 are masked by a masking layer and conductivity enhancing impurities are introduced.
  • the impurities form outer conductor 454 as, for example, n+ regions.
  • FIGS. 8 and 9 illustrate the completion of the coaxial conductors.
  • an insulator material e.g., silicon dioxide
  • holes 450 along the length of outer conductor 454 to form insulator layer 455 .
  • Insulator layer 455 is formed so as to leave an opening extending through the thickness of semiconductor wafer 400 .
  • hole 450 is filled with a layer of polysilicon 456 by a process of chemical vapor deposition (CVD).
  • CVD chemical vapor deposition
  • polysilicon has been deposited in holes with such high aspect ratios, e.g., deep trenches for trench capacitors.
  • excess polysilicon on surface 406 is removed by, for example, chemical/mechanical polishing.
  • Aluminum layers 458 and 460 are deposited on surfaces 406 and 462 using, for example, a sputtering technique used to coat optical disks. Layers 458 and 460 have a thickness on the order of a few microns.
  • the structure shown in FIG. 8 is then annealed at 500 degrees Celsius in Nitrogen ambient. This allows the aluminum material of layers 458 and 460 to be substituted for the polysilicon 456 in holes 450 .
  • the displaced polysilicon and any residual aluminum from layers 458 and 460 are removed by, for example, chemical/mechanical polishing.
  • a thin, e.g, 0.1 ⁇ m, layer of titanium on top of layers 458 and 460 the above mentioned anneal can be reduced from 500° Celsius to 450° Celsius.
  • the structure is now as shown in FIG. 9 with coaxial conductors 464 extending through semiconductor wafer 400 .
  • FIG. 10 is a block diagram of an embodiment of an electronic system, indicated generally at 500 , and constructed according to the teachings of the present invention.
  • System 500 includes processor 504 and memory module 502 .
  • Memory module 502 includes a number of memory circuits that are fabricated on separate semiconductor chips or dies. These dies include a plurality of coaxial conductors that are formed through the thickness of their respective dies as described in more detail above. These coaxial conductors are interconnected with other semiconductor chips using a microbump bonding, e.g., C-4 type microbumps.
  • the high aspect ratio vias can be applied in a wide variety of circuits including but not limited to dynamic random access memory devices, logic circuits, and other appropriate circuits. Further, other techniques can be used to form and fill the high aspect ratio holes to form the coaxial conductors. Further, the high aspect ratio vias can be filed with a conductive material without forming a coaxial conductor.

Abstract

System modules are described which include a stack of interconnected semiconductor dies. The semiconductor dies are interconnected by micro bump bonding of coaxial lines that extend through the thickness of the various dies. The coaxial lines also are selectively connected to integrated circuits housed within the dies. In one embodiment, a number of memory dies are interconnected in this manner to provide a memory module.

Description

    TECHNICAL FIELD OF THE INVENTION
  • The present invention relates generally to the field of integrated circuits and, in particular, to stacked integrated circuits. [0001]
  • BACKGROUND OF THE INVENTION
  • Integrated circuits form the basis for many electronic systems. Essentially, an integrated circuit includes a vast number of transistors and other circuit elements that are formed on a single semiconductor wafer or chip and are interconnected to implement a desired function. The complexity of these integrated circuits requires the use of an ever increasing number of linked transistors and other circuit elements. [0002]
  • Many electronic systems are created through the use of a variety of different integrated circuits; each integrated circuit performing one or more specific functions. For example, computer systems include at least one microprocessor and a number of memory chips. Conventionally, each of these integrated circuits is formed on a separate wafer or chip, packaged independently and interconnected on, for example, a printed circuit board. [0003]
  • As integrated circuit technology progresses, there is a growing desire for a “system on a chip” in which the functionality of all of the integrated circuits of the system are packaged together without a conventional printed circuit board. Ideally, a computing system would be fabricated with all the necessary integrated circuits on one wafer, as compared with today's method of fabricating many chips of different functions and packaging them to assemble a complete system. Such a structure would greatly improve integrated circuit performance and provide higher bandwidth. [0004]
  • In practice, it is very difficult with today's technology to implement a truly high-performance “system on a chip” because of vastly different fabrication processes and different manufacturing yields for the logic and memory circuits. [0005]
  • As a compromise, various “system modules” have been introduced that electrically connect and package integrated circuit devices which are fabricated on the same or on different semiconductor wafers. Initially, system modules were created by simply stacking two semiconductor chips, e.g., a logic and memory chip, one on top of the other in an arrangement commonly referred to as chip-on-chip (COC) structure. Chip-on-chip structures most commonly use micro bump bonding technology (MBB) to electrically connect the working surfaces of two chips. Several problems, however, remain inherent with this design structure. For example, this approach is limited in the number of chips that can be interconnected as part of the system module. [0006]
  • Some researchers have attempted to develop techniques for interconnecting a number of chips in a stack to form a system module. However, these modules suffer from additional problems. For example, some modules use chip carriers that make the packaging bulky. Further, others use wire bonding that gives rise to stray inductances that interfere with the operation of the system module. [0007]
  • Thus, it is desirable to develop an improved structure and method for interconnecting integrated circuits on separate chips or wafers in a system module. [0008]
  • SUMMARY OF THE INVENTION
  • The above mentioned problems with integrated circuits and other problems are addressed by the present invention and will be understood by reading and studying the following specification. System modules are described which include a stack of interconnected semiconductor chips, wafers or dies. The semiconductor dies are interconnected by micro bump bonding of coaxial conductors that extend through the thickness of the various dies. The coaxial lines also are selectively connected to integrated circuits housed within the dies. In one embodiment, a number of memory dies are interconnected in this manner to provide a memory module.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a perspective view of an embodiment of a system module according to the teachings of the present invention. [0010]
  • FIG. 2 is a cross sectional view of a semiconductor chip or die of the system module of FIG. 1. [0011]
  • FIG. 3 is a cross sectional view of an embodiment of a coaxial conductor. [0012]
  • FIGS. 4, 5, [0013] 6, 7, 8, and 9 are elevational views of a semiconductor wafer at various points of an illustrative embodiment of a method according to the teachings of the present invention.
  • FIG. 10 is a block diagram of an embodiment of an electronic system according to the teachings of the present invention.[0014]
  • DETAILED DESCRIPTION
  • In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific illustrative embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense. [0015]
  • In the following description, the terms chip, die, wafer and substrate are interchangeably used to refer generally to any structure, or portion of a structure, on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. The terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art. [0016]
  • The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizonal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. [0017]
  • I. System Module
  • FIG. 1 is a perspective view of an embodiment of a system module, indicated generally at [0018] 100, according to the teachings of the present invention. System module 100 includes a plurality of semiconductor chips 102-1, . . . , 102-N that are disposed and interconnected in a stack to provide “chip-sized” packaging. Each semiconductor chip 102-1, . . . , 102-N includes integrated circuits 106-1, . . . , 106-N, respectively. In one embodiment, semiconductor chips 102-1, . . . , 102-N comprise semiconductor dies with memory circuits such as dynamic random access memory circuits. Thus, in this embodiment, system module 100 is a “memory module” or “memory cube.” In other embodiments, integrated circuits 106-1, . . . , 106-N comprise other appropriate circuits such as logic circuits.
  • [0019] System module 100 uses microbumps 104 to interconnect the integrated circuits 106-1, . . . , 106-N. In one embodiment, microbumps 104 comprise controlled-collapse chip connections (C-4) solder pads. Other appropriate materials can be used to form microbumps 104. Microbumps 104 are formed on first sides 108-1, . . . , 108-N and second sides 110-1, . . . , 10-N of semiconductor chips 102-1, . . . , 102-N. The microbumps 104 are connected to coaxial conductors, described in more detail below, to carry signals between semiconductor wafers 102-1, . . . , 102-N. Microbumps 104 are selectively formed using, for example, a vacuum deposition through a mask. The deposited material is then reflowed to homogenize lead and tin as the microbumps. Selected microbumps 104 are aligned and bonded, e.g., the microbumps indicated by arrow 112, by bringing the respective microbumps 104 into contact at an appropriate temperature.
  • II. Coaxial Conductors and Microbumps
  • FIG. 2 is a cross sectional view of a semiconductor chip, indicated generally at [0020] 102-I, according to an embodiment of the present invention. Semiconductor chip 102-I includes coaxial conductors 202 that are formed in high aspect ratio vias through the thickness of semiconductor chip 102-I. The coaxial conductors 202 have an aspect ratio in the range of approximately 100 to 200. Conventionally, a semiconductor wafer used to form an integrated circuit has a thickness in the range of approximately 500 to 1000 microns. Thus, the high aspect ratio vias can be fabricated with a width that is in the range from approximately 2.5 microns up to as much as approximately 10 microns.
  • [0021] Coaxial conductors 202 include center conductor 204 that is surrounded by insulator, e.g., oxide, 206. Further, outer conductor 208 surrounds insulator 206. Coaxial conductor 202 is shown in cross section in FIG. 3. Outer conductor 208 comprises, for example, a metal layer that is deposited within the high aspect ratio via. Alternatively, outer conductor 208 may comprise a portion of semiconductor chip 102-I that has been doped with impurities to render it conductive.
  • [0022] Coaxial conductor 202 is selectively coupled to integrated circuit 106-I using a metallization layer 210. Further, microbumps 104 are formed outwardly from the metallization layer 210 to provide for interconnection with other semiconductor wafers in a stack to form a system module.
  • Advantageously, [0023] coaxial conductors 202 allow a number of semiconductor wafers to be interconnected in a stack with an increased density over other system modules. The space between semiconductor wafers in system module 100 is on the order of a few microns, e.g., the thickness of two bonded, solder microbumps. Assuming a wafer thickness on the order of 750 microns, eight semiconductor wafers can be stacked to form a system module with a thickness on the order of 6 millimeters. This compact system module can be readily mounted into a variety of system packages.
  • The use of microbumps to interconnect the semiconductor wafers in a stack provides additional advantages. For example, stray capacitance, stray inductance and series resistance are all reduced over other system modules. This ultimately results in improved performance. [0024]
  • The [0025] coaxial conductor 202 shown in FIGS. 2 and 3 have, for simplicity, a geometry such that: 1 π ln ( r 2 r 1 ) = 1
    Figure US20010033509A1-20011025-M00001
  • In this case, the capacitance of coaxial conductor is: [0026] C = 2 π ln ( r 2 r 1 ) e r e 0 d
    Figure US20010033509A1-20011025-M00002
  • The term e[0027] re0 is the electric permittivity of insulator layer 206 and d is the length of coaxial conductor 202. If insulator layer 206 is silicon dioxide and the coaxial conductor has a length of approximately 750 microns, then the capacitance is approximately 50 femptofarads (fF). Likewise, the inductance can be calculated as follows: L = μ 0 ( 1 2 π ) ln ( r 2 r 1 ) d
    Figure US20010033509A1-20011025-M00003
  • In this equation, μ[0028] 0 is the magnetic permeability of free space. Continuing with the same assumptions, this provides an inductance on the order of 0.5 nanohenries (nil). These values are less than those associated with a conventional wire bond, e.g., 500 to 1000 fF and 1-2 nH. Further, the large stray capacitances and inductances (1-7 picofarads (pF) and 2-35 nH) associated with a package and even larger capacitances and inductances associated with a printed circuit board are avoided.
  • The microbumps of [0029] system 100 have only a small stray capacitance, e.g., 100 to 500 fF, and a small inductance of less than 0.1 nH. The net result is that the interconnection between the semiconductor chips 102-1, . . . , 102-N of system 100 can be made with about the same stray capacitance and inductance as that of a single wire bond. Alternative connection techniques would require significantly more wire bonds and huge stray inductances and capacitances associated with the packaging and even larger strays associated with interconnection of the packages.
  • [0030] Coaxial conductors 202 can be added to circuits using a conventional layout for the circuit without adversely affecting the surface area requirements of the circuit. Conventional circuits typically include pads formed on the top surface of the semiconductor wafer that are used to connect to various signals for the system. The bond wires of conventional circuits can be replaced by coaxial conductors 202 and microbumps 104 to achieve the advantages described above.
  • III. Formation of Coaxial Conductors and Microbumps
  • FIGS. 4, 5, [0031] 6, 7, 8, and 9 are elevational views of semiconductor chip 102-I at various points of an illustrative embodiment of a method for forming an integrated circuit with coaxial conductors according to the teachings of the present invention. Functional circuit 402 is formed in an active region of semiconductor wafer 400. In one embodiment, semiconductor wafer 400 comprises a monocrystalline silicon wafer. For purposes of clarity, the Figures only show the formation of two coaxial conductors through semiconductor wafer 400. However, it is understood that with a particular functional circuit any appropriate number of vias can be formed through semiconductor wafer 400. For example, the number of vias needed for a conventional dynamic random access memory (DRAM) may be on the order of 100. Essentially, the coaxial conductors are formed in the same space on the surface of semiconductor wafer 400 that is conventionally used to form bond pads to be connected to leads. The coaxial conductors replace the conventional bond wires which couple the bond pads to selected leads of a lead frame in the packaging of the semiconductor wafer.
  • As shown in FIG. 4, [0032] photoresist layer 404 is formed on surface 406 of semiconductor substrate 400. Photoresist layer 404 is patterned to provide openings 408 at points on surface 406 where high aspect ratio holes are to be formed through semiconductor wafer 400.
  • As shown in FIG. 5, etch pits [0033] 410 are formed by conventional alkaline etching through openings 408 in photoresist layer 404. Photoresist layer 404 is then removed.
  • FIG. 6 is a schematic diagram that illustrates an embodiment of a layout of equipment used to carry out an anodic etch that is used to form high aspect ratio holes [0034] 450 of FIG. 7. Typically, holes 450 have an aspect ratio in the range of 100 to 200. Bottom surface 462 of semiconductor wafer 400 is coupled to voltage source 434 by positive electrode 430. Further, negative electrode 432 is coupled to voltage source 434 and is placed in a bath of 6% aqueous solution of hydrofluoric acid (HF) on surface 406 of semiconductor wafer 400.
  • In this example, [0035] illumination equipment 436 is also included because semiconductor wafer 400 is n-type semiconductor material. When p-type semiconductor material is used, the illumination equipment is not required. Illumination equipment 436 assures that there is a sufficient concentration of holes in semiconductor wafer 400 as required by the anodic etching process. Illumination equipment 436 includes lamp 438, IR filter 440, and lens 442. Illumination equipment 436 focuses light on surface 462 of semiconductor wafer 400.
  • In operation, the anodic etch etches high aspect ratio holes through [0036] semiconductor wafer 400 at the location of etch pits 410. Voltage source 434 is turned on and provides a voltage across positive and negative electrodes 430 and 432. Etching current flows from positive electrode 430 to surface 406. This current forms the high aspect ratio holes through semiconductor wafer 400. Further, illumination equipment illuminates surface 462 of semiconductor wafer 400 so as to assure a sufficient concentration of holes for the anodic etching process. The size and shape of the high aspect ratio holes through semiconductor wafer 400 depends on, for example, the anodization parameters such as HF concentration, current density, and light illumination. An anodic etching process is described in V. Lehmann, The Physics of Macropore Formation in Low Doped n-Type Silicon, J. Electrochem. Soc., Vol. 140, No. 10, pp. 2836-2843, Oct. 1993, which is incorporated herein by reference.
  • FIG. 7 illustrates the formation of the [0037] outer conductor 454 of a coaxial conductor. Outer conductor 454 can be formed in at least one of two ways. First, outer conductor 454 can be formed using a low pressure chemical vapor deposition of tungsten in a self-limiting process which provides a tungsten film on inner surface 452 of holes 450 by silicon reduction. Accordingly, silicon material within holes 450 is replaced by tungsten atoms in a WF6 reaction gas. A reaction product, SiF4 is pumped out or otherwise removed from the reaction chamber. This can be followed by a silane or polysilane reduction of the WF6 until a desired thickness is achieved. Deposition rates for this process are dependent on temperature and reaction gas flow rate. Deposition rates of 1 micron per minute have been observed at temperatures of 300° C. and with a flow rate of WF6 at 4 sccm in a cold wall CVD reactor.
  • Alternatively, [0038] outer conductor 454 can be formed as diffusion regions within semiconductor wafer 400 along inner surface 450. To accomplish this, surfaces 406 and 462 are masked by a masking layer and conductivity enhancing impurities are introduced. The impurities form outer conductor 454 as, for example, n+ regions.
  • FIGS. 8 and 9 illustrate the completion of the coaxial conductors. First, an insulator material, e.g., silicon dioxide, is formed in [0039] holes 450 along the length of outer conductor 454 to form insulator layer 455. Insulator layer 455 is formed so as to leave an opening extending through the thickness of semiconductor wafer 400.
  • Next, a process of aluminum/polysilicon substitution is used to fill the remaining portion of [0040] holes 450 with aluminum. Such a process is described in H. Horie et al., Novel High Aspect Ratio Aluminum Plug for Logic/DRAM LSIs Using Polysilicon-Aluminum Substitute, Dig. IEEE Int. Electron Device Meeting, San Francisco, pp. 946-948, 1996, which is incorporated herein by reference. First, hole 450 is filled with a layer of polysilicon 456 by a process of chemical vapor deposition (CVD). It is noted that, conventionally, such a deep trench cannot be filled directly with aluminum using a direct chemical vapor deposition technique. However, conventionally, polysilicon has been deposited in holes with such high aspect ratios, e.g., deep trenches for trench capacitors. Once the holes are filled with polysilicon, excess polysilicon on surface 406 is removed by, for example, chemical/mechanical polishing. Aluminum layers 458 and 460 are deposited on surfaces 406 and 462 using, for example, a sputtering technique used to coat optical disks. Layers 458 and 460 have a thickness on the order of a few microns. The structure shown in FIG. 8 is then annealed at 500 degrees Celsius in Nitrogen ambient. This allows the aluminum material of layers 458 and 460 to be substituted for the polysilicon 456 in holes 450. The displaced polysilicon and any residual aluminum from layers 458 and 460 are removed by, for example, chemical/mechanical polishing. By depositing a thin, e.g, 0.1 μm, layer of titanium on top of layers 458 and 460 the above mentioned anneal can be reduced from 500° Celsius to 450° Celsius. The structure is now as shown in FIG. 9 with coaxial conductors 464 extending through semiconductor wafer 400.
  • IV. Electronic System
  • FIG. 10 is a block diagram of an embodiment of an electronic system, indicated generally at [0041] 500, and constructed according to the teachings of the present invention. System 500 includes processor 504 and memory module 502. Memory module 502 includes a number of memory circuits that are fabricated on separate semiconductor chips or dies. These dies include a plurality of coaxial conductors that are formed through the thickness of their respective dies as described in more detail above. These coaxial conductors are interconnected with other semiconductor chips using a microbump bonding, e.g., C-4 type microbumps.
  • Conclusion
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. For example, the high aspect ratio vias can be applied in a wide variety of circuits including but not limited to dynamic random access memory devices, logic circuits, and other appropriate circuits. Further, other techniques can be used to form and fill the high aspect ratio holes to form the coaxial conductors. Further, the high aspect ratio vias can be filed with a conductive material without forming a coaxial conductor. [0042]

Claims (31)

What is claimed is:
1. A system module, comprising:
a plurality of stacked semiconductor chips each including an integrated circuit;
each semiconductor chip including a plurality of vias formed through the thickness of the semiconductor chip;
a plurality of conductors, each conductor having first and second opposite ends and formed in one of the vias;
each conductor selectively interconnected with the integrated circuit of its semiconductor chip; and
a plurality of microbumps, each microbump formed on an end of a selected conductor so as to interconnect the integrated circuits of the plurality of stacked semiconductor chips.
2. The system module of
claim 1
, wherein the integrated circuits comprise memory circuits.
3. The system module of
claim 1
, wherein each conductor comprises a coaxial conductor.
4. The system module of
claim 1
, wherein the microbumps comprise controlled-collapse chip connections (C-4) solder pads.
5. The system module of
claim 1
, wherein each conductor comprises:
an outer conductive layer formed along a wall of a selected via;
an insulator layer; and
an inner conductive layer substantially parallel to and separated from the outer conductive layer by the insulator layer.
6. The system module of
claim 1
, wherein the semiconductor chips each comprise a die having a random access memory circuit.
7. A memory module, comprising:
a plurality of stacked semiconductor chips each including a memory circuit;
each semiconductor chip including a plurality of vias formed through the thickness of the semiconductor chip;
a plurality of coaxial conductors, each having first and second opposite ends and formed in one of the vias;
each coaxial conductor selectively interconnected with the memory circuit of its semiconductor chip; and
a plurality of microbumps, each microbump formed on an end of a selected conductor so as to interconnect the memory circuits of the plurality of stacked semiconductor chips.
8. The memory module of
claim 7
, wherein the microbumps comprise controlled-collapse chip connections (C-4) solder pads.
9. The memory module of
claim 7
, wherein each conductor comprises:
an outer conductive layer formed along a wall of a selected via;
an insulator layer; and
an inner conductive layer substantially parallel to and separated from the outer conductive layer by the insulator layer.
10. The memory module of
claim 9
, wherein the outer conductive layer comprises a layer of doped semiconductor material.
11. The memory module of
claim 9
, wherein the outer conductive layer comprises a metal layer that lines a surface of the via.
12. A method for interconnecting integrated circuits to form a system module, the method comprising:
selectively forming microbumps on first and second opposite surfaces of a plurality of semiconductor chips, each semiconductor chip having an integrated circuit that is formed in at least one working surface of the semiconductor chip;
selectively aligning the plurality of semiconductor chips to form a stack; and
for each interface between adjacent semiconductor chips in the stack, bonding the microbumps on the surface of one semiconductor chip with the microbumps on the surface of the other, adjacent semiconductor chip.
13. The method of
claim 12
, wherein selectively forming microbumps comprises selectively forming controlled-collapse chip connection (C-4) solder pads.
14. The method of
claim 12
, wherein selectively aligning the plurality of semiconductor chips comprises aligning corresponding microbumps on adjacent surfaces of the plurality of semiconductor chips in the stack.
15. The method of
claim 12
, wherein bonding the microbumps comprises bringing the microbumps into contact with each other.
16. A method for interconnecting memory circuits to form a memory module, the method comprising:
selectively forming microbumps on first and second opposite surfaces of a plurality of semiconductor chips, each semiconductor chip having a memory circuit that is formed in at least one working surface of the semiconductor chip;
selectively aligning the plurality of semiconductor chips to form a stack; and
for each interface between adjacent semiconductor chips in the stack, bonding the microbumps on the surface of one semiconductor chip with the microbumps on the surface of the other, adjacent semiconductor chip.
17. The method of
claim 16
, wherein selectively forming microbumps comprises selectively forming controlled-collapse chip connection (C-4) solder pads.
18. The method of
claim 16
, wherein selectively aligning the plurality of semiconductor chips comprises aligning corresponding microbumps on adjacent surfaces of the plurality of semiconductor chips in the stack.
19. The method of
claim 16
, wherein bonding the microbumps comprises bringing the microbumps into contact with each other.
20. A system, comprising:
a processor circuit;
a memory module that is communicatively coupled to the processor circuit; and
wherein the memory module includes a plurality of semiconductor memory chips that are coupled in a stack by microbump bonding and coaxial conductors that extend through the thickness of the semiconductor chips.
21. The system of
claim 20
, wherein the memory module comprises:
a plurality of vias formed through the thickness of each semiconductor memory chip;
a plurality of coaxial conductors, each having first and second opposite ends and formed in one of the plurality of vias;
each coaxial conductor selectively interconnected with a memory circuit of its semiconductor memory chip; and
a plurality of microbumps, each microbump formed on an end of a selected conductor so as to interconnect the memory circuits of the plurality of stacked semiconductor memory chips.
22. The system of
claim 21
, wherein the microbumps comprise controlled-collapse chip connections (C-4) solder pads.
23. The system of
claim 21
, wherein each conductor comprises:
an outer conductive layer formed along a wall of a selected via;
an insulator layer; and
an inner conductive layer substantially parallel to and separated from the outer conductive layer by the insulator layer.
24. The system of
claim 21
, wherein the outer conductive layer comprises a layer of doped semiconductor material.
25. The system of
claim 21
, wherein the outer conductive layer comprises a metal layer that lines a surface of the via.
26. A memory cube, comprising:
a plurality of semiconductor dies;
each semiconductor die including a memory circuit formed in a working surface of the semiconductor die;
a plurality of coaxial conductors formed through the thickness of each semiconductor die and having first and second opposite ends;
a metallization layer formed on the working surface of each semiconductor die to selectively interconnect the coaxial conductors with the memory circuit;
a plurality of microbumps on each semiconductor die, each microbump coupled to an end of a selected coaxial conductor; and
wherein the semiconductor dies are disposed in a stack with microbumps on surfaces of adjacent semiconductor dies being bonded together to interconnect the memory circuits in the memory cube.
27. The memory cube of
claim 26
, wherein the microbumps comprise controlled-collapse chip connections (C-4) solder pads.
28. The memory cube of
claim 26
, wherein each conductor comprises:
an outer conductive layer formed along a wall of a selected via;
an insulator layer; and
an inner conductive layer substantially parallel to and separated from the outer conductive layer by the insulator layer.
29. The memory cube of
claim 26
, wherein the outer conductive layer comprises a layer of doped semiconductor material.
30. The memory cube of
claim 26
, wherein the outer conductive layer comprises a metal layer that lines a surface of the via.
31. The memory cube of
claim 26
, wherein the microbumps are formed around a periphery of the semiconductor die.
US09/854,809 1998-11-23 2001-05-14 Stacked integrated circuits Expired - Lifetime US6395630B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/854,809 US6395630B2 (en) 1998-11-23 2001-05-14 Stacked integrated circuits

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/198,554 US6122187A (en) 1998-11-23 1998-11-23 Stacked integrated circuits
US09/665,255 US6314013B1 (en) 1998-11-23 2000-09-19 Stacked integrated circuits
US09/854,809 US6395630B2 (en) 1998-11-23 2001-05-14 Stacked integrated circuits

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/665,255 Division US6314013B1 (en) 1998-11-23 2000-09-19 Stacked integrated circuits

Publications (2)

Publication Number Publication Date
US20010033509A1 true US20010033509A1 (en) 2001-10-25
US6395630B2 US6395630B2 (en) 2002-05-28

Family

ID=22733871

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/198,554 Expired - Lifetime US6122187A (en) 1998-11-23 1998-11-23 Stacked integrated circuits
US09/665,255 Expired - Fee Related US6314013B1 (en) 1998-11-23 2000-09-19 Stacked integrated circuits
US09/854,809 Expired - Lifetime US6395630B2 (en) 1998-11-23 2001-05-14 Stacked integrated circuits

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/198,554 Expired - Lifetime US6122187A (en) 1998-11-23 1998-11-23 Stacked integrated circuits
US09/665,255 Expired - Fee Related US6314013B1 (en) 1998-11-23 2000-09-19 Stacked integrated circuits

Country Status (1)

Country Link
US (3) US6122187A (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060281243A1 (en) * 2005-06-14 2006-12-14 John Trezza Through chip connection
WO2006138492A2 (en) * 2005-06-14 2006-12-28 Cubic Wafer, Inc. Post & penetration interconnection
WO2007023416A1 (en) * 2005-08-26 2007-03-01 Philips Intellectual Property & Standards Gmbh Electrically shielded through-wafer interconnect
US20070105429A1 (en) * 2005-11-04 2007-05-10 Georgia Tech Research Corporation High performance interconnect devices & structures
US7251799B2 (en) 2005-08-30 2007-07-31 Sony Corporation Metal interconnect structure for integrated circuits and a design rule therefor
US20080090413A1 (en) * 2006-10-17 2008-04-17 John Trezza Wafer via formation
US20080157787A1 (en) * 2007-01-03 2008-07-03 Cubic Wafer, Inc. Sensitivity capacitive sensor
US20080197488A1 (en) * 2007-02-15 2008-08-21 John Trezza Bowed wafer hybridization compensation
US20080200022A1 (en) * 2007-02-15 2008-08-21 John Callahan Post-seed deposition process
US20080197508A1 (en) * 2007-02-16 2008-08-21 John Trezza Plated pillar package formation
US20080197893A1 (en) * 2007-02-15 2008-08-21 Wyman Theodore J Ted Variable off-chip drive
US7422975B2 (en) 2005-08-18 2008-09-09 Sony Corporation Composite inter-level dielectric structure for an integrated circuit
US20080246145A1 (en) * 2007-04-05 2008-10-09 John Trezza Mobile binding in an electronic connection
US20080245846A1 (en) * 2007-04-05 2008-10-09 John Trezza Heat cycle-able connection
US20080261392A1 (en) * 2007-04-23 2008-10-23 John Trezza Conductive via formation
US20080258284A1 (en) * 2007-04-23 2008-10-23 John Trezza Ultra-thin chip packaging
US7465652B2 (en) 2005-08-16 2008-12-16 Sony Corporation Method of forming a catalyst layer on the barrier layer of a conductive interconnect of a semiconductor device
US7521806B2 (en) 2005-06-14 2009-04-21 John Trezza Chip spanning connection
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US7781886B2 (en) 2005-06-14 2010-08-24 John Trezza Electronic chip contact structure
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US8586468B2 (en) 2005-08-24 2013-11-19 Sony Corporation Integrated circuit chip stack employing carbon nanotube interconnects

Families Citing this family (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6198168B1 (en) * 1998-01-20 2001-03-06 Micron Technologies, Inc. Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same
US6150188A (en) 1998-02-26 2000-11-21 Micron Technology Inc. Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same
US6090636A (en) 1998-02-26 2000-07-18 Micron Technology, Inc. Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same
US7157314B2 (en) * 1998-11-16 2007-01-02 Sandisk Corporation Vertically stacked field programmable nonvolatile memory and method of fabrication
JP2000243900A (en) * 1999-02-23 2000-09-08 Rohm Co Ltd Semiconductor chip, semiconductor device using it, and manufacture of semiconductor chip
JP4245754B2 (en) * 1999-11-02 2009-04-02 パナソニック株式会社 Semiconductor device
US6683372B1 (en) 1999-11-18 2004-01-27 Sun Microsystems, Inc. Memory expansion module with stacked memory packages and a serial storage unit
US8575719B2 (en) 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
KR100821456B1 (en) 2000-08-14 2008-04-11 샌디스크 쓰리디 엘엘씨 Dense arrays and charge storage devices, and methods for making same
US6737740B2 (en) * 2001-02-08 2004-05-18 Micron Technology, Inc. High performance silicon contact for flip chip
US7352199B2 (en) * 2001-02-20 2008-04-01 Sandisk Corporation Memory card with enhanced testability and methods of making and using the same
US6498381B2 (en) * 2001-02-22 2002-12-24 Tru-Si Technologies, Inc. Semiconductor structures having multiple conductive layers in an opening, and methods for fabricating same
JP2002305282A (en) * 2001-04-06 2002-10-18 Shinko Electric Ind Co Ltd Semiconductor element and structure for connecting the same, and semiconductor device with stacked semiconductor elements
US6734538B1 (en) 2001-04-12 2004-05-11 Bae Systems Information & Electronic Systems Integration, Inc. Article comprising a multi-layer electronic package and method therefor
DE10126610B4 (en) * 2001-05-31 2007-11-29 Infineon Technologies Ag Memory module and method for testing a semiconductor chip
US6525953B1 (en) 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
US6593624B2 (en) 2001-09-25 2003-07-15 Matrix Semiconductor, Inc. Thin film transistors with vertically offset drain regions
US6843421B2 (en) 2001-08-13 2005-01-18 Matrix Semiconductor, Inc. Molded memory module and method of making the module absent a substrate support
US6750516B2 (en) * 2001-10-18 2004-06-15 Hewlett-Packard Development Company, L.P. Systems and methods for electrically isolating portions of wafers
US6624485B2 (en) 2001-11-05 2003-09-23 Matrix Semiconductor, Inc. Three-dimensional, mask-programmed read only memory
JP3495727B2 (en) * 2001-11-07 2004-02-09 新光電気工業株式会社 Semiconductor package and manufacturing method thereof
WO2003063242A1 (en) * 2002-01-16 2003-07-31 Alfred E. Mann Foundation For Scientific Research Space-saving packaging of electronic circuits
US6731011B2 (en) 2002-02-19 2004-05-04 Matrix Semiconductor, Inc. Memory module having interconnected and stacked integrated circuits
US6594171B1 (en) * 2002-03-07 2003-07-15 Hewlett-Packard Development Company, L.P. Memory systems and methods of making the same
US6853049B2 (en) 2002-03-13 2005-02-08 Matrix Semiconductor, Inc. Silicide-silicon oxide-semiconductor antifuse device and method of making
US6542393B1 (en) 2002-04-24 2003-04-01 Ma Laboratories, Inc. Dual-bank memory module with stacked DRAM chips having a concave-shaped re-route PCB in-between
US6737675B2 (en) 2002-06-27 2004-05-18 Matrix Semiconductor, Inc. High density 3D rail stack arrays
US6841883B1 (en) 2003-03-31 2005-01-11 Micron Technology, Inc. Multi-dice chip scale semiconductor components and wafer level methods of fabrication
US8471263B2 (en) * 2003-06-24 2013-06-25 Sang-Yun Lee Information storage system which includes a bonded semiconductor structure
US20050046034A1 (en) * 2003-09-03 2005-03-03 Micron Technology, Inc. Apparatus and method for high density multi-chip structures
US6864171B1 (en) * 2003-10-09 2005-03-08 Infineon Technologies Ag Via density rules
US7030470B1 (en) 2004-05-11 2006-04-18 Sun Microsystems, Inc. Using chip lamination to couple an integrated circuit with a microstrip transmission line
US7419852B2 (en) * 2004-08-27 2008-09-02 Micron Technology, Inc. Low temperature methods of forming back side redistribution layers in association with through wafer interconnects, semiconductor devices including same, and assemblies
US7400047B2 (en) * 2004-12-13 2008-07-15 Agere Systems Inc. Integrated circuit with stacked-die configuration utilizing substrate conduction
US7317256B2 (en) * 2005-06-01 2008-01-08 Intel Corporation Electronic packaging including die with through silicon via
US7560813B2 (en) 2005-06-14 2009-07-14 John Trezza Chip-based thermo-stack
US7534722B2 (en) 2005-06-14 2009-05-19 John Trezza Back-to-front via process
US8456015B2 (en) 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection
KR100713121B1 (en) 2005-09-27 2007-05-02 한국전자통신연구원 Chip and a chip stack using the same and a method for manufacturing the same
US20080116584A1 (en) * 2006-11-21 2008-05-22 Arkalgud Sitaram Self-aligned through vias for chip stacking
US7747223B2 (en) * 2007-03-29 2010-06-29 Research In Motion Limited Method, system and mobile device for prioritizing a discovered device list
US7514797B2 (en) * 2007-05-31 2009-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-die wafer level packaging
US20100065949A1 (en) * 2008-09-17 2010-03-18 Andreas Thies Stacked Semiconductor Chips with Through Substrate Vias
JP2010080752A (en) * 2008-09-26 2010-04-08 Panasonic Corp Method of manufacturing semiconductor device
US8093151B2 (en) * 2009-03-13 2012-01-10 Stats Chippac, Ltd. Semiconductor die and method of forming noise absorbing regions between THVS in peripheral region of the die
US8227708B2 (en) * 2009-12-14 2012-07-24 Qualcomm Incorporated Via structure integrated in electronic substrate
DE102011104305A1 (en) 2011-06-16 2012-12-20 Austriamicrosystems Ag Production method for a semiconductor component with a conductor layer in the semiconductor body and semiconductor component
US20140264783A1 (en) * 2013-03-13 2014-09-18 Altera Corporation Apparatus for electronic assembly with improved interconnect and associated methods
US9627395B2 (en) 2015-02-11 2017-04-18 Sandisk Technologies Llc Enhanced channel mobility three-dimensional memory structure and method of making thereof
US9478495B1 (en) 2015-10-26 2016-10-25 Sandisk Technologies Llc Three dimensional memory device containing aluminum source contact via structure and method of making thereof
KR102059968B1 (en) 2018-04-05 2019-12-27 한국과학기술연구원 Optical interconnection between semiconductor chips using mid-infrared

Family Cites Families (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3698082A (en) * 1966-04-25 1972-10-17 Texas Instruments Inc Complex circuit array method
US4394712A (en) * 1981-03-18 1983-07-19 General Electric Company Alignment-enhancing feed-through conductors for stackable silicon-on-sapphire wafers
US5399898A (en) * 1992-07-17 1995-03-21 Lsi Logic Corporation Multi-chip semiconductor arrangements using flip chip dies
JP2692461B2 (en) * 1991-10-26 1997-12-17 日本電気株式会社 Semiconductor device
US5128831A (en) * 1991-10-31 1992-07-07 Micron Technology, Inc. High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias
US5200917A (en) * 1991-11-27 1993-04-06 Micron Technology, Inc. Stacked printed circuit board device
US5578526A (en) * 1992-03-06 1996-11-26 Micron Technology, Inc. Method for forming a multi chip module (MCM)
WO1994005039A1 (en) * 1992-08-20 1994-03-03 Capps David A Semiconductor wafer for lamination applications
US5404044A (en) * 1992-09-29 1995-04-04 International Business Machines Corporation Parallel process interposer (PPI)
JPH06125208A (en) * 1992-10-09 1994-05-06 Mitsubishi Electric Corp Microwave integrated circuit and its production
JPH06268101A (en) * 1993-03-17 1994-09-22 Hitachi Ltd Semiconductor device and its manufacture, electronic device, lead frame, and mounting substrate
JP3354937B2 (en) * 1993-04-23 2002-12-09 イルビン センサーズ コーポレーション An electronic module including a stack of IC chips each interacting with an IC chip fixed to the surface of the stack.
DE4314907C1 (en) * 1993-05-05 1994-08-25 Siemens Ag Method for producing semiconductor components making electrically conducting contact with one another vertically
EP1178530A2 (en) * 1993-09-30 2002-02-06 Kopin Corporation Three-dimensional processor using transferred thin film circuits
US5434452A (en) * 1993-11-01 1995-07-18 Motorola, Inc. Z-axis compliant mechanical IC wiring substrate and method for making the same
US5902118A (en) * 1994-07-05 1999-05-11 Siemens Aktiengesellschaft Method for production of a three-dimensional circuit arrangement
US5521406A (en) * 1994-08-31 1996-05-28 Texas Instruments Incorporated Integrated circuit with improved thermal impedance
US5587119A (en) * 1994-09-14 1996-12-24 E-Systems, Inc. Method for manufacturing a coaxial interconnect
US5783870A (en) * 1995-03-16 1998-07-21 National Semiconductor Corporation Method for connecting packages of a stacked ball grid array structure
US5814889A (en) * 1995-06-05 1998-09-29 Harris Corporation Intergrated circuit with coaxial isolation and method
US5682062A (en) * 1995-06-05 1997-10-28 Harris Corporation System for interconnecting stacked integrated circuits
US5661901A (en) * 1995-07-10 1997-09-02 Micron Technology, Inc. Method for mounting and electrically interconnecting semiconductor dice
US5696031A (en) * 1996-11-20 1997-12-09 Micron Technology, Inc. Device and method for stacking wire-bonded integrated circuit dice on flip-chip bonded integrated circuit dice
US5789271A (en) * 1996-03-18 1998-08-04 Micron Technology, Inc. Method for fabricating microbump interconnect for bare semiconductor dice
US5903045A (en) * 1996-04-30 1999-05-11 International Business Machines Corporation Self-aligned connector for stacked chip module
US5808360A (en) * 1996-05-15 1998-09-15 Micron Technology, Inc. Microbump interconnect for bore semiconductor dice
JPH1065034A (en) * 1996-08-21 1998-03-06 Ngk Spark Plug Co Ltd Wiring substrate for electronic parts and package of electronic parts
US5801452A (en) * 1996-10-25 1998-09-01 Micron Technology, Inc. Multi chip module including semiconductor wafer or dice, interconnect substrate, and alignment member
US5818697A (en) * 1997-03-21 1998-10-06 International Business Machines Corporation Flexible thin film ball grid array containing solder mask
JP2964983B2 (en) * 1997-04-02 1999-10-18 日本電気株式会社 Three-dimensional memory module and semiconductor device using the same
US5915167A (en) * 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
US6143616A (en) * 1997-08-22 2000-11-07 Micron Technology, Inc. Methods of forming coaxial integrated circuitry interconnect lines
JP2870530B1 (en) * 1997-10-30 1999-03-17 日本電気株式会社 Stack module interposer and stack module

Cited By (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7482272B2 (en) 2005-06-14 2009-01-27 John Trezza Through chip connection
US7808111B2 (en) 2005-06-14 2010-10-05 John Trezza Processed wafer via
US20060281243A1 (en) * 2005-06-14 2006-12-14 John Trezza Through chip connection
WO2006138492A3 (en) * 2005-06-14 2007-03-29 Cubic Wafer Inc Post & penetration interconnection
US8154131B2 (en) 2005-06-14 2012-04-10 Cufer Asset Ltd. L.L.C. Profiled contact
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US8093729B2 (en) 2005-06-14 2012-01-10 Cufer Asset Ltd. L.L.C. Electrically conductive interconnect system and method
US9324629B2 (en) 2005-06-14 2016-04-26 Cufer Asset Ltd. L.L.C. Tooling for coupling multiple electronic chips
US7847412B2 (en) 2005-06-14 2010-12-07 John Trezza Isolating chip-to-chip contact
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US8283778B2 (en) 2005-06-14 2012-10-09 Cufer Asset Ltd. L.L.C. Thermally balanced via
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
WO2006138492A2 (en) * 2005-06-14 2006-12-28 Cubic Wafer, Inc. Post & penetration interconnection
US7781886B2 (en) 2005-06-14 2010-08-24 John Trezza Electronic chip contact structure
US7884483B2 (en) 2005-06-14 2011-02-08 Cufer Asset Ltd. L.L.C. Chip connector
US7989958B2 (en) 2005-06-14 2011-08-02 Cufer Assett Ltd. L.L.C. Patterned contact
US7932584B2 (en) 2005-06-14 2011-04-26 Cufer Asset Ltd. L.L.C. Stacked chip-based system and method
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7521806B2 (en) 2005-06-14 2009-04-21 John Trezza Chip spanning connection
US7538033B2 (en) 2005-06-14 2009-05-26 John Trezza Post-attachment chip-to-chip connection
US7969015B2 (en) 2005-06-14 2011-06-28 Cufer Asset Ltd. L.L.C. Inverse chip connector
US7942182B2 (en) 2005-06-14 2011-05-17 Cufer Asset Ltd. L.L.C. Rigid-backed, membrane-based chip tooling
US7465652B2 (en) 2005-08-16 2008-12-16 Sony Corporation Method of forming a catalyst layer on the barrier layer of a conductive interconnect of a semiconductor device
US7422975B2 (en) 2005-08-18 2008-09-09 Sony Corporation Composite inter-level dielectric structure for an integrated circuit
US8586468B2 (en) 2005-08-24 2013-11-19 Sony Corporation Integrated circuit chip stack employing carbon nanotube interconnects
US20100171196A1 (en) * 2005-08-26 2010-07-08 Koninklijke Philips Electronics N.V. Electrically shielded through-wafer interconnect
WO2007023416A1 (en) * 2005-08-26 2007-03-01 Philips Intellectual Property & Standards Gmbh Electrically shielded through-wafer interconnect
US8018067B2 (en) 2005-08-26 2011-09-13 Koninklijke Philips Electronics N.V. Electrically shielded through-wafer interconnect
US7251799B2 (en) 2005-08-30 2007-07-31 Sony Corporation Metal interconnect structure for integrated circuits and a design rule therefor
US7798817B2 (en) 2005-11-04 2010-09-21 Georgia Tech Research Corporation Integrated circuit interconnects with coaxial conductors
US20070105429A1 (en) * 2005-11-04 2007-05-10 Georgia Tech Research Corporation High performance interconnect devices & structures
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7871927B2 (en) 2006-10-17 2011-01-18 Cufer Asset Ltd. L.L.C. Wafer via formation
US20080090413A1 (en) * 2006-10-17 2008-04-17 John Trezza Wafer via formation
US8499434B2 (en) 2007-01-03 2013-08-06 Cufer Asset Ltd. L.L.C. Method of making a capacitive sensor
US20080157787A1 (en) * 2007-01-03 2008-07-03 Cubic Wafer, Inc. Sensitivity capacitive sensor
US20100055838A1 (en) * 2007-01-03 2010-03-04 Abhay Misra Sensitivity capacitive sensor
US7705613B2 (en) 2007-01-03 2010-04-27 Abhay Misra Sensitivity capacitive sensor
US7705632B2 (en) 2007-02-15 2010-04-27 Wyman Theodore J Ted Variable off-chip drive
US7598163B2 (en) 2007-02-15 2009-10-06 John Callahan Post-seed deposition process
US7803693B2 (en) 2007-02-15 2010-09-28 John Trezza Bowed wafer hybridization compensation
US20100176844A1 (en) * 2007-02-15 2010-07-15 Wyman Theodore J Ted Variable off-chip drive
US20080197488A1 (en) * 2007-02-15 2008-08-21 John Trezza Bowed wafer hybridization compensation
US20080200022A1 (en) * 2007-02-15 2008-08-21 John Callahan Post-seed deposition process
US20080197893A1 (en) * 2007-02-15 2008-08-21 Wyman Theodore J Ted Variable off-chip drive
US7969192B2 (en) 2007-02-15 2011-06-28 Cufer Asset Ltd. L.L.C. Variable off-chip drive
US7670874B2 (en) 2007-02-16 2010-03-02 John Trezza Plated pillar package formation
US20080197508A1 (en) * 2007-02-16 2008-08-21 John Trezza Plated pillar package formation
US20080245846A1 (en) * 2007-04-05 2008-10-09 John Trezza Heat cycle-able connection
US20080246145A1 (en) * 2007-04-05 2008-10-09 John Trezza Mobile binding in an electronic connection
US7850060B2 (en) 2007-04-05 2010-12-14 John Trezza Heat cycle-able connection
US7748116B2 (en) 2007-04-05 2010-07-06 John Trezza Mobile binding in an electronic connection
US7960210B2 (en) 2007-04-23 2011-06-14 Cufer Asset Ltd. L.L.C. Ultra-thin chip packaging
US20080258284A1 (en) * 2007-04-23 2008-10-23 John Trezza Ultra-thin chip packaging
US20080261392A1 (en) * 2007-04-23 2008-10-23 John Trezza Conductive via formation
US20090267219A1 (en) * 2007-04-23 2009-10-29 John Trezza Ultra-thin chip packaging

Also Published As

Publication number Publication date
US6314013B1 (en) 2001-11-06
US6395630B2 (en) 2002-05-28
US6122187A (en) 2000-09-19

Similar Documents

Publication Publication Date Title
US6314013B1 (en) Stacked integrated circuits
US6376909B1 (en) Mixed-mode stacked integrated circuit with power supply circuit part of the stack
US8018069B2 (en) Through-hole contacts in a semiconductor device
KR100552551B1 (en) High performance silicon contact for flip chip
US6709978B2 (en) Method for forming integrated circuits using high aspect ratio vias through a semiconductor wafer
KR101086520B1 (en) Electronic device, assembly and methods of manufacturing an electronic device
US5563762A (en) Capacitor for an integrated circuit and method of formation thereof, and a method of adding on-chip capacitors to an integrated circuit
EP1851797B1 (en) Device and method for fabricating double-sided soi wafer scale package with through via connections
US5424245A (en) Method of forming vias through two-sided substrate
US7453150B1 (en) Three-dimensional face-to-face integration assembly
US8048801B2 (en) Substrate with feedthrough and method for producing the same
US20070087528A1 (en) Method and structure for vertically-stacked device contact
CN111769095B (en) Three-dimensional capacitance inductor based on high-functional-density silicon through hole structure and preparation method
US20040080013A1 (en) Chip-stack semiconductor device and manufacturing method of the same
JP2023531212A (en) Contact pad of three-dimensional memory device and manufacturing method thereof
US20210287984A1 (en) On integrated circuit (ic) device capacitor between metal lines
US20020086518A1 (en) Methods for producing electrode and semiconductor device
US20230009279A1 (en) Semiconductor device with capacitor and method for forming the same
US20230215909A1 (en) Capacitor structure and method for forming the same
TWI826772B (en) Contact pad of three dimensional memory device and manufacturing method thereof
CN111463174A (en) Semiconductor device package structure and manufacturing method thereof
CN107369649B (en) Semiconductor device and manufacturing method thereof
CN116018060B (en) Semiconductor structure, preparation method thereof and packaging structure
US20230369388A1 (en) Deep trench capacitor including stress-relief voids and methods of forming the same
US20240030359A1 (en) Semiconductor device with capacitor and method for forming the same

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731