US20020000615A1 - Multistack 3-dimensional high density semiconductor device and method for fabrication - Google Patents

Multistack 3-dimensional high density semiconductor device and method for fabrication Download PDF

Info

Publication number
US20020000615A1
US20020000615A1 US09/925,525 US92552501A US2002000615A1 US 20020000615 A1 US20020000615 A1 US 20020000615A1 US 92552501 A US92552501 A US 92552501A US 2002000615 A1 US2002000615 A1 US 2002000615A1
Authority
US
United States
Prior art keywords
active devices
multistack
semiconductor
semiconductor substrate
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/925,525
Other versions
US6451634B2 (en
Inventor
William Ma
Dominic Schepis
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/925,525 priority Critical patent/US6451634B2/en
Publication of US20020000615A1 publication Critical patent/US20020000615A1/en
Application granted granted Critical
Publication of US6451634B2 publication Critical patent/US6451634B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate

Definitions

  • the present invention relates to multistack 3-dimensional semiconductor structures.
  • the present invention relates to a method for fabricating the multistack 3-dimensional semiconductor structures.
  • active devices are formed on a semiconductor substrate followed by adhering a second semiconductor layer above the active devices and then building active devices on this additional semiconductor layer.
  • the present invention makes it possible to obtain improvements in function, density and performance as compared to multistack devices previously suggested.
  • Planar technology is principally used currently for fabricating semiconductor surfaces.
  • the level of integration that can be achieved on a semiconductor chip is limited by the size of the chip and by the structural fineness that is obtainable.
  • the performance of a system which is realized using planar technology and which comprises a plurality of chips connected to one another is restricted by the number of possible connections between individual chips via connection contacts, the signal transmission speed that can be achieved via such connections (the so-called frequency performance) and also by the power consumption.
  • the present invention provides for a multistack three-dimensional semiconductor structure that does not require the precision alignment of prior art devices. Moreover, the multistack three-dimensional semiconductor structures of the present invention make possible improvements in function, density and performance of the devices.
  • the present invention relates to a multistack three-dimensional semiconductor structure that comprises a first level structure comprising a semiconductor substrate and first active devices.
  • a second level structure comprising a SOI semiconductor structure is bonded to the first level structure and further comprises second active devices.
  • the first active devices according to the present invention are more heat tolerant in device design than the second active devices.
  • the present invention relates to a method for fabricating a multistack three-dimensional semiconductor structure.
  • the method comprises providing a first level structure comprising a semiconductor substrate and first active devices.
  • a layer of insulation is provided on the first level structure and electrical interconnections are provided to connect selected portions of the first level structure to subsequently to be provided second level structure.
  • a second semiconductor structure is bonded on top of the insulating layer.
  • the thickness of the semiconductor structure is reduced followed by forming second active devices on the semiconductor structure.
  • the first active devices are more heat tolerant in device design than the second active devices. Electrical connections are created between the first level structure and second active devices.
  • the present invention also relates to semiconductor devices obtained by the above-described process.
  • FIGS. 1 - 6 are schematic diagrams of a structure in accordance with the present invention in various stages of the process according to an embodiment of the present invention.
  • a first semiconductor substrate 1 is provided.
  • the semiconductor substrate is typically monocrystalline silicon or a SOI substrate (silicon on insulator substrate) as illustrated in FIG. 1.
  • the SOI substrate comprises a silicon wafer 2 and an insulating layer 3 provided thereon.
  • the insulating layer 3 can be grown on the substrate 2 or can be provided by deposition techniques such as chemical vapor deposition (CVD) or physical vapor deposition (PVD). Also, the insulating layer 3 can be provided by thermal oxidation of the substrate 2 to provide a silicon dioxide or insulating layer 3 can be provided by SIMOX or other well known methods of making SOI.
  • this layer 3 is about 1000 to about 5000 ⁇ thick and preferably about 1500 ⁇ to about 2500 ⁇ thick.
  • a thin silicon layer 4 is provided on the insulating layer 3 .
  • This layer 4 is typically about 500 ⁇ to about 4000 ⁇ thick and preferably about 1000 ⁇ to about 2000 ⁇ thick.
  • Active devices are created on the silicon substrate 4 by well known techniques. These active devices provided must have high thermal tolerance since they will be subjected to subsequent thermal cycling during the remaining fabrication of the device and as such are less sensitive to thermal processing as compared to the devices that are to be created in the second subsequent level such as having dopant profiles which are not as shallow as those in devices in the second level. Such devices can include resistors, capacitors, diodes and transistors, and other devices with relatively large thermal budgets.
  • an insulating layer 6 is provided on the device substrate 4 .
  • this layer is about 1000 ⁇ to about 20,000 ⁇ thick and preferably is about 1000 to about 10,000 ⁇ thick, and is generally an oxide which can be formed for instance by thermal oxidation of the underlying silicon substrate or by known deposition techniques such as chemical vapor deposition or physical vapor deposition.
  • Selected portions of the insulating layer 6 are removed by etching in a predetermined pattern such as using reactive ion etching for providing vias therein for subsequent interconnections.
  • a conductive material such as doped polycrystalline silicon is deposited followed by chemical mechanical polishing to remove the polycrystalline from the top of the insulating layer 6 and to leave polycrystalline silicon in the vias to provide for local interconnection 11 of the non-critical devices and to provide for subsequent electrical interconnection 12 to the upper level to be provided.
  • alignment marks are needed, such can be opened by conventional lithography and reactive ion etching.
  • a further insulating layer 8 is provided such as by chemical vapor deposition or physical vapor deposition.
  • This insulating layer is typically about 50 ⁇ to about 5000 ⁇ thick and preferably about 100 ⁇ to about 500 ⁇ thick.
  • a second semiconductor substrate 9 such as monocrystalline silicon is bonded to the insulating layer using Vander Walls force as described in U.S. Pat. No. 5,374,564.
  • the second substrate is then thinned using binding or etching but preferably using a procedure referred to as “Smart Cut” or similar procedure such as SiGEN's PIII SOI process.
  • Smart Cut processes can be found in Auberton-Herve, SOI: Materials to Systems, IDEM96-3210; U.S. Pat. No. 5,374,564 and U.S. Pat. No. 5,882,987, disclosures of which are incorporated herein by reference.
  • Such process involves subjecting the silicon substrate 9 to ion implantation such as H+ at a depth creating layer of gaseous microbubbles separated from a relatively thin upper region.
  • ion implantation such as H+
  • rare gas ions can also be employed.
  • the substrate is subjected to thermal treatment at a temperature above that at which the ion bombardment took place and which thermal treatment creates a crystalline rearrangement in the wafer and pressure effect which causes separation between the thin film portion which is bonded to the insulating layer and the majority of the substrate.
  • the device can be subjected to additional chemical mechanical polishing to planarize the second silicon layer 9 .
  • the thickness if typically about 500 ⁇ to about 2500 ⁇ .
  • the high performance devices are created on the thin silicon layer 9 by well known techniques.
  • Another insulating layer 10 such as silicon oxide and or silicon nitride is deposited such as by chemical vapor deposition. This layer is typically about 5000 ⁇ to about 15,000 ⁇ thick and preferably about 7000 to about 12,000 ⁇ thick.
  • active devices from the second level structure are connected to the first level interconnection pads.
  • This is achieved by known photolithographic techniques. For example selected portions of the silicon substrate 9 and insulating layers 10 and 8 can be removed down to the first level interconnection pads 12 by employing conventional techniques such as providing a radiation sensitive photoresist material (not shown) and then patterning it to the desired structure.
  • the patterned resist acts as a mask for removing selected portions of the insulating layers and thin silicon layers. These can be removed by reactive ion etching.
  • the photoresist after patterning is then removed such as by dissolving in a suitable solvent.
  • a conductive material 13 such as doped polycrystalline silicon or a metallic silicide is deposited in the via and on top of insulating layer 10 .
  • the material on top of the insulating layer 10 is removed by chemical mechanical polishing to provide a planar structure as illustrated in FIG. 5.
  • FIG. 6 illustrates providing the back end of the line (BEOL) 14 process to connect devices to complete the chip functionality.

Abstract

A multistack 3-D semiconductor structure comprising a first level structure comprising a first semiconductor substrate and first active devices; and a second level structure comprising a SOI semiconductor structure bonded to the first level structure and further comprising second active devices; and wherein the first active devices are more heat tolerant than the second active devices is provided along with a method for its fabrication.

Description

    DESCRIPTION
  • 1. Technical Field [0001]
  • The present invention relates to multistack 3-dimensional semiconductor structures. In addition, the present invention relates to a method for fabricating the multistack 3-dimensional semiconductor structures. According to the present invention, active devices are formed on a semiconductor substrate followed by adhering a second semiconductor layer above the active devices and then building active devices on this additional semiconductor layer. The present invention makes it possible to obtain improvements in function, density and performance as compared to multistack devices previously suggested. [0002]
  • BACKGROUND OF INVENTION
  • Planar technology is principally used currently for fabricating semiconductor surfaces. The level of integration that can be achieved on a semiconductor chip is limited by the size of the chip and by the structural fineness that is obtainable. The performance of a system which is realized using planar technology and which comprises a plurality of chips connected to one another is restricted by the number of possible connections between individual chips via connection contacts, the signal transmission speed that can be achieved via such connections (the so-called frequency performance) and also by the power consumption. [0003]
  • In order to overcome these restrictions, three-dimensional circuit arrangements have been suggested. In such arrangement, a plurality of chip planes are arranged one above the other in the third-dimensional circuit arrangements. The necessary electrical connections between the chip planes are produced by making direct contact. [0004]
  • For example, it has been suggested for producing three-dimensional integrated circuits, to deposit a further semiconductor layer on a substrate in which a plane of components has been produced. The semiconductor layer is recrystallized for instance by laser annealing. A further component plane is then realized in the recrystallized layer. The components produced in the substrate prior to the deposition of the further semiconductor are exposed during the recrystallization step to the thermal loading associated with the laser annealing, which leads to a very limited yield for the chips due to large numbers of defects which typically occur. [0005]
  • It has also been suggested to produce a three-dimensional integrated circuit by first producing the individual component planes separately from one another in different substrates. The substrates are then thinned to a few microns in thickness and are connected to one another with the aid of the wafer bonding method. For the electrical connection of the various component planes, the thin substrates are provided on their front and rear sides with contacts for subsequent interchip connections. This has the disadvantage that the thinned wafers have to be processed on both the front and rear sides. However, rear side processes are not provided in the standard planar technology. A number of handling problems remain unsolved in connection with this method. A further disadvantage of this particular method is that the functionality of the individual component planes cannot easily be tested before they are joined together, since individual components, but not completed circuits, are produced in each individual plane. [0006]
  • In addition, there have been suggestions for fabricating three-dimensional devices by creating the desired devices on individual semiconductor wafers prior to bonding them together to form the multilevel device. However, a major problem associated with this approach is that very precise alignment is required between the chips since the chips have already been built and are complete prior to the bonding. It is not entirely apparent how this precision alignment can be achieved on a practical basis. Furthermore, these processes require substantial thinning of one of the wafers by grinding or etching on the back side such as from a thickness of about 10-20 mils down to about 5 microns. This is an extremely different procedure to carry out. Moreover, great difficulties exist in controlling the thickness uniformity. [0007]
  • Accordingly, it would be desirable to provide three-dimensional multilayer devices that did not require the precise alignment as mentioned above. [0008]
  • SUMMARY OF INVENTION
  • The present invention provides for a multistack three-dimensional semiconductor structure that does not require the precision alignment of prior art devices. Moreover, the multistack three-dimensional semiconductor structures of the present invention make possible improvements in function, density and performance of the devices. [0009]
  • More particularly, the present invention relates to a multistack three-dimensional semiconductor structure that comprises a first level structure comprising a semiconductor substrate and first active devices. A second level structure comprising a SOI semiconductor structure is bonded to the first level structure and further comprises second active devices. The first active devices according to the present invention are more heat tolerant in device design than the second active devices. [0010]
  • In addition, the present invention relates to a method for fabricating a multistack three-dimensional semiconductor structure. The method comprises providing a first level structure comprising a semiconductor substrate and first active devices. A layer of insulation is provided on the first level structure and electrical interconnections are provided to connect selected portions of the first level structure to subsequently to be provided second level structure. [0011]
  • A second semiconductor structure is bonded on top of the insulating layer. The thickness of the semiconductor structure is reduced followed by forming second active devices on the semiconductor structure. The first active devices are more heat tolerant in device design than the second active devices. Electrical connections are created between the first level structure and second active devices. [0012]
  • The present invention also relates to semiconductor devices obtained by the above-described process. [0013]
  • Still other objects and advantages of the present invention will become readily apparent by those skilled in the art from the following detailed description, wherein it is shown and described preferred embodiments of the invention, simply by way of illustration of the best mode contemplated of carrying out the invention. As will be realized the invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, without departing from the invention. Accordingly, the description is to be regarded as illustrative in nature and not as restrictive.[0014]
  • BRIEF DESCRIPTION OF DRAWING
  • The foregoing and other objects, aspects and advantages of the present invention will be better understood from the following detailed description of the present invention with reference to the drawings in which: [0015]
  • FIGS. [0016] 1-6 are schematic diagrams of a structure in accordance with the present invention in various stages of the process according to an embodiment of the present invention.
  • BEST AND VARIOUS MODES FOR CARRYING OUT INVENTION
  • In order to facilitate an understanding of the present invention, reference may be made to the figures which illustrate a diagrammatic representation of the steps of an embodiment according to the present invention. [0017]
  • According to the present invention, a first semiconductor substrate [0018] 1 is provided. The semiconductor substrate is typically monocrystalline silicon or a SOI substrate (silicon on insulator substrate) as illustrated in FIG. 1. The SOI substrate comprises a silicon wafer 2 and an insulating layer 3 provided thereon. The insulating layer 3 can be grown on the substrate 2 or can be provided by deposition techniques such as chemical vapor deposition (CVD) or physical vapor deposition (PVD). Also, the insulating layer 3 can be provided by thermal oxidation of the substrate 2 to provide a silicon dioxide or insulating layer 3 can be provided by SIMOX or other well known methods of making SOI. Typically, this layer 3 is about 1000 to about 5000 Å thick and preferably about 1500 Å to about 2500 Å thick. A thin silicon layer 4 is provided on the insulating layer 3. This layer 4 is typically about 500 Å to about 4000 Å thick and preferably about 1000 Å to about 2000 Å thick. Active devices are created on the silicon substrate 4 by well known techniques. These active devices provided must have high thermal tolerance since they will be subjected to subsequent thermal cycling during the remaining fabrication of the device and as such are less sensitive to thermal processing as compared to the devices that are to be created in the second subsequent level such as having dopant profiles which are not as shallow as those in devices in the second level. Such devices can include resistors, capacitors, diodes and transistors, and other devices with relatively large thermal budgets.
  • As illustrated in FIG. 2, an insulating [0019] layer 6 is provided on the device substrate 4. Typically, this layer is about 1000 Å to about 20,000 Å thick and preferably is about 1000 to about 10,000 Å thick, and is generally an oxide which can be formed for instance by thermal oxidation of the underlying silicon substrate or by known deposition techniques such as chemical vapor deposition or physical vapor deposition.
  • Selected portions of the insulating [0020] layer 6 are removed by etching in a predetermined pattern such as using reactive ion etching for providing vias therein for subsequent interconnections. Next, a conductive material such as doped polycrystalline silicon is deposited followed by chemical mechanical polishing to remove the polycrystalline from the top of the insulating layer 6 and to leave polycrystalline silicon in the vias to provide for local interconnection 11 of the non-critical devices and to provide for subsequent electrical interconnection 12 to the upper level to be provided. Furthermore, if alignment marks are needed, such can be opened by conventional lithography and reactive ion etching.
  • As illustrated in FIG. 3, a further insulating [0021] layer 8 is provided such as by chemical vapor deposition or physical vapor deposition. This insulating layer is typically about 50 Å to about 5000 Å thick and preferably about 100 Å to about 500 Å thick.
  • Next, a [0022] second semiconductor substrate 9 such as monocrystalline silicon is bonded to the insulating layer using Vander Walls force as described in U.S. Pat. No. 5,374,564. The second substrate is then thinned using binding or etching but preferably using a procedure referred to as “Smart Cut” or similar procedure such as SiGEN's PIII SOI process. A disclosure of Smart Cut processes can be found in Auberton-Herve, SOI: Materials to Systems, IDEM96-3210; U.S. Pat. No. 5,374,564 and U.S. Pat. No. 5,882,987, disclosures of which are incorporated herein by reference. Such process involves subjecting the silicon substrate 9 to ion implantation such as H+ at a depth creating layer of gaseous microbubbles separated from a relatively thin upper region. In place of or in addition to hydrogen ions, rare gas ions can also be employed. After the silicon substrate is bonded to the oxide layer as discussed above, the substrate is subjected to thermal treatment at a temperature above that at which the ion bombardment took place and which thermal treatment creates a crystalline rearrangement in the wafer and pressure effect which causes separation between the thin film portion which is bonded to the insulating layer and the majority of the substrate. If desired, the device can be subjected to additional chemical mechanical polishing to planarize the second silicon layer 9. The thickness if typically about 500 Å to about 2500 Å.
  • Next, as illustrated in FIG. 4, the high performance devices are created on the [0023] thin silicon layer 9 by well known techniques. Another insulating layer 10 such as silicon oxide and or silicon nitride is deposited such as by chemical vapor deposition. This layer is typically about 5000 Å to about 15,000 Å thick and preferably about 7000 to about 12,000 Å thick.
  • As illustrated in FIG. 5, active devices from the second level structure are connected to the first level interconnection pads. This is achieved by known photolithographic techniques. For example selected portions of the [0024] silicon substrate 9 and insulating layers 10 and 8 can be removed down to the first level interconnection pads 12 by employing conventional techniques such as providing a radiation sensitive photoresist material (not shown) and then patterning it to the desired structure. The patterned resist acts as a mask for removing selected portions of the insulating layers and thin silicon layers. These can be removed by reactive ion etching. The photoresist after patterning is then removed such as by dissolving in a suitable solvent. After removal of portions of the insulating layers 8 and 10 and silicon layer 9, a conductive material 13 such as doped polycrystalline silicon or a metallic silicide is deposited in the via and on top of insulating layer 10. The material on top of the insulating layer 10 is removed by chemical mechanical polishing to provide a planar structure as illustrated in FIG. 5.
  • FIG. 6 illustrates providing the back end of the line (BEOL) [0025] 14 process to connect devices to complete the chip functionality.
  • The foregoing description of the invention illustrates and describes the present invention. Additionally, the disclosure shows and describes only the preferred embodiments of the invention but, as mentioned above, it is to be understood that the invention is capable of use in various other combinations, modifications, and environments and is capable of changes or modifications within the scope of the inventive concept as expressed herein, commensurate with the above teachings and/or the skill or knowledge of the relevant art. The embodiments described hereinabove are further intended to explain best modes known of practicing the invention and to enable others skilled in the art to utilize the invention in such, or other, embodiments and with the various modifications required by the particular applications or uses of the invention. Accordingly, the description is not intended to limit the invention to the form disclosed herein. Also, it is intended that the appended claims be construed to include alternative embodiments. [0026]

Claims (21)

What is claimed is:
1. A multistack 3-D semiconductor structure comprising:
a first level structure comprising a first semiconductor substrate and first active devices; and
a second level structure comprising a SOI semiconductor structure bonded to the first level structure and further comprising second active devices; and wherein the first active devices are more heat tolerant in device design than the second active devices.
2. The multistack 3-D semiconductor structure of claim 1 wherein the first semiconductor substrate is a SOI substrate.
3. The multistack 3-D semiconductor structure of claim 1 wherein the first semiconductor substrate is monocrystalline silicon.
4. The multistack 3-D semiconductor structure of claim 1 wherein the first active devices comprise at least one member selected from the group consisting of resistor, capacitor, diode and transistor.
5. The multistack 3-D semiconductor structure of claim 1 which further comprises electrical interconnection for second active devices to first active devices .
6. The multistack 3-D semiconductor structure of claim 5 wherein the electrical interconnections comprise doped polycrystalline silicon.
7. The multistack 3-D semiconductor structure of claim 5 which further comprise local electrical interconnection for first active devices.
8. The multistack 3-D semiconductor structure of claim 7 wherein the local electrical interconnection comprises doped polycrystalline silicon.
9. The multistack 3-D semiconductor structure of claim 1 which further comprises an insulating layer located above the second level structure.
10. A method for fabricating a multistack 3-D semiconductor structure comprising:
providing a first level structure comprising a semiconductor substrate and a first active device;
providing a layer of insulation on the first level structure and electrical interconnections to connect selected portions of the first level structure to subsequently to be provided second level structure;
adhering a second semiconductor substrate on top of the insulating layer and reducing the thickness of the second semiconductor substrate and forming second active devices in the second semiconductor substrate; and wherein the first active devices are more heat tolerant in device design than the second active devices; and
making electrical interconnections between the first level structure and second active devices.
11. The method of claim 10 wherein the first semiconductor substrate is a SOI structure.
12. The method of claim 10 wherein the first semiconductor substrate comprises monocrystalline silicon.
13. The method of claim 10 wherein the first active devices comprise at least one member selected from the group consisting of resistor, capacitor, diode and transistor.
14. The method of claim 10 wherein the electrical interconnections comprise doped polycrystalline silicon.
15. The method of claim 10 which comprises reducing the thickness of the second semiconductor substrate by ion implanting into the second semiconductor substrate ions selected from the group consisting of hydrogen, rare gas ions and mixtures thereof, then bonding the second semiconductor substrate to the insulating layer and then subjecting the substrate to thermal treatment at a temperature above that for the ion implanting thereby causing separation of a thin substrate layer bonded to the insulating layer from the remainder of the second semiconductor substrate.
16. The method of claim 10 wherein the thickness of the second semiconductor substrate is about 500 to about 2500 Å.
17. The method of claim 10 wherein the insulating layer comprises silicon dioxide.
18. The method of claim 10 which further comprises providing local electrical interconnection for first active devices.
19. The method of claim 18 wherein the local electrical interconnection comprises doped polycrystalline silicon.
20. The method of claim 10 which further comprises providing an insulating layer above the second level structure.
21. A multistack 3-D semiconductor structure obtained by the process of claim 10.
US09/925,525 2000-01-03 2001-08-10 Method of fabricating a multistack 3-dimensional high density semiconductor device Expired - Fee Related US6451634B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/925,525 US6451634B2 (en) 2000-01-03 2001-08-10 Method of fabricating a multistack 3-dimensional high density semiconductor device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/477,249 US6291858B1 (en) 2000-01-03 2000-01-03 Multistack 3-dimensional high density semiconductor device and method for fabrication
US09/925,525 US6451634B2 (en) 2000-01-03 2001-08-10 Method of fabricating a multistack 3-dimensional high density semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/477,249 Division US6291858B1 (en) 2000-01-03 2000-01-03 Multistack 3-dimensional high density semiconductor device and method for fabrication

Publications (2)

Publication Number Publication Date
US20020000615A1 true US20020000615A1 (en) 2002-01-03
US6451634B2 US6451634B2 (en) 2002-09-17

Family

ID=23895143

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/477,249 Expired - Lifetime US6291858B1 (en) 2000-01-03 2000-01-03 Multistack 3-dimensional high density semiconductor device and method for fabrication
US09/925,525 Expired - Fee Related US6451634B2 (en) 2000-01-03 2001-08-10 Method of fabricating a multistack 3-dimensional high density semiconductor device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/477,249 Expired - Lifetime US6291858B1 (en) 2000-01-03 2000-01-03 Multistack 3-dimensional high density semiconductor device and method for fabrication

Country Status (3)

Country Link
US (2) US6291858B1 (en)
JP (1) JP2001237370A (en)
KR (1) KR100510112B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2848724A1 (en) * 2002-12-13 2004-06-18 St Microelectronics Sa Production of connections buried in substrate of integrated circuit gives diminished access resistance to electrode of transistor
CN101859762A (en) * 2009-04-07 2010-10-13 台湾积体电路制造股份有限公司 Three-dimensional semiconductor architecture
US10062601B2 (en) 2013-11-13 2018-08-28 Taiwan Semiconductor Manufacturing Company Limited Systems and methods for a semiconductor structure having multiple semiconductor-device layers

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6483736B2 (en) 1998-11-16 2002-11-19 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6291858B1 (en) * 2000-01-03 2001-09-18 International Business Machines Corporation Multistack 3-dimensional high density semiconductor device and method for fabrication
US8575719B2 (en) 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
EP2988331B1 (en) 2000-08-14 2019-01-09 SanDisk Technologies LLC Semiconductor memory device
US6797591B1 (en) * 2000-09-14 2004-09-28 Analog Devices, Inc. Method for forming a semiconductor device and a semiconductor device formed by the method
US7352199B2 (en) * 2001-02-20 2008-04-01 Sandisk Corporation Memory card with enhanced testability and methods of making and using the same
US6759282B2 (en) * 2001-06-12 2004-07-06 International Business Machines Corporation Method and structure for buried circuits and devices
US6843421B2 (en) 2001-08-13 2005-01-18 Matrix Semiconductor, Inc. Molded memory module and method of making the module absent a substrate support
US6593624B2 (en) 2001-09-25 2003-07-15 Matrix Semiconductor, Inc. Thin film transistors with vertically offset drain regions
US6841813B2 (en) * 2001-08-13 2005-01-11 Matrix Semiconductor, Inc. TFT mask ROM and method for making same
US6525953B1 (en) 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
US6624485B2 (en) 2001-11-05 2003-09-23 Matrix Semiconductor, Inc. Three-dimensional, mask-programmed read only memory
DE10200399B4 (en) * 2002-01-08 2008-03-27 Advanced Micro Devices, Inc., Sunnyvale A method for producing a three-dimensionally integrated semiconductor device and a three-dimensionally integrated semiconductor device
US6731011B2 (en) 2002-02-19 2004-05-04 Matrix Semiconductor, Inc. Memory module having interconnected and stacked integrated circuits
US6853049B2 (en) 2002-03-13 2005-02-08 Matrix Semiconductor, Inc. Silicide-silicon oxide-semiconductor antifuse device and method of making
US6737675B2 (en) 2002-06-27 2004-05-18 Matrix Semiconductor, Inc. High density 3D rail stack arrays
US7608927B2 (en) * 2002-08-29 2009-10-27 Micron Technology, Inc. Localized biasing for silicon on insulator structures
CN1771471A (en) * 2004-03-29 2006-05-10 松下电器产业株式会社 Cell, packaging system, and method for fabricating the packaging system
JP5124931B2 (en) * 2005-10-14 2013-01-23 信越半導体株式会社 Multilayer SOI wafer manufacturing method
US7202140B1 (en) 2005-12-07 2007-04-10 Chartered Semiconductor Manufacturing, Ltd Method to fabricate Ge and Si devices together for performance enhancement
US7545008B2 (en) * 2006-02-03 2009-06-09 The Hong Kong University Of Science And Technology Complementary metal-oxide-semiconductor transistor structure for high density and high performance integrated circuits
US7420832B1 (en) 2007-04-30 2008-09-02 International Business Machines Corporation Array split across three-dimensional interconnected chips
US20080266925A1 (en) * 2007-04-30 2008-10-30 International Business Machines Corporation Array Split Across Three-Dimensional Interconnected Chips
JP5343245B2 (en) * 2008-05-15 2013-11-13 新光電気工業株式会社 Manufacturing method of silicon interposer
WO2015046333A1 (en) * 2013-09-27 2015-04-02 株式会社ダイセル Adhesive agent composition for semiconductor laminates
US9627395B2 (en) 2015-02-11 2017-04-18 Sandisk Technologies Llc Enhanced channel mobility three-dimensional memory structure and method of making thereof
US9478495B1 (en) 2015-10-26 2016-10-25 Sandisk Technologies Llc Three dimensional memory device containing aluminum source contact via structure and method of making thereof

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0636423B2 (en) * 1982-06-22 1994-05-11 株式会社日立製作所 Three-dimensional structure semiconductor device
JPH0715970B2 (en) * 1985-09-26 1995-02-22 富士通株式会社 Method for manufacturing semiconductor device
JPS62154772A (en) * 1985-12-27 1987-07-09 Hitachi Ltd Three-dimensional semiconductor device
KR900008647B1 (en) * 1986-03-20 1990-11-26 후지쓰 가부시끼가이샤 A method for manufacturing three demensional i.c.
JPH01149444A (en) * 1987-12-06 1989-06-12 Canon Inc Multilayer structure
US5343064A (en) 1988-03-18 1994-08-30 Spangler Leland J Fully integrated single-crystal silicon-on-insulator process, sensors and circuits
US5354695A (en) 1992-04-08 1994-10-11 Leedy Glenn J Membrane dielectric isolation IC fabrication
JP2799254B2 (en) 1991-07-11 1998-09-17 三菱電機株式会社 Method for manufacturing semiconductor device
FR2681472B1 (en) 1991-09-18 1993-10-29 Commissariat Energie Atomique PROCESS FOR PRODUCING THIN FILMS OF SEMICONDUCTOR MATERIAL.
JPH06177133A (en) * 1992-12-02 1994-06-24 Sharp Corp Multilayer semiconductor integrated circuit
DE69329376T2 (en) 1992-12-30 2001-01-04 Samsung Electronics Co Ltd Method of making an SOI transistor DRAM
DE4314907C1 (en) 1993-05-05 1994-08-25 Siemens Ag Method for producing semiconductor components making electrically conducting contact with one another vertically
CA2173123A1 (en) 1993-09-30 1995-04-06 Paul M. Zavracky Three-dimensional processor using transferred thin film circuits
DE4400985C1 (en) 1994-01-14 1995-05-11 Siemens Ag Method for producing a three-dimensional circuit arrangement
JPH09509011A (en) * 1994-02-16 1997-09-09 シーメンス アクチエンゲゼルシヤフト Manufacturing method of three-dimensional circuit device
US5891761A (en) 1994-06-23 1999-04-06 Cubic Memory, Inc. Method for forming vertical interconnect process for silicon segments with thermally conductive epoxy preform
US5670387A (en) 1995-01-03 1997-09-23 Motorola, Inc. Process for forming semiconductor-on-insulator device
US5844294A (en) 1995-12-28 1998-12-01 Nec Corporation Semiconductor substrate with SOI structure
US5889302A (en) * 1997-04-21 1999-03-30 Advanced Micro Devices, Inc. Multilayer floating gate field effect transistor structure for use in integrated circuit devices
JP4032454B2 (en) * 1997-06-27 2008-01-16 ソニー株式会社 Manufacturing method of three-dimensional circuit element
US5882987A (en) 1997-08-26 1999-03-16 International Business Machines Corporation Smart-cut process for the production of thin semiconductor material films
US6291858B1 (en) * 2000-01-03 2001-09-18 International Business Machines Corporation Multistack 3-dimensional high density semiconductor device and method for fabrication

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2848724A1 (en) * 2002-12-13 2004-06-18 St Microelectronics Sa Production of connections buried in substrate of integrated circuit gives diminished access resistance to electrode of transistor
CN101859762A (en) * 2009-04-07 2010-10-13 台湾积体电路制造股份有限公司 Three-dimensional semiconductor architecture
US10062601B2 (en) 2013-11-13 2018-08-28 Taiwan Semiconductor Manufacturing Company Limited Systems and methods for a semiconductor structure having multiple semiconductor-device layers
US10515846B2 (en) 2013-11-13 2019-12-24 Taiwan Semiconductor Manufacturing Company Limited Systems and methods for a semiconductor structure having multiple semiconductor-device layers
US10916469B2 (en) 2013-11-13 2021-02-09 Taiwan Semiconductor Manufacturing Company, Limited Systems and methods for a semiconductor structure having multiple semiconductor-device layers

Also Published As

Publication number Publication date
US6291858B1 (en) 2001-09-18
KR100510112B1 (en) 2005-08-26
JP2001237370A (en) 2001-08-31
KR20010070316A (en) 2001-07-25
US6451634B2 (en) 2002-09-17

Similar Documents

Publication Publication Date Title
US6451634B2 (en) Method of fabricating a multistack 3-dimensional high density semiconductor device
US6174784B1 (en) Technique for producing small islands of silicon on insulator
KR100347656B1 (en) Process for producing a three-dimensional-circuit
US6600173B2 (en) Low temperature semiconductor layering and three-dimensional electronic circuits using the layering
US5087585A (en) Method of stacking semiconductor substrates for fabrication of three-dimensional integrated circuit
US7394131B2 (en) STI formation in semiconductor device including SOI and bulk silicon regions
US5426072A (en) Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate
US5846879A (en) Contact structure for vertical chip connections
CN100407408C (en) High-performance CMOS SOI device on hybrid crystal-oriented substrates
US7629666B2 (en) Method and structure for implanting bonded substrates for electrical conductivity
JP2005109498A (en) Three dimensional cmos integrated circuit having device layer constituted on wafer with different crystal orientation
US8816489B2 (en) Integrated circuit structures, semiconductor structures, and semiconductor die
US4851366A (en) Method for providing dielectrically isolated circuit
US4968628A (en) Method of fabricating back diffused bonded oxide substrates
JPH077144A (en) Soi transistor and forming method therefor
US5081061A (en) Manufacturing ultra-thin dielectrically isolated wafers
EP0371861A2 (en) High density semiconductor structure and method of making the same
EP1195808B1 (en) Method of fabricating a thin, free-standing semiconductor device layer and of making a three-dimensionally integrated circuit
EP1790004B1 (en) Method of manufacturing a semiconductor device and such a semiconductor device
EP3929971A1 (en) A method for inducing stress in semiconductor devices
KR100647364B1 (en) A method for silicon on insulator substrate
JPH0341984B2 (en)
JP3321527B2 (en) Method for manufacturing semiconductor device
JPH07249634A (en) Gettering and semiconductor integrated circuit device
JPH08293542A (en) Manufacture of dielectric isolation substrate

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100917