US20020042158A1 - Method of fabricating a micro-technical structure, and micro-technical component - Google Patents

Method of fabricating a micro-technical structure, and micro-technical component Download PDF

Info

Publication number
US20020042158A1
US20020042158A1 US09/974,938 US97493801A US2002042158A1 US 20020042158 A1 US20020042158 A1 US 20020042158A1 US 97493801 A US97493801 A US 97493801A US 2002042158 A1 US2002042158 A1 US 2002042158A1
Authority
US
United States
Prior art keywords
mask
substrate
layer
micro
technical
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/974,938
Other versions
US6458603B1 (en
Inventor
Alfred Kersch
Siegfried Schwarzl
Stefan Miethaner
Hermann Wendt
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qimonda AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Publication of US20020042158A1 publication Critical patent/US20020042158A1/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WENDT, HERMANN, MIETHANER, STEFAN, SCHWARZL, SIEGFRIED, KERSCH, ALFRED
Application granted granted Critical
Publication of US6458603B1 publication Critical patent/US6458603B1/en
Assigned to QIMONDA AG reassignment QIMONDA AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES AG
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/161Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect details concerning the memory cell structure, e.g. the layers of the ferromagnetic memory cell
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N50/00Galvanomagnetic devices
    • H10N50/01Manufacture or treatment

Definitions

  • the invention relates to a method for fabricating a micro-technical structure, in particular a ferromagnetic structure for use in a MRAM (Magneto-resistive Random Access Memory), wherein a mask is structured, the mask is arranged on a substrate and the micro-technical structure is generated on a surface region of the substrate which is not covered by the mask.
  • MRAM Magnetic-resistive Random Access Memory
  • the invention also relates to a micro-technical component having a substrate and a micro-technical structure arranged on the substrate.
  • lithography processes and etching processes to structure thin layers and layer systems.
  • the lithography processes generate structures in photo resist layers, and etching processes transfer these structures into the thin layers or layer systems which lie below the photo resist layers.
  • Anisotropic plasma etching processes such as for example RIE (Reactive Ion Etching), RSE (Reactive Sputter Etching), ECR etching (Electron Cyclotron Resonance etching), ICP etching (Inductively Coupled Plasma etching) and CAIBE (Chemically Assisted Ion Beam Etching) are known for layer structuring in the micron ( ⁇ m) and sub-micron (sub- ⁇ ) range.
  • etching processes of this type it is necessary for the reaction products formed from the material which is to be etched away to pass into the gas phase so that they can be removed from the reaction chamber.
  • Numerous materials which are suitable for microstructures in terms of their physical properties cannot be satisfactorily structured using some or all of the known etching processes, since the reaction products which are formed during the etching form a passivating layer on the surface of the material which is to be etched, thus preventing further etching and removal of the material.
  • etching processes in general may lead to redeposition of the material which has been etched off, for example on etching masks, the edges of the regions which are to be etched and on parts of the etching chamber. This leads, for example, to undesirable inclined etching flanks and changes to the dimensions of etching masks.
  • electrical short circuits caused by electrically conductive redeposition on the flanks of multilayer systems may also occur.
  • Pearton proposes etching ferromagnetic metal alloys, such as NiFe and NiFeCo, in the presence of Cl in the etching gas. Although this leads to higher etching rates than with pure Ar etching gas, chlorine-containing compounds that are thereby formed lead to corrosion of the metal alloys after the etching. The chlorine-containing compounds have to be removed in a further process step.
  • a further drawback of plasma etching techniques is the low selectivity of the etching action both with respect to the etching mask and with respect to the substrate on which the material to be etched is arranged. This leads to etching masks being worn away and to undesirable structuring of the substrate.
  • the magnetic properties of these materials are not to be adversely affected by the structuring and subsequent process steps caused by the structuring.
  • a method of fabricating a micro-technical structure, in particular a ferromagnetic structure for an MRAM comprises the following steps:
  • micro-technical component comprising:
  • a micro-technical structure formed on the substrate and extending along a common interface with the substrate, the micro-technical structure having been fabricated with the above-outlined method, and a shaping of a surface or at least one layer of the structure at an edge of the structure resulting only from a deposition of the structure material in the directed deposition process.
  • An important idea of the present invention is to arrange the material of the structure on the substrate in the same process step as at least part of the structuring of the structure which is to be fabricated.
  • the structure is laterally delimited in at least one location of the substrate purely by the fact that the structure material is arranged on the substrate. This eliminates the need for a following etching process, which could cause damage to the structure and/or the substrate.
  • a mask is structured and arranged on the substrate in such a manner that the mask shadows but does not cover a surface region of the substrate. In the direction of a surface normal, the mask is situated at a distance from the surface in this surface region. Then, material of the structure which is to be fabricated is deposited on the substrate in a directed deposition process.
  • the term “directed deposition process” is understood as meaning a deposition process wherein the material which is to be deposited generally moves in a directed manner, namely in a straight line, toward the deposition location.
  • a significant advantage of this embodiment consists in the fact that significantly less material is deposited on the shadowed surface region of the substrate than on uncovered and unshadowed surface regions of the substrate. Furthermore, even within the shadowed region the deposition rate is dependent on the distance between the deposition location and the edge of the shadowed region. Generally, the deposition rate will fall continuously at increasing distance from the edge of the shadowed region.
  • the dimensioning of the mask and setting of the distance between the mask and the shadowed surface region of the substrate, as well as the nature and process management of the directed deposition process therefore allows the local distribution of the thickness of the deposited material in the shadowed region to be controlled. It is therefore possible, for example, to produce a more or less steep flank of the deposited material at the edge of the shadowed region.
  • the control options referred to above can be utilized to good effect.
  • a layer which is deposited at a later stage to completely cover a layer which was deposited at an earlier stage all the way over the edge of the layer which was deposited earlier.
  • the layer deposited later is, for example, a tunnel barrier, a diffusion barrier and/or a separating layer which prevents the material of the layer deposited earlier from coming into contact with material of a layer which was deposited even later than the separating layer.
  • a TMR (Tunnel Magneto resistance) element or a GMR (Giant Magneto resistance) element can be produced in this way.
  • TMR and GMR elements can be used, for example, as memory elements for future MRAMs.
  • the layer which was applied later and the layer which was applied earlier are produced, in deposition processes, with a different angular distribution of the material which is to be deposited.
  • the term angular distribution is understood as meaning the angular distribution of the material to be deposited from the viewpoint of a source of the deposition process or a source region of the deposition source.
  • Sources of the deposition process may, for example, be a sputtering target, an electrically heatable evaporation source and/or the target of an electron beam evaporator.
  • the angular distribution can be set in particular by ionization of the material to be deposited and by means of electrical fields.
  • PVD Physical Vapor Deposition
  • the mask which shadows the surface region of the substrate may be structured before, during and/or after its application to the substrate. It is advantageously arranged and structured in such a manner that a first part of the mask covers a surface region of the substrate and a second part of the mask forms an overhang which is supported against the substrate by the first part and which defines the shadowed surface region.
  • the length of the overhang is preferably adapted to the abovementioned factors of influence for controlling the deposition of the structure material in such a manner that the edge of the structure generated does not abut the mask.
  • filler material may be arranged between the mask and the edge, serving, for example, as electrical insulation or a diffusion barrier.
  • a first mask layer is deposited on the substrate.
  • a second mask layer is deposited on the first mask layer. Therefore, in the region wherein the micro-technical structure is subsequently to be generated, the substrate is covered by two mask layers which lie on top of one another.
  • the second mask layer and the first mask layer are removed again in defined regions. The result is a surface region of the substrate which is neither covered nor shadowed and is therefore available for the deposition of the structure material.
  • the first and second mask layers preferably comprise different materials.
  • the process for removal of the first and second mask layers may be a single-stage or multistage process.
  • additional material of the first mask layer is removed between the second mask layer and the substrate. This results in the overhang which is formed by the second mask layer.
  • micro-technical structures which are intended to have a continuous encircling edge with a defined local arrangement.
  • microelectronic structures at a defined location are deposited directly on a material which is used for electrical connection to the microelectronic structure. If the structure is not arranged at precisely the correct position, the electrical contact is insufficient and short circuits may occur at a later stage.
  • the above-described arrangement and structuring of the mask offers a reliable solution to this problem.
  • the first and second mask layers can be opened up at precisely the correct location, for example by lithographic methods.
  • the edges of the regions which have been opened up in this way substantially also define the edges of the structure which is subsequently to be fabricated.
  • the shadowed surface region forms a continuous encircling edge around an unshadowed surface region of the substrate, which is to be provided with the micro-technical structure.
  • the shadowed surface region of the substrate and/or the surface of the micro-technical structure is preferably covered with a filler material after the micro-technical structure has been generated.
  • a filler material particularly with the above-described type of arrangement and structuring of the mask, it is possible for the entire region which has been opened up in the first and second mask layers to be filled with the filler material.
  • a planar surface is then formed by removing part of the mask and part of the filler material. The planar surface then, for example, allows the deposition of further planar layers and therefore allows the generation of further structure elements in a manner known per se.
  • the micro-technical component according to the invention is wherein the structure, which extends along the common interface with the substrate, has been fabricated using the method according to the invention, and the shaping of the structure surface or of at least one layer of the structure at the edge of the structure is exclusively the result of the deposition of the structure material in the directed deposition process. Therefore, the surface of the edge of the structure or of the layer has no traces whatsoever of a subsequent structuring measure carried out after the end of the deposition of the structure material. In particular, it has no residues of chemicals and/or ions which are used in an etching process, and, as is typical for a deposition process, the surface profile is slightly irregular, i.e. the surface has the typical roughness. This can be established by X-ray structural analysis tests in a corresponding way to that described in the abovementioned publication by S. D. Kim et al.
  • the structure at its edge has a characteristic S-shaped surface.
  • the thickness of the structure increases in an S-shape from approximately 0 to a mean value for the structure.
  • the structure is preferably enclosed by an adjoining filler material which is applied to the substrate.
  • a significant advantage of the invention is that there is no need for complex plasma etching processes to structure the micro-technical structure.
  • To structure the shadow mask it is possible, for example, to use much simpler etching installations with proven etching processes which are used for damascene processes. Particularly in the case of microelectronic structures, these installations are already in use for fabrication of the electrical connection lines.
  • FIGS. 1 - 7 are diagrammatic side views illustrating various stages in the fabrication of a micro-technical structure
  • FIG. 8 is a section through an exemplary construction of a micro-technical structure
  • FIG. 9 is a section through an exemplary construction of a micro-technical structure
  • FIG. 10 is a diagram showing simulation results representing a cross-sectional profile of a micro-technical structure at its edge.
  • FIGS. 11 A- 11 C are diagrammatic sections showing various stages of the integration of a TMR element in an MRAM memory component.
  • FIG. 1 there is shown a cross section through a substrate S with layers arranged thereon.
  • the substrate S may, for example, be a CMOS, bipolar, BiCMOS or GaAs semiconductor circuit, including metallization structures.
  • a first dielectric layer D 1 comprising a first dielectric material is deposited on the substrate S.
  • a second dielectric layer D 2 made from a second dielectric material, which is different from the first dielectric material, is then deposited on the layer D 1 .
  • a lithographically produced mask LM is in turn arranged on the layer D 2 .
  • the mask LM has a hole-like aperture O which passes all the way through the mask layer.
  • the opening O is transferred, with dimensions which are as closely accurate as possible, into the layer D 2 using an anisotropic etching process, i.e. a continuous opening with, as far as possible, the same opening which is produced in layer D 2 .
  • an isotropic etching process the material of the layer D 1 is etched, so that an opening with a greater width than the width of the opening in the layer D 2 is formed in the layer D 1 .
  • the isotropic etching process is a selective etching process wherein the material of the layer D 2 and that of the substrate S are etched at most slightly.
  • the mask LM is removed.
  • the resulting structure is illustrated in FIG. 2.
  • the layers D 1 , D 2 which have been structured in this way form a shadow mask SM, the material of the layer D 2 , at the opening, forming a continuous, encircling overhang U; the length of the overhang U is equal to the difference between the radii of the circular openings in the layers D 1 , D 2 .
  • the openings may also be rectangular or of some other shape.
  • a structure element SE is deposited on the surface of the substrate S (FIG. 3). Because part of the surface of the substrate S is shadowed by the overhang U, and because of the directionality of the deposition process, a flank or an edge R of the structure element SE is formed at the edge of the shadowed surface region. Since material is also deposited on the layer D 2 during the deposition process, thereby reducing the width of the opening in layer D 2 , and since the layer thickness of the structure element SE increases continuously, the edge R does not run perpendicular to the surface of the substrate S.
  • flanks of this type are generally undesirable, since, for example, they make it more difficult to laterally electrically insulate the structure, the shape of the edge R is not in this case a drawback. If insulation is actually required, sufficient space remains between the edge R and the material of the layer D 1 to achieve good insulation. Furthermore, as will be explained in more detail, the inclined profile of the edge R may be an advantage if a further, thin layer is to be deposited on the structure element SE.
  • FIG. 10 shows the result of a simulation of the deposition of a structure element which is composed of three layers.
  • FIG. 10 illustrates part of the opening shown in FIG. 3 in layers D 1 , D 2 .
  • the measurement unit of the values plotted on the horizontal and vertical axes is, for example, ⁇ m (micron).
  • the lower and upper layers of the structure elements consist of Ta and the interlayer consists of Al.
  • FIG. 10 clearly shows the typical S-shaped cross-sectional profile of the edge R. Starting from a mean thickness for the thickness of the structure element, as is present, for example, at value 0.1 on the horizontal axis, the thickness initially decreases progressively, i.e.
  • the deposition AB leads to a reduction in the width of the opening in the layer D 2 and therefore influences the shaping of the edge R. It can clearly be seen from FIG. 10 that the upper layer made from Ta scarcely has any material left at the far end of the edge R, on account of the closing gap between the structure element and the layer D 2 .
  • the opening in the layers D 1 , D 2 is completely filled up with a filler material, so that a filler layer FS is formed.
  • a filler material for example, by means of a CVD (Chemical Vapor Deposition) process, wherein SiO2 or Si3N4 is deposited as filler material.
  • CVD Chemical Vapor Deposition
  • SiO2 or Si3N4 is deposited as filler material.
  • spin-on glass or polyimide or to use other known filling processes.
  • the structure element SE is completely covered by the filler material.
  • the material of the filler layer FS and of the shadow mask SM is removed until regions wherein cavities could be present have been completely removed from the overall structure. This is done, for example, by CMP (Chemical Mechanical Polishing), until the material of the layer D 2 has been completely removed (FIG. 5). Etching processes, such as plasma etching and wet-chemical etching, may also be used. The fact that the structure element SE is completely covered protects it from damage during this process and any further process steps. If, after partial removal of the filler material and of the material of the shadow mask SM, the opening in the shadow mask SM or in the layers D 1 , D 2 is not yet sufficiently filled, this filling step can then be repeated under simplified conditions.
  • CMP Chemical Mechanical Polishing
  • the filling operation is made easier since the aspect ratio of the opening (ratio of the opening depth to the opening width) is considerably reduced.
  • the material of the layer D 2 and the filling layer FS down to below the level of the lower edge of the layer D 2 is removed first, before renewed application of filler material is commenced.
  • the structure element SE is to be exposed on its surface, for example in order to make electrical contact therewith, further material of the shadow mask SM (the layer D 1 ) and of the filler layer FS can be removed by CMP, until the surface of the structure element SE is exposed (FIG. 6).
  • the surface of the structure element SE is exposed by means of a lithographic process and subsequent etching of a hole. The etching takes place, for example, by RIE (Reactive Ion Etching).
  • RIE Reactive Ion Etching
  • FIG. 8 and FIG. 9 show different variants of the form of a structure element SE, as has been fabricated, for example, in the process steps shown in FIG. 1 to FIG. 7.
  • the structure element SE illustrated in FIG. 8 has a base layer GS with a substantially planar surface and a covering layer DS, likewise with a substantially planar surface.
  • the covering layer DS does not cover or does not completely cover the edge of the base layer GS.
  • This structure can easily be achieved through the fact that the covering layer DS and the base layer GS can be applied in deposition processes with increasing directionality or with increasingly marked nonuniform angular distribution. In this way, the material of the covering layer DS no longer reaches the edge region of the base layer GS.
  • the form of the structure element SE shown in FIG. 9 differs from that shown in FIG. 8 in that an additional interlayer ZS has been applied between the base layer GS and the covering layer DS.
  • the interlayer ZS was applied in a deposition process with lower directionality or more uniform angular distribution, so that the edges of the base layer GS are completely covered by the material of the interlayer ZS.
  • the base layer for example the hard magnetic layer
  • the interlayer consists, for example, of Al 2 O 3
  • the covering layer DS consists, for example, of NiFe (for example the soft magnetic layer).
  • the covering layer D 1 is fabricated with a layer thickness of 50 nm using a PECVD (Plasma Enhanced Chemical Vapor Deposition) process.
  • the material is, for example, Si 3 N 4 .
  • the layer D 2 consists, for example, of SiO 2 , which has been applied with a layer thickness of 200 nm, likewise using a PECVD process.
  • the structuring of the layer D 2 took place using an anisotropic RIE (Reactive Ion Etching) process with CHF 3 , CF 4 and Ar etching gas.
  • the isotropic etching of the layer D 1 was effected by RIE, plasma etching and/or by CDE (Chemical Dry Etching). Suitable etching gases are CF 4 with O 2 , SF 6 and NF 3 .
  • the hole may be made in the layer D 1 by wet-chemical means in the presence of H 3 PO 4 and at temperatures of 160 to 180° C.
  • the structure element SE is, for example, a TMR element which has been fabricated in the form explained with reference to FIG. 9 by adapting the directionality of the deposition process.
  • the pressure and the basic nature of the deposition process were adapted accordingly.
  • the target-substrate distance and the electrical voltage of the high frequency of a sputtering installation were changed.
  • the degree of ionization of the gas in the process chamber is available as a further parameter (IMP process, as distinct from the standard PVD process).
  • IMP process as distinct from the standard PVD process.
  • the lithography step required for this purpose is not critical with regard to resolution and overlay adjustment accuracy.
  • the layer D 3 (FIG. 11) was deposited using a PECVD process with a layer thickness of 50 nm from the material Si 3 N 4 .
  • the layer D 4 was likewise deposited in a PECVD process with a layer thickness of 400-600 nm as SiO 2 .
  • the structuring of the upper conductor tracks Lo (FIG. 11) in the cell array ZF and for the vias in the periphery P was achieved using a damascene process, i.e.
  • FIGS. 11A to 11 C show cross sections through part of a cell array ZF with adjoining periphery region.
  • the structure element SE which has been fabricated, for example, using a method as has been described with reference to FIG. 1 to FIG. 9.
  • the cell array ZF is a field of memory cells, as in the structure element SE for a MRAM.
  • the layer D 1 is removed in the region of the periphery P.
  • a third dielectric layer D 3 is applied to the planar surface (in the cell array ZF) formed by the layer D 1 , the filler layer FS and the structure element SE or to the already existing lower conductor track L u for making electrical contact with the cell array or a part of the cell array.
  • the lower conductor track L u is already embedded in a diffusion barrier DB which, in turn, is delimited at the bottom by the actual substrate S of the construction.
  • the diffusion barrier DB is laterally delimited by a dielectric material.
  • the lower conductor track L u may also be delimited on its upper side by a diffusion barrier (not shown), which in this case is situated between the lower conductor track L u and the structure element SE.
  • a fourth dielectric layer D 4 is then applied to the third dielectric layer D 3 . The result is the overall construction shown in FIG. 11A.
  • upper conductor tracks L o in the cell array ZF or vias V (in the periphery P) are fabricated using the damascene technique (inlay technique).
  • damascene technique inlay technique
  • first of all holes or trenches are produced through the layers D 3 , D 4 to the structure elements SE or to the lower conductor track L u using a lithography process with subsequent etching (FIG. 11B).
  • firstly a diffusion barrier DB is introduced into the holes which have been generated, so that it completely covers the edge of the holes.
  • the diffusion barrier DB is used in particular to prevent diffusion of the material of the conductor tracks L o , V (for example Cu) which is yet to be introduced.
  • the elongate contact holes are filled with electrically conductive material.
  • the final step is the planarization of the surface. This state is illustrated in FIG. 11C.

Abstract

The invention relates to a method for fabricating in particular a TMR element for use in a MRAM, wherein a mask is arranged on a substrate and structured in such a manner that it shadows but does not cover a surface region of the substrate, and wherein material of the structure which is to be fabricated is then deposited on the substrate in a directed deposition process. The invention also relates to a component with a micro-technical structure which has been fabricated in this manner.

Description

    BACKGROUND OF THE INVENTION FIELD OF THE INVENTION
  • The invention relates to a method for fabricating a micro-technical structure, in particular a ferromagnetic structure for use in a MRAM (Magneto-resistive Random Access Memory), wherein a mask is structured, the mask is arranged on a substrate and the micro-technical structure is generated on a surface region of the substrate which is not covered by the mask. The invention also relates to a micro-technical component having a substrate and a micro-technical structure arranged on the substrate. [0001]
  • Particularly in the case of microelectronic components, i.e. electronic components whose structure dimensions reach the micron range and even the sub-micron range, special, highly developed structuring processes are employed. Structures with particularly small dimensions are desired in particular for the development of data memories. However, structuring processes of this type are also employed for microstructures for other applications, such as for example write and/or read heads for hard disks. [0002]
  • It is known to use lithography processes and etching processes to structure thin layers and layer systems. In particular, in this case the lithography processes generate structures in photo resist layers, and etching processes transfer these structures into the thin layers or layer systems which lie below the photo resist layers. Anisotropic plasma etching processes, such as for example RIE (Reactive Ion Etching), RSE (Reactive Sputter Etching), ECR etching (Electron Cyclotron Resonance etching), ICP etching (Inductively Coupled Plasma etching) and CAIBE (Chemically Assisted Ion Beam Etching) are known for layer structuring in the micron (μm) and sub-micron (sub-μ) range. With etching processes of this type, it is necessary for the reaction products formed from the material which is to be etched away to pass into the gas phase so that they can be removed from the reaction chamber. Numerous materials which are suitable for microstructures in terms of their physical properties cannot be satisfactorily structured using some or all of the known etching processes, since the reaction products which are formed during the etching form a passivating layer on the surface of the material which is to be etched, thus preventing further etching and removal of the material. Furthermore, etching processes in general may lead to redeposition of the material which has been etched off, for example on etching masks, the edges of the regions which are to be etched and on parts of the etching chamber. This leads, for example, to undesirable inclined etching flanks and changes to the dimensions of etching masks. However, electrical short circuits caused by electrically conductive redeposition on the flanks of multilayer systems may also occur. [0003]
  • Particularly for use in future MRAMs (Magneto resistive Random Access Memories), structures with ferromagnetic materials, such as Ni, Fe and Co, as well as alloys comprising these materials, are produced and tested for suitability. When structuring these materials using etching processes, the nonvolatile passivating layers described above are formed. S. J. Pearton, et al., in the publication “High Rate Etching of Metals for Magneto Electronic Applications,” Electrochemical Society Proceedings Vol. 97-21, pages 270-85 (hereinafter “Pearton”) propose using a plasma etching process with a high ion density, in order to avoid the formation of a disruptive passivating layer. According to Pearton, the high ion density leads to a high ion flux, so that normally nonvolatile reaction products are sputtered away. Pearton proposes etching ferromagnetic metal alloys, such as NiFe and NiFeCo, in the presence of Cl in the etching gas. Although this leads to higher etching rates than with pure Ar etching gas, chlorine-containing compounds that are thereby formed lead to corrosion of the metal alloys after the etching. The chlorine-containing compounds have to be removed in a further process step. [0004]
  • It is reported in the publication “Assessment of Dry Etching Damage in Permalloy Thin Films” by S. D. Kim et al., Journal of Applied Physics, Vol. 85, No. 8, pages 5992-5994, dated Apr. 15, 1999, that plasma dry etching processes, such as IBE (Ion Beam Etching) and RIE (Reactive Ion Etching), in the case of NiFe (Permalloy), lead to the magnetic properties being impaired, on account of the bombardment with ions. [0005]
  • A further drawback of plasma etching techniques is the low selectivity of the etching action both with respect to the etching mask and with respect to the substrate on which the material to be etched is arranged. This leads to etching masks being worn away and to undesirable structuring of the substrate. [0006]
  • SUMMARY OF THE INVENTION
  • It is accordingly an object of the invention to provide a method of fabricating a micro-technical structure and a micro-technical component with a micro-technical structure formed on a substrate, which overcomes the above-mentioned disadvantages of the heretofore-known devices and methods of this general type and wherein the generation of the final lateral dimensions of the structure (structuring) effects and/or causes and/or has caused as far as possible no damage to the structure and the substrate. Particularly in the case of structures comprising ferromagnetic materials, the magnetic properties of these materials are not to be adversely affected by the structuring and subsequent process steps caused by the structuring. [0007]
  • With the foregoing and other objects in view there is provided, in accordance with the invention, a method of fabricating a micro-technical structure, in particular a ferromagnetic structure for an MRAM. The method comprises the following steps: [0008]
  • providing a substrate; [0009]
  • forming a structured shadow mask on the surface of the substrate, and defining on the surface an uncovered surface region not covered by the mask and a shadow region shadowed but not covered by the mask; and [0010]
  • depositing material through the mask in a directed deposition process and forming the micro-technical structure on the uncovered surface region of the substrate not covered by the mask. [0011]
  • With the above and other objects in view there is also provided a micro-technical component, comprising: [0012]
  • a substrate; and [0013]
  • a micro-technical structure formed on the substrate and extending along a common interface with the substrate, the micro-technical structure having been fabricated with the above-outlined method, and a shaping of a surface or at least one layer of the structure at an edge of the structure resulting only from a deposition of the structure material in the directed deposition process. [0014]
  • An important idea of the present invention is to arrange the material of the structure on the substrate in the same process step as at least part of the structuring of the structure which is to be fabricated. The structure is laterally delimited in at least one location of the substrate purely by the fact that the structure material is arranged on the substrate. This eliminates the need for a following etching process, which could cause damage to the structure and/or the substrate. [0015]
  • In one embodiment, a mask is structured and arranged on the substrate in such a manner that the mask shadows but does not cover a surface region of the substrate. In the direction of a surface normal, the mask is situated at a distance from the surface in this surface region. Then, material of the structure which is to be fabricated is deposited on the substrate in a directed deposition process. The term “directed deposition process” is understood as meaning a deposition process wherein the material which is to be deposited generally moves in a directed manner, namely in a straight line, toward the deposition location. This does not rule out the possibility of the direction of movement of the material which is to be deposited being changed, for example by the interaction of a plurality of particles of the material being deposited and/or deflection from structure edges and/or by scattering on fixed structures. However, most of the material which is to be deposited will move substantially in a straight line from a deposition source or a source region of the deposition to the deposition location. [0016]
  • A significant advantage of this embodiment consists in the fact that significantly less material is deposited on the shadowed surface region of the substrate than on uncovered and unshadowed surface regions of the substrate. Furthermore, even within the shadowed region the deposition rate is dependent on the distance between the deposition location and the edge of the shadowed region. Generally, the deposition rate will fall continuously at increasing distance from the edge of the shadowed region. The dimensioning of the mask and setting of the distance between the mask and the shadowed surface region of the substrate, as well as the nature and process management of the directed deposition process, therefore allows the local distribution of the thickness of the deposited material in the shadowed region to be controlled. It is therefore possible, for example, to produce a more or less steep flank of the deposited material at the edge of the shadowed region. [0017]
  • In a special embodiment of the invention, wherein, by deposition of a plurality of layers on top of one another on the substrate, the in this case multilayer micro-technical structure is generated, the control options referred to above can be utilized to good effect. For example, it is possible for a layer which is deposited at a later stage to completely cover a layer which was deposited at an earlier stage all the way over the edge of the layer which was deposited earlier. The layer deposited later is, for example, a tunnel barrier, a diffusion barrier and/or a separating layer which prevents the material of the layer deposited earlier from coming into contact with material of a layer which was deposited even later than the separating layer. In particular, a TMR (Tunnel Magneto resistance) element or a GMR (Giant Magneto resistance) element can be produced in this way. TMR and GMR elements can be used, for example, as memory elements for future MRAMs. [0018]
  • In particular, the layer which was applied later and the layer which was applied earlier are produced, in deposition processes, with a different angular distribution of the material which is to be deposited. In this context, the term angular distribution is understood as meaning the angular distribution of the material to be deposited from the viewpoint of a source of the deposition process or a source region of the deposition source. Sources of the deposition process may, for example, be a sputtering target, an electrically heatable evaporation source and/or the target of an electron beam evaporator. The angular distribution can be set in particular by ionization of the material to be deposited and by means of electrical fields. Pure PVD (Physical Vapor Deposition) processes have a more uniform angular distribution than PVD processes with ionized deposition material in the presence of electric field forces. In the case of electron processes, the flux of deposition particles in the direction of the electric field forces is greater. [0019]
  • The mask which shadows the surface region of the substrate may be structured before, during and/or after its application to the substrate. It is advantageously arranged and structured in such a manner that a first part of the mask covers a surface region of the substrate and a second part of the mask forms an overhang which is supported against the substrate by the first part and which defines the shadowed surface region. The length of the overhang is preferably adapted to the abovementioned factors of influence for controlling the deposition of the structure material in such a manner that the edge of the structure generated does not abut the mask. In this case, in a following method step, filler material may be arranged between the mask and the edge, serving, for example, as electrical insulation or a diffusion barrier. [0020]
  • In accordance with a particularly preferred feature of the invention, when arranging the mask on the substrate initially a first mask layer is deposited on the substrate. Then, a second mask layer is deposited on the first mask layer. Therefore, in the region wherein the micro-technical structure is subsequently to be generated, the substrate is covered by two mask layers which lie on top of one another. To structure the mask, the second mask layer and the first mask layer are removed again in defined regions. The result is a surface region of the substrate which is neither covered nor shadowed and is therefore available for the deposition of the structure material. The first and second mask layers preferably comprise different materials. The process for removal of the first and second mask layers may be a single-stage or multistage process. Then, in an isotropic etching process, additional material of the first mask layer is removed between the second mask layer and the substrate. This results in the overhang which is formed by the second mask layer. [0021]
  • Often, there is a need for micro-technical structures which are intended to have a continuous encircling edge with a defined local arrangement. By way of example, microelectronic structures at a defined location are deposited directly on a material which is used for electrical connection to the microelectronic structure. If the structure is not arranged at precisely the correct position, the electrical contact is insufficient and short circuits may occur at a later stage. The above-described arrangement and structuring of the mask offers a reliable solution to this problem. The first and second mask layers can be opened up at precisely the correct location, for example by lithographic methods. The edges of the regions which have been opened up in this way substantially also define the edges of the structure which is subsequently to be fabricated. In particular, the shadowed surface region forms a continuous encircling edge around an unshadowed surface region of the substrate, which is to be provided with the micro-technical structure. [0022]
  • In order, for example, to electrically insulate the micro-technical structure and/or mechanically stabilize the structure, the shadowed surface region of the substrate and/or the surface of the micro-technical structure is preferably covered with a filler material after the micro-technical structure has been generated. Particularly with the above-described type of arrangement and structuring of the mask, it is possible for the entire region which has been opened up in the first and second mask layers to be filled with the filler material. A planar surface is then formed by removing part of the mask and part of the filler material. The planar surface then, for example, allows the deposition of further planar layers and therefore allows the generation of further structure elements in a manner known per se. [0023]
  • The micro-technical component according to the invention is wherein the structure, which extends along the common interface with the substrate, has been fabricated using the method according to the invention, and the shaping of the structure surface or of at least one layer of the structure at the edge of the structure is exclusively the result of the deposition of the structure material in the directed deposition process. Therefore, the surface of the edge of the structure or of the layer has no traces whatsoever of a subsequent structuring measure carried out after the end of the deposition of the structure material. In particular, it has no residues of chemicals and/or ions which are used in an etching process, and, as is typical for a deposition process, the surface profile is slightly irregular, i.e. the surface has the typical roughness. This can be established by X-ray structural analysis tests in a corresponding way to that described in the abovementioned publication by S. D. Kim et al. [0024]
  • Particularly if the micro-technical structure has been fabricated with a sufficiently long overhang of the shadow mask, the structure at its edge has a characteristic S-shaped surface. In this area, the thickness of the structure increases in an S-shape from approximately 0 to a mean value for the structure. [0025]
  • The structure is preferably enclosed by an adjoining filler material which is applied to the substrate. [0026]
  • A significant advantage of the invention is that there is no need for complex plasma etching processes to structure the micro-technical structure. To structure the shadow mask it is possible, for example, to use much simpler etching installations with proven etching processes which are used for damascene processes. Particularly in the case of microelectronic structures, these installations are already in use for fabrication of the electrical connection lines. On account of the in-situ structuring of the structure by targeted, locally restricted deposition of the structure material, damage to the structure and/or the substrate caused by structuring etching processes is avoided. [0027]
  • Other features which are considered as characteristic for the invention are set forth in the appended claims. [0028]
  • Although the invention is illustrated and described herein as embodied in a method for fabricating a micro-technical structure, and micro-technical component, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.[0029]
  • The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings. [0030]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0031] 1-7 are diagrammatic side views illustrating various stages in the fabrication of a micro-technical structure;
  • FIG. 8 is a section through an exemplary construction of a micro-technical structure; [0032]
  • FIG. 9 is a section through an exemplary construction of a micro-technical structure; [0033]
  • FIG. 10 is a diagram showing simulation results representing a cross-sectional profile of a micro-technical structure at its edge; and [0034]
  • FIGS. [0035] 11A-11C are diagrammatic sections showing various stages of the integration of a TMR element in an MRAM memory component.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1 thereof, there is shown a cross section through a substrate S with layers arranged thereon. For the sake of simplicity, in the text which follows the terms “top” and “bottom” refer to the illustration which has been selected in FIGS. [0036] 1 to 11, without this being intended to restrict the implementation of the invention. The substrate S may, for example, be a CMOS, bipolar, BiCMOS or GaAs semiconductor circuit, including metallization structures. A first dielectric layer D1 comprising a first dielectric material is deposited on the substrate S. A second dielectric layer D2 made from a second dielectric material, which is different from the first dielectric material, is then deposited on the layer D1. A lithographically produced mask LM is in turn arranged on the layer D2. The mask LM has a hole-like aperture O which passes all the way through the mask layer.
  • Starting from the structure illustrated in FIG. 1, in a following process step the opening O is transferred, with dimensions which are as closely accurate as possible, into the layer D[0037] 2 using an anisotropic etching process, i.e. a continuous opening with, as far as possible, the same opening which is produced in layer D2. Then, in an isotropic etching process, the material of the layer D1 is etched, so that an opening with a greater width than the width of the opening in the layer D2 is formed in the layer D1. The isotropic etching process is a selective etching process wherein the material of the layer D2 and that of the substrate S are etched at most slightly. Then, the mask LM is removed. The resulting structure is illustrated in FIG. 2.
  • The layers D[0038] 1, D2 which have been structured in this way form a shadow mask SM, the material of the layer D2, at the opening, forming a continuous, encircling overhang U; the length of the overhang U is equal to the difference between the radii of the circular openings in the layers D1, D2. Alternatively, the openings may also be rectangular or of some other shape.
  • By directed deposition, e.g. by sputtering of the material to be deposited or by direct vaporization of the material to be deposited, a structure element SE is deposited on the surface of the substrate S (FIG. 3). Because part of the surface of the substrate S is shadowed by the overhang U, and because of the directionality of the deposition process, a flank or an edge R of the structure element SE is formed at the edge of the shadowed surface region. Since material is also deposited on the layer D[0039] 2 during the deposition process, thereby reducing the width of the opening in layer D2, and since the layer thickness of the structure element SE increases continuously, the edge R does not run perpendicular to the surface of the substrate S. Unlike with known structuring processes using etching techniques, wherein flanks of this type are generally undesirable, since, for example, they make it more difficult to laterally electrically insulate the structure, the shape of the edge R is not in this case a drawback. If insulation is actually required, sufficient space remains between the edge R and the material of the layer D1 to achieve good insulation. Furthermore, as will be explained in more detail, the inclined profile of the edge R may be an advantage if a further, thin layer is to be deposited on the structure element SE.
  • As shown in FIG. 10, the edge R, in cross section, is not rectilinear. FIG. 10 shows the result of a simulation of the deposition of a structure element which is composed of three layers. FIG. 10 illustrates part of the opening shown in FIG. 3 in layers D[0040] 1, D2. The measurement unit of the values plotted on the horizontal and vertical axes is, for example, μm (micron). The lower and upper layers of the structure elements consist of Ta and the interlayer consists of Al. FIG. 10 clearly shows the typical S-shaped cross-sectional profile of the edge R. Starting from a mean thickness for the thickness of the structure element, as is present, for example, at value 0.1 on the horizontal axis, the thickness initially decreases progressively, i.e. more quickly than in linear fashion, toward the edge, and then, after a reversal point has been reached, decreases digressively, i.e. more slowly than in linear fashion, toward the edge. The deposition AB (FIG. 3 and FIG. 10) leads to a reduction in the width of the opening in the layer D2 and therefore influences the shaping of the edge R. It can clearly be seen from FIG. 10 that the upper layer made from Ta scarcely has any material left at the far end of the edge R, on account of the closing gap between the structure element and the layer D2.
  • After the structure element SE has been fabricated, the opening in the layers D[0041] 1, D2 is completely filled up with a filler material, so that a filler layer FS is formed. This takes place, for example, by means of a CVD (Chemical Vapor Deposition) process, wherein SiO2 or Si3N4 is deposited as filler material. Further options are to deposit spin-on glass or polyimide or to use other known filling processes. It is not necessary for the opening in the layers D1, D2 to be filled up without any voids. Preferably, however, the structure element SE is completely covered by the filler material. Preferably, after the structure illustrated in FIG. 4 has been achieved, the material of the filler layer FS and of the shadow mask SM is removed until regions wherein cavities could be present have been completely removed from the overall structure. This is done, for example, by CMP (Chemical Mechanical Polishing), until the material of the layer D2 has been completely removed (FIG. 5). Etching processes, such as plasma etching and wet-chemical etching, may also be used. The fact that the structure element SE is completely covered protects it from damage during this process and any further process steps. If, after partial removal of the filler material and of the material of the shadow mask SM, the opening in the shadow mask SM or in the layers D1, D2 is not yet sufficiently filled, this filling step can then be repeated under simplified conditions. The filling operation is made easier since the aspect ratio of the opening (ratio of the opening depth to the opening width) is considerably reduced. Advantageously, the material of the layer D2 and the filling layer FS down to below the level of the lower edge of the layer D2 is removed first, before renewed application of filler material is commenced.
  • Particularly if the structure element SE is to be exposed on its surface, for example in order to make electrical contact therewith, further material of the shadow mask SM (the layer D[0042] 1) and of the filler layer FS can be removed by CMP, until the surface of the structure element SE is exposed (FIG. 6). Alternatively, the surface of the structure element SE is exposed by means of a lithographic process and subsequent etching of a hole. The etching takes place, for example, by RIE (Reactive Ion Etching). The resulting structure is illustrated in FIG. 7.
  • FIG. 8 and FIG. 9 show different variants of the form of a structure element SE, as has been fabricated, for example, in the process steps shown in FIG. 1 to FIG. 7. [0043]
  • The structure element SE illustrated in FIG. 8 has a base layer GS with a substantially planar surface and a covering layer DS, likewise with a substantially planar surface. In this exemplary embodiment, the covering layer DS does not cover or does not completely cover the edge of the base layer GS. This structure can easily be achieved through the fact that the covering layer DS and the base layer GS can be applied in deposition processes with increasing directionality or with increasingly marked nonuniform angular distribution. In this way, the material of the covering layer DS no longer reaches the edge region of the base layer GS. [0044]
  • The form of the structure element SE shown in FIG. 9 differs from that shown in FIG. 8 in that an additional interlayer ZS has been applied between the base layer GS and the covering layer DS. The interlayer ZS was applied in a deposition process with lower directionality or more uniform angular distribution, so that the edges of the base layer GS are completely covered by the material of the interlayer ZS. In this way it is possible, for example, to fabricate TMR or GMR elements for use in MRAM components. In TMR elements, the base layer (for example the hard magnetic layer) consists, for example of NiFeCo, the interlayer consists, for example, of Al[0045] 2O3, and the covering layer DS consists, for example, of NiFe (for example the soft magnetic layer).
  • The manufacturing processes which have been described with reference to FIG. 1 to FIG. 7 are carried out, for example, as follows: the covering layer D[0046] 1 is fabricated with a layer thickness of 50 nm using a PECVD (Plasma Enhanced Chemical Vapor Deposition) process. The material is, for example, Si3N4. The layer D2 consists, for example, of SiO2, which has been applied with a layer thickness of 200 nm, likewise using a PECVD process. During the photolithography for generating the mask LM, holes with a width of approx. 350 nm were structured. The structuring of the layer D2 took place using an anisotropic RIE (Reactive Ion Etching) process with CHF3, CF4 and Ar etching gas. The isotropic etching of the layer D1 was effected by RIE, plasma etching and/or by CDE (Chemical Dry Etching). Suitable etching gases are CF4 with O2, SF6 and NF3. Alternatively, the hole may be made in the layer D1 by wet-chemical means in the presence of H3PO4 and at temperatures of 160 to 180° C.
  • The structure element SE is, for example, a TMR element which has been fabricated in the form explained with reference to FIG. 9 by adapting the directionality of the deposition process. The pressure and the basic nature of the deposition process were adapted accordingly. In a sputtering process, the target-substrate distance and the electrical voltage of the high frequency of a sputtering installation were changed. As has already been described, the degree of ionization of the gas in the process chamber is available as a further parameter (IMP process, as distinct from the standard PVD process). During the removal of the layer D[0047] 1 outside the cell array ZF (FIG. 11a), an RIE process in the presence of CF4 with Ar or SF6 with He was used. The lithography step required for this purpose is not critical with regard to resolution and overlay adjustment accuracy. The layer D3 (FIG. 11) was deposited using a PECVD process with a layer thickness of 50 nm from the material Si3N4. The layer D4 was likewise deposited in a PECVD process with a layer thickness of 400-600 nm as SiO2. The structuring of the upper conductor tracks Lo (FIG. 11) in the cell array ZF and for the vias in the periphery P was achieved using a damascene process, i.e. by photolithography, RIE of the SiO2 layer D4 selectively with respect to the layer D3 in the presence of CHF3 and CF4 and Ar, by RIE of the layer D3 selectively with respect to the uppermost layer material of the structure element and selectively with respect to the material of the filler layer FS in the presence of CF4 and Ar, by deposition of a TaN/Ta double layer with a total thickness of 15 nm as diffusion barrier DB in a sputtering process, and by deposition of Cu with a thickness of at least 200 nm by sputtering. Finally, the planar surface illustrated in FIG. 11C was achieved using a CMP process, by removing the Cu and the TaN or Ta selectively with respect to the SiO2 of the layer D4.
  • FIGS. 11A to [0048] 11C show cross sections through part of a cell array ZF with adjoining periphery region. By way of example, only one TMR cell of the cell array ZF is illustrated, namely the structure element SE which has been fabricated, for example, using a method as has been described with reference to FIG. 1 to FIG. 9. The cell array ZF is a field of memory cells, as in the structure element SE for a MRAM.
  • After the construction illustrated in FIG. 9 has been reached, firstly the layer D[0049] 1 is removed in the region of the periphery P. Then, a third dielectric layer D3 is applied to the planar surface (in the cell array ZF) formed by the layer D1, the filler layer FS and the structure element SE or to the already existing lower conductor track Lu for making electrical contact with the cell array or a part of the cell array. The lower conductor track Lu is already embedded in a diffusion barrier DB which, in turn, is delimited at the bottom by the actual substrate S of the construction. Around the lower conductor track Lu, the diffusion barrier DB is laterally delimited by a dielectric material. Furthermore, the lower conductor track Lu may also be delimited on its upper side by a diffusion barrier (not shown), which in this case is situated between the lower conductor track Lu and the structure element SE. A fourth dielectric layer D4 is then applied to the third dielectric layer D3. The result is the overall construction shown in FIG. 11A.
  • Then, upper conductor tracks L[0050] o (in the cell array ZF) or vias V (in the periphery P) are fabricated using the damascene technique (inlay technique). For this purpose, first of all holes or trenches are produced through the layers D3, D4 to the structure elements SE or to the lower conductor track Lu using a lithography process with subsequent etching (FIG. 11B). Then, firstly a diffusion barrier DB is introduced into the holes which have been generated, so that it completely covers the edge of the holes. The diffusion barrier DB is used in particular to prevent diffusion of the material of the conductor tracks Lo, V (for example Cu) which is yet to be introduced. Then, the elongate contact holes are filled with electrically conductive material. The final step is the planarization of the surface. This state is illustrated in FIG. 11C.

Claims (12)

We claim:
1. A method of fabricating a micro-technical structure, which comprises the following steps:
providing a substrate with a surface;
forming a structured shadow mask on the surface of the substrate, and defining on the surface an uncovered surface region not covered by the mask and a shadow region shadowed but not covered by the mask; and
depositing material through the mask in a directed deposition process and forming the micro-technical structure on the uncovered surface region of the substrate not covered by the mask.
2. The method according to claim 1, which comprises depositing materials to form a ferromagnetic structure for an MRAM.
3. The method according to claim 1, wherein the forming step comprises arranging and structuring the mask such that a first part of the mask covers a surface region of the substrate and a second part of the mask forms an overhang which is supported against the substrate by the first part and which defines the shadow region.
4. The method according to claim 3, wherein the forming step comprises initially depositing a first mask layer on the substrate and depositing a second mask layer on the first mask layer, and structuring the mask by removing the second mask layer and the first mask layer in defined regions and isotropically etching to remove additional material of the first mask layer between the second mask layer and the substrate.
5. The method according to claim 1, wherein the shadow region forms a continuous encircling margin around the uncovered surface region not shadowed by the mask on which the micro-technical structure is produced.
6. The method according to claim 1, which further comprises, after the step of forming the micro-technical structure, covering at least one of the shadow region of the substrate and a surface of the micro-technical structure with a filler material.
7. The method according to claim 6, which comprises forming a planar surface by removing part of the mask and part of the filler material.
8. The method according to claim 1, wherein the depositing step comprises forming the micro-technical structure by depositing a plurality of layers one above the other on the substrate.
9. The method according to claim 8, which comprises forming a layer on a previously applied layer of the structure, and fabricating the layers in deposition processes with different angular distributions of the material being deposited.
10. A micro-technical component, comprising:
a substrate; and
a micro-technical structure formed on said substrate and extending along a common interface with said substrate, said micro-technical structure having been fabricated with the method according to claim 1, and a shaping of a surface or at least one layer of said structure at an edge of said structure resulting only from a deposition of the structure material in the directed deposition process.
11. The component according to claim 10, wherein a thickness of said structure at the edge of said structure increases in an S shape from approximately zero to a mean value for the structure.
12. The component according to claim 10, which comprises an filler material applied to said substrate and adjoining and enclosing said structure.
US09/974,938 2000-10-10 2001-10-10 Method of fabricating a micro-technical structure, and micro-technical component Expired - Fee Related US6458603B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE10050076.5 2000-10-10
DE10050076A DE10050076C2 (en) 2000-10-10 2000-10-10 Method for producing a ferromagnetic structure and ferromagnetic component

Publications (2)

Publication Number Publication Date
US20020042158A1 true US20020042158A1 (en) 2002-04-11
US6458603B1 US6458603B1 (en) 2002-10-01

Family

ID=7659230

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/974,938 Expired - Fee Related US6458603B1 (en) 2000-10-10 2001-10-10 Method of fabricating a micro-technical structure, and micro-technical component

Country Status (2)

Country Link
US (1) US6458603B1 (en)
DE (1) DE10050076C2 (en)

Cited By (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030203509A1 (en) * 2002-04-26 2003-10-30 Rizzo Nicholas D. Method of fabricating a self-aligned magnetic tunneling junction and via contact
US6660568B1 (en) 2002-11-07 2003-12-09 International Business Machines Corporation BiLevel metallization for embedded back end of the line structures
WO2004040603A1 (en) * 2002-10-22 2004-05-13 Infineon Technologies Ag Method for producing an element composing an annular microstructure
US20050148196A1 (en) * 2003-12-26 2005-07-07 Manish Sharma Method and system for patterning material in a thin film device
US20070108160A1 (en) * 2005-11-14 2007-05-17 Schott Ag Plasma etching of tapered structures
US20080088221A1 (en) * 2006-10-17 2008-04-17 Samsung Electronics Co., Ltd. Shadow mask, method of manufacturing the same and method of forming thin film using the same
US20090194758A1 (en) * 2008-02-05 2009-08-06 Macronix International Co., Ltd. Heating center pcram structure and methods for making
US20100151652A1 (en) * 2005-06-17 2010-06-17 Macronix International Co., Ltd. Multi-level memory cell having phase change element and asymmetrical thermal boundary
US20100159402A1 (en) * 2007-09-07 2010-06-24 Tokyo Electron Limited Method, program and system for processing substrate
US20100207095A1 (en) * 2006-05-30 2010-08-19 Macronix International Co., Ltd. Resistor random access memory cell with l-shaped electrode
US20100221888A1 (en) * 2006-01-09 2010-09-02 Macronix International Co., Ltd. Programmable Resistive RAM and Manufacturing Method
US20100261329A1 (en) * 2006-09-11 2010-10-14 Macronix International Co., Ltd. Memory device having wide area phase change element and small electrode contact area
US20100270593A1 (en) * 2009-04-27 2010-10-28 Macronix International Co., Ltd. Integrated circuit 3d memory array and manufacturing method
US20110034003A1 (en) * 2005-11-21 2011-02-10 Macronix International Co., Ltd. Vacuum Cell Thermal Isolation for a Phase Change Memory Device
US8110429B2 (en) 2006-05-09 2012-02-07 Macronix International Co., Ltd. Bridge resistance random access memory device and method with a singular contact structure
US8138028B2 (en) 2007-02-12 2012-03-20 Macronix International Co., Ltd Method for manufacturing a phase change memory device with pillar bottom electrode
US8178386B2 (en) 2007-09-14 2012-05-15 Macronix International Co., Ltd. Phase change memory cell array with self-converged bottom electrode and method for manufacturing
US8237140B2 (en) 2005-06-17 2012-08-07 Macronix International Co., Ltd. Self-aligned, embedded phase change RAM
US8310864B2 (en) 2010-06-15 2012-11-13 Macronix International Co., Ltd. Self-aligned bit line under word line memory array
US8497182B2 (en) 2011-04-19 2013-07-30 Macronix International Co., Ltd. Sidewall thin film electrode with self-aligned top electrode and programmable resistance memory
US8916414B2 (en) 2013-03-13 2014-12-23 Macronix International Co., Ltd. Method for making memory cell by melting phase change material in confined space
US8981330B2 (en) 2012-07-16 2015-03-17 Macronix International Co., Ltd. Thermally-confined spacer PCM cells
US8987700B2 (en) 2011-12-02 2015-03-24 Macronix International Co., Ltd. Thermally confined electrode for programmable resistance memory
US9082954B2 (en) 2010-09-24 2015-07-14 Macronix International Co., Ltd. PCRAM with current flowing laterally relative to axis defined by electrodes
US9214351B2 (en) 2013-03-12 2015-12-15 Macronix International Co., Ltd. Memory architecture of thin film 3D array
US9336879B2 (en) 2014-01-24 2016-05-10 Macronix International Co., Ltd. Multiple phase change materials in an integrated circuit for system on a chip application
US9559113B2 (en) 2014-05-01 2017-01-31 Macronix International Co., Ltd. SSL/GSL gate oxide in 3D vertical channel NAND
US9793323B1 (en) 2016-07-11 2017-10-17 Macronix International Co., Ltd. Phase change memory with high endurance
US10424726B2 (en) 2017-12-28 2019-09-24 Spin Memory, Inc. Process for improving photoresist pillar adhesion during MRAM fabrication
US10446210B2 (en) 2016-09-27 2019-10-15 Spin Memory, Inc. Memory instruction pipeline with a pre-read stage for a write operation for reducing power consumption in a memory device that uses dynamic redundancy registers
US10460781B2 (en) 2016-09-27 2019-10-29 Spin Memory, Inc. Memory device with a dual Y-multiplexer structure for performing two simultaneous operations on the same row of a memory bank
DE102016116301B4 (en) 2015-10-20 2024-02-15 Taiwan Semiconductor Manufacturing Co. Ltd. METHOD FOR PRODUCING A MAGNETIC TUNNEL CONTACT WITH REDUCED DAMAGE

Families Citing this family (79)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6828639B2 (en) * 2002-07-17 2004-12-07 Micron Technology, Inc. Process flow for building MRAM structures
US7410816B2 (en) * 2004-03-24 2008-08-12 Makarand Gore Method for forming a chamber in an electronic device and device formed thereby
JP4640047B2 (en) * 2005-08-30 2011-03-02 沖電気工業株式会社 Etching method, metal film structure manufacturing method, and etching structure
US20090098309A1 (en) * 2007-10-15 2009-04-16 Advantech Global, Ltd In-Situ Etching Of Shadow Masks Of A Continuous In-Line Shadow Mask Vapor Deposition System
US7713755B1 (en) 2008-12-11 2010-05-11 Magic Technologies, Inc. Field angle sensor fabricated using reactive ion etching
US9087542B1 (en) 2012-12-10 2015-07-21 Western Digital (Fremont), Llc Method for providing a structure having reduced voids in a magnetic recording transducer
US9263667B1 (en) 2014-07-25 2016-02-16 Spin Transfer Technologies, Inc. Method for manufacturing MTJ memory device
US9337412B2 (en) 2014-09-22 2016-05-10 Spin Transfer Technologies, Inc. Magnetic tunnel junction structure for MRAM device
DE102014116076A1 (en) * 2014-11-04 2016-05-04 Osram Opto Semiconductors Gmbh Method for applying a material to a surface
US9728712B2 (en) 2015-04-21 2017-08-08 Spin Transfer Technologies, Inc. Spin transfer torque structure for MRAM devices having a spin current injection capping layer
US10468590B2 (en) 2015-04-21 2019-11-05 Spin Memory, Inc. High annealing temperature perpendicular magnetic anisotropy structure for magnetic random access memory
US9853206B2 (en) 2015-06-16 2017-12-26 Spin Transfer Technologies, Inc. Precessional spin current structure for MRAM
US9773974B2 (en) 2015-07-30 2017-09-26 Spin Transfer Technologies, Inc. Polishing stop layer(s) for processing arrays of semiconductor elements
US10163479B2 (en) 2015-08-14 2018-12-25 Spin Transfer Technologies, Inc. Method and apparatus for bipolar memory write-verify
US9741926B1 (en) 2016-01-28 2017-08-22 Spin Transfer Technologies, Inc. Memory cell having magnetic tunnel junction and thermal stability enhancement layer
US10593869B2 (en) * 2016-07-26 2020-03-17 Allegro Microsystems, Llc Methods for patterning a magnetic sensing layer
US10437723B2 (en) 2016-09-27 2019-10-08 Spin Memory, Inc. Method of flushing the contents of a dynamic redundancy register to a secure storage area during a power down in a memory device
US10628316B2 (en) 2016-09-27 2020-04-21 Spin Memory, Inc. Memory device with a plurality of memory banks where each memory bank is associated with a corresponding memory instruction pipeline and a dynamic redundancy register
US11151042B2 (en) 2016-09-27 2021-10-19 Integrated Silicon Solution, (Cayman) Inc. Error cache segmentation for power reduction
US10437491B2 (en) 2016-09-27 2019-10-08 Spin Memory, Inc. Method of processing incomplete memory operations in a memory device during a power up sequence and a power down sequence using a dynamic redundancy register
US10366774B2 (en) 2016-09-27 2019-07-30 Spin Memory, Inc. Device with dynamic redundancy registers
US11119910B2 (en) 2016-09-27 2021-09-14 Spin Memory, Inc. Heuristics for selecting subsegments for entry in and entry out operations in an error cache system with coarse and fine grain segments
US10991410B2 (en) 2016-09-27 2021-04-27 Spin Memory, Inc. Bi-polar write scheme
US10818331B2 (en) 2016-09-27 2020-10-27 Spin Memory, Inc. Multi-chip module for MRAM devices with levels of dynamic redundancy registers
US10360964B2 (en) 2016-09-27 2019-07-23 Spin Memory, Inc. Method of writing contents in memory during a power up sequence using a dynamic redundancy register in a memory device
US11119936B2 (en) 2016-09-27 2021-09-14 Spin Memory, Inc. Error cache system with coarse and fine segments for power optimization
US10546625B2 (en) 2016-09-27 2020-01-28 Spin Memory, Inc. Method of optimizing write voltage based on error buffer occupancy
US10672976B2 (en) 2017-02-28 2020-06-02 Spin Memory, Inc. Precessional spin current structure with high in-plane magnetization for MRAM
US10665777B2 (en) 2017-02-28 2020-05-26 Spin Memory, Inc. Precessional spin current structure with non-magnetic insertion layer for MRAM
US10032978B1 (en) 2017-06-27 2018-07-24 Spin Transfer Technologies, Inc. MRAM with reduced stray magnetic fields
US10529439B2 (en) 2017-10-24 2020-01-07 Spin Memory, Inc. On-the-fly bit failure detection and bit redundancy remapping techniques to correct for fixed bit defects
US10489245B2 (en) 2017-10-24 2019-11-26 Spin Memory, Inc. Forcing stuck bits, waterfall bits, shunt bits and low TMR bits to short during testing and using on-the-fly bit failure detection and bit redundancy remapping techniques to correct them
US10656994B2 (en) 2017-10-24 2020-05-19 Spin Memory, Inc. Over-voltage write operation of tunnel magnet-resistance (“TMR”) memory device and correcting failure bits therefrom by using on-the-fly bit failure detection and bit redundancy remapping techniques
US10481976B2 (en) 2017-10-24 2019-11-19 Spin Memory, Inc. Forcing bits as bad to widen the window between the distributions of acceptable high and low resistive bits thereby lowering the margin and increasing the speed of the sense amplifiers
US10679685B2 (en) 2017-12-27 2020-06-09 Spin Memory, Inc. Shared bit line array architecture for magnetoresistive memory
US10395711B2 (en) 2017-12-28 2019-08-27 Spin Memory, Inc. Perpendicular source and bit lines for an MRAM array
US10360962B1 (en) 2017-12-28 2019-07-23 Spin Memory, Inc. Memory array with individually trimmable sense amplifiers
US10891997B2 (en) 2017-12-28 2021-01-12 Spin Memory, Inc. Memory array with horizontal source line and a virtual source line
US10516094B2 (en) 2017-12-28 2019-12-24 Spin Memory, Inc. Process for creating dense pillars using multiple exposures for MRAM fabrication
US10395712B2 (en) 2017-12-28 2019-08-27 Spin Memory, Inc. Memory array with horizontal source line and sacrificial bitline per virtual source
US10811594B2 (en) 2017-12-28 2020-10-20 Spin Memory, Inc. Process for hard mask development for MRAM pillar formation using photolithography
US10270027B1 (en) 2017-12-29 2019-04-23 Spin Memory, Inc. Self-generating AC current assist in orthogonal STT-MRAM
US10236048B1 (en) 2017-12-29 2019-03-19 Spin Memory, Inc. AC current write-assist in orthogonal STT-MRAM
US10840436B2 (en) 2017-12-29 2020-11-17 Spin Memory, Inc. Perpendicular magnetic anisotropy interface tunnel junction devices and methods of manufacture
US10546624B2 (en) 2017-12-29 2020-01-28 Spin Memory, Inc. Multi-port random access memory
US10840439B2 (en) 2017-12-29 2020-11-17 Spin Memory, Inc. Magnetic tunnel junction (MTJ) fabrication methods and systems
US10886330B2 (en) 2017-12-29 2021-01-05 Spin Memory, Inc. Memory device having overlapping magnetic tunnel junctions in compliance with a reference pitch
US10199083B1 (en) 2017-12-29 2019-02-05 Spin Transfer Technologies, Inc. Three-terminal MRAM with ac write-assist for low read disturb
US10360961B1 (en) 2017-12-29 2019-07-23 Spin Memory, Inc. AC current pre-charge write-assist in orthogonal STT-MRAM
US10236047B1 (en) 2017-12-29 2019-03-19 Spin Memory, Inc. Shared oscillator (STNO) for MRAM array write-assist in orthogonal STT-MRAM
US10424723B2 (en) 2017-12-29 2019-09-24 Spin Memory, Inc. Magnetic tunnel junction devices including an optimization layer
US10784439B2 (en) 2017-12-29 2020-09-22 Spin Memory, Inc. Precessional spin current magnetic tunnel junction devices and methods of manufacture
US10367139B2 (en) 2017-12-29 2019-07-30 Spin Memory, Inc. Methods of manufacturing magnetic tunnel junction devices
US10229724B1 (en) 2017-12-30 2019-03-12 Spin Memory, Inc. Microwave write-assist in series-interconnected orthogonal STT-MRAM devices
US10255962B1 (en) 2017-12-30 2019-04-09 Spin Memory, Inc. Microwave write-assist in orthogonal STT-MRAM
US10236439B1 (en) 2017-12-30 2019-03-19 Spin Memory, Inc. Switching and stability control for perpendicular magnetic tunnel junction device
US10141499B1 (en) 2017-12-30 2018-11-27 Spin Transfer Technologies, Inc. Perpendicular magnetic tunnel junction device with offset precessional spin current layer
US10319900B1 (en) 2017-12-30 2019-06-11 Spin Memory, Inc. Perpendicular magnetic tunnel junction device with precessional spin current layer having a modulated moment density
US10339993B1 (en) 2017-12-30 2019-07-02 Spin Memory, Inc. Perpendicular magnetic tunnel junction device with skyrmionic assist layers for free layer switching
US10468588B2 (en) 2018-01-05 2019-11-05 Spin Memory, Inc. Perpendicular magnetic tunnel junction device with skyrmionic enhancement layers for the precessional spin current magnetic layer
US10438995B2 (en) 2018-01-08 2019-10-08 Spin Memory, Inc. Devices including magnetic tunnel junctions integrated with selectors
US10438996B2 (en) 2018-01-08 2019-10-08 Spin Memory, Inc. Methods of fabricating magnetic tunnel junctions integrated with selectors
US10446744B2 (en) 2018-03-08 2019-10-15 Spin Memory, Inc. Magnetic tunnel junction wafer adaptor used in magnetic annealing furnace and method of using the same
US10388861B1 (en) 2018-03-08 2019-08-20 Spin Memory, Inc. Magnetic tunnel junction wafer adaptor used in magnetic annealing furnace and method of using the same
US11107974B2 (en) 2018-03-23 2021-08-31 Spin Memory, Inc. Magnetic tunnel junction devices including a free magnetic trench layer and a planar reference magnetic layer
US11107978B2 (en) 2018-03-23 2021-08-31 Spin Memory, Inc. Methods of manufacturing three-dimensional arrays with MTJ devices including a free magnetic trench layer and a planar reference magnetic layer
US10784437B2 (en) 2018-03-23 2020-09-22 Spin Memory, Inc. Three-dimensional arrays with MTJ devices including a free magnetic trench layer and a planar reference magnetic layer
US20190296228A1 (en) 2018-03-23 2019-09-26 Spin Transfer Technologies, Inc. Three-Dimensional Arrays with Magnetic Tunnel Junction Devices Including an Annular Free Magnetic Layer and a Planar Reference Magnetic Layer
US10411185B1 (en) 2018-05-30 2019-09-10 Spin Memory, Inc. Process for creating a high density magnetic tunnel junction array test platform
US10600478B2 (en) 2018-07-06 2020-03-24 Spin Memory, Inc. Multi-bit cell read-out techniques for MRAM cells with mixed pinned magnetization orientations
US10593396B2 (en) 2018-07-06 2020-03-17 Spin Memory, Inc. Multi-bit cell read-out techniques for MRAM cells with mixed pinned magnetization orientations
US10559338B2 (en) 2018-07-06 2020-02-11 Spin Memory, Inc. Multi-bit cell read-out techniques
US10692569B2 (en) 2018-07-06 2020-06-23 Spin Memory, Inc. Read-out techniques for multi-bit cells
US10650875B2 (en) 2018-08-21 2020-05-12 Spin Memory, Inc. System for a wide temperature range nonvolatile memory
US10699761B2 (en) 2018-09-18 2020-06-30 Spin Memory, Inc. Word line decoder memory architecture
US11621293B2 (en) 2018-10-01 2023-04-04 Integrated Silicon Solution, (Cayman) Inc. Multi terminal device stack systems and methods
US10971680B2 (en) 2018-10-01 2021-04-06 Spin Memory, Inc. Multi terminal device stack formation methods
US10580827B1 (en) 2018-11-16 2020-03-03 Spin Memory, Inc. Adjustable stabilizer/polarizer method for MRAM with enhanced stability and efficient switching
US11107979B2 (en) 2018-12-28 2021-08-31 Spin Memory, Inc. Patterned silicide structures and methods of manufacture

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL7412383A (en) * 1974-09-19 1976-03-23 Philips Nv METHOD OF MANUFACTURING A DEVICE WITH A CONDUCTOR PATTERN.
US5390061A (en) * 1990-06-08 1995-02-14 Hitachi, Ltd. Multilayer magnetoresistance effect-type magnetic head
US6590750B2 (en) * 1996-03-18 2003-07-08 International Business Machines Corporation Limiting magnetoresistive electrical interaction to a preferred portion of a magnetic region in magnetic devices
US5650958A (en) * 1996-03-18 1997-07-22 International Business Machines Corporation Magnetic tunnel junctions with controlled magnetic response
US5764567A (en) * 1996-11-27 1998-06-09 International Business Machines Corporation Magnetic tunnel junction device with nonferromagnetic interface layer for improved magnetic field response
DE19622415A1 (en) * 1996-06-04 1997-12-11 Siemens Ag CMOS semiconductor structure and method of manufacturing the same
US5729410A (en) * 1996-11-27 1998-03-17 International Business Machines Corporation Magnetic tunnel junction device with longitudinal biasing
US5804458A (en) * 1996-12-16 1998-09-08 Motorola, Inc. Method of fabricating spaced apart submicron magnetic memory cells
US6048739A (en) * 1997-12-18 2000-04-11 Honeywell Inc. Method of manufacturing a high density magnetic memory device
US6104633A (en) * 1998-02-10 2000-08-15 International Business Machines Corporation Intentional asymmetry imposed during fabrication and/or access of magnetic tunnel junction devices
US6312816B1 (en) * 1998-02-20 2001-11-06 Advanced Technology Materials, Inc. A-site- and/or B-site-modified PbZrTiO3 materials and (Pb, Sr, Ca, Ba, Mg) (Zr, Ti, Nb, Ta)O3 films having utility in ferroelectric random access memories and high performance thin film microactuators
US5940319A (en) * 1998-08-31 1999-08-17 Motorola, Inc. Magnetic random access memory and fabricating method thereof
US6316797B1 (en) * 1999-02-19 2001-11-13 Advanced Technology Materials, Inc. Scalable lead zirconium titanate(PZT) thin film material and deposition method, and ferroelectric memory device structures comprising such thin film material
DE50000341D1 (en) * 1999-02-26 2002-09-05 Infineon Technologies Ag STORAGE CELL ARRANGEMENT AND METHOD FOR THE PRODUCTION THEREOF
KR100313253B1 (en) * 1999-03-10 2001-11-05 노태원 A layered perovskite ferroelectric capacitor for semiconductor memory cell
US6128214A (en) * 1999-03-29 2000-10-03 Hewlett-Packard Molecular wire crossbar memory
US6226160B1 (en) * 1999-04-15 2001-05-01 International Business Machines Corporation Small area magnetic tunnel junction devices with low resistance and high magnetoresistance
US6326637B1 (en) * 1999-10-18 2001-12-04 International Business Machines Corporation Antiferromagnetically exchange-coupled structure for magnetic tunnel junction device

Cited By (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003092013A2 (en) * 2002-04-26 2003-11-06 Motorola, Inc., A Corporation Of The State Of Delaware Self-aligned magnetic tunneling junction and via contact
WO2003092013A3 (en) * 2002-04-26 2004-04-15 Motorola Inc Self-aligned magnetic tunneling junction and via contact
US6783994B2 (en) 2002-04-26 2004-08-31 Freescale Semiconductor, Inc. Method of fabricating a self-aligned magnetic tunneling junction and via contact
US20030203509A1 (en) * 2002-04-26 2003-10-30 Rizzo Nicholas D. Method of fabricating a self-aligned magnetic tunneling junction and via contact
US7316933B2 (en) 2002-10-22 2008-01-08 Infineon Technologies Ag Method for producing an annular microstructure element
WO2004040603A1 (en) * 2002-10-22 2004-05-13 Infineon Technologies Ag Method for producing an element composing an annular microstructure
US20050250344A1 (en) * 2002-10-22 2005-11-10 Alfred Kersch Method for producing an annular microstructure element
US6660568B1 (en) 2002-11-07 2003-12-09 International Business Machines Corporation BiLevel metallization for embedded back end of the line structures
US20050148196A1 (en) * 2003-12-26 2005-07-07 Manish Sharma Method and system for patterning material in a thin film device
US20100151652A1 (en) * 2005-06-17 2010-06-17 Macronix International Co., Ltd. Multi-level memory cell having phase change element and asymmetrical thermal boundary
US7964468B2 (en) 2005-06-17 2011-06-21 Macronix International Co., Ltd. Multi-level memory cell having phase change element and asymmetrical thermal boundary
US8237140B2 (en) 2005-06-17 2012-08-07 Macronix International Co., Ltd. Self-aligned, embedded phase change RAM
US20070108160A1 (en) * 2005-11-14 2007-05-17 Schott Ag Plasma etching of tapered structures
US8097487B2 (en) 2005-11-21 2012-01-17 Macronix International Co., Ltd. Method for making a phase change memory device with vacuum cell thermal isolation
US20110034003A1 (en) * 2005-11-21 2011-02-10 Macronix International Co., Ltd. Vacuum Cell Thermal Isolation for a Phase Change Memory Device
US20100221888A1 (en) * 2006-01-09 2010-09-02 Macronix International Co., Ltd. Programmable Resistive RAM and Manufacturing Method
US8178388B2 (en) 2006-01-09 2012-05-15 Macronix International Co., Ltd. Programmable resistive RAM and manufacturing method
US8110429B2 (en) 2006-05-09 2012-02-07 Macronix International Co., Ltd. Bridge resistance random access memory device and method with a singular contact structure
US20100207095A1 (en) * 2006-05-30 2010-08-19 Macronix International Co., Ltd. Resistor random access memory cell with l-shaped electrode
US8080440B2 (en) 2006-05-30 2011-12-20 Macronix International Co., Ltd. Resistor random access memory cell with L-shaped electrode
US20100261329A1 (en) * 2006-09-11 2010-10-14 Macronix International Co., Ltd. Memory device having wide area phase change element and small electrode contact area
US7964437B2 (en) * 2006-09-11 2011-06-21 Macronix International Co., Ltd. Memory device having wide area phase change element and small electrode contact area
US20080088221A1 (en) * 2006-10-17 2008-04-17 Samsung Electronics Co., Ltd. Shadow mask, method of manufacturing the same and method of forming thin film using the same
US8557044B2 (en) 2006-10-17 2013-10-15 Samsung Electronics Co., Ltd. Shadow mask, method of manufacturing the same and method of forming thin film using the same
US8138028B2 (en) 2007-02-12 2012-03-20 Macronix International Co., Ltd Method for manufacturing a phase change memory device with pillar bottom electrode
US20100159402A1 (en) * 2007-09-07 2010-06-24 Tokyo Electron Limited Method, program and system for processing substrate
US8263320B2 (en) * 2007-09-07 2012-09-11 Tokyo Electron Limited Method, program and system for processing substrate
US8178386B2 (en) 2007-09-14 2012-05-15 Macronix International Co., Ltd. Phase change memory cell array with self-converged bottom electrode and method for manufacturing
US8860111B2 (en) 2007-09-14 2014-10-14 Macronix International Co., Ltd. Phase change memory cell array with self-converged bottom electrode and method for manufacturing
US8158965B2 (en) 2008-02-05 2012-04-17 Macronix International Co., Ltd. Heating center PCRAM structure and methods for making
US20090194758A1 (en) * 2008-02-05 2009-08-06 Macronix International Co., Ltd. Heating center pcram structure and methods for making
US20100270593A1 (en) * 2009-04-27 2010-10-28 Macronix International Co., Ltd. Integrated circuit 3d memory array and manufacturing method
US8829646B2 (en) 2009-04-27 2014-09-09 Macronix International Co., Ltd. Integrated circuit 3D memory array and manufacturing method
US8310864B2 (en) 2010-06-15 2012-11-13 Macronix International Co., Ltd. Self-aligned bit line under word line memory array
US9082954B2 (en) 2010-09-24 2015-07-14 Macronix International Co., Ltd. PCRAM with current flowing laterally relative to axis defined by electrodes
US8497182B2 (en) 2011-04-19 2013-07-30 Macronix International Co., Ltd. Sidewall thin film electrode with self-aligned top electrode and programmable resistance memory
US9236568B2 (en) 2011-04-19 2016-01-12 Macronix International Co., Ltd. Sidewall thin film electrode with self-aligned top electrode and programmable resistance memory
US8987700B2 (en) 2011-12-02 2015-03-24 Macronix International Co., Ltd. Thermally confined electrode for programmable resistance memory
US8981330B2 (en) 2012-07-16 2015-03-17 Macronix International Co., Ltd. Thermally-confined spacer PCM cells
US9214351B2 (en) 2013-03-12 2015-12-15 Macronix International Co., Ltd. Memory architecture of thin film 3D array
US8916414B2 (en) 2013-03-13 2014-12-23 Macronix International Co., Ltd. Method for making memory cell by melting phase change material in confined space
US9336879B2 (en) 2014-01-24 2016-05-10 Macronix International Co., Ltd. Multiple phase change materials in an integrated circuit for system on a chip application
US9559113B2 (en) 2014-05-01 2017-01-31 Macronix International Co., Ltd. SSL/GSL gate oxide in 3D vertical channel NAND
DE102016116301B4 (en) 2015-10-20 2024-02-15 Taiwan Semiconductor Manufacturing Co. Ltd. METHOD FOR PRODUCING A MAGNETIC TUNNEL CONTACT WITH REDUCED DAMAGE
US9793323B1 (en) 2016-07-11 2017-10-17 Macronix International Co., Ltd. Phase change memory with high endurance
US9972660B2 (en) 2016-07-11 2018-05-15 Macronix International Co., Ltd. 3D phase change memory with high endurance
US10446210B2 (en) 2016-09-27 2019-10-15 Spin Memory, Inc. Memory instruction pipeline with a pre-read stage for a write operation for reducing power consumption in a memory device that uses dynamic redundancy registers
US10460781B2 (en) 2016-09-27 2019-10-29 Spin Memory, Inc. Memory device with a dual Y-multiplexer structure for performing two simultaneous operations on the same row of a memory bank
US10424726B2 (en) 2017-12-28 2019-09-24 Spin Memory, Inc. Process for improving photoresist pillar adhesion during MRAM fabrication

Also Published As

Publication number Publication date
DE10050076C2 (en) 2003-09-18
US6458603B1 (en) 2002-10-01
DE10050076A1 (en) 2002-04-18

Similar Documents

Publication Publication Date Title
US6458603B1 (en) Method of fabricating a micro-technical structure, and micro-technical component
US7001783B2 (en) Mask schemes for patterning magnetic tunnel junctions
KR101036722B1 (en) Magnetoresistive ram device and methods for fabricating
US7144744B2 (en) Magnetoresistive random access memory device structures and methods for fabricating the same
EP3676884B1 (en) Method of etching magnetoresistive stack
US20020146851A1 (en) Method of forming magnetic memory
US20070166840A1 (en) Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit
US7112454B2 (en) System and method for reducing shorting in memory cells
US20040229430A1 (en) Fabrication process for a magnetic tunnel junction device
US6518071B1 (en) Magnetoresistive random access memory device and method of fabrication thereof
US7087972B1 (en) Magnetoelectronic devices utilizing protective capping layers and methods of fabricating the same
KR100523455B1 (en) An improved method for forming minimally spaced mram structures
US20200220072A1 (en) Magnetic tunnel junction (mtj) bilayer hard mask to prevent redeposition
US7241668B2 (en) Planar magnetic tunnel junction substrate having recessed alignment marks
CN111433925A (en) Method of manufacturing integrated circuits using isotropic and anisotropic etch processes
US7368299B2 (en) MTJ patterning using free layer wet etching and lift off techniques
US11038097B2 (en) Magnetic structures with tapered edges
US11056643B2 (en) Magnetic tunnel junction (MTJ) hard mask encapsulation to prevent redeposition
US6689661B2 (en) Method for forming minimally spaced MRAM structures
US6943393B2 (en) Memory cell arrangement and method of fabricating it
US6806127B2 (en) Method and structure for contacting an overlying electrode for a magnetoelectronics element
US7087438B2 (en) Encapsulation of conductive lines of semiconductor devices
KR20050085682A (en) A method for fabricating a flux concentrating system for use in a magnetoelectronics device
US10062733B1 (en) Integrated circuits with magnetic tunnel junction memory cells and methods for producing the same
US20240016062A1 (en) Method of fabricating magnetic tunneling junction device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KERSCH, ALFRED;SCHWARZL, SIEGFRIED;MIETHANER, STEFAN;AND OTHERS;REEL/FRAME:013179/0966;SIGNING DATES FROM 20011012 TO 20011114

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: QIMONDA AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023828/0001

Effective date: 20060425

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20101001