US20020047170A1 - Semiconductor device and manufacturing method thereof - Google Patents
Semiconductor device and manufacturing method thereof Download PDFInfo
- Publication number
- US20020047170A1 US20020047170A1 US09/836,371 US83637101A US2002047170A1 US 20020047170 A1 US20020047170 A1 US 20020047170A1 US 83637101 A US83637101 A US 83637101A US 2002047170 A1 US2002047170 A1 US 2002047170A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- dielectric constant
- high dielectric
- constant insulating
- gate insulating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 64
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 41
- 239000000758 substrate Substances 0.000 claims abstract description 70
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 68
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 45
- 229920005591 polysilicon Polymers 0.000 claims abstract description 45
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims abstract description 32
- 230000015572 biosynthetic process Effects 0.000 claims abstract description 24
- 229910052681 coesite Inorganic materials 0.000 claims abstract description 18
- 229910052906 cristobalite Inorganic materials 0.000 claims abstract description 18
- 239000000377 silicon dioxide Substances 0.000 claims abstract description 18
- 229910052682 stishovite Inorganic materials 0.000 claims abstract description 18
- 229910052905 tridymite Inorganic materials 0.000 claims abstract description 18
- 239000000463 material Substances 0.000 claims description 43
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 35
- 229910052710 silicon Inorganic materials 0.000 claims description 35
- 239000010703 silicon Substances 0.000 claims description 35
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 32
- 238000000034 method Methods 0.000 claims description 29
- 239000000470 constituent Substances 0.000 claims description 13
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 claims description 10
- 239000010410 layer Substances 0.000 description 45
- 230000008569 process Effects 0.000 description 21
- 238000002955 isolation Methods 0.000 description 19
- 239000012535 impurity Substances 0.000 description 13
- 229910021332 silicide Inorganic materials 0.000 description 12
- 238000005468 ion implantation Methods 0.000 description 11
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 11
- 238000010586 diagram Methods 0.000 description 8
- 239000003990 capacitor Substances 0.000 description 7
- 238000006243 chemical reaction Methods 0.000 description 6
- 239000007943 implant Substances 0.000 description 6
- 150000002500 ions Chemical class 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 5
- 239000011229 interlayer Substances 0.000 description 5
- 230000009257 reactivity Effects 0.000 description 5
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 239000000969 carrier Substances 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 239000007772 electrode material Substances 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000001590 oxidative effect Effects 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 230000005641 tunneling Effects 0.000 description 2
- -1 HfO2 Chemical compound 0.000 description 1
- 229910004129 HfSiO Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823462—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/513—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/517—Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
Definitions
- the present invention relates to the structure of semiconductor devices and manufacturing methods thereof, and particularly to the structure of a gate insulating film of an insulated-gate transistor such as an MOS transistor.
- FIG. 30 is a sectional view showing the structure of a conventional MOS transistor. As shown in this diagram, the MOS transistor is fabricated in the transistor formation region between element isolation oxide films 15 , 15 formed in a Si substrate 1 .
- two source/drain regions 9 are selectively formed in the surface of the transistor formation region of the Si substrate 1 , a gate insulating film 2 is formed on the channel region between the source/drain regions 9 , 9 in the Si substrate 1 , a gate electrode 3 is formed on the gate insulating film 2 , and side walls 16 are formed on the sides of the gate electrode 3 .
- the gate electrode 3 is composed of a polysilicon layer 4 and a silicide layer 11 formed on top of it. Extension regions 8 extend under the side walls 16 from the source/drain regions 9 and silicide regions 10 are formed on the source/drain regions 9 .
- the gate insulating film 2 is formed of an oxide film or an oxynitride film or a stacked layer thereof. While the gate electrode 3 is mainly formed of the polysilicon layer 4 in the example of FIG. 30 , it may be formed by using amorphous silicon as a constituent material.
- the Si substrate 1 is sectioned with an element isolation structure, such as trench isolation using the element isolation oxide films 15 . Subsequently the entire surface of the Si substrate 1 is thermally oxidized to form the gate insulating film 2 . The polysilicon layer 4 is then laid on the gate insulating film 2 .
- an element isolation structure such as trench isolation using the element isolation oxide films 15 .
- an oxide film of TEOS etc. is formed as a hard mask on the polysilicon layer 4 and is patterned by photolithography.
- the polysilicon layer 4 is anisotropically etched by using the patterned oxide film as a mask (hard mask) to form the gate.
- an impurity ion implantation is applied by using the gate-shaped polysilicon layer 4 as a mask to form impurity diffusion regions (the extension regions 8 and source/drain regions 9 ) and the side walls 16 are formed on the sides of the gateshaped polysilicon layer 4 .
- the impurity diffusion regions under the side walls 16 form the extension regions 8 .
- an impurity ion implantation is applied by using the gate-shaped polysilicon layer 4 and the side walls 16 as masks to form the source/drain regions 9 adjoining the extension regions 8 .
- the oxide film as a hard mask is etched to expose the top surface of the gate-shaped polysilicon layer 4 and then a metal such as cobalt is applied to the entire wafer surface, which is followed by annealing.
- the MOS transistor structure shown in FIG. 30 is thus completed through the above-described processes. Then a semiconductor device containing the MOS transistor is completed through formation of interlayer insulating films not shown in FIG. 30 , interconnecting process, etc.
- FIG. 31 is an explanation diagram showing the off-operation state of the MOS transistor shown in FIG. 30 , where the MOS transistor is constructed as an NMOS structure.
- a source terminal 12 is provided on one of the two source/drain regions 9 (silicide regions 10 ) and a drain terminal 13 is provided on the other.
- a gate terminal 14 is provided on the gate electrode 3 and a substrate potential terminal 17 is provided on the Si substrate 1 .
- the source terminal 12 , gate terminal 14 and substrate potential terminal 17 are set at a potential of 0 V and the drain terminal 13 is set at a potential of 1.5 V.
- the SiO 2 gate insulating film When the SiO 2 gate insulating film is thinned to a film thickness of 3 nm or smaller, then direct tunneling through the gate insulating film 2 will cause serious gate leakage current I 1 as shown in FIG.31.
- the gate leakage current I 1 may become almost equal to or higher than the leakage current I 2 through the normal channel and then it cannot be neglected. That is to say, the standby power (the power in standby state) of the LSI becomes high over the negligible level; the performance of the transistors cannot be further enhanced by thinning the gate insulating films.
- a first aspect of the present invention is directed to a semiconductor device which includes an insulated-gate transistor fabricated in a silicon substrate, the transistor comprising a gate insulating film selectively formed on the silicon substrate, the surface of the silicon substrate under the gate insulating film being defined as a channel region, a gate electrode formed of polysilicon on the gate insulating film, and first and second source/drain regions formed in the surface of the silicon substrate with the channel region interposed therebetween, wherein the gate insulating film contains a material having a higher dielectric constant than silicon oxide film and the gate insulating film comprises an upper part, a center part and a lower part, and wherein the lower part is less reactive with the silicon substrate than the center part is and the upper part is less reactive with the gate electrode than the center part is.
- the gate insulating film has first to third high dielectric constant insulating films each having a dielectric constant higher than that of silicon oxide film and the first to third high dielectric constant insulating films are stacked in the first to third order, the lower part includes the first high dielectric constant insulating film, the center part includes the second high dielectric constant insulating film, and the upper part includes the third high dielectric constant insulating film.
- the transistor includes first and second transistors, the first and second transistors each having the gate insulating film, the gate electrode and the first and second source/drain regions, and the gate insulating film of the first transistor is thicker than the gate insulating film of the second transistor.
- a first gate insulating film being the gate insulating film of the first transistor has an insulating film and first to third high dielectric constant insulating films each having a higher dielectric constant than silicon oxide film, and the insulating film and the first to third high dielectric constant insulating films are stacked in this order, wherein the lower part of the first gate insulating film includes the insulating film and the first high dielectric constant insulating film, the center part of the first gate insulating film includes the second high dielectric constant insulating film, and the upper part of the first gate insulating film includes the third high dielectric constant insulating film, a second gate insulating film being the gate insulating film of the second transistor has fourth to sixth high dielectric constant insulating films each having a higher dielectric constant than silicon oxide film, and the fourth to sixth high dielectric constant insulating films are stacked in the fourth to sixth order, wherein the lower part of the second gate insulating film includes
- the first and fourth high dielectric constant insulating films are composed of the same material
- the second and fifth high dielectric constant insulating films are composed of the same material
- the third and sixth high dielectric constant insulating films are composed of the same material.
- a sixth aspect is directed to a method for manufacturing a semiconductor device which includes an insulated-gate transistor fabricated in a silicon substrate.
- the semiconductor device manufacturing method comprises the steps of: (a) selectively forming a gate insulating film on the silicon substrate, the surface of the silicon substrate under the gate insulating film being defined as a channel region; (b) forming a gate electrode made of polysilicon on the gate insulating film; (c) forming first and second source/drain regions in the surface of the silicon substrate with the channel region interposed therebetween, wherein the first and second source/drain regions, the gate insulating film and the gate electrode define the transistor, wherein the gate insulating film is formed by using a material having a higher dielectric constant than silicon oxide film, the gate insulating film comprising an upper part, a center part and a lower part, the lower part is less reactive with the silicon substrate than the center part is, and the upper part is less reactive with the gate electrode than the center part is.
- the gate insulating film includes first to third high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, the lower part includes the first high dielectric constant insulating film, the center part includes the second high dielectric constant insulating film, and the upper part includes the third high dielectric constant insulating film, the step (a) comprising the steps of (a- 1 ) forming the first high dielectric constant insulating film on the silicon substrate, (a- 2 ) forming the second high dielectric constant insulating film on the first high dielectric constant insulating film, and (a- 3 ) forming the third high dielectric constant insulating film on the second high dielectric constant insulating film.
- the transistor includes first and second transistors formed in first and second formation regions in the silicon substrate, the first and second transistors each having the gate insulating film, the gate electrode and the first and second source/drain regions, wherein the step (a) includes a step of forming the gate insulating film of the first transistor thicker than the gate insulating film of the second transistor.
- a first gate insulating film being the gate insulating film of the first transistor has an insulating film and first to third high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, wherein the lower part of the first gate insulating film includes the insulating film and the first high dielectric constant insulating film, the center part of the first gate insulating film includes the second high dielectric constant insulating film, and the upper part of the first gate insulating film includes the third high dielectric constant insulating film, and a second gate insulating film being the gate insulating film of the second transistor has fourth to sixth high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, wherein the lower part of the second gate insulating film includes the fourth high dielectric constant insulating film, the center part of the second gate insulating film includes the fifth high dielectric constant insulating film, and the upper part of the second gate insulating film includes the
- the first and fourth high dielectric constant insulating films are formed of the same material
- the second and fifth high dielectric constant insulating films are formed of the same material
- the third and sixth high dielectric constant insulating films are formed of the same material
- the steps (a- 2 ) and (a- 5 ) are simultaneously performed
- the steps (a- 3 ) and (a- 6 ) are simultaneously performed
- the steps (a- 4 ) and (a- 7 ) are simultaneously performed.
- the gate insulating film contains a material having a higher dielectric constant than a silicon oxide film. Therefore the dielectric constant of the gate capacitor structure composed of the gate electrode, gate insulating film and channel region can be set higher than when the gate insulating film is composed of a silicon oxide film.
- the upper part of the gate insulating film has lower reactivity to the gate electrode than the center part does and the lower part has lower reactivity to the silicon substrate than the center part does. This prevents interface reaction between the upper part and the gate electrode and between the lower part and the silicon substrate, thereby preventing reduction in the dielectric constant of the gate capacitor structure and reduction in the mobility of carriers in the channel.
- the semiconductor device of the first aspect offers a transistor whose gate electrode is composed of polysilicon and which can operate at high speed even at lower power-supply voltages, thus achieving lower power consumption and higher speed operation.
- a stacked structure is formed of the first to third high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and in which the reactivity to the silicon substrate and the gate electrode is lower in the lower and upper parts than in the center part.
- the gate insulating film of the first transistor has a larger film thickness than the gate insulating film of the second transistor. Therefore the structure of the first transistor is more suitable for high voltage operation than the second transistor, so that the transistors can be properly used in suitable voltage ranges; e.g. the first transistor can be used for operation at higher voltage and the second transistor can be used for operation at lower voltage.
- a stacked structure is formed of an insulating film and the first to third high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and in which the lower and upper parts are less reactive than the center part with the silicon substrate and the gate electrode.
- the second transistor has a stacked structure of the fourth to sixth high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and which is less reactive with the silicon substrate and the gate electrode in the lower and upper parts than in the center part.
- the semiconductor device of the fifth aspect it is possible to simultaneously form the first and fourth high dielectric constant insulating films, the second and fifth high dielectric constant insulating films, and the third and sixth high dielectric constant insulating films. This offers a simple manufacturing process.
- the gate insulating film contains a material having a higher dielectric constant than silicon oxide film, so that the dielectric constant of the gate capacitor structure of the gate electrode, gate insulating film and channel region can be set higher than when the gate insulating film is made of a silicon oxide film.
- the upper part of the gate insulating film is less reactive with the gate electrode than the center part and the lower part is less reactive with the silicon substrate than the center part. This prevents the problem that interface reaction between the upper part and the gate electrode or between the lower part and the silicon substrate reduces the dielectric constant of the gate capacitor structure and the mobility of carriers in the channel.
- the semiconductor device manufacturing method of the sixth aspect can manufacture a semiconductor device comprising a transistor whose gate electrode is composed of polysilicon and which can operate at high speed even at lower power-supply voltage, thus achieving lower power consumption and higher speed operation.
- the semiconductor device manufacturing method of the seventh aspect it is possible to relatively easily obtain, through the relatively easy process of the steps (a- 1 ) to (a- 3 ), a gate insulating film which has a higher dielectric constant than silicon oxide film and in which the reactivity to the silicon substrate and the gate electrode is lower in the lower and upper parts than in the center part.
- the step (a) forms the gate insulating film of the first transistor thicker than the gate insulating film of the second transistor, so that the structure of the first transistor is more suitable for high voltage operation than the second transistor.
- the method thus provides a semiconductor device in which the transistors can be properly used in suitable voltage ranges; e.g. the first transistor can be used for higher voltage operation and the second transistor can be used for lower voltage operation.
- the semiconductor device manufacturing method of the ninth aspect it is possible to relatively easily obtain, through the relatively easy process of the steps (a- 1 ) to (a- 4 ), the gate insulating film of the first transistor which has a higher dielectric constant than silicon oxide film and which has the lower and upper parts less reactive with the silicon substrate and the gate electrode than the center part.
- the first gate insulating film of the first transistor can be formed thicker by the thickness of the insulating film than the second gate insulating film of the second transistor through the easy process of forming the first to third high dielectric constant insulating films and the fourth to sixth high dielectric constant insulating films to approximately equal total film thickness.
- the steps (a- 2 ) and (a- 5 ), the steps (a- 3 ) and (a- 6 ) and the steps (a- 4 ) and (a- 7 ) can be simultaneously carried out to simplify the manufacturing process.
- the present invention has been made to solve the aforementioned problem and an object of the present invention is to obtain a semiconductor device which contains an insulated-gate transistor which operates at high speed with low power consumption and a manufacturing method thereof.
- FIG. 1 is a sectional view showing the structure of an MOS transistor used in a semiconductor device according to a first preferred embodiment of the present invention.
- FIGS. 2 to 18 are sectional views showing a manufacturing method according to the first preferred embodiment.
- FIG. 19 is a sectional view showing the structure of MOS transistors used in a semiconductor device according to a second preferred embodiment of the present invention.
- FIGS. 20 to 29 are sectional views showing a manufacturing method according to the second preferred embodiment.
- FIG. 30 is a sectional view showing the structure of a conventional MOS transistor.
- FIG. 31 is an explanation diagram used to explain a problem of the conventional MOS transistor.
- a two-layer gate insulating film structure is being proposed in order to reduce the interface reaction between a gate insulating film made of a high dielectric constant material and a Si substrate.
- a silicate layer made of HfSiO 2 layer etc. is interposed between a high dielectric constant material, such as HfO 2 , and the Si substrate; while a silicate layer of HfSiO 2 etc. has a lower dielectric constant than HfO 2 , it is less reactive with Si and has a higher dielectric constant than SiO 2 .
- the gate electrode is made of metal
- the structure encounters other performance problems; for example, metal is readily soluble in cleaning chemicals generally used in process and its work function is so difficult to control that the threshold voltage cannot be freely controlled.
- the present invention proposes a stacked gate insulating film having a three-layer gate insulating film structure to offer a structure free from interface reaction with polysilicon, where a silicate layer of HfSiO 2 etc. is interposed between the high dielectric constant material of HfO 2 etc. and the polysilicon in the aforementioned two-layer gate insulating film structure; a silicate layer of HfSiO 2 etc. is less reactive with Si than HfO 2 is and has a higher dielectric constant than SiO 2 .
- FIG. 1 is a sectional view showing the structure of an MOS transistor used in a semiconductor device according to a first preferred embodiment of the invention. As shown in this diagram, the MOS transistor is fabricated in the transistor formation region enclosed by element isolation oxide films 15 , 15 in the Si substrate 1 .
- the stacked gate insulating film 25 is composed to a three-layer structure including a HfSiO 2 film 21 , a HfO 2 film 22 and a HfSiO 2 film 23 each having a higher dielectric constant than SiO 2 .
- the HfSiO 2 film 21 is less reactive than the HfO 2 film 22 at the interface with the Si substrate 1
- the HfSiO 2 film 23 is less reactive than the HfO 2 film 22 at the interface with the gate electrode 3 (polysilicon layer 4 ).
- the gate electrode 3 is formed on the stacked gate insulating film 25 and side walls 16 are formed on the sides of the gate electrode 3 .
- the gate electrode 3 is composed of the polysilicon layer 4 and a silicide layer 11 formed thereon. Extension regions 8 extend from the source/drain regions 9 under the side walls 16 and silicide regions 10 are formed in the upper part of the source/drain regions 9 .
- FIGS. 2 to 18 are sectional views showing a method of manufacturing the MOS transistor of the first preferred embodiment shown in FIG. 1. The method for manufacturing the MOS transistor in the semiconductor device of the first preferred embodiment is now described referring to these diagrams.
- the Si substrate is prepared as shown in FIG.2. Then the Si substrate 1 is sectioned by element isolation of the trench isolation using the element isolation oxide films 15 as shown in FIG. 3 and the element formation region is thus formed between the element isolation oxide films 15 , 15 .
- the element isolation oxide films 15 do not reach the back of the Si substrate 1 , so that part of the Si substrate 1 remains under the element isolation oxide films 15 .
- the HfSiO 2 film 21 is 0.3 to 2 nm thick (3 to 20 angstroms)
- the HfO 2 film 22 is 0.5 to 3 nm thick (5 to 30 angstroms)
- the HfSiO 2 film 23 is 0.3 to 2 nm thick (3 to 20 angstroms).
- the HfO 2 film 22 may be formed by evaporating Hf (hafnium) in a vacuum and oxidizing it by using O 2 etc. to form HfO 2 .
- the HfSiO 2 21 and 23 may be formed by evaporating HfSi in a vacuum and oxidizing it with O 2 etc.
- the material is not limited to Hf. It can be Zr (zirconium) or La (lanthanum) or a combination of these materials, as long as a three-layer structure of silicate/oxide/silicate can be formed by using materials whose dielectric constants are higher than that of silicon.
- the polysilicon layer 4 is formed all over the surface as shown in FIG.7.
- the film thickness of the polysilicon layer 4 is 50 to 300 nm, for example.
- Polysilicon germanium or a stacked structure of polysilicon germanium and polysilicon may be used in place of the polysilicon layer 4 .
- the polysilicon may be doped-polysilicon which has been previously doped with phosphorus.
- non-doped polysilicon may be laid and then undergo ion implantation of phosphorus in the NMOS (transistor formation) region and of boron in the PMOS region.
- ion implantation it is necessary to mask areas where the implantation is unwanted with photoresist (not shown) and to remove the photoresist after the implantation.
- the impurity concentration in the ion implantation can be 1 ⁇ 10 19 to 1 ⁇ 10 21 cm ⁇ 3 , for example.
- an oxide film 5 used as a hard mask is formed on the polysilicon layer 4 as shown in FIG. 8 and an anti-reflection coating film 6 is formed on the oxide film 5 as shown in FIG.9.
- the oxide film 5 is formed to a thickness of 20 to 200 nm.
- resist 18 is applied on the entire surface as shown in FIG. 10, and a mask pattern for the gate electrode is then transferred onto the resist 18 as shown in FIG. 11, which is developed to form a resist pattern 18 a.
- the gate width is 0.05 to 0.3 ⁇ m, for example.
- the oxide film 5 as a hard mask is etched by using the resist pattern 18 a as a mask to obtain a hard mask pattern 5 a.
- the polysilicon layer 4 is etched by using the hard mask pattern 5 a.
- impurity ions 19 are implanted to form impurity diffusion regions 31 in the upper part of the NMOS and PMOS formation regions, which will form the source/drain regions 9 and the extension regions 8 later.
- areas not to be subjected to the ion implantation are masked with photoresist (not shown).
- arsenic is implanted at an implant energy of 0.1 to 10 keV with a dose of 2 ⁇ 10 14 cm ⁇ 2 to 5 ⁇ 10 15 cm ⁇ 2 , for example.
- BF 2 is implanted at an implant energy of 0.1 to 10 keV with a dose of 1 ⁇ 10 14 cm ⁇ 2 to 5 ⁇ 10 15 cm ⁇ 2 , for example.
- pocket ion implantation is applied (to form pocket regions).
- boron is implanted at an implant energy of 10 to 30 keV with a dose of 1 ⁇ 10 13 cm ⁇ 2 to 5 ⁇ 10 13 cm ⁇ 2 , for example.
- arsenic is implanted at an implant energy of 50 to 200 keV with a dose of 1 ⁇ 10 13 cm ⁇ 2 to 5 ⁇ 10 13 cm ⁇ 2 , for example.
- the pocket ion implantation is applied with the axis of implantation rotated with a tilt angle of 10 to 50° so that the impurities will be implanted under the gate.
- a thermal process is performed to activate the impurities in the impurity diffusion regions 31 .
- the thermal process is performed at 800 to 1100° C. for 5 to 60 sec.
- a nitride film 32 is formed on the entire surface as shown in FIG. 15 and etched back as shown in FIG. 16 to form the side walls 16 on the sides of the gate-shaped polysilicon layer 4 .
- the hard mask pattern 5 a is removed and the HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 are also removed except under the polysilicon layer 4 and side walls 16 .
- the nitride film 32 is 30 to 100 nm thick.
- impurity ions 33 are implanted with a resist mask formed in the NMOS or PMOS formation region (FIG. 17 does not show the resist mask since it shows an element formation region where the resist mask is not formed), so as to form the NMOS and PMOS source/drain regions 9 .
- a thermal process is performed to activate the implanted impurities. During this process the impurity diffusion regions 31 under the side walls 16 form the extension regions 8 .
- arsenic is implanted at an implant energy of 10 to 100 keV with a dose of 1 ⁇ 10 15 cm ⁇ 1 to 5 ⁇ 10 16 cm ⁇ 2 , for example.
- BF 2 is implanted at an implant energy of 5 to 50 keV with a dose of 1 ⁇ 10 15 cm ⁇ 2 to 5 ⁇ 10 16 cm ⁇ 2 , for example.
- the thermal process is performed at 800 to 1100° C. for 1 to 30 sec.
- a metal such as cobalt is evaporated to form the silicide regions 10 in the upper part of the source/drain regions 9 and the silicide layer 11 in the upper part of the gate-shaped polysilicon layer 4 .
- the gate electrode 3 composed of the polysilicon layer 4 and silicide layer 11 is thus obtained and the MOS transistor structure shown in FIG. 1 is completed.
- the semiconductor device is completed through formation of interlayer insulating films, interconnections etc. according to a common method of manufacturing a semiconductor device with MOS transistors.
- the MOS transistor in the semiconductor device of the first preferred embodiment includes the gate electrode 3 made of polysilicon and the stacked gate insulating film 25 made of high dielectric constant insulating films.
- HfSiO 2 films 21 and 23 are less apt to react with Si than HfO 2 is. Therefore interface reaction will not occur at the interface between the HfSiO 2 film 23 and the gate electrode 3 and at the interface between the HfSiO 2 film 21 and the Si substrate 1 and therefore oxide films having uneven thickness will not be formed.
- This structure therefore does not reduce the dielectric constant of the gate capacitor structure formed with the gate electrode 3 , stacked gate insulating film 25 and Si substrate 1 (channel region). Furthermore, it does not reduce the mobility of carriers in the channel in the Si substrate 1 and not reduce the driving current.
- the HfSiO 2 films 21 and 23 have higher dielectric constants than SiO 2 , they do not reduce the dielectric constant of the gate capacitor structure.
- the semiconductor device of the first preferred embodiment can provide an MOS transistor which uses polysilicon as the gate electrode and which can operate at high speed even at low power-supply voltages, thus achieving lower power consumption and higher speed operation.
- the stacked structure of the HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 realizes the stacked gate insulating film 25 which has a dielectric constant higher than that of silicon oxide film and in which the reactivity to the Si substrate 1 and the gate electrode 3 (the polysilicon layer 4 ) is lower in the lower part (HfSiO 2 film 21 ) and in the upper part (HfSiO 2 film 23 ) than in the center part (HfO 2 film 22 ).
- the use of polysilicon as the gate electrode 3 offers improved performance; e.g. the threshold voltage can be relatively freely controlled.
- the stacked gate insulating film 25 can be formed thicker than a silicon oxide film to provide equal driving current, which suppresses the direct tunneling through the stacked gate insulating film 25 , thus suppressing the gate leakage current and hence the standby power.
- FIG. 19 is a sectional view showing the structure of MOS transistors used in a semiconductor device according to a second preferred embodiment of the invention. As shown in this diagram, the element isolation oxide films 15 section the Si substrate 1 to form a high-voltage operation region A 1 and a low-voltage operation region A 2 .
- An MOS transistor Q 2 for use at lower voltages having the three-layer stacked gate insulating film 25 of the first preferred embodiment shown in FIG. 1 is formed in the low-voltage operation region A 2 and an MOS transistor Q 1 for use at higher voltages having a four-layer stacked gate insulating film is formed in the high-voltage operation region A 1 .
- the stacked gate insulating film 26 has a stacked structure composed of an oxide film 20 , HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 .
- the structure of the high-voltage MOS transistor Q 1 and the low-voltage MOS transistor Q 2 is the same as that of the MOS transistor of the first preferred embodiment shown in FIG. 1, so that it is not described here again.
- FIGS. 20 to 29 are sectional views showing a method for manufacturing the MOS transistors according to the second preferred embodiment shown in FIG.19.
- the MOS transistor manufacturing method of the second preferred embodiment is now described referring to these diagrams.
- the Si substrate 1 is prepared as shown in FIG.20. Then, as shown in FIG. 21 , the Si substrate 1 is sectioned by element isolation of the trench isolation using the element isolation oxide films 15 to form the high-voltage operation region A 1 and the low-voltage operation region A 2 between the element isolation oxide films 15 , 15 .
- thermal oxidation is applied to the surface of the Si substrate 1 to form the SiO 2 film 20 having a thickness of 2 to 10 nm on the active regions formed in the surface of the Si substrate 1 where the element isolation oxide films 15 are absent.
- resist is formed and patterned by photolithography to form a resist pattern 34 which covers only the high-voltage operation region A 1 and opens in the low-voltage operation region A 2 .
- a series of CVD processes are applied to sequentially deposit the HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 in the highvoltage operation region A 1 and the low-voltage operation region A 2 , thus forming the four-layer structure ( 20 to 23 ) in the high-voltage operation region A 1 and the three-layer structure ( 21 to 23 ) in the low-voltage operation region A 2 .
- HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 are equal in film thickness and material to those explained in the first preferred embodiment and they are manufactured by the same method.
- the semiconductor device is completed through formation of interlayer insulating films, interconnections, etc. according to a common method for manufacturing semiconductor devices having MOS transistors.
- the MOS transistor Q 1 for use at higher voltages in the high-voltage operation region A 1 has the gate electrode 3 of polysilicon and the stacked gate insulating film 26 formed with the high dielectric constant insulating films 21 to 23 and the SiO 2 film 20 . That is to say, the stacked gate insulating film 26 has the SiO 2 film 20 and the HfSiO 2 film 21 in its lower part, the HfO 2 film 22 in its center part, and the HfSiO 2 film 23 in its upper part.
- the MOS transistor Q 2 for use at lower voltages in the low-voltage operation region A 2 has the gate electrode 3 of polysilicon and the stacked gate insulating film 25 formed with the high dielectric constant insulating films 21 to 23 , like the MOS transistor of the first preferred embodiment shown in FIG. 1.
- the low-voltage MOS transistor Q 2 thus provides the same effect as the MOS transistor of the first preferred embodiment; i.e. it can operate as a high-speed MOS transistor even at lower voltages.
- the stacked gate insulating film 26 of the high-voltage MOS transistor Q 1 is formed by adding the SiO 2 film 20 to the structure of the stacked gate insulating film 25 . Therefore it can operate as an MOS transistor having a sufficiently reliable gate insulating film even at higher voltages.
- the semiconductor device of the second preferred embodiment provides MOS transistors which can be properly used in suitable voltage ranges; i.e. the high-voltage MOS transistor Q 1 having a gate insulating film which is reliable even at higher voltages is formed in the high-voltage operation region A 1 and the transistor which operates at high speed even at lower voltages is formed in the low-voltage operation region A 2 .
- the stacked structure including the HfSiO 2 film 21 , HfO 2 film 22 and HfSiO 2 film 23 is the whole constituent element of the stacked gate insulating film 25 of the low-voltage MOS transistor Q 2 and is the main constituent element of the stacked gate insulating film 26 of the high-voltage MOS transistor Q 1 , it can be simultaneously formed by the relatively easy processes shown in FIGS. 26 to 28 , thus achieving simplification of the manufacturing process.
Abstract
Description
- 1. Field of the Invention
- The present invention relates to the structure of semiconductor devices and manufacturing methods thereof, and particularly to the structure of a gate insulating film of an insulated-gate transistor such as an MOS transistor.
- 2. Description of the Background Art
- <MOS Transistor Structure>
- FIG.30 is a sectional view showing the structure of a conventional MOS transistor. As shown in this diagram, the MOS transistor is fabricated in the transistor formation region between element
isolation oxide films Si substrate 1. - That is to say, two source/
drain regions 9 are selectively formed in the surface of the transistor formation region of theSi substrate 1, a gateinsulating film 2 is formed on the channel region between the source/drain regions Si substrate 1, agate electrode 3 is formed on thegate insulating film 2, andside walls 16 are formed on the sides of thegate electrode 3. - The
gate electrode 3 is composed of apolysilicon layer 4 and asilicide layer 11 formed on top of it.Extension regions 8 extend under theside walls 16 from the source/drain regions 9 andsilicide regions 10 are formed on the source/drain regions 9. - The
gate insulating film 2 is formed of an oxide film or an oxynitride film or a stacked layer thereof. While thegate electrode 3 is mainly formed of thepolysilicon layer 4 in the example of FIG.30, it may be formed by using amorphous silicon as a constituent material. - <Manufacturing Method>
- A method for manufacturing the MOS transistor structured as shown in FIG.30 is now described.
- First, the
Si substrate 1 is sectioned with an element isolation structure, such as trench isolation using the elementisolation oxide films 15. Subsequently the entire surface of theSi substrate 1 is thermally oxidized to form thegate insulating film 2. Thepolysilicon layer 4 is then laid on thegate insulating film 2. - Next, an oxide film of TEOS etc. is formed as a hard mask on the
polysilicon layer 4 and is patterned by photolithography. Next, thepolysilicon layer 4 is anisotropically etched by using the patterned oxide film as a mask (hard mask) to form the gate. - Then an impurity ion implantation is applied by using the gate-
shaped polysilicon layer 4 as a mask to form impurity diffusion regions (theextension regions 8 and source/drain regions 9) and theside walls 16 are formed on the sides of thegateshaped polysilicon layer 4. In this process, the impurity diffusion regions under theside walls 16 form theextension regions 8. - Next, an impurity ion implantation is applied by using the gate-
shaped polysilicon layer 4 and theside walls 16 as masks to form the source/drain regions 9 adjoining theextension regions 8. - Subsequently the oxide film as a hard mask is etched to expose the top surface of the gate-
shaped polysilicon layer 4 and then a metal such as cobalt is applied to the entire wafer surface, which is followed by annealing. - Then silicidation occurs in the upper part of the gate-
shaped polysilicon layer 4 and in the upper part of the source/drain regions 9 to form thesilicide layer 11 andsilicide regions 10. Unreacted metal is removed by wet etching. - The MOS transistor structure shown in FIG.30 is thus completed through the above-described processes. Then a semiconductor device containing the MOS transistor is completed through formation of interlayer insulating films not shown in FIG.30, interconnecting process, etc.
- For newer generations of semiconductor devices containing MOS transistors as shown in FIG.30, there is an increasing necessity to reduce the power consumption by lowering the power-supply voltage and to enhance the driving current.
- That is to say, lowering the power consumption and increasing the speed of semiconductor devices with MOS transistors require lowering the power-supply voltage and increasing the driving current, which have conventionally been realized mainly by reducing the thickness of the SiO2 gate insulating films (i.e. gate insulating films made of SiO2) in the MOS transistors.
- FIG.31 is an explanation diagram showing the off-operation state of the MOS transistor shown in FIG.30, where the MOS transistor is constructed as an NMOS structure. As shown in this diagram, a
source terminal 12 is provided on one of the two source/drain regions 9 (silicide regions 10) and adrain terminal 13 is provided on the other. Agate terminal 14 is provided on thegate electrode 3 and a substratepotential terminal 17 is provided on theSi substrate 1. Thesource terminal 12,gate terminal 14 and substratepotential terminal 17 are set at a potential of 0 V and thedrain terminal 13 is set at a potential of 1.5 V. - When the SiO2 gate insulating film is thinned to a film thickness of 3 nm or smaller, then direct tunneling through the
gate insulating film 2 will cause serious gate leakage current I1 as shown in FIG.31. The gate leakage current I1 may become almost equal to or higher than the leakage current I2 through the normal channel and then it cannot be neglected. That is to say, the standby power (the power in standby state) of the LSI becomes high over the negligible level; the performance of the transistors cannot be further enhanced by thinning the gate insulating films. - As described above, in achieving lower power consumption and higher operation speed of the MOS transistors, the use of SiO2 as a material of the gate insulating films is reaching a limit and attempts are being made to obtain materials and structures of the gate insulating films which can overcome this problem. In such attempts, high dielectric constant materials having higher dielectric constants than SiO2, such as HfO2, ZrO2, etc., are regarded as likely candidates since these materials are less reactive to the Si substrate in which the MOS transistors are fabricated.
- However, it is known that, even when a high dielectric constant material as shown above is used to form the gate insulating film, it reacts with the Si substrate in high temperature processing performed after formation of the gate insulating film and thus forms an oxide film between the Si substrate and itself. The oxide film formed between the Si substrate and the high dielectric constant material reduces the dielectric constant of the gate capacitor structure which has attained large capacitance through the use of the high dielectric constant material. Furthermore, the oxide film obtained by the interface reaction with the Si substrate is uneven rather than flat, which reduces the mobility of carries in the channel formed in the Si substrate under the gate insulating film, thus reducing the driving current.
- A first aspect of the present invention is directed to a semiconductor device which includes an insulated-gate transistor fabricated in a silicon substrate, the transistor comprising a gate insulating film selectively formed on the silicon substrate, the surface of the silicon substrate under the gate insulating film being defined as a channel region, a gate electrode formed of polysilicon on the gate insulating film, and first and second source/drain regions formed in the surface of the silicon substrate with the channel region interposed therebetween, wherein the gate insulating film contains a material having a higher dielectric constant than silicon oxide film and the gate insulating film comprises an upper part, a center part and a lower part, and wherein the lower part is less reactive with the silicon substrate than the center part is and the upper part is less reactive with the gate electrode than the center part is.
- Preferably, according to a second aspect, in the semiconductor device, the gate insulating film has first to third high dielectric constant insulating films each having a dielectric constant higher than that of silicon oxide film and the first to third high dielectric constant insulating films are stacked in the first to third order, the lower part includes the first high dielectric constant insulating film, the center part includes the second high dielectric constant insulating film, and the upper part includes the third high dielectric constant insulating film.
- Preferably, according to a third aspect, in the semiconductor device, the transistor includes first and second transistors, the first and second transistors each having the gate insulating film, the gate electrode and the first and second source/drain regions, and the gate insulating film of the first transistor is thicker than the gate insulating film of the second transistor.
- Preferably, according to a fourth aspect, in the semiconductor device, a first gate insulating film being the gate insulating film of the first transistor has an insulating film and first to third high dielectric constant insulating films each having a higher dielectric constant than silicon oxide film, and the insulating film and the first to third high dielectric constant insulating films are stacked in this order, wherein the lower part of the first gate insulating film includes the insulating film and the first high dielectric constant insulating film, the center part of the first gate insulating film includes the second high dielectric constant insulating film, and the upper part of the first gate insulating film includes the third high dielectric constant insulating film, a second gate insulating film being the gate insulating film of the second transistor has fourth to sixth high dielectric constant insulating films each having a higher dielectric constant than silicon oxide film, and the fourth to sixth high dielectric constant insulating films are stacked in the fourth to sixth order, wherein the lower part of the second gate insulating film includes the fourth high dielectric constant insulating film, the center part of the second gate insulating film includes the fifth high dielectric constant insulating film, and the upper part of the second gate insulating film includes the sixth high dielectric constant insulating film.
- Preferably, according to a fifth aspect, in the semiconductor device, the first and fourth high dielectric constant insulating films are composed of the same material, the second and fifth high dielectric constant insulating films are composed of the same material, and the third and sixth high dielectric constant insulating films are composed of the same material.
- A sixth aspect is directed to a method for manufacturing a semiconductor device which includes an insulated-gate transistor fabricated in a silicon substrate. According to the sixth aspect, the semiconductor device manufacturing method comprises the steps of: (a) selectively forming a gate insulating film on the silicon substrate, the surface of the silicon substrate under the gate insulating film being defined as a channel region; (b) forming a gate electrode made of polysilicon on the gate insulating film; (c) forming first and second source/drain regions in the surface of the silicon substrate with the channel region interposed therebetween, wherein the first and second source/drain regions, the gate insulating film and the gate electrode define the transistor, wherein the gate insulating film is formed by using a material having a higher dielectric constant than silicon oxide film, the gate insulating film comprising an upper part, a center part and a lower part, the lower part is less reactive with the silicon substrate than the center part is, and the upper part is less reactive with the gate electrode than the center part is.
- Preferably, according to a seventh aspect, in the semiconductor device manufacturing method, the gate insulating film includes first to third high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, the lower part includes the first high dielectric constant insulating film, the center part includes the second high dielectric constant insulating film, and the upper part includes the third high dielectric constant insulating film, the step (a) comprising the steps of (a-1) forming the first high dielectric constant insulating film on the silicon substrate, (a-2) forming the second high dielectric constant insulating film on the first high dielectric constant insulating film, and (a-3) forming the third high dielectric constant insulating film on the second high dielectric constant insulating film.
- Preferably, according to an eighth aspect, in the semiconductor device manufacturing method, the transistor includes first and second transistors formed in first and second formation regions in the silicon substrate, the first and second transistors each having the gate insulating film, the gate electrode and the first and second source/drain regions, wherein the step (a) includes a step of forming the gate insulating film of the first transistor thicker than the gate insulating film of the second transistor.
- Preferably, according to a ninth aspect, in the semiconductor device manufacturing method, a first gate insulating film being the gate insulating film of the first transistor has an insulating film and first to third high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, wherein the lower part of the first gate insulating film includes the insulating film and the first high dielectric constant insulating film, the center part of the first gate insulating film includes the second high dielectric constant insulating film, and the upper part of the first gate insulating film includes the third high dielectric constant insulating film, and a second gate insulating film being the gate insulating film of the second transistor has fourth to sixth high dielectric constant insulating films having a higher dielectric constant than silicon oxide film, wherein the lower part of the second gate insulating film includes the fourth high dielectric constant insulating film, the center part of the second gate insulating film includes the fifth high dielectric constant insulating film, and the upper part of the second gate insulating film includes the sixth high dielectric constant insulating film, the step (a) comprising the steps of (a-1) forming the insulating film on the first formation region, (a-2) forming the first high dielectric constant insulating film on the insulating film, (a-3) forming the second high dielectric constant insulating film on the first high dielectric constant insulating film, (a-4) forming the third high dielectric constant insulating film on the second high dielectric constant insulating film, (a-5) forming the fourth high dielectric constant insulating film on the second formation region, (a-6) forming the fifth high dielectric constant insulating film on the fourth high dielectric constant insulating film, and (a-7) forming the sixth high dielectric constant insulating film on the fifth high dielectric constant insulating film.
- Preferably, according to a tenth aspect, in the semiconductor device manufacturing method, the first and fourth high dielectric constant insulating films are formed of the same material, the second and fifth high dielectric constant insulating films are formed of the same material, the third and sixth high dielectric constant insulating films are formed of the same material, the steps (a-2) and (a-5) are simultaneously performed, the steps (a-3) and (a-6) are simultaneously performed, and the steps (a-4) and (a-7) are simultaneously performed.
- As described above, in the transistor of the semiconductor device according to the first aspect of the invention, the gate insulating film contains a material having a higher dielectric constant than a silicon oxide film. Therefore the dielectric constant of the gate capacitor structure composed of the gate electrode, gate insulating film and channel region can be set higher than when the gate insulating film is composed of a silicon oxide film.
- In addition, the upper part of the gate insulating film has lower reactivity to the gate electrode than the center part does and the lower part has lower reactivity to the silicon substrate than the center part does. This prevents interface reaction between the upper part and the gate electrode and between the lower part and the silicon substrate, thereby preventing reduction in the dielectric constant of the gate capacitor structure and reduction in the mobility of carriers in the channel.
- As a result, the semiconductor device of the first aspect offers a transistor whose gate electrode is composed of polysilicon and which can operate at high speed even at lower power-supply voltages, thus achieving lower power consumption and higher speed operation.
- According to the transistor of the semiconductor device of the second aspect, a stacked structure is formed of the first to third high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and in which the reactivity to the silicon substrate and the gate electrode is lower in the lower and upper parts than in the center part.
- According to the semiconductor device of the third aspect, the gate insulating film of the first transistor has a larger film thickness than the gate insulating film of the second transistor. Therefore the structure of the first transistor is more suitable for high voltage operation than the second transistor, so that the transistors can be properly used in suitable voltage ranges; e.g. the first transistor can be used for operation at higher voltage and the second transistor can be used for operation at lower voltage.
- According to the first transistor of the semiconductor device of the fourth aspect, a stacked structure is formed of an insulating film and the first to third high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and in which the lower and upper parts are less reactive than the center part with the silicon substrate and the gate electrode.
- Similarly, the second transistor has a stacked structure of the fourth to sixth high dielectric constant insulating films each having a higher dielectric constant than a silicon oxide film. It is thus possible to relatively easily obtain a gate insulating film whose dielectric constant is higher than that of silicon oxide film and which is less reactive with the silicon substrate and the gate electrode in the lower and upper parts than in the center part.
- According to the semiconductor device of the fifth aspect, it is possible to simultaneously form the first and fourth high dielectric constant insulating films, the second and fifth high dielectric constant insulating films, and the third and sixth high dielectric constant insulating films. This offers a simple manufacturing process.
- In a transistor manufactured by the semiconductor device manufacturing method of the sixth aspect of the invention, the gate insulating film contains a material having a higher dielectric constant than silicon oxide film, so that the dielectric constant of the gate capacitor structure of the gate electrode, gate insulating film and channel region can be set higher than when the gate insulating film is made of a silicon oxide film.
- In addition, the upper part of the gate insulating film is less reactive with the gate electrode than the center part and the lower part is less reactive with the silicon substrate than the center part. This prevents the problem that interface reaction between the upper part and the gate electrode or between the lower part and the silicon substrate reduces the dielectric constant of the gate capacitor structure and the mobility of carriers in the channel.
- As a result, the semiconductor device manufacturing method of the sixth aspect can manufacture a semiconductor device comprising a transistor whose gate electrode is composed of polysilicon and which can operate at high speed even at lower power-supply voltage, thus achieving lower power consumption and higher speed operation.
- According to the semiconductor device manufacturing method of the seventh aspect, it is possible to relatively easily obtain, through the relatively easy process of the steps (a-1) to (a-3), a gate insulating film which has a higher dielectric constant than silicon oxide film and in which the reactivity to the silicon substrate and the gate electrode is lower in the lower and upper parts than in the center part.
- According to the semiconductor device manufacturing method of the eighth aspect, the step (a) forms the gate insulating film of the first transistor thicker than the gate insulating film of the second transistor, so that the structure of the first transistor is more suitable for high voltage operation than the second transistor. The method thus provides a semiconductor device in which the transistors can be properly used in suitable voltage ranges; e.g. the first transistor can be used for higher voltage operation and the second transistor can be used for lower voltage operation.
- According to the semiconductor device manufacturing method of the ninth aspect, it is possible to relatively easily obtain, through the relatively easy process of the steps (a-1) to (a-4), the gate insulating film of the first transistor which has a higher dielectric constant than silicon oxide film and which has the lower and upper parts less reactive with the silicon substrate and the gate electrode than the center part.
- Similarly, it is possible to relatively easily obtain, through the relatively easy process of the steps (a-5) to (a-7), the gate insulating film of the second transistor which has a higher dielectric constant than silicon oxide film and which has the lower and upper parts less reactive than the center part with the silicon substrate and the gate electrode.
- In addition, the first gate insulating film of the first transistor can be formed thicker by the thickness of the insulating film than the second gate insulating film of the second transistor through the easy process of forming the first to third high dielectric constant insulating films and the fourth to sixth high dielectric constant insulating films to approximately equal total film thickness.
- According to the semiconductor device manufacturing method of the tenth aspect, the steps (a-2) and (a-5), the steps (a-3) and (a-6) and the steps (a-4) and (a-7) can be simultaneously carried out to simplify the manufacturing process.
- The present invention has been made to solve the aforementioned problem and an object of the present invention is to obtain a semiconductor device which contains an insulated-gate transistor which operates at high speed with low power consumption and a manufacturing method thereof.
- These and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
- FIG.1 is a sectional view showing the structure of an MOS transistor used in a semiconductor device according to a first preferred embodiment of the present invention.
- FIGS.2 to 18 are sectional views showing a manufacturing method according to the first preferred embodiment.
- FIG.19 is a sectional view showing the structure of MOS transistors used in a semiconductor device according to a second preferred embodiment of the present invention.
- FIGS.20 to 29 are sectional views showing a manufacturing method according to the second preferred embodiment.
- FIG.30 is a sectional view showing the structure of a conventional MOS transistor.
- FIG.31 is an explanation diagram used to explain a problem of the conventional MOS transistor.
- <<First Preferred Embodiment>>
- <Principle>
- A two-layer gate insulating film structure is being proposed in order to reduce the interface reaction between a gate insulating film made of a high dielectric constant material and a Si substrate. In the two-layer gate insulating film structure, a silicate layer made of HfSiO2 layer etc. is interposed between a high dielectric constant material, such as HfO2, and the Si substrate; while a silicate layer of HfSiO2 etc. has a lower dielectric constant than HfO2, it is less reactive with Si and has a higher dielectric constant than SiO2.
- This structure works well when the gate electrode is made of metal. However, when the gate electrode is made of polysilicon as in conventional ones, an oxide film is formed between the polysilicon and the high dielectric constant gate insulating film, which reduces the effective dielectric constant and the mobility in the channel.
- Even when the gate electrode is made of metal, the structure encounters other performance problems; for example, metal is readily soluble in cleaning chemicals generally used in process and its work function is so difficult to control that the threshold voltage cannot be freely controlled.
- Giving priority to performance such as the threshold voltage controllability and thus assuming that polysilicon is used as the gate electrode, the present invention proposes a stacked gate insulating film having a three-layer gate insulating film structure to offer a structure free from interface reaction with polysilicon, where a silicate layer of HfSiO2 etc. is interposed between the high dielectric constant material of HfO2 etc. and the polysilicon in the aforementioned two-layer gate insulating film structure; a silicate layer of HfSiO2 etc. is less reactive with Si than HfO2 is and has a higher dielectric constant than SiO2.
- <Structure>
- FIG.1 is a sectional view showing the structure of an MOS transistor used in a semiconductor device according to a first preferred embodiment of the invention. As shown in this diagram, the MOS transistor is fabricated in the transistor formation region enclosed by element
isolation oxide films Si substrate 1. - That is to say, two source/
drain regions 9 are selectively formed in the surface of the transistor formation region in theSi substrate 1 and a stackedgate insulating film 25 is formed on the channel region between the source/drain regions Si substrate 1. The stackedgate insulating film 25 is composed to a three-layer structure including a HfSiO2 film 21, a HfO2 film 22 and a HfSiO2 film 23 each having a higher dielectric constant than SiO2. - The HfSiO2 film 21 is less reactive than the HfO2 film 22 at the interface with the
Si substrate 1, and theHfSiO2 film 23 is less reactive than the HfO2 film 22 at the interface with the gate electrode 3 (polysilicon layer 4). - The
gate electrode 3 is formed on the stackedgate insulating film 25 andside walls 16 are formed on the sides of thegate electrode 3. Thegate electrode 3 is composed of thepolysilicon layer 4 and asilicide layer 11 formed thereon.Extension regions 8 extend from the source/drain regions 9 under theside walls 16 andsilicide regions 10 are formed in the upper part of the source/drain regions 9. - <Manufacturing Method>
- FIGS.2 to 18 are sectional views showing a method of manufacturing the MOS transistor of the first preferred embodiment shown in FIG. 1. The method for manufacturing the MOS transistor in the semiconductor device of the first preferred embodiment is now described referring to these diagrams.
- (Element Isolation)
- First, the Si substrate is prepared as shown in FIG.2. Then the
Si substrate 1 is sectioned by element isolation of the trench isolation using the elementisolation oxide films 15 as shown in FIG.3 and the element formation region is thus formed between the elementisolation oxide films isolation oxide films 15 do not reach the back of theSi substrate 1, so that part of theSi substrate 1 remains under the elementisolation oxide films 15. - (Formation of Stacked High Dielectric Constant Insulating Films)
- Next, as shown in FIGS.4 to 6, a series of CVD processes are performed to sequentially deposit the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23, so as to form the three-layered insulating film. For their film thickness, the HfSiO2 film 21 is 0.3 to 2 nm thick (3 to 20 angstroms), the HfO2 film 22 is 0.5 to 3 nm thick (5 to 30 angstroms), and the HfSiO2 film 23 is 0.3 to 2 nm thick (3 to 20 angstroms).
- The HfO2 film 22 may be formed by evaporating Hf (hafnium) in a vacuum and oxidizing it by using O2 etc. to form HfO2. Similarly, the
HfSiO - The material is not limited to Hf. It can be Zr (zirconium) or La (lanthanum) or a combination of these materials, as long as a three-layer structure of silicate/oxide/silicate can be formed by using materials whose dielectric constants are higher than that of silicon.
- (Deposition of Gate Electrode Material)
- Subsequently, the
polysilicon layer 4 is formed all over the surface as shown in FIG.7. The film thickness of thepolysilicon layer 4 is 50 to 300 nm, for example. - Polysilicon germanium or a stacked structure of polysilicon germanium and polysilicon may be used in place of the
polysilicon layer 4. The polysilicon may be doped-polysilicon which has been previously doped with phosphorus. Alternatively, non-doped polysilicon may be laid and then undergo ion implantation of phosphorus in the NMOS (transistor formation) region and of boron in the PMOS region. During the ion implantation, it is necessary to mask areas where the implantation is unwanted with photoresist (not shown) and to remove the photoresist after the implantation. The impurity concentration in the ion implantation can be 1×1019 to 1×1021 cm−3, for example. - Subsequently an
oxide film 5 used as a hard mask is formed on thepolysilicon layer 4 as shown in FIG.8 and ananti-reflection coating film 6 is formed on theoxide film 5 as shown in FIG.9. Theoxide film 5 is formed to a thickness of 20 to 200 nm. - (Gate Electrode)
- Next, resist18 is applied on the entire surface as shown in FIG. 10, and a mask pattern for the gate electrode is then transferred onto the resist 18 as shown in FIG. 11, which is developed to form a resist pattern 18 a. The gate width is 0.05 to 0.3 μm, for example.
- Next, as shown in FIG. 12, the
oxide film 5 as a hard mask is etched by using the resist pattern 18 a as a mask to obtain ahard mask pattern 5 a. Subsequently, as shown in FIG.13, thepolysilicon layer 4 is etched by using thehard mask pattern 5 a. - (Source/drain Regions and Extension Regions)
- Next, as shown in FIG.14,
impurity ions 19 are implanted to formimpurity diffusion regions 31 in the upper part of the NMOS and PMOS formation regions, which will form the source/drain regions 9 and theextension regions 8 later. During this process, in the NMOS and PMOS formation regions, areas not to be subjected to the ion implantation are masked with photoresist (not shown). For the ion implantation to NMOS, arsenic is implanted at an implant energy of 0.1 to 10 keV with a dose of 2×1014 cm−2 to 5×1015 cm−2, for example. For PMOS, BF2 is implanted at an implant energy of 0.1 to 10 keV with a dose of 1×1014 cm−2 to 5×1015 cm−2, for example. - Further, though not shown in FIG. 14, pocket ion implantation is applied (to form pocket regions). For example, for the pocket ion implantation to NMOS, boron is implanted at an implant energy of 10 to 30 keV with a dose of 1×1013cm−2 to 5×1013cm−2, for example. For PMOS, arsenic is implanted at an implant energy of 50 to 200 keV with a dose of 1×1013cm−2 to 5×1013cm−2, for example. The pocket ion implantation is applied with the axis of implantation rotated with a tilt angle of 10 to 50° so that the impurities will be implanted under the gate.
- Subsequently a thermal process is performed to activate the impurities in the
impurity diffusion regions 31. The thermal process is performed at 800 to 1100° C. for 5 to 60 sec. - (Side Walls)
- Next, a
nitride film 32 is formed on the entire surface as shown in FIG.15 and etched back as shown in FIG. 16 to form theside walls 16 on the sides of the gate-shapedpolysilicon layer 4. During this process, thehard mask pattern 5 a is removed and the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 are also removed except under thepolysilicon layer 4 andside walls 16. Thenitride film 32 is 30 to 100 nm thick. - (Source/drain Regions)
- Subsequently, as shown in FIG.17,
impurity ions 33 are implanted with a resist mask formed in the NMOS or PMOS formation region (FIG.17 does not show the resist mask since it shows an element formation region where the resist mask is not formed), so as to form the NMOS and PMOS source/drain regions 9. Then a thermal process is performed to activate the implanted impurities. During this process theimpurity diffusion regions 31 under theside walls 16 form theextension regions 8. - For example, for the ion implantation to NMOS, arsenic is implanted at an implant energy of 10 to 100 keV with a dose of 1×1015cm−1 to 5×1016cm−2, for example. For PMOS, BF2 is implanted at an implant energy of 5 to 50 keV with a dose of 1×1015cm−2 to 5×1016cm−2, for example. The thermal process is performed at 800 to 1100° C. for 1 to 30 sec.
- (Silicide)
- Next, as shown in FIG. 18, a metal such as cobalt is evaporated to form the
silicide regions 10 in the upper part of the source/drain regions 9 and thesilicide layer 11 in the upper part of the gate-shapedpolysilicon layer 4. Thegate electrode 3 composed of thepolysilicon layer 4 andsilicide layer 11 is thus obtained and the MOS transistor structure shown in FIG. 1 is completed. - (Interlayer Films etc.)
- Though subsequent processes are not shown, the semiconductor device is completed through formation of interlayer insulating films, interconnections etc. according to a common method of manufacturing a semiconductor device with MOS transistors.
- <Effects>
- As described so far, the MOS transistor in the semiconductor device of the first preferred embodiment includes the
gate electrode 3 made of polysilicon and the stackedgate insulating film 25 made of high dielectric constant insulating films. - The HfSiO2 films 21 and 23 are less apt to react with Si than HfO2 is. Therefore interface reaction will not occur at the interface between the HfSiO2 film 23 and the
gate electrode 3 and at the interface between the HfSiO2 film 21 and theSi substrate 1 and therefore oxide films having uneven thickness will not be formed. - This structure therefore does not reduce the dielectric constant of the gate capacitor structure formed with the
gate electrode 3, stackedgate insulating film 25 and Si substrate 1 (channel region). Furthermore, it does not reduce the mobility of carriers in the channel in theSi substrate 1 and not reduce the driving current. - Moreover, since the HfSiO2 films 21 and 23 have higher dielectric constants than SiO2, they do not reduce the dielectric constant of the gate capacitor structure.
- As a result, the semiconductor device of the first preferred embodiment can provide an MOS transistor which uses polysilicon as the gate electrode and which can operate at high speed even at low power-supply voltages, thus achieving lower power consumption and higher speed operation.
- Further, through the relatively easy processes shown in FIGS.4 to 6 and 16, the stacked structure of the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 realizes the stacked
gate insulating film 25 which has a dielectric constant higher than that of silicon oxide film and in which the reactivity to theSi substrate 1 and the gate electrode 3 (the polysilicon layer 4) is lower in the lower part (HfSiO2 film 21) and in the upper part (HfSiO2 film 23) than in the center part (HfO2 film 22). - Moreover, the use of polysilicon as the
gate electrode 3 offers improved performance; e.g. the threshold voltage can be relatively freely controlled. - The stacked
gate insulating film 25 can be formed thicker than a silicon oxide film to provide equal driving current, which suppresses the direct tunneling through the stackedgate insulating film 25, thus suppressing the gate leakage current and hence the standby power. - <<Second Preferred Embodiment>>
- <Structure>
- FIG.19 is a sectional view showing the structure of MOS transistors used in a semiconductor device according to a second preferred embodiment of the invention. As shown in this diagram, the element
isolation oxide films 15 section theSi substrate 1 to form a high-voltage operation region A1 and a low-voltage operation region A2. - An MOS transistor Q2 for use at lower voltages having the three-layer stacked
gate insulating film 25 of the first preferred embodiment shown in FIG. 1 is formed in the low-voltage operation region A2 and an MOS transistor Q1 for use at higher voltages having a four-layer stacked gate insulating film is formed in the high-voltage operation region A1. - The stacked
gate insulating film 26 has a stacked structure composed of anoxide film 20, HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23. - In other respects, the structure of the high-voltage MOS transistor Q1 and the low-voltage MOS transistor Q2 is the same as that of the MOS transistor of the first preferred embodiment shown in FIG. 1, so that it is not described here again.
- <Manufacturing Method>
- FIGS.20 to 29 are sectional views showing a method for manufacturing the MOS transistors according to the second preferred embodiment shown in FIG.19. The MOS transistor manufacturing method of the second preferred embodiment is now described referring to these diagrams.
- (Element Isolation)
- First, the
Si substrate 1 is prepared as shown in FIG.20. Then, as shown in FIG.21, theSi substrate 1 is sectioned by element isolation of the trench isolation using the elementisolation oxide films 15 to form the high-voltage operation region A1 and the low-voltage operation region A2 between the elementisolation oxide films - (Formation of Silicon Oxide Film)
- Next, as shown in FIG.22, thermal oxidation is applied to the surface of the
Si substrate 1 to form the SiO2 film 20 having a thickness of 2 to 10 nm on the active regions formed in the surface of theSi substrate 1 where the elementisolation oxide films 15 are absent. - Next, as shown in FIG.23, resist is formed and patterned by photolithography to form a resist
pattern 34 which covers only the high-voltage operation region A1 and opens in the low-voltage operation region A2. - Subsequently, as shown in FIG.24, it is dipped in a chemical mainly containing HF to remove only the SiO2 film 20 in the low-voltage operation region A2, and then the resist
pattern 34 covering the high-voltage operation region A1 is removed as shown in FIG.25. - (Formation of Stacked High Dielectric Constant Insulating Films)
- Next, as shown in FIGS.26 to 28, a series of CVD processes are applied to sequentially deposit the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 in the highvoltage operation region A1 and the low-voltage operation region A2, thus forming the four-layer structure (20 to 23) in the high-voltage operation region A1 and the three-layer structure (21 to 23) in the low-voltage operation region A2.
- In other respects, the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 are equal in film thickness and material to those explained in the first preferred embodiment and they are manufactured by the same method.
- (Gate Electrode Material Deposition—Silicide)
- Then the same processes as those shown in FIGS.7 to 18 explained in the first preferred embodiment are performed to complete, as shown in FIG.29, the high-voltage-use MOS transistor Q1 having the four-layer stacked
gate insulating film 26 of the SiO2 film 20, HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 in the high-voltage operation region A1, and the low-voltage-use MOS transistor Q2 having the three-layer stackedgate insulating film 25 of the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 in the low-voltage operation region A2. - (Interlayer Films etc.)
- Though not shown in the drawings, the semiconductor device is completed through formation of interlayer insulating films, interconnections, etc. according to a common method for manufacturing semiconductor devices having MOS transistors.
- <Effects>
- As stated above, in the semiconductor device of the second preferred embodiment, the MOS transistor Q1 for use at higher voltages in the high-voltage operation region A1 has the
gate electrode 3 of polysilicon and the stackedgate insulating film 26 formed with the high dielectric constant insulatingfilms 21 to 23 and the SiO2 film 20. That is to say, the stackedgate insulating film 26 has the SiO2 film 20 and the HfSiO2 film 21 in its lower part, the HfO2 film 22 in its center part, and the HfSiO2 film 23 in its upper part. - The MOS transistor Q2 for use at lower voltages in the low-voltage operation region A2 has the
gate electrode 3 of polysilicon and the stackedgate insulating film 25 formed with the high dielectric constant insulatingfilms 21 to 23, like the MOS transistor of the first preferred embodiment shown in FIG. 1. - The low-voltage MOS transistor Q2 thus provides the same effect as the MOS transistor of the first preferred embodiment; i.e. it can operate as a high-speed MOS transistor even at lower voltages.
- The stacked
gate insulating film 26 of the high-voltage MOS transistor Q1 is formed by adding the SiO2 film 20 to the structure of the stackedgate insulating film 25. Therefore it can operate as an MOS transistor having a sufficiently reliable gate insulating film even at higher voltages. - That is to say, in an LSI (semiconductor device) having the high-voltage operation region A1 and the low-voltage operation region A2 formed on the same chip, the semiconductor device of the second preferred embodiment provides MOS transistors which can be properly used in suitable voltage ranges; i.e. the high-voltage MOS transistor Q1 having a gate insulating film which is reliable even at higher voltages is formed in the high-voltage operation region A1 and the transistor which operates at high speed even at lower voltages is formed in the low-voltage operation region A2.
- While the stacked structure including the HfSiO2 film 21, HfO2 film 22 and HfSiO2 film 23 is the whole constituent element of the stacked
gate insulating film 25 of the low-voltage MOS transistor Q2 and is the main constituent element of the stackedgate insulating film 26 of the high-voltage MOS transistor Q1, it can be simultaneously formed by the relatively easy processes shown in FIGS.26 to 28, thus achieving simplification of the manufacturing process. - While the invention has been described in detail, the foregoing description is in all aspects illustrative and not restrictive. It is understood that numerous other modifications and variations can be devised without departing from the scope of the invention.
Claims (18)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000319318A JP2002134739A (en) | 2000-10-19 | 2000-10-19 | Semiconductor device and its manufacturing method |
JP2000-319318 | 2000-10-19 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020047170A1 true US20020047170A1 (en) | 2002-04-25 |
US6436777B1 US6436777B1 (en) | 2002-08-20 |
Family
ID=18797800
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/836,371 Expired - Fee Related US6436777B1 (en) | 2000-10-19 | 2001-04-18 | Semiconductor device and manufacturing method thereof |
Country Status (4)
Country | Link |
---|---|
US (1) | US6436777B1 (en) |
JP (1) | JP2002134739A (en) |
KR (1) | KR100426758B1 (en) |
TW (1) | TW503579B (en) |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040032001A1 (en) * | 2002-08-15 | 2004-02-19 | Gilmer David C. | Method for forming a dual gate oxide device using a metal oxide and resulting device |
WO2004017418A1 (en) * | 2002-08-15 | 2004-02-26 | Renesas Technology Corp. | Semiconductor integrated circuit device and method for fabricating the same |
US6787413B2 (en) | 2001-06-13 | 2004-09-07 | Micron Technology, Inc. | Capacitor structure forming methods |
US20040185624A1 (en) * | 2003-02-10 | 2004-09-23 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US20040259315A1 (en) * | 2003-06-09 | 2004-12-23 | Canon Kabushiki Kaisha | Semiconductor substrate, semiconductor device, and method of manufacturing the same |
EP1610393A1 (en) * | 2003-03-24 | 2005-12-28 | Horiba, Ltd. | Semiconductor device and method for manufacturing same |
US20060134874A1 (en) * | 2004-12-17 | 2006-06-22 | Yamaha Corporation | Manufacture method of MOS semiconductor device having extension and pocket |
US20080070395A1 (en) * | 2006-09-15 | 2008-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods with bilayer dielectrics |
US20100261342A1 (en) * | 2007-09-28 | 2010-10-14 | Tokyo Electron Limited | Semiconductor device containing a buried threshold voltage adjustment layer and method of forming |
KR101078563B1 (en) | 2003-05-30 | 2011-11-01 | 르네사스 일렉트로닉스 가부시키가이샤 | Method for manufacturing semiconductor device and semiconductor device |
US20120025297A1 (en) * | 2009-02-06 | 2012-02-02 | Akira Takashima | Nonvolatile semiconductor memory device and method for manufacturing the same |
US8440520B2 (en) | 2011-08-23 | 2013-05-14 | Tokyo Electron Limited | Diffused cap layers for modifying high-k gate dielectrics and interface layers |
US8633118B2 (en) | 2012-02-01 | 2014-01-21 | Tokyo Electron Limited | Method of forming thin metal and semi-metal layers by thermal remote oxygen scavenging |
US8865581B2 (en) | 2012-10-19 | 2014-10-21 | Tokyo Electron Limited | Hybrid gate last integration scheme for multi-layer high-k gate stacks |
US8865538B2 (en) | 2012-03-30 | 2014-10-21 | Tokyo Electron Limited | Method of integrating buried threshold voltage adjustment layers for CMOS processing |
US20150357430A1 (en) * | 2014-06-09 | 2015-12-10 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US20160111549A1 (en) * | 2014-10-21 | 2016-04-21 | Globalfoundries Inc. | Methods of forming a semiconductor circuit element and semiconductor circuit element |
CN106410061A (en) * | 2016-10-31 | 2017-02-15 | 武汉华星光电技术有限公司 | Integrated function film, preparation method thereof and display panel |
Families Citing this family (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001339045A (en) * | 2000-05-25 | 2001-12-07 | Hitachi Ltd | Semiconductor integrated circuit device |
JP3773448B2 (en) * | 2001-06-21 | 2006-05-10 | 松下電器産業株式会社 | Semiconductor device |
US20030124783A1 (en) * | 2001-12-28 | 2003-07-03 | Rotondaro Antonio L. P. | System for creating ultra-shallow dopant profiles |
US6617209B1 (en) * | 2002-02-22 | 2003-09-09 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
JP4089469B2 (en) * | 2002-03-14 | 2008-05-28 | セイコーエプソン株式会社 | Motor drive device and recording device |
CN100561684C (en) * | 2002-03-29 | 2009-11-18 | 东京毅力科创株式会社 | The formation method of underlying insulation film |
US6989565B1 (en) * | 2002-04-15 | 2006-01-24 | Lsi Logic Corporation | Memory device having an electron trapping layer in a high-K dielectric gate stack |
JP3840207B2 (en) | 2002-09-30 | 2006-11-01 | 株式会社東芝 | Insulating film and electronic device |
KR100945648B1 (en) * | 2002-10-29 | 2010-03-04 | 매그나칩 반도체 유한회사 | Transistor in a semiconductor device and a method of manufacturing the same |
US6787440B2 (en) * | 2002-12-10 | 2004-09-07 | Intel Corporation | Method for making a semiconductor device having an ultra-thin high-k gate dielectric |
CN1320606C (en) * | 2003-03-04 | 2007-06-06 | 台湾积体电路制造股份有限公司 | Gate dielectric layer, its electric performace improving method and Mos crytsal |
US6696327B1 (en) * | 2003-03-18 | 2004-02-24 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
JP3920235B2 (en) * | 2003-03-24 | 2007-05-30 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor device |
US6890807B2 (en) * | 2003-05-06 | 2005-05-10 | Intel Corporation | Method for making a semiconductor device having a metal gate electrode |
US6806146B1 (en) | 2003-05-20 | 2004-10-19 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
US6939815B2 (en) * | 2003-08-28 | 2005-09-06 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
US7037845B2 (en) * | 2003-08-28 | 2006-05-02 | Intel Corporation | Selective etch process for making a semiconductor device having a high-k gate dielectric |
JP2005085822A (en) * | 2003-09-04 | 2005-03-31 | Toshiba Corp | Semiconductor device |
US6974764B2 (en) * | 2003-11-06 | 2005-12-13 | Intel Corporation | Method for making a semiconductor device having a metal gate electrode |
US7129182B2 (en) * | 2003-11-06 | 2006-10-31 | Intel Corporation | Method for etching a thin metal layer |
KR100618815B1 (en) | 2003-11-12 | 2006-08-31 | 삼성전자주식회사 | Semiconductor device having different gate dielectric layers and method for manufacturing the same |
US7160767B2 (en) * | 2003-12-18 | 2007-01-09 | Intel Corporation | Method for making a semiconductor device that includes a metal gate electrode |
KR100607178B1 (en) | 2004-01-14 | 2006-08-01 | 삼성전자주식회사 | Capacitor including a dielectric layer having crystalline areas distributed inhomogeneously and method of fabricating the same |
KR100741983B1 (en) | 2004-07-05 | 2007-07-23 | 삼성전자주식회사 | Semiconductor device having a gate insulating layer of a high dielectric constant and method of manufacturing the same |
KR100539213B1 (en) | 2004-07-10 | 2005-12-27 | 삼성전자주식회사 | Method of forming a composite dielectric layer and method of manufacturing a semiconductor device using the same |
DE102004040943B4 (en) * | 2004-08-24 | 2008-07-31 | Qimonda Ag | Method for the selective deposition of a layer by means of an ALD method |
KR100688521B1 (en) | 2005-01-18 | 2007-03-02 | 삼성전자주식회사 | Semiconductor Device comprising High-k insulating layer and Manufacturing Method for the Same |
KR100610421B1 (en) * | 2005-03-25 | 2006-08-08 | 주식회사 하이닉스반도체 | Method for manufacturing semiconductor device |
US8053849B2 (en) * | 2005-11-09 | 2011-11-08 | Advanced Micro Devices, Inc. | Replacement metal gate transistors with reduced gate oxide leakage |
JP4997809B2 (en) * | 2006-03-30 | 2012-08-08 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
EP2083441A1 (en) * | 2008-01-23 | 2009-07-29 | Interuniversitair Microelektronica Centrum vzw | Semiconductor device and method for fabricating the same |
KR101964262B1 (en) * | 2011-11-25 | 2019-04-02 | 삼성전자주식회사 | Semiconductor device and method of manufacturing same |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0582740A (en) | 1991-09-19 | 1993-04-02 | Fujitsu Ltd | Semiconductor integrated circuit device |
JPH07297182A (en) * | 1994-04-27 | 1995-11-10 | Sony Corp | Method of forming sin-based insulating film |
JPH08316226A (en) * | 1995-05-17 | 1996-11-29 | Sony Corp | Formation method of element isolation region and manufacture of semiconductor device |
KR19990014155A (en) * | 1997-07-24 | 1999-02-25 | 윌리엄 비. 켐플러 | High permittivity silicate gate dielectric |
JPH1167760A (en) * | 1997-08-08 | 1999-03-09 | Sony Corp | Method for manufacturing semiconductor device |
JPH11297690A (en) * | 1998-04-13 | 1999-10-29 | Matsushita Electron Corp | Formation of gate insulating film |
KR20000050488A (en) * | 1999-01-11 | 2000-08-05 | 윤종용 | Method for manufacturing semiconductor device with dual gate structure |
-
2000
- 2000-10-19 JP JP2000319318A patent/JP2002134739A/en active Pending
-
2001
- 2001-04-18 US US09/836,371 patent/US6436777B1/en not_active Expired - Fee Related
- 2001-06-19 TW TW090114821A patent/TW503579B/en active
- 2001-06-29 KR KR10-2001-0038053A patent/KR100426758B1/en not_active IP Right Cessation
Cited By (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7465982B2 (en) | 2001-06-13 | 2008-12-16 | Micron Technology, Inc. | Capacitor structures |
US6787413B2 (en) | 2001-06-13 | 2004-09-07 | Micron Technology, Inc. | Capacitor structure forming methods |
US20050037563A1 (en) * | 2001-06-13 | 2005-02-17 | Ahn Kie Y. | Capacitor structures |
US20050215015A1 (en) * | 2001-06-13 | 2005-09-29 | Ahn Kie Y | Dielectric layer forming method and devices formed therewith |
US7420239B2 (en) * | 2001-06-13 | 2008-09-02 | Micron Technology, Inc. | Dielectric layer forming method and devices formed therewith |
US7037862B2 (en) * | 2001-06-13 | 2006-05-02 | Micron Technology, Inc. | Dielectric layer forming method and devices formed therewith |
US7235448B2 (en) * | 2001-06-13 | 2007-06-26 | Micron Technology, Inc. | Dielectric layer forming method and devices formed therewith |
WO2004017403A1 (en) * | 2002-08-15 | 2004-02-26 | Freescale Semiconductor, Inc. | Method for forming a dual gate oxide device using a metal oxide and resulting device |
WO2004017418A1 (en) * | 2002-08-15 | 2004-02-26 | Renesas Technology Corp. | Semiconductor integrated circuit device and method for fabricating the same |
US6787421B2 (en) | 2002-08-15 | 2004-09-07 | Freescale Semiconductor, Inc. | Method for forming a dual gate oxide device using a metal oxide and resulting device |
US20040032001A1 (en) * | 2002-08-15 | 2004-02-19 | Gilmer David C. | Method for forming a dual gate oxide device using a metal oxide and resulting device |
US7186604B2 (en) * | 2002-08-15 | 2007-03-06 | Renesas Technology Corp. | Semiconductor integrated circuit device and method for fabricating the same |
US20060121740A1 (en) * | 2002-08-15 | 2006-06-08 | Satoshi Sakai | Semiconductor integrated circuit device and method for fabricating the same |
US20040185624A1 (en) * | 2003-02-10 | 2004-09-23 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US20070170502A1 (en) * | 2003-03-24 | 2007-07-26 | Tominaga Koji | Semiconductor device and method for manufacturing the same |
EP1610393A1 (en) * | 2003-03-24 | 2005-12-28 | Horiba, Ltd. | Semiconductor device and method for manufacturing same |
EP1610393A4 (en) * | 2003-03-24 | 2009-03-04 | Horiba Ltd | Semiconductor device and method for manufacturing same |
US8044452B2 (en) | 2003-03-24 | 2011-10-25 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
KR101078563B1 (en) | 2003-05-30 | 2011-11-01 | 르네사스 일렉트로닉스 가부시키가이샤 | Method for manufacturing semiconductor device and semiconductor device |
US20040259315A1 (en) * | 2003-06-09 | 2004-12-23 | Canon Kabushiki Kaisha | Semiconductor substrate, semiconductor device, and method of manufacturing the same |
US20060134874A1 (en) * | 2004-12-17 | 2006-06-22 | Yamaha Corporation | Manufacture method of MOS semiconductor device having extension and pocket |
US7531399B2 (en) * | 2006-09-15 | 2009-05-12 | Taiwan Semiconductor Manufacturing Company | Semiconductor devices and methods with bilayer dielectrics |
US20090315125A1 (en) * | 2006-09-15 | 2009-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods with bilayer dielectrics |
US20080070395A1 (en) * | 2006-09-15 | 2008-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods with bilayer dielectrics |
US8384159B2 (en) | 2006-09-15 | 2013-02-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods with bilayer dielectrics |
US20100261342A1 (en) * | 2007-09-28 | 2010-10-14 | Tokyo Electron Limited | Semiconductor device containing a buried threshold voltage adjustment layer and method of forming |
US8334183B2 (en) * | 2007-09-28 | 2012-12-18 | Tokyo Electron Limited | Semiconductor device containing a buried threshold voltage adjustment layer and method of forming |
US20120025297A1 (en) * | 2009-02-06 | 2012-02-02 | Akira Takashima | Nonvolatile semiconductor memory device and method for manufacturing the same |
US8482053B2 (en) * | 2009-02-06 | 2013-07-09 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device with high-K insulating film |
US8440520B2 (en) | 2011-08-23 | 2013-05-14 | Tokyo Electron Limited | Diffused cap layers for modifying high-k gate dielectrics and interface layers |
US8633118B2 (en) | 2012-02-01 | 2014-01-21 | Tokyo Electron Limited | Method of forming thin metal and semi-metal layers by thermal remote oxygen scavenging |
US8865538B2 (en) | 2012-03-30 | 2014-10-21 | Tokyo Electron Limited | Method of integrating buried threshold voltage adjustment layers for CMOS processing |
US8865581B2 (en) | 2012-10-19 | 2014-10-21 | Tokyo Electron Limited | Hybrid gate last integration scheme for multi-layer high-k gate stacks |
US20150357430A1 (en) * | 2014-06-09 | 2015-12-10 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US9761690B2 (en) * | 2014-06-09 | 2017-09-12 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US10164052B2 (en) | 2014-06-09 | 2018-12-25 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US20160111549A1 (en) * | 2014-10-21 | 2016-04-21 | Globalfoundries Inc. | Methods of forming a semiconductor circuit element and semiconductor circuit element |
US9608110B2 (en) * | 2014-10-21 | 2017-03-28 | Globalfoundries Inc. | Methods of forming a semiconductor circuit element and semiconductor circuit element |
US20170148919A1 (en) * | 2014-10-21 | 2017-05-25 | Globalfoundries Inc. | Semiconductor circuit element |
US10079300B2 (en) * | 2014-10-21 | 2018-09-18 | Globalfoundries Inc. | Semiconductor circuit element |
CN106410061A (en) * | 2016-10-31 | 2017-02-15 | 武汉华星光电技术有限公司 | Integrated function film, preparation method thereof and display panel |
Also Published As
Publication number | Publication date |
---|---|
US6436777B1 (en) | 2002-08-20 |
KR100426758B1 (en) | 2004-04-13 |
JP2002134739A (en) | 2002-05-10 |
KR20020033037A (en) | 2002-05-04 |
TW503579B (en) | 2002-09-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6436777B1 (en) | Semiconductor device and manufacturing method thereof | |
US7193281B2 (en) | Semiconductor device and process for producing the same | |
JP4884397B2 (en) | Method for optimizing distortion in a CMOSFET | |
JP3529732B2 (en) | Method for forming a MOSFET device | |
US6768179B2 (en) | CMOS of semiconductor device and method for manufacturing the same | |
JP5427148B2 (en) | Semiconductor device | |
US20080217665A1 (en) | Semiconductor device structure having enhanced performance fet device | |
US10002878B2 (en) | Complementary SONOS integration into CMOS flow | |
CN105340068A (en) | Integration of a memory transistor into high-k, metal gate CMOS process flow | |
JP2000332237A (en) | Manufacture of semiconductor device | |
US6664150B2 (en) | Active well schemes for SOI technology | |
US8048759B2 (en) | Semiconductor device and method of manufacturing the same | |
JP2004128316A (en) | Semiconductor device and method for manufacturing the same | |
US20120161245A1 (en) | Semiconductor device and method for fabricating the same | |
US6933189B2 (en) | Integration system via metal oxide conversion | |
US7217610B2 (en) | Method for fabricating a semiconductor product with a memory area and a logic area | |
US6180462B1 (en) | Method of fabricating an analog integrated circuit with ESD protection | |
JP2000077618A (en) | Semiconductor device and its manufacture | |
KR20030050678A (en) | Semiconductor device and method for fabricating the same | |
JPH0582777A (en) | Mos type field effect transistor and its manufacture | |
JPS59231864A (en) | Semiconductor device | |
JP3975578B2 (en) | Manufacturing method of semiconductor device | |
JP2001085531A (en) | Manufacture of semiconductor integrated circuit | |
EP0878833B1 (en) | Process for the selective formation of salicide on active areas of MOS devices | |
JP2008091683A (en) | Semiconductor storage device, and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MITSUBISHI DENKI KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OTA, KAZUNOBU;REEL/FRAME:011726/0710 Effective date: 20010321 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100820 |