US20020084032A1 - Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process - Google Patents

Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process Download PDF

Info

Publication number
US20020084032A1
US20020084032A1 US10/082,735 US8273502A US2002084032A1 US 20020084032 A1 US20020084032 A1 US 20020084032A1 US 8273502 A US8273502 A US 8273502A US 2002084032 A1 US2002084032 A1 US 2002084032A1
Authority
US
United States
Prior art keywords
chamber
wafer
transfer
ports
chambers
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/082,735
Inventor
Shwangming Jeng
Chen-Fang Chung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US10/082,735 priority Critical patent/US20020084032A1/en
Publication of US20020084032A1 publication Critical patent/US20020084032A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67161Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers
    • H01L21/67167Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers surrounding a central transfer chamber
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67184Apparatus for manufacturing or treating in a plurality of work-stations characterized by the presence of more than one transfer chamber
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/677Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations
    • H01L21/67739Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations into and out of processing chamber
    • H01L21/67745Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations into and out of processing chamber characterized by movements or sequence of movements of transfer devices
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S134/00Cleaning and liquid contact with solids
    • Y10S134/902Semiconductor wafer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/907Continuous processing
    • Y10S438/908Utilizing cluster apparatus

Definitions

  • the invention relates to the fabrication of integrated circuit devices, and more particularly to a new configuration of a multiple chamber vacuum processing system (MCVPS) for the purpose of improving the positional stability of the wafer mark shielding process.
  • MCPS multiple chamber vacuum processing system
  • U.S. Pat. No. 4,951,601 discloses an integrated modular multiple chamber vacuum processing system (IMMCVPS) which is capable of integrating a variety of types of integrated circuit processes such as deposition, sputtering, etching and annealing. It includes a robotics R- ⁇ transfer means to move a wafer to and from external and internal wafer cartridge loading elevators as well as to and from single axis robotics mechanisms within each of the multiply appended process chambers.
  • IMCVPS integrated modular multiple chamber vacuum processing system
  • U.S. Pat. No. 5,505,779 (Mizuno et al., 1996) illustrates in a context figure another of the prior art integrated module multi-chamber processing systems. Generic to this illustration is an R- ⁇ transfer means within a single vacuum transfer chamber with six process chambers attached.
  • U.S. Pat. No. 5,292,393 (Maydan et al., 1994) further discloses the details of the R- ⁇ robotics transfer system and its operation together with those of selected individual chamber cooperating single axis transfer means. More importantly, it illustrates how a plurality of such transfer chambers, utilizing only one external wafer cartridge, can be concatenated to provide a more complex system to handle additional serial or parallel processing operations. Although precision of the R- ⁇ transfer movements is controlled by the rotation of concentric drive shafts, there is no teaching about maintaining the precise location, alignment or orientation of the wafer as it is transferred between the multitude of process steps, especially when the process steps require using concatenated transfer chambers.
  • the principal object of the present invention is to define a configuration of a multiply concatenated integrated modular multiple chamber vacuum processing system (IMMCVPS) that requires wafer alignment or orientation of the wafer as required in the appended process chambers.
  • IMCVPS integrated modular multiple chamber vacuum processing system
  • a second objective of the present invention is to utilize the above mentioned configuration in a method that will minimize the positional error of a wafer within a process chamber.
  • IMCVPS integrated modular multiple chamber vacuum processing systems
  • IMCVPS integrated modular multiple chamber vacuum processing systems
  • the required alignment operation may include a complex lateral X, Y translation movement as well as a ⁇ rotation of the wafer with respect to a datum.
  • a complex lateral X, Y translation movement as well as a ⁇ rotation of the wafer with respect to a datum.
  • the present invention involves only an ⁇ axis orientation and utilizes an orientor, it is to be understood that the present invention can include the use of more complex alignment means.
  • an alignment step which prealigns a wafer to a datum may be done once for all subsequent operations.
  • the transfer means such as the above R- ⁇ device, is limited in precision and accuracy and multiple transfers with such devices to and from the attending multiple processes incur a build up of alignment errors which are beyond the tolerance required within specific processes such as the alignment to the shadow masks.
  • the robotics transfer means is responsible for approximately +/ ⁇ 0.5 mm of error for each transfer and of course for three such transfers can cause as much as +/ ⁇ 1.5 mm alignment error of the wafer in a process chamber.
  • FIG. 1 is a simplified top plan view of a prior art single transfer integrated modular multiple chamber processing system (IMMCVPS), cross sectioned to illustrate the location of the transfer chamber, the external load/unload means and the multiple appended process chambers.
  • IMCVPS integrated modular multiple chamber processing system
  • FIG. 2 is another simplified top plan view of the prior art which illustrates the concatenation of several single transfer multiple chamber integrated processing systems.
  • FIG. 3 is a simplified top plan view of a monolithic dual transfer means integrated modular multiple chamber vacuum processing system (IMMCVPS), illustrating the original location of the a wafer orientor in a chamber when required for operation of the system.
  • IMCVPS integrated modular multiple chamber vacuum processing system
  • FIG. 3A is a truncated flowchart listing the original method of processing with the system shown in FIG. 3 together with the associated locations of the semiconductor wafer.
  • FIG. 4 is a simplified top plan view of the same monolithic dual transfer means integrated modular multiple chamber processing system (IMMCVPS), illustrating the improved location for the wafer orientor in another chamber as required for operation of the system.
  • IMCVPS integrated modular multiple chamber processing system
  • FIG. 4A is a truncated flowchart listing the new method of processing with the system shown in FIG. 4 together with the associated locations of the semiconductor wafer.
  • FIG. 5 is a simplified top plan view of the same monolithic dual transfer integrated modular multiple chamber processing system (IMMCVPS), illustrating an alternate improved location of the wafer orientor chamber as required for operation of the system.
  • IMCVPS monolithic dual transfer integrated modular multiple chamber processing system
  • FIG. 5A is a truncated flowchart listing the new method of processing with the system shown in FIG. 5 together with the associated locations of the semiconductor wafer.
  • FIG. 6 is a simplified top plan view of the method to concatenate two or more of the prior art type single transfer integrated modular multiple chamber processing systems utilizing dual port orientors.
  • FIG. 1 is illustrative of a typical prior art single transfer integrated modular multiple chamber vacuum processing system (IMMCVPS) 1 .
  • IMCVPS modular multiple chamber vacuum processing system
  • Basic to this apparatus is a single transfer chamber 2 containing a single transfer means 3 and having a plurality of ports 4 , through which a wafer 5 can be transferred by the transfer means 3 .
  • the transfer means depicted here is a typical R- ⁇ device where ⁇ movements select the ports and the wafer is radially moved through the selected port.
  • Appended to the walls of the transfer chamber 2 at some or all of the ports 4 are a multiple ( 4 shown) of process chambers 7 in which processes such as plasma etching, chemical vapor deposition, physical sputtering and annealing are performed in a vacuum environment.
  • the vacuum environment is maintained for the wafer by a load lock system which supports the modularity of the system.
  • a storage cassette 8 is externally located at a closable entrance port 9 as a source and receptacle for wafers being processed,
  • an additional storage cassette 108 is located internal to the transfer chamber 2 adjacent to the entrance port 9 to reduce multiple vacuum pump down cycles.
  • FIG. 2 illustrates the concatenation of several identical prior art single transfer integrated modular multiple chamber vacuum processing systems (IMMCVPS) 1 .
  • IMCVPS modular multiple chamber vacuum processing systems
  • FIG. 3 Shown in FIG. 3 is another type of integrated modular multiple chamber vacuum processing system (IMMCVPS) 10 that is used context of the present invention. It is a dual transfer chamber version as it contains within a monolithic vacuum casing 11 , two transfer means 12 and 13 respectively housed in a first transfer chamber 14 and a second transfer chamber 15 .
  • the first transfer chamber is alternatively known as the buffer chamber wherein operations prepare the wafer for the process chambers in the second transfer chamber.
  • the first transfer chamber 14 and the second transfer chamber 15 are separated by two smaller chambers, pass through chamber 18 and chamber B 19 .
  • the first transfer chamber 14 and the second transfer chamber 15 communicate through either or both pass through chamber 18 or chamber B 19 and in this way a desired vacuum level is maintained in the four respective chambers.
  • the first transfer chamber 14 is surrounded by six additional ported chambers.
  • the six ported chambers are chamber D 20 , chamber F 21 , wafer load/unload B chamber 22 , wafer load/unload A chamber 23 , chamber E 24 and chamber C 25 .
  • the second transfer chamber 15 is surrounded by four process chambers 26 , 27 , 28 and 29 in a clockwise manner. Between process chambers 27 and 28 there is a spare additional closed port 30 available to accept another process chamber.
  • a wafer stored in the load/unload chambers 22 or 23 is accessed by the transfer means 12 and transferred to chamber E 24 or chamber F 21 .
  • a degas operation 42 is performed on the wafer.
  • an orienting step 41 is performed, relative to a notch in the periphery of the wafer and a datum, by an orientor 16 located in chamber 24 to orient the wafer.
  • the wafer is removed from chambers E 24 or F 21 by the transfer means 12 and placed into chamber C 25 where a wafer cleaning operation 43 takes place.
  • the transfer means 12 removes the wafer from chamber C 25 .
  • the wafer is passed through pass through chamber 18 as the result of sequential actions of transfer means 12 in first transfer chamber 14 and transfer means 13 in first second transfers 15 .
  • the wafer is routed to the appropriate process chamber 26 , 27 , 28 and 29 for the remaining process operation 45 , herein the deposition of aluminum-copper (Al:Cu) and titanium nitride (TiN) on the surface of the wafer.
  • Transfer means 13 The wafer that completes all the processing steps is transferred by the transfer means 13 into chamber B 19 where it resides until it is appropriately cooled. Transfer means 12 subsequently transfers the wafer from chamber B 19 to the load/unload chamber 22 or 23 where the processed wafer will be stored. Wafers in the load/unload chamber 22 or 23 are then accessed by the operator.
  • the positional error of the robotics transfer means is about +/ ⁇ 0.5 mm per transfer.
  • three robotics motions occur leading to as much as +/ ⁇ 1.5 mm of wafer positional error in the process chamber.
  • FIGS. 4 and 4A depict one of the new configurations of the integrated modular multiple chamber vacuum processing system (IMMCVPS) and its new process sequence.
  • the orientor has been relocated to a place advantageous to limiting the build up of transfer errors.
  • the orientor 16 is mounted in an alignment chamber 32 which is appended to the second transfer chamber 15 and is disposed equidistant between process chambers 27 and 28 , and similarly between process chambers 26 and 29 .
  • the new process sequence as found in FIG. 4A requires the wafer to move from the load/unload chamber 22 or 23 to the degas chambers 21 or 24 via transfer means 12 . Following the degas operation 51 , the wafer is further transferred to the cleaning chamber C 25 for the cleaning operation 52 . After cleaning, the transfer means 12 transfers the wafer to the pass through chamber 18 where it is accessed by transfer means 13 , completing the pass through operation 53 and transferred to the orientor 16 located in alignment chamber 32 for orientation. After orientation step 54 , the wafer is again transferred by the transfer means 13 to the process chambers 26 - 29 . Return of the processed wafer to the load/unload chambers 22 or 23 is accomplished in a manner similar to that done in the above mentioned original configuration.
  • the orientor 16 is mounted in the pass through chamber 18 . Since the pass through chamber 18 is accessible by transfer means 13 directly, there would be only one transfer movement from the orientor 16 to any of the process chambers 26 - 29 . Though this arrangement may not limit any possible small 9 distance error buildups as in the first embodiment, it does allow for the spare chamber location 30 to be utilized for future system enhancements.
  • the wafer is transfer from the load/unload chambers 22 or 23 to the degas operation 61 at chambers 24 or 21 , thence to the cleaning operation 62 in chamber C 25 , thence for the pass though operation 63 at the pass through chamber 18 .
  • the wafer in the pass through chamber 18 is then subjected to an orientation operation 64 by the orientor 16 .
  • orientation is complete the wafer is transferred to the appropriate process chamber 26 - 29 for the processing operation 65 .
  • Return of the wafer is made in the same manner as in the original and first embodiment configurations, namely via chamber B 19 to the load/unload chamber 22 or 23 .
  • first and second embodiments relate to a monolithic casing dual transfer vacuum chamber structures and the second embodiment relates to the utilization of the third internal chamber, chamber 18
  • a third embodiment of the present invention utilizing a non-monolithic casing vacuum chamber system in a new concatenating manner is presented.
  • IMMCVPS integrated modular multiple chamber vacuum processing system
  • the present invention can be applied to this configuration in the manner illustrate in FIG. 6.
  • FIG. 6 further illustrates the effect of utilizing pass through chambers 56 to join transfer chambers 57 , 58 , and 59 . Depending on the size of the pass through chamber 56 and the geometry of the other appended process chambers 60 and 61 , it is possible to attain full use of the ten appendable positions for process chambers in this configuration as compare with the configuration of FIG. 2.

Abstract

A new configuration of a basic concatenatable integrated modular multiple chamber vacuum processing system for wafer manufacturing vacuum processes is disclosed. The basic system includes at least one multiple ported transfer vacuum chamber, an R-θ transfer means contained within each chamber, a multiplicity of ports adaptable for appending a variety of vacuum process chambers as well as forming entrance/exit ports with at least one dual port pass through chamber attached to one entrance/exit port. Each pass through chamber contains a wafer alignment and/or orientation means for aligning or orienting the wafer as necessary in any of the appended process chambers. The configuration minimizes alignment or orientation errors due to inherent instability of the concatenated transfer means operations.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The invention relates to the fabrication of integrated circuit devices, and more particularly to a new configuration of a multiple chamber vacuum processing system (MCVPS) for the purpose of improving the positional stability of the wafer mark shielding process. [0002]
  • 2. Description of the Prior Art. [0003]
  • The prior art of semiconductor processing including plasma etching, CVD deposition, physical sputtering, etc, has progressed from single vacuum chamber batch-type systems performing a single processing operation upon a plurality of small diameter single part-numbered wafers made of semiconductor material which typically were manually or semi-automatically loaded into the process chamber for the purpose of high throughput. [0004]
  • Since that time, semiconductor circuit design requirements, manufacturing economics and necessary higher product yields have driven the industry to develop and utilize manufacturing equipment to operate on relatively fewer but much larger wafers possibly containing a multiple of part numbers with finer geometry and dimensions but requiring precise automatic material handling. Such yield enhancement and flexibility needs demanded a higher level of automated in-situ integrated processing. [0005]
  • Manufacturing subsystems which are capable of doing a multiple of processes upon larger wafers in-situ became available in the mid 1980s. [0006]
  • U.S. Pat. No. 4,951,601 (Maydan et al., 1990) discloses an integrated modular multiple chamber vacuum processing system (IMMCVPS) which is capable of integrating a variety of types of integrated circuit processes such as deposition, sputtering, etching and annealing. It includes a robotics R-θ transfer means to move a wafer to and from external and internal wafer cartridge loading elevators as well as to and from single axis robotics mechanisms within each of the multiply appended process chambers. [0007]
  • U.S. Pat. No. 5,505,779 (Mizuno et al., 1996) illustrates in a context figure another of the prior art integrated module multi-chamber processing systems. Generic to this illustration is an R-θ transfer means within a single vacuum transfer chamber with six process chambers attached. [0008]
  • U.S. Pat. No. 5,292,393 (Maydan et al., 1994) further discloses the details of the R-θ robotics transfer system and its operation together with those of selected individual chamber cooperating single axis transfer means. More importantly, it illustrates how a plurality of such transfer chambers, utilizing only one external wafer cartridge, can be concatenated to provide a more complex system to handle additional serial or parallel processing operations. Although precision of the R-θ transfer movements is controlled by the rotation of concentric drive shafts, there is no teaching about maintaining the precise location, alignment or orientation of the wafer as it is transferred between the multitude of process steps, especially when the process steps require using concatenated transfer chambers. [0009]
  • SUMMARY OF THE INVENTION
  • The principal object of the present invention is to define a configuration of a multiply concatenated integrated modular multiple chamber vacuum processing system (IMMCVPS) that requires wafer alignment or orientation of the wafer as required in the appended process chambers. [0010]
  • A second objective of the present invention is to utilize the above mentioned configuration in a method that will minimize the positional error of a wafer within a process chamber. [0011]
  • It is a further object of the present invention to define a configuration of integrated modular multiple chamber vacuum processing systems (IMMCVPS) with the above advantages which does not affect the maximum processing capability of such a system when it includes the necessary alignment or orientation means. [0012]
  • It is another object of the present invention to define a configuration of a monolithically connected set of integrated modular multiple chamber vacuum processing systems (IMMCVPS) having the above advantages. [0013]
  • When in the process of deposition of material, such as aluminum-copper (Al:Cu) or titanium nitride (TiN) upon a wafer, it is necessary to prevent the deposition of the same on certain areas. These areas are well defined and contain marks necessary for subsequent manufacturing operations as well as to meet alignment needs of the present invention. Shadow masks and other devices must be precisely aligned with the object wafer during this deposition process. These devices are fixed within each of the required process chambers and therefore it is the wafer that must be properly aligned or oriented with these masks to afford the proper protection to the mark area. Generally, there is no major alignment or orientation operation within the process chamber due to process chamber design limitations, expense or complexity and therefore this must be accomplished once or repeatedly at a former step in the overall multiple chamber operation. [0014]
  • The required alignment operation may include a complex lateral X, Y translation movement as well as a θ rotation of the wafer with respect to a datum. Although the present invention involves only an θ axis orientation and utilizes an orientor, it is to be understood that the present invention can include the use of more complex alignment means. [0015]
  • Desirably, an alignment step which prealigns a wafer to a datum may be done once for all subsequent operations. However, the transfer means, such as the above R-θ device, is limited in precision and accuracy and multiple transfers with such devices to and from the attending multiple processes incur a build up of alignment errors which are beyond the tolerance required within specific processes such as the alignment to the shadow masks. In the equipment of the present invention, the robotics transfer means is responsible for approximately +/−0.5 mm of error for each transfer and of course for three such transfers can cause as much as +/−1.5 mm alignment error of the wafer in a process chamber. [0016]
  • Therefore it is advantageous to define optimum locations and operation steps for alignment or orientation means within concatenated IMMCVPS configurations where alignment or orientation operations can be performed to minimize the alignment errors while minimizing the other factors adversely affecting the IMMCVPS. [0017]
  • DESCRIPTION OF THE DRAWINGS.
  • In the accompanying drawings forming a material part of this description, there is shown: [0018]
  • FIG. 1 is a simplified top plan view of a prior art single transfer integrated modular multiple chamber processing system (IMMCVPS), cross sectioned to illustrate the location of the transfer chamber, the external load/unload means and the multiple appended process chambers. [0019]
  • FIG. 2 is another simplified top plan view of the prior art which illustrates the concatenation of several single transfer multiple chamber integrated processing systems. [0020]
  • FIG. 3 is a simplified top plan view of a monolithic dual transfer means integrated modular multiple chamber vacuum processing system (IMMCVPS), illustrating the original location of the a wafer orientor in a chamber when required for operation of the system. [0021]
  • FIG. 3A is a truncated flowchart listing the original method of processing with the system shown in FIG.[0022] 3 together with the associated locations of the semiconductor wafer.
  • FIG. 4 is a simplified top plan view of the same monolithic dual transfer means integrated modular multiple chamber processing system (IMMCVPS), illustrating the improved location for the wafer orientor in another chamber as required for operation of the system. [0023]
  • FIG. 4A is a truncated flowchart listing the new method of processing with the system shown in FIG. 4 together with the associated locations of the semiconductor wafer. [0024]
  • FIG. 5 is a simplified top plan view of the same monolithic dual transfer integrated modular multiple chamber processing system (IMMCVPS), illustrating an alternate improved location of the wafer orientor chamber as required for operation of the system. [0025]
  • FIG. 5A is a truncated flowchart listing the new method of processing with the system shown in FIG. 5 together with the associated locations of the semiconductor wafer. [0026]
  • FIG. 6 is a simplified top plan view of the method to concatenate two or more of the prior art type single transfer integrated modular multiple chamber processing systems utilizing dual port orientors.[0027]
  • FIG. 1 is illustrative of a typical prior art single transfer integrated modular multiple chamber vacuum processing system (IMMCVPS) [0028] 1. Basic to this apparatus is a single transfer chamber 2 containing a single transfer means 3 and having a plurality of ports 4, through which a wafer 5 can be transferred by the transfer means 3. The transfer means depicted here is a typical R-θ device where θ movements select the ports and the wafer is radially moved through the selected port. Appended to the walls of the transfer chamber 2 at some or all of the ports 4 are a multiple (4 shown) of process chambers 7 in which processes such as plasma etching, chemical vapor deposition, physical sputtering and annealing are performed in a vacuum environment. The vacuum environment is maintained for the wafer by a load lock system which supports the modularity of the system. Typically a storage cassette 8 is externally located at a closable entrance port 9 as a source and receptacle for wafers being processed, In one version of the prior art, an additional storage cassette 108 is located internal to the transfer chamber 2 adjacent to the entrance port 9 to reduce multiple vacuum pump down cycles.
  • Relative to the present invention, should the operation of any of these four process chambers require a fine alignment step, then either the internal storage cassette or one of the [0029] process chambers 7 would have to be eliminated and be replaced with an alignment device thereby reducing throughput capacity.
  • Prior art FIG. 2, illustrates the concatenation of several identical prior art single transfer integrated modular multiple chamber vacuum processing systems (IMMCVPS) [0030] 1. It can be noted that such arrangements not only are advantageous as mentioned above but also they can disadvantageously replicate the problems of reduced throughput capacity if any of the concatenated process chambers require proximate alignment. But a worst case of such a concatenation, requiring internal storage 108 and alignment operations 116 associated with each transfer chamber, would diminish the number of usable process chambers 4 from a maximum of eight to only five resulting in a 37% reduction in throughput. It could be further demonstrated that for another concatenation of two more identical transfer s with similar alignment and storage requirements, that the available process chamber 4 locations would decrease from a maximum of fourteen to only seven, a resulting 50% reduction in throughput. Clearly, proper organization of the locations of multiple storage and alignment means is critical to manufacturing throughput, cost, complexity and reliability.
  • Shown in FIG. 3 is another type of integrated modular multiple chamber vacuum processing system (IMMCVPS) [0031] 10 that is used context of the present invention. It is a dual transfer chamber version as it contains within a monolithic vacuum casing 11, two transfer means 12 and 13 respectively housed in a first transfer chamber 14 and a second transfer chamber 15. The first transfer chamber is alternatively known as the buffer chamber wherein operations prepare the wafer for the process chambers in the second transfer chamber. Within the monolithic casing 11, the first transfer chamber 14 and the second transfer chamber 15 are separated by two smaller chambers, pass through chamber 18 and chamber B 19. The first transfer chamber 14 and the second transfer chamber 15 communicate through either or both pass through chamber 18 or chamber B 19 and in this way a desired vacuum level is maintained in the four respective chambers.
  • In addition to pass through [0032] chamber 18 and chamber B 19, the first transfer chamber 14 is surrounded by six additional ported chambers. In clockwise order, the six ported chambers are chamber D 20, chamber F 21, wafer load/unload B chamber 22, wafer load/unload A chamber 23, chamber E 24 and chamber C 25. Likewise, in addition to pass through chamber 18 and chamber B 19, the second transfer chamber 15 is surrounded by four process chambers 26, 27, 28 and 29 in a clockwise manner. Between process chambers 27 and 28 there is a spare additional closed port 30 available to accept another process chamber.
  • In a truncated version of an original operation, as flowcharted in FIG. 3A, a wafer stored in the load/unload [0033] chambers 22 or 23 is accessed by the transfer means 12 and transferred to chamber E 24 or chamber F 21. In chambers 24 or 21 a degas operation 42 is performed on the wafer. In this original configuration, an orienting step 41 is performed, relative to a notch in the periphery of the wafer and a datum, by an orientor 16 located in chamber 24 to orient the wafer. Once oriented and degassed the wafer is removed from chambers E 24 or F 21 by the transfer means 12 and placed into chamber C 25 where a wafer cleaning operation 43 takes place. After the wafer is cleaned, the transfer means 12 removes the wafer from chamber C 25. In a pass through operation 44 the wafer is passed through pass through chamber 18 as the result of sequential actions of transfer means 12 in first transfer chamber 14 and transfer means 13 in first second transfers 15. Once in the second transfer chamber 15, the wafer is routed to the appropriate process chamber 26, 27, 28 and 29 for the remaining process operation 45, herein the deposition of aluminum-copper (Al:Cu) and titanium nitride (TiN) on the surface of the wafer.
  • The wafer that completes all the processing steps is transferred by the transfer means [0034] 13 into chamber B 19 where it resides until it is appropriately cooled. Transfer means 12 subsequently transfers the wafer from chamber B 19 to the load/unload chamber 22 or 23 where the processed wafer will be stored. Wafers in the load/unload chamber 22 or 23 are then accessed by the operator.
  • The positional error of the robotics transfer means is about +/−0.5 mm per transfer. In this original sequence of transfers from the [0035] orientor 16 located in chamber E 24, through the cleaning operation in chamber C 25, and through the pass through chamber 18 to the first of the process chambers 26-29, three robotics motions occur leading to as much as +/−1.5 mm of wafer positional error in the process chamber.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • FIGS. 4 and 4A depict one of the new configurations of the integrated modular multiple chamber vacuum processing system (IMMCVPS) and its new process sequence. Basically, the orientor has been relocated to a place advantageous to limiting the build up of transfer errors. In this first embodiment, the [0036] orientor 16 is mounted in an alignment chamber 32 which is appended to the second transfer chamber 15 and is disposed equidistant between process chambers 27 and 28, and similarly between process chambers 26 and 29. In this configuration, there need only be one transfer movement between the orientor 16 and any one of the process chambers 26-29. Because of the equidistant placement of the orientor 24 to each of the process chambers 26-29, distance related error build up should be minimized for this single transfer movement.
  • The new process sequence as found in FIG. 4A requires the wafer to move from the load/unload [0037] chamber 22 or 23 to the degas chambers 21 or 24 via transfer means 12. Following the degas operation 51, the wafer is further transferred to the cleaning chamber C 25 for the cleaning operation 52. After cleaning, the transfer means 12 transfers the wafer to the pass through chamber 18 where it is accessed by transfer means 13, completing the pass through operation 53 and transferred to the orientor 16 located in alignment chamber 32 for orientation. After orientation step 54, the wafer is again transferred by the transfer means 13 to the process chambers 26-29. Return of the processed wafer to the load/unload chambers 22 or 23 is accomplished in a manner similar to that done in the above mentioned original configuration.
  • Refer to FIG. 5. In the second embodiment the [0038] orientor 16 is mounted in the pass through chamber 18. Since the pass through chamber 18 is accessible by transfer means 13 directly, there would be only one transfer movement from the orientor 16 to any of the process chambers 26-29. Though this arrangement may not limit any possible small 9 distance error buildups as in the first embodiment, it does allow for the spare chamber location 30 to be utilized for future system enhancements.
  • The sequence steps for this second embodiment is found in FIG. 5A. As in the above mentioned first embodiment, the wafer is transfer from the load/unload [0039] chambers 22 or 23 to the degas operation 61 at chambers 24 or 21, thence to the cleaning operation 62 in chamber C 25, thence for the pass though operation 63 at the pass through chamber 18. However, in this second embodiment, the wafer in the pass through chamber 18 is then subjected to an orientation operation 64 by the orientor 16. When orientation is complete the wafer is transferred to the appropriate process chamber 26-29 for the processing operation 65. There is only one transfer movement between wafer orientation and the subject process operation. Return of the wafer is made in the same manner as in the original and first embodiment configurations, namely via chamber B 19 to the load/unload chamber 22 or 23.
  • In the above descriptions, the redundancy of use of some of the chambers of the system is not discussed, but it will be understood that the load/unload [0040] chambers 22 and 23 can operate as input or output or both, that the degas operation can be optional in chamber F 21 as well as chamber E 24, that chamber D 20 could serve as a second cleaning station, and so forth for other combinations of the elemental chambers found in FIGS. 3, 4 and 5.
  • While both the first and second embodiments relate to a monolithic casing dual transfer vacuum chamber structures and the second embodiment relates to the utilization of the third internal chamber, [0041] chamber 18, a third embodiment of the present invention utilizing a non-monolithic casing vacuum chamber system in a new concatenating manner is presented.
  • Refer back to FIGS. 1 and 2 to review how the prior art integrated modular multiple chamber vacuum processing system (IMMCVPS) are concatenated. Two additional identical IMMCVPSs [0042] 58 and 59 devoid of their external wafer load/unload means are mounted to the appendable positions of the first IMMCVPS in lieu of two process chambers.
  • The present invention can be applied to this configuration in the manner illustrate in FIG. 6. By interposing one dual port pass through [0043] chamber 56, containing an orientor 16, between the first transfer chamber 57 and each of the two additional transfer chambers 58 and 59, it is possible to have aligned or oriented wafers served to all process chambers 4 with the error build up associated with only one transfer movement. In this configuration, any required alignment operation does not limit the maximum number of eight process chambers which could be appended. FIG. 6 further illustrates the effect of utilizing pass through chambers 56 to join transfer chambers 57, 58, and 59. Depending on the size of the pass through chamber 56 and the geometry of the other appended process chambers 60 and 61, it is possible to attain full use of the ten appendable positions for process chambers in this configuration as compare with the configuration of FIG. 2.
  • While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention. [0044]

Claims (17)

What is claimed is:
1. A method of processing a wafer made of semiconductor material within an integrated modular multiple chamber vacuum processing system requiring alignment of the wafer comprising the steps:
providing a first transfer chamber, a degas means, a cleaning means, and a first transfer means, together associated with the first transfer chamber, a second transfer chamber, a second transfer means, a processing means, and an alignment means, together associated with the second transfer chamber;
degas the wafer by the degas means;
cleaning the wafer by the cleaning means;
passing the wafer from the first transfer chamber to the second transfer chamber by sequential action of the first and second transfer means;
aligning the wafer by the alignment means; and
processing the wafer by the processing means.
2. The method according to claim 1 wherein the alignment means is located in a pass through chamber provided for transferring the wafer between the first and second transfer chambers.
3. The method according to claim 1 wherein the alignment means is an orientor responsive to a certain feature on the wafer, for orienting the wafer with respect to a position in the process chamber.
4. The method according to claim 3 wherein the certain feature is a notch in the periphery of the wafer.
5. A configuration of modular components in a concatenated integrated modular multiple chamber vacuum processing system for processing a wafer made of semiconductor material requiring alignment for processing comprising:
a first transfer chamber having a plurality of ports, one of the ports serving as a closable entrance port, at least one of the ports serving as an exit port, and each of the remaining ports serving as process chamber ports;
a first transfer means located within the first transfer chamber for transferring the wafer through each of the plurality of ports of the first transfer chamber;
at least one second transfer chamber having a plurality of ports, one of the ports serving as an entrance port, and each of the remaining ports serving as a process chamber port;
a second transfer means located within each of the second transfer chambers for transferring the wafer through each of the plurality of ports in each of the second transfer chambers;
at least one dual port pass through chamber, including a wafer way station therein for holding the wafer between operations of the first and second transfer means, each dual port pass through chamber interposed between each first transfer chamber exit port and each second transfer chamber entrance port thereby providing communication between the first transfer chamber and each of the second transfer chambers;
a plurality of process chambers externally appended to the first and second transfer chambers, corresponding to each of the ports serving as processing chamber ports; and
an alignment means located at the wafer way station in at least one of the pass through chambers for aligning the wafer to with respect to a position in a proximate process chamber.
6. A configuration of the processing system of claim 5 wherein, each of the remaining ports of the second transfer chambers additionally serving as an exit port, at least one additional dual port pass through chambers being interposed between the exit port of the second transfer chamber and the entrance port of an additional second transfer chamber having at least one appended process chamber, thereby extending the concatenation to an additional level of second transfer chambers.
7. A configuration of the processing system of claim 6, wherein the alignment means is located at the wafer way station in at least one of the additional pass through chambers proximate to the process chamber requiring alignment.
8. A configuration of the processing system of claim 5, wherein the alignment means is an orientation means responsive to a certain fixed feature on the wafer.
9. A configuration of the processing system of claim 8 wherein the certain fixed feature is a notch in the periphery of the wafer.
10. A configuration of the processing system of claim 8 where the certain fixed feature is a mark in the surface of the wafer.
11. A configuration of modular components in a monolithic dual transfer integrated modular multiple chamber vacuum processing system for processing a wafer made of semiconductor material requiring alignment for processing comprising:
a monolithic vacuum casing containing a first transfer chamber, a second transfer chamber, and at least one pass through chamber;
the first transfer chamber having a plurality of ports, one of the ports serving as a closable entrance port, at least one of the ports serving as a first pass through port to the pass through chamber, and each of the remaining ports serving as chamber ports;
a first transfer means located within the first transfer chamber for transferring the wafer through each of the plurality of ports of the first transfer chamber;
the second transfer chamber having a plurality of ports, at least one of the ports serving as a second pass through port to the pass through chamber, and each of the remaining ports serving as a process chamber port;
a second transfer means located within the second transfer chamber for transferring the wafer through each of the plurality of ports of the second transfer chamber;
a wafer way station contained within the pass through chamber for holding the wafer between operations of the first and the second transfer means,
a plurality of process chambers externally appended to the first and second transfer chambers; and
an alignment means associated with the second transfer chamber for aligning the wafer with respect to a position in the process chambers.
12. A configuration of the processing system of claim 11, wherein the alignment means is located in an alignment chamber centrally appended to the second transfer chamber with respect to the process chambers.
13. A configuration of the processing system of claim 11, wherein the alignment means is located at the way station in the pass through chamber.
14. A configuration of the processing system of claim 11, wherein the alignment means is an orientation means responsive to a certain fixed feature on the semiconductor wafer.
15. A configuration of the processing system of claim 14 wherein the certain fixed feature is a notch in the periphery of the wafer.
16. A configuration of the processing system of claim 14 where the certain fixed feature is a mark in the surface of the wafer.
17. A configuration of the processing system of claim 11 having a second way station in a second pass through chamber served by a third and a fourth pass through port respectively located in the first and second transfer chambers for transferring the wafer between the second and first transfer chambers.
US10/082,735 1999-02-19 2002-02-26 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process Abandoned US20020084032A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/082,735 US20020084032A1 (en) 1999-02-19 2002-02-26 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/253,292 US6328815B1 (en) 1999-02-19 1999-02-19 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process
US10/082,735 US20020084032A1 (en) 1999-02-19 2002-02-26 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/253,292 Division US6328815B1 (en) 1999-02-19 1999-02-19 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process

Publications (1)

Publication Number Publication Date
US20020084032A1 true US20020084032A1 (en) 2002-07-04

Family

ID=22959659

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/253,292 Expired - Lifetime US6328815B1 (en) 1999-02-19 1999-02-19 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process
US10/082,735 Abandoned US20020084032A1 (en) 1999-02-19 2002-02-26 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/253,292 Expired - Lifetime US6328815B1 (en) 1999-02-19 1999-02-19 Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process

Country Status (1)

Country Link
US (2) US6328815B1 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010006827A1 (en) * 1999-12-27 2001-07-05 Semiconductor Energy Laboratory Co., Ltd. Film formation apparatus and method for forming a film
US20020009538A1 (en) * 2000-05-12 2002-01-24 Yasuyuki Arai Method of manufacturing a light-emitting device
US20030162314A1 (en) * 2002-02-25 2003-08-28 Shunpei Yamazaki Fabrication system and a fabrication method of light emitting device
US20030194484A1 (en) * 2002-04-15 2003-10-16 Semiconductor Engergy Laboratory Co., Ltd. Method of fabricating light-emitting device and apparatus for manufacturing light-emitting device
US6730369B1 (en) * 1998-06-30 2004-05-04 Tokyo Electron Limited Device and method for plasma processing
US20050005850A1 (en) * 1999-07-23 2005-01-13 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating an EL display device, and apparatus for forming a thin film
US20050095829A1 (en) * 2003-10-15 2005-05-05 Shinichi Hara Housing unit and exposure method using the same
US20100159124A1 (en) * 2000-05-02 2010-06-24 Semiconductor Energy Laboratory Co., Ltd. Film-forming apparatus, method of cleaning the same, and method of manufacturing a light-emitting device
US7943443B2 (en) 2002-09-20 2011-05-17 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of light-emitting device
US20120119649A1 (en) * 2010-11-16 2012-05-17 Denso Corporation Plasma generating apparatus
WO2022035472A1 (en) * 2020-08-13 2022-02-17 Applied Materials, Inc. Transfer chamber with integrated substrate pre-process chamber
WO2023033947A1 (en) * 2021-09-03 2023-03-09 Applied Materials, Inc. Cluster tools, systems, and methods having one or more pressure stabilization chambers
US11965241B2 (en) 2022-07-20 2024-04-23 Applied Materials, Inc. Cluster tools, systems, and methods having one or more pressure stabilization chambers

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6492281B1 (en) * 2000-09-22 2002-12-10 Advanced Micro Devices, Inc. Method of fabricating conductor structures with metal comb bridging avoidance
US20030131458A1 (en) * 2002-01-15 2003-07-17 Applied Materials, Inc. Apparatus and method for improving throughput in a cluster tool for semiconductor wafer processing
US9147592B2 (en) * 2012-08-08 2015-09-29 Applied Materials, Inc. Linked vacuum processing tools and methods of using the same

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4951601A (en) 1986-12-19 1990-08-28 Applied Materials, Inc. Multi-chamber integrated process system
US5292393A (en) 1986-12-19 1994-03-08 Applied Materials, Inc. Multichamber integrated process system
US5534072A (en) 1992-06-24 1996-07-09 Anelva Corporation Integrated module multi-chamber CVD processing system and its method for processing subtrates
US5516732A (en) * 1992-12-04 1996-05-14 Sony Corporation Wafer processing machine vacuum front end method and apparatus
US5928389A (en) * 1996-10-21 1999-07-27 Applied Materials, Inc. Method and apparatus for priority based scheduling of wafer processing within a multiple chamber semiconductor wafer processing tool

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6730369B1 (en) * 1998-06-30 2004-05-04 Tokyo Electron Limited Device and method for plasma processing
US20050005850A1 (en) * 1999-07-23 2005-01-13 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating an EL display device, and apparatus for forming a thin film
US7258768B2 (en) * 1999-07-23 2007-08-21 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating an EL display device, and apparatus for forming a thin film
US20100021624A1 (en) * 1999-12-27 2010-01-28 Semiconductor Energy Laboratory Co., Ltd Film Formation Apparatus and Method for Forming a Film
US9559302B2 (en) 1999-12-27 2017-01-31 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a display device
US8968823B2 (en) 1999-12-27 2015-03-03 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a light emitting device
US20010006827A1 (en) * 1999-12-27 2001-07-05 Semiconductor Energy Laboratory Co., Ltd. Film formation apparatus and method for forming a film
US8119189B2 (en) 1999-12-27 2012-02-21 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a display device
US8815331B2 (en) 2000-05-02 2014-08-26 Semiconductor Energy Laboratory Co., Ltd. Film-forming apparatus, method of cleaning the same, and method of manufacturing a light-emitting device
US20100159124A1 (en) * 2000-05-02 2010-06-24 Semiconductor Energy Laboratory Co., Ltd. Film-forming apparatus, method of cleaning the same, and method of manufacturing a light-emitting device
US7517551B2 (en) 2000-05-12 2009-04-14 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a light-emitting device
US20020009538A1 (en) * 2000-05-12 2002-01-24 Yasuyuki Arai Method of manufacturing a light-emitting device
US20090074952A1 (en) * 2002-02-25 2009-03-19 Semiconductor Energy Laboratory Co., Ltd. Fabrication System and a Fabrication Method of a Light Emitting Device
US9551063B2 (en) 2002-02-25 2017-01-24 Semiconductor Energy Laboratory Co., Ltd. Fabrication system and a fabrication method of a light emitting device
US20030162314A1 (en) * 2002-02-25 2003-08-28 Shunpei Yamazaki Fabrication system and a fabrication method of light emitting device
US20030194484A1 (en) * 2002-04-15 2003-10-16 Semiconductor Engergy Laboratory Co., Ltd. Method of fabricating light-emitting device and apparatus for manufacturing light-emitting device
US7309269B2 (en) 2002-04-15 2007-12-18 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating light-emitting device and apparatus for manufacturing light-emitting device
US20080282984A1 (en) * 2002-04-15 2008-11-20 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating light-emitting device and apparatus for manufacturing light-emitting device
US9209427B2 (en) 2002-04-15 2015-12-08 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating light-emitting device and apparatus for manufacturing light-emitting device
US7943443B2 (en) 2002-09-20 2011-05-17 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of light-emitting device
US8609476B2 (en) 2002-09-20 2013-12-17 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of light emitting device
US8377764B2 (en) 2002-09-20 2013-02-19 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method for light emitting device
US8168483B2 (en) 2002-09-20 2012-05-01 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method for light emitting device
US20110217802A1 (en) * 2002-09-20 2011-09-08 Semiconductor Energy Laboratory Co., Ltd. Fabrication System and Manufacturing Method of Light Emitting Device
US20050095829A1 (en) * 2003-10-15 2005-05-05 Shinichi Hara Housing unit and exposure method using the same
US8872427B2 (en) * 2010-11-16 2014-10-28 Denso Corporation Plasma generating apparatus
US20120119649A1 (en) * 2010-11-16 2012-05-17 Denso Corporation Plasma generating apparatus
WO2022035472A1 (en) * 2020-08-13 2022-02-17 Applied Materials, Inc. Transfer chamber with integrated substrate pre-process chamber
WO2023033947A1 (en) * 2021-09-03 2023-03-09 Applied Materials, Inc. Cluster tools, systems, and methods having one or more pressure stabilization chambers
US11965241B2 (en) 2022-07-20 2024-04-23 Applied Materials, Inc. Cluster tools, systems, and methods having one or more pressure stabilization chambers

Also Published As

Publication number Publication date
US6328815B1 (en) 2001-12-11

Similar Documents

Publication Publication Date Title
US6328815B1 (en) Multiple chamber vacuum processing system configuration for improving the stability of mark shielding process
EP0398365B1 (en) Multiple chamber staged-vacuum semiconductor wafer processing system
EP1094921B1 (en) Transferring substrates with different holding end effectors
US7198448B2 (en) Vacuum process system
US5248886A (en) Processing system
US5934856A (en) Multi-chamber treatment system
US5186718A (en) Staged-vacuum wafer processing system and method
US8292563B2 (en) Nonproductive wafer buffer module for substrate processing apparatus
JP3030160B2 (en) Vacuum processing equipment
KR20070052331A (en) Multi-single wafer processing apparatus
JPH04190840A (en) Vacuum treatment device
JP2001053131A (en) Vacuum treatment apparatus
US20080075563A1 (en) Substrate handling system and method
US5915957A (en) Method of transferring target substrates in semiconductor processing system
US20050100435A1 (en) Atmospheric robot handling equipment
JPH0547896A (en) Wafer cassette stocker
US10968052B2 (en) Long reach vacuum robot with dual wafer pockets
US20030113188A1 (en) Mechanism for providing a continuous supply of wafers and cassettes to semiconductor fabrication tool
US11538705B2 (en) Plasma processing system and operating method of the same
US6802935B2 (en) Semiconductor chamber process apparatus and method
US7114903B2 (en) Apparatuses and method for transferring and/or pre-processing microelectronic workpieces
KR101383248B1 (en) High speed substrate processing system
JPH03109727A (en) Equipment for manufacture of semiconductor
KR20210039454A (en) Substrate processing apparatus and substrate processing method
KR100859784B1 (en) Apparatus and method of treating a substrate

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION