US20020090779A1 - Method for forming lower electrode of cylinder-shaped capacitor preventing twin bit failure - Google Patents

Method for forming lower electrode of cylinder-shaped capacitor preventing twin bit failure Download PDF

Info

Publication number
US20020090779A1
US20020090779A1 US10/040,866 US4086601A US2002090779A1 US 20020090779 A1 US20020090779 A1 US 20020090779A1 US 4086601 A US4086601 A US 4086601A US 2002090779 A1 US2002090779 A1 US 2002090779A1
Authority
US
United States
Prior art keywords
layer
cylinder
forming
opening
lower electrodes
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/040,866
Other versions
US6458653B1 (en
Inventor
Se-Myeong Jang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JANG, SE-MYEONG
Publication of US20020090779A1 publication Critical patent/US20020090779A1/en
Application granted granted Critical
Publication of US6458653B1 publication Critical patent/US6458653B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76804Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes

Definitions

  • the present invention relates to a method for manufacturing a semiconductor device, and more particularly, to a method for forming lower electrodes of a cylinder-shaped capacitor of a memory device or a merged DRAM logic (MDL) device.
  • MDL merged DRAM logic
  • Three-dimensional capacitors include pin-shaped capacitors, trench-shaped capacitors, stack-shaped capacitors, and cylinder-shaped capacitors, and among these, the cylinder-shaped capacitor is most widely used.
  • FIGS. 1 and 2 are sectional views showing a conventional method for forming lower electrodes of a cylinder-shaped capacitor
  • FIG. 3 is a plan view illustrating a conventional method for forming lower electrodes of a cylinder-shaped capacitor.
  • a lower structure such as a transistor and a bit line, is formed on a semiconductor substrate 10 , and an interlevel dielectric (ILD) film 12 is deposited on the semiconductor substrate 10 .
  • ILD interlevel dielectric
  • Buried contacts (BC) 14 as a conductive region connected to the cylinder-shaped capacitor are formed on the semiconductor substrate 10 .
  • a buffer layer 16 and an etch stopper 18 are sequentially formed on the resultant structure.
  • a sacrificial oxide layer 20 for forming the cylinder-shaped capacitor is formed on the etch stopper 18 .
  • an etching process using a photoresist pattern 22 is performed on the sacrificial oxide layer 20 to form a first opening 24 therein as a region where the cylinder-shaped capacitor is formed.
  • etch skew (a dotted part of A) in which anisotropic dry etching forms a first opening 24 that is curved instead of straight occurs.
  • the etch stopper 18 and the buffer layer 16 are further etched on the semiconductor substrate 10 where the etch skew occurs, and the first opening 24 further extends downwards, thereby exposing an upper part of the BC 14 as a conductive region to be electrically connected to the cylinder-shaped capacitor.
  • a conductive layer for forming cylinder-shaped lower electrodes 28 is deposited on the semiconductor substrate 10 .
  • a chemical-mechanical polishing (CMP) process is performed on the resultant structure to remove a portion of the conductive layer for forming the cylinder-shaped lower electrodes 28 that is disposed on the sacrificial oxide layer 20 , thereby separating the cylinder-shaped lower electrode 28 .
  • the sacrificial oxide layer 20 is removed by wet etching to complete the lower electrodes 28 of the cylinder-shaped capacitor.
  • FIG. 3 is a plan view illustrating the cylinder-shaped lower electrodes 28 formed in accordance with the processing steps described above.
  • the left side of FIG. 3 shows four cylinder-shaped lower electrodes 28 formed on a predetermined region of the semiconductor substrate 10 before integration density increases.
  • the right side of FIG. 3, which has the same area as the left side, shows five cylinder-shaped lower electrodes 28 formed on the semiconductor substrate 10 after the integration density has increased.
  • the pitch between cylinder-shaped lower electrodes is reduced from t 1 to t 2 , and the probability of twin bit failure increases. In twin bit failure, a bridge between neighboring cylinder-shaped lower electrodes at the top of the cylinder-shaped lower electrodes occurs in proportion to the reduced degree.
  • the present invention contemplates a method for forming a lower electrode of a cylinder-shaped capacitor in which etch skew or twin bit failure can be prevented by applying a slope-improving layer for improving sidewall slope before the formation of the lower electrodes of the capacitor.
  • a buffer layer and an etch stopper are sequentially formed on a semiconductor substrate including a conductive region.
  • a sacrificial dielectric layer is formed on the etch stopper.
  • a first opening is formed within the sacrificial oxide layer by etching a portion thereof using the etch stopper.
  • a slope-improving layer for improving sidewall slope of the first opening is formed on the resultant structure.
  • a second opening is then formed by etching a portion of the slope-improving layer, the etch stopper and the buffer layer under the first opening. The second opening exposes the conductive region to which the cylinder-shaped capacitor is electrically connected.
  • a conductive layer for forming cylinder-shaped lower electrodes is deposited on the resultant structure including the second opening. The cylinder-shaped lower electrodes are then formed separated from each other.
  • the slope-improving layer for improving sidewall slope having excellent gap-fill characteristics is further formed after the first opening for forming a cylinder-shaped capacitor is formed and improves etch slope of the first opening. Also, the etch profile for a region in which etch skew occurs is improved, and the space between cylinder-shaped lower electrodes is increased, thereby preventing twin bit failure.
  • FIGS. 1 and 3 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the prior art and problems thereof;
  • FIGS. 4 through 13 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the present invention.
  • FIGS. 4 through 13 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the present invention.
  • a lower structure such as a transistor or a bit line is formed on a semiconductor substrate 100 by a conventional method.
  • an interlevel dielectric (ILD) film 102 formed of a dielectric material such as oxide is formed on the semiconductor substrate 100 .
  • a buried contact (BC) opening is formed through the ILD film 102 using conventional techniques such as photolithography and etching.
  • a conductive material for example, doped-polysilicon or tungsten, is deposited over the ILD film 102 and within the BC opening.
  • a planarization process such as a chemical mechanical polishing (CMP) process is performed thereon to complete a BC 104 .
  • CMP chemical mechanical polishing
  • a buffer layer 106 comprising a dielectric material such as plasma enhanced tetraethylorthosilicate (PE-TEOS), and an etch stopper 108 having an etch selectivity to a sacrificial dielectric layer to be formed thereon such as a sacrificial oxide layer 110 are sequentially formed overlying the BC 104 .
  • the etch stopper 108 comprises a silicon nitride layer (SiN) if the sacrificial oxide layer 110 comprises PE-TEOS.
  • the sacrificial oxide layer 110 for example, a single layer of PE-TEOS or a multilayer including the PE-TEOS layer, is formed on the etch stopper 108 .
  • a polysilicon layer is preferably formed on the sacrificial oxide layer 110 as an etching mask 112 .
  • An anti-reflection layer comprising a silicon oxynitride layer (SiON) or another anti-reflection layer is additionally formed on the polysilicon etching mask 112 .
  • a first opening 114 for forming a cylinder-shaped capacitor is then formed within the sacrificial oxide layer by photolithography and etching.
  • the sacrificial oxide layer 110 is etched by a dry etching method using the polysilicon etching mask 112 .
  • a slope-improving layer 116 for improving sidewall slope is deposited to a thickness of about 50-500 ⁇ , for example, 300 ⁇ , over the resultant structure including the first opening 114 .
  • the layer 116 for improving sidewall slope is preferably an undoped silicate glass (USG) layer formed by a chemical vapor deposition (CVD) method to have excellent gap-fill characteristics and improves the etch slope of dry etching to form the first opening 114 .
  • the layer 116 improves the etch profile for a region in which etch skew occurs, and thus prevents twin bit failure caused between cylinder-shaped lower electrodes to be formed. It is desired that the layer 116 for improving sidewall slope have excellent gap-fill characteristics.
  • the layer 116 can be formed of any material having excellent gap-fill characteristics.
  • Other layers such as a high-density plasma (HDP) oxide layer also can be used instead of the USG layer as the layer 116 for improving sidewall slope.
  • Reference numeral 115 denotes a first opening after the formation of the layer 116 for improving sidewall slope.
  • FIG. 7 is a plan view of the semiconductor substrate 100 before and after the formation of the layer 116 for improving sidewall slope according to an embodiment of the present invention.
  • the outer line 117 of the first opening 114 shows the edge of the first opening 114 before the formation of the layer 116
  • the inner line 113 shows the edge of the first opening 115 after the deposition of the layer 116 for improving sidewall slope.
  • FIG. 8 is an enlarged sectional view of 8 of FIG. 6.
  • the layer 116 for improving sidewall slope deposited by the CVD method has excellent gap-fill characteristics when it is deposited in the first opening 114 .
  • the layer 116 for improving sidewall slope is not necessarily deposited to a uniform thickness in the first opening, instead its thickness varies, for example, from u 1 at the top, u 2 at the middle, and u 3 at the bottom of the first opening.
  • the thickness of the layer 116 for improving sidewall slope deposited at the middle u 2 of the first opening is 70-80 ⁇
  • the thickness of the layer 116 for improving sidewall slope deposited at the bottom u 3 of the first opening is less than 30 ⁇ .
  • the thickness to which the layer 116 for improving sidewall slope is deposited in the first opening 114 varies depending in which area it is deposited. With this feature of the layer 116 , the etch slope of the first opening is improved.
  • FIG. 9 is a sectional view illustrating the layer 116 for improving sidewall slope when etch skew occurs in FIG. 6.
  • the layer 116 for improving sidewall slope having excellent gap-fill characteristics compensates a region in which the etch skew occurs. This feature improves the profile of the region of the first opening in which the etch skew occurs.
  • the layer 116 for improving sidewall slope according to the present invention can prevent twin bit failure or a micro-bridge.
  • a portion of the layer 116 at the bottom u 3 of the first opening 114 , the etch stopper 108 , and the buffer layer 106 adjacent to the first opening are removed by etching.
  • a second opening 118 is formed to expose the buried contact (BC) 104 (a conductive region) to which the cylinder-shaped lower electrode is electrically connected.
  • the conductive region exposed by the second opening 118 may be the top surface of the BC 104 .
  • the conductive region may be a source region of a transistor of a lower structure instead of the buried contact (BC).
  • a polysilicon layer or other suitable conductive layer 121 to form the cylinder-shaped lower electrodes 122 is deposited over the resultant structure including the second opening 118 to a predetermined thickness.
  • the slope of the layer 121 for forming cylinder-shaped lower electrodes is steeper than the slope before the layer 116 for improving sidewall slope is formed. As a result, the probability of twin bit failure can be reduced.
  • portions of the layer 121 to form cylinder-shaped lower electrodes 122 over the sacrificial oxide layer 110 are removed by planarization techniques such as a chemical mechanical polishing (CMP) or an etch back process.
  • CMP chemical mechanical polishing
  • etch back process etch back process
  • wet etching is performed on the semiconductor substrate 100 on which the separated cylinder-shaped lower electrodes 122 are formed, thereby substantially completely removing the sacrificial oxide layer 110 .
  • An etching solution such as a buffered oxide etchant (BOE) can be used during the wet etching.
  • BOE buffered oxide etchant
  • the etch stopper 108 and the buffer layer 106 are removed, thereby completing the cylinder-shaped lower electrodes 122 connected to the BC 104 .
  • lower electrodes 122 of a cylinder-shaped capacitor preventing twin bit failure is completed according to a preferred embodiment of the present invention.
  • the cylinder-shaped lower electrodes 122 according to the present invention can be widely applied to a semiconductor memory device such as a DRAM and a semiconductor device such as a merged DRAM logic (MDL) device.
  • MDL merged DRAM logic
  • the layer for improving sidewall slope having excellent gap-fill characteristics is additionally formed after the first opening for forming a cylinder-shaped capacitor is etched, thereby improving the etch slope of the first opening. Also, the etch profile for a region in which etch skew occurs is improved, and the space between cylinder-shaped lower electrodes is increased, thereby preventing twin bit failure.

Abstract

A method for forming a lower electrode of a cylinder-shaped capacitor is provided to prevent etch skew and twin bit failure. The method includes sequentially forming a buffer layer and an etch stopper on a semiconductor substrate including a conductive region, forming a sacrificial dielectric layer on the etch stopper, forming a first opening within the sacrificial dielectric layer by etching a portion of the sacrificial dielectric layer using the etch stopper, depositing a slope-improving layer for improving sidewall slope of the first opening, forming a second opening by etching a portion of the slope-improving layer, the etch stopper and the buffer layer under the first opening and exposing the conductive region to which the cylinder-shaped capacitor is electrically connected, depositing a conductive layer for forming cylinder-shaped lower electrodes on a surface of the second opening, and forming the cylinder-shaped lower electrodes separated from each other.
This application relies for priority upon Korean Patent Application No. 2001-674, filed on Jan. 5, 2001, the contents of which are herein incorporated by reference in their entirety.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a method for manufacturing a semiconductor device, and more particularly, to a method for forming lower electrodes of a cylinder-shaped capacitor of a memory device or a merged DRAM logic (MDL) device. [0002]
  • 2. Description of the Related Art [0003]
  • As the integration density of semiconductor devices increases, design rule decreases. In particular, as a memory device such as a dynamic random access memory (DRAM) rapidly becomes highly-integrated and as its pattern becomes increasingly fine, the pitch between lower electrodes of a capacitor decreases. However, the capacitance required to drive the DRAM does not decrease at the same rate as the pitch decreases because of problems such as soft error. [0004]
  • Consequently, in most DRAMs, a method for making capacitors applied in DRAMs three-dimensional is used to increase the capacitance. Three-dimensional capacitors include pin-shaped capacitors, trench-shaped capacitors, stack-shaped capacitors, and cylinder-shaped capacitors, and among these, the cylinder-shaped capacitor is most widely used. [0005]
  • FIGS. 1 and 2 are sectional views showing a conventional method for forming lower electrodes of a cylinder-shaped capacitor, and FIG. 3 is a plan view illustrating a conventional method for forming lower electrodes of a cylinder-shaped capacitor. [0006]
  • Referring to FIG. 1, a lower structure (not shown for simplicity), such as a transistor and a bit line, is formed on a [0007] semiconductor substrate 10, and an interlevel dielectric (ILD) film 12 is deposited on the semiconductor substrate 10. Buried contacts (BC) 14 as a conductive region connected to the cylinder-shaped capacitor are formed on the semiconductor substrate 10. Next, a buffer layer 16 and an etch stopper 18 are sequentially formed on the resultant structure.
  • Next, a [0008] sacrificial oxide layer 20 for forming the cylinder-shaped capacitor is formed on the etch stopper 18. Subsequently, an etching process using a photoresist pattern 22 is performed on the sacrificial oxide layer 20 to form a first opening 24 therein as a region where the cylinder-shaped capacitor is formed.
  • However, during etching of the [0009] sacrificial oxide layer 20 to form the first opening 24, because etch by-products 26 are formed at the top of the first opening 24, etch skew (a dotted part of A) in which anisotropic dry etching forms a first opening 24 that is curved instead of straight occurs.
  • Referring to FIG. 2, the [0010] etch stopper 18 and the buffer layer 16 are further etched on the semiconductor substrate 10 where the etch skew occurs, and the first opening 24 further extends downwards, thereby exposing an upper part of the BC 14 as a conductive region to be electrically connected to the cylinder-shaped capacitor.
  • Subsequently, a conductive layer for forming cylinder-shaped [0011] lower electrodes 28 is deposited on the semiconductor substrate 10. Subsequently, a chemical-mechanical polishing (CMP) process is performed on the resultant structure to remove a portion of the conductive layer for forming the cylinder-shaped lower electrodes 28 that is disposed on the sacrificial oxide layer 20, thereby separating the cylinder-shaped lower electrode 28. Lastly, the sacrificial oxide layer 20 is removed by wet etching to complete the lower electrodes 28 of the cylinder-shaped capacitor.
  • FIG. 3 is a plan view illustrating the cylinder-shaped [0012] lower electrodes 28 formed in accordance with the processing steps described above. The left side of FIG. 3 shows four cylinder-shaped lower electrodes 28 formed on a predetermined region of the semiconductor substrate 10 before integration density increases. The right side of FIG. 3, which has the same area as the left side, shows five cylinder-shaped lower electrodes 28 formed on the semiconductor substrate 10 after the integration density has increased. As the integration density increases, the pitch between cylinder-shaped lower electrodes is reduced from t1 to t2, and the probability of twin bit failure increases. In twin bit failure, a bridge between neighboring cylinder-shaped lower electrodes at the top of the cylinder-shaped lower electrodes occurs in proportion to the reduced degree.
  • The conventional methods for forming a cylinder-shaped capacitor have the following problems. [0013]
  • First, as a memory device such as a DRAM becomes highly-integrated, the number of capacitors formed in a certain area increases. Thus, the spacing between cylinder-shaped lower electrodes decreases, and the probability of twin bit failure increases. [0014]
  • Second, the probability of a bridge occurring between neighboring cylinder-shaped lower electrodes, even at the middle of the cylinder-shaped lower electrodes, increases due to etch skew. Furthermore, as the integration density of a DRAM increases, the height of the cylinder-shaped lower electrodes becomes greater. Thus, the probability of the cylinder-shaped lower electrodes falling down, twin bit failure, or micro-bridge formation, increases. [0015]
  • SUMMARY OF THE INVENTION
  • To solve the above problems, the present invention contemplates a method for forming a lower electrode of a cylinder-shaped capacitor in which etch skew or twin bit failure can be prevented by applying a slope-improving layer for improving sidewall slope before the formation of the lower electrodes of the capacitor. [0016]
  • Accordingly, according to one embodiment of the present invention, a buffer layer and an etch stopper are sequentially formed on a semiconductor substrate including a conductive region. A sacrificial dielectric layer is formed on the etch stopper. A first opening is formed within the sacrificial oxide layer by etching a portion thereof using the etch stopper. A slope-improving layer for improving sidewall slope of the first opening is formed on the resultant structure. A second opening is then formed by etching a portion of the slope-improving layer, the etch stopper and the buffer layer under the first opening. The second opening exposes the conductive region to which the cylinder-shaped capacitor is electrically connected. A conductive layer for forming cylinder-shaped lower electrodes is deposited on the resultant structure including the second opening. The cylinder-shaped lower electrodes are then formed separated from each other. [0017]
  • According to the present invention, the slope-improving layer for improving sidewall slope having excellent gap-fill characteristics is further formed after the first opening for forming a cylinder-shaped capacitor is formed and improves etch slope of the first opening. Also, the etch profile for a region in which etch skew occurs is improved, and the space between cylinder-shaped lower electrodes is increased, thereby preventing twin bit failure.[0018]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above object and advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which: [0019]
  • FIGS. 1 and 3 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the prior art and problems thereof; and [0020]
  • FIGS. 4 through 13 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the present invention.[0021]
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. 4 through 13 are diagrams illustrating a method for forming a lower electrode of a cylinder-shaped capacitor according to the present invention. [0022]
  • Referring FIG. 4, a lower structure such as a transistor or a bit line is formed on a [0023] semiconductor substrate 100 by a conventional method. Subsequently, an interlevel dielectric (ILD) film 102 formed of a dielectric material such as oxide is formed on the semiconductor substrate 100. Next, a buried contact (BC) opening is formed through the ILD film 102 using conventional techniques such as photolithography and etching. A conductive material, for example, doped-polysilicon or tungsten, is deposited over the ILD film 102 and within the BC opening. Then, a planarization process such as a chemical mechanical polishing (CMP) process is performed thereon to complete a BC 104.
  • Subsequently, a [0024] buffer layer 106 comprising a dielectric material such as plasma enhanced tetraethylorthosilicate (PE-TEOS), and an etch stopper 108 having an etch selectivity to a sacrificial dielectric layer to be formed thereon such as a sacrificial oxide layer 110 are sequentially formed overlying the BC 104. Preferably, the etch stopper 108 comprises a silicon nitride layer (SiN) if the sacrificial oxide layer 110 comprises PE-TEOS.
  • Next, the [0025] sacrificial oxide layer 110, for example, a single layer of PE-TEOS or a multilayer including the PE-TEOS layer, is formed on the etch stopper 108. A polysilicon layer is preferably formed on the sacrificial oxide layer 110 as an etching mask 112. An anti-reflection layer comprising a silicon oxynitride layer (SiON) or another anti-reflection layer is additionally formed on the polysilicon etching mask 112.
  • Referring to FIG. 5, a [0026] first opening 114 for forming a cylinder-shaped capacitor is then formed within the sacrificial oxide layer by photolithography and etching. Preferably, the sacrificial oxide layer 110 is etched by a dry etching method using the polysilicon etching mask 112. In order to prevent over etch, it is desirable that the etching stop at the etch stopper 108.
  • Referring to FIG. 6, a slope-improving [0027] layer 116 for improving sidewall slope is deposited to a thickness of about 50-500 Å, for example, 300 Å, over the resultant structure including the first opening 114.
  • The [0028] layer 116 for improving sidewall slope is preferably an undoped silicate glass (USG) layer formed by a chemical vapor deposition (CVD) method to have excellent gap-fill characteristics and improves the etch slope of dry etching to form the first opening 114. The layer 116 improves the etch profile for a region in which etch skew occurs, and thus prevents twin bit failure caused between cylinder-shaped lower electrodes to be formed. It is desired that the layer 116 for improving sidewall slope have excellent gap-fill characteristics. Thus, the layer 116 can be formed of any material having excellent gap-fill characteristics. Other layers such as a high-density plasma (HDP) oxide layer also can be used instead of the USG layer as the layer 116 for improving sidewall slope. Reference numeral 115 denotes a first opening after the formation of the layer 116 for improving sidewall slope.
  • FIG. 7 is a plan view of the [0029] semiconductor substrate 100 before and after the formation of the layer 116 for improving sidewall slope according to an embodiment of the present invention. In detail, the outer line 117 of the first opening 114 shows the edge of the first opening 114 before the formation of the layer 116, and the inner line 113 shows the edge of the first opening 115 after the deposition of the layer 116 for improving sidewall slope.
  • That is, before the deposition of the [0030] layer 116 for improving sidewall slope, the pitch between cylinder-shaped lower electrodes (122 of FIG. 12) is t2, but after the deposition of the layer 116 for improving sidewall slope, the pitch between cylinder-shaped lower electrodes 122 is increased to t3. If the thickness of the layer 116 for improving sidewall slope at the top of the first opening is β, then t3=t2+2β. Twin bit failure can be prevented by the pitch between cylinder-shaped lower electrodes having a value of 2β when more cylinder-shaped lower electrodes are formed within a limited area.
  • FIG. 8 is an enlarged sectional view of [0031] 8 of FIG. 6. In detail, the layer 116 for improving sidewall slope deposited by the CVD method has excellent gap-fill characteristics when it is deposited in the first opening 114. The layer 116 for improving sidewall slope is not necessarily deposited to a uniform thickness in the first opening, instead its thickness varies, for example, from u1 at the top, u2 at the middle, and u3 at the bottom of the first opening.
  • As one example, if the [0032] layer 116 for improving sidewall slope having a thickness of 300 Å is deposited at the top u1 of the first opening, the thickness of the layer 116 for improving sidewall slope deposited at the middle u2 of the first opening is 70-80 Å, and the thickness of the layer 116 for improving sidewall slope deposited at the bottom u3 of the first opening is less than 30 Å. As a result, the thickness to which the layer 116 for improving sidewall slope is deposited in the first opening 114 varies depending in which area it is deposited. With this feature of the layer 116, the etch slope of the first opening is improved.
  • FIG. 9 is a sectional view illustrating the [0033] layer 116 for improving sidewall slope when etch skew occurs in FIG. 6. In detail, even though etch by-products 120 caused by dry etching are formed at the top of the first opening and etch skew occurs, the layer 116 for improving sidewall slope having excellent gap-fill characteristics compensates a region in which the etch skew occurs. This feature improves the profile of the region of the first opening in which the etch skew occurs. Thus, at the middle of the cylinder-shaped lower electrode, the layer 116 for improving sidewall slope according to the present invention can prevent twin bit failure or a micro-bridge.
  • Referring to FIG. 10, a portion of the [0034] layer 116 at the bottom u3 of the first opening 114, the etch stopper 108, and the buffer layer 106 adjacent to the first opening are removed by etching. Thus, a second opening 118 is formed to expose the buried contact (BC) 104 (a conductive region) to which the cylinder-shaped lower electrode is electrically connected.
  • The conductive region exposed by the [0035] second opening 118 may be the top surface of the BC 104. The conductive region may be a source region of a transistor of a lower structure instead of the buried contact (BC).
  • Referring to FIG. 11, a polysilicon layer or other suitable [0036] conductive layer 121 to form the cylinder-shaped lower electrodes 122 (See FIG. 12) is deposited over the resultant structure including the second opening 118 to a predetermined thickness. Thus, the slope of the layer 121 for forming cylinder-shaped lower electrodes is steeper than the slope before the layer 116 for improving sidewall slope is formed. As a result, the probability of twin bit failure can be reduced.
  • Referring to FIG. 12, portions of the [0037] layer 121 to form cylinder-shaped lower electrodes 122 over the sacrificial oxide layer 110 are removed by planarization techniques such as a chemical mechanical polishing (CMP) or an etch back process. Thus, cylinder-shaped lower electrodes 122 are formed separated from each other. Here, if the cylinder-shaped lower electrodes 122 are separated by the CMP process, the CMP process can be performed using the sacrificial oxide layer 110 as a polishing stop layer.
  • Referring to FIG. 13, wet etching is performed on the [0038] semiconductor substrate 100 on which the separated cylinder-shaped lower electrodes 122 are formed, thereby substantially completely removing the sacrificial oxide layer 110. An etching solution such as a buffered oxide etchant (BOE) can be used during the wet etching. Subsequently, the etch stopper 108 and the buffer layer 106 are removed, thereby completing the cylinder-shaped lower electrodes 122 connected to the BC 104. Thus, lower electrodes 122 of a cylinder-shaped capacitor preventing twin bit failure is completed according to a preferred embodiment of the present invention. The cylinder-shaped lower electrodes 122 according to the present invention can be widely applied to a semiconductor memory device such as a DRAM and a semiconductor device such as a merged DRAM logic (MDL) device.
  • Thus, with an embodiment of the present invention, the layer for improving sidewall slope having excellent gap-fill characteristics is additionally formed after the first opening for forming a cylinder-shaped capacitor is etched, thereby improving the etch slope of the first opening. Also, the etch profile for a region in which etch skew occurs is improved, and the space between cylinder-shaped lower electrodes is increased, thereby preventing twin bit failure. [0039]
  • While this invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made thereto without departing from the spirit and scope of the invention as defined by the appended claims. [0040]

Claims (20)

What is claimed is:
1. A method for forming lower electrodes of a cylinder-shaped capacitor, the method comprising:
sequentially forming a buffer layer and an etch stopper on a semiconductor substrate including a conductive region;
forming a sacrificial dielectric layer on the etch stopper;
forming a first opening extending through the sacrificial dielectric layer;
depositing a slope-improving layer that improves the sidewall slope of the first opening over the sacrificial dielectric layer and within the first opening;
removing a portion of the slope-improving layer, the etch stopper and the buffer layer adjacent the first opening to form a second opening that exposes the conductive region;
forming a conductive layer over a surface of the second opening to form cylinder-shaped lower electrodes electrically coupled to the conductive region; and
removing portions of the conductive layer to form the cylinder-shaped lower electrodes separated from each other.
2. The method according to claim 1, wherein the semiconductor substrate comprises a buried contact (BC) to be electrically connected to the cylinder-shaped lower electrodes.
3. The method according to claim 1, wherein the buffer layer comprises plasma enhanced tetraethylorthosilicate (PE-TEOS).
4. The method according to claim 1, wherein the etch stopper is a layer having an etch selectivity to the sacrificial dielectric layer.
5. The method according to claim 4, wherein the etch stopper having an etch selectivity to the sacrificial dielectric layer comprises a nitride layer.
6. The method according to claim 1, wherein the sacrificial dielectric layer is one of a single layer of PE-TEOS and a multilayer including the PE-TEOS layer.
7. The method according to claim 1, which further comprises forming an etching mask comprising polysilicon over the sacrificial dielectric layer for forming the first opening.
8. The method according to claim 7, which further comprises forming an anti-reflection layer on the etching mask.
9. The method according to claim 1, wherein the layer for improving sidewall slope comprising a layer having excellent gap-fill characteristics.
10. The method according to claim 1, wherein the layer for improving sidewall slope is a layer formed by a chemical vapor deposition (CVD) method.
11. The method according to claim 1, wherein the layer for improving sidewall slope is formed to a thickness of approximately 50-500 Å.
12. The method according to claim 9, wherein the layer having excellent gap-fill characteristics is an undoped silicate glass (USG) layer.
13. The method according to claim 9, wherein the layer having excellent gap-fill characteristics is a high-density plasma (HDP) oxide layer.
14. The method according to claim 1, wherein the conductive region to which the cylinder-shaped lower electrodes is electrically connected comprises a buried contact (BC).
15. The method according to claim 1, wherein the conductive region to which the cylinder-shaped capacitor is connected comprises a source region of a transistor.
16. The method according to claim 1, wherein the cylinder-shaped lower electrodes are a cylinder-shaped lower electrode in a DRAM and a merged DRAM logic (MDL) device.
17. The method according to claim 1, wherein the removing portions of the conductive layer comprises a chemical mechanical polishing (CMP) method or an etch-back method.
18. The method according to claim 17, wherein the sacrificial dielectric layer is used as a polishing stop layer in the CMP process.
19. The method according to claim 1 further comprising removing the sacrificial dielectric layer and the layer for improving sidewall slope after forming the cylinder-shaped lower electrodes separated from each other.
20. The method according to claim 19, wherein the removing the sacrificial dielectric layer and the layer for improving sidewall slope is performed by wet etching.
US10/040,866 2001-01-05 2001-12-27 Method for forming lower electrode of cylinder-shaped capacitor preventing twin bit failure Expired - Fee Related US6458653B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR2001-674 2001-01-05
KR1020010000674A KR100360414B1 (en) 2001-01-05 2001-01-05 Method for forming a lower electrode of cylinder type capacitor preventing a twin bit failure

Publications (2)

Publication Number Publication Date
US20020090779A1 true US20020090779A1 (en) 2002-07-11
US6458653B1 US6458653B1 (en) 2002-10-01

Family

ID=19704318

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/040,866 Expired - Fee Related US6458653B1 (en) 2001-01-05 2001-12-27 Method for forming lower electrode of cylinder-shaped capacitor preventing twin bit failure

Country Status (2)

Country Link
US (1) US6458653B1 (en)
KR (1) KR100360414B1 (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050054159A1 (en) * 2003-09-04 2005-03-10 Manning H. Montgomery Semiconductor constructions, and methods of forming capacitor devices
WO2005024936A3 (en) * 2003-09-04 2005-04-21 Micron Technology Inc Support for vertically-oriented capacitors during the formation of a semiconductor device
US20050106806A1 (en) * 2003-11-13 2005-05-19 Fred Fishburn Methods of forming a double-sided capacitor or a contact using a sacrificial structure
EP1628328A2 (en) * 2004-08-20 2006-02-22 Samsung Electronics Co.,Ltd. Method for fabricating a three-dimensional capacitor
US20060046420A1 (en) * 2004-08-27 2006-03-02 Manning H M Methods of forming a plurality of capacitors
US20060148190A1 (en) * 2004-08-30 2006-07-06 Busch Brett W Methods of forming a plurality of capacitors
US20060211211A1 (en) * 2005-03-18 2006-09-21 Sandhu Gurtej S Methods of forming pluralities of capacitors
US20060252222A1 (en) * 2005-05-04 2006-11-09 Ulrike Gruening-Von Schwerin Method for fabricating a semiconductor component and semiconductor component
US20060252224A1 (en) * 2004-12-06 2006-11-09 Cem Basceri Methods of forming pluralities of capacitors, and integrated circuitry
US20060263968A1 (en) * 2005-05-18 2006-11-23 Micron Technology, Inc. Methods of forming pluralities of capacitors
US20070032014A1 (en) * 2005-08-02 2007-02-08 Micron Technology, Inc. Methods of forming pluralities of capacitors
US7202127B2 (en) 2004-08-27 2007-04-10 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20070196978A1 (en) * 2005-05-18 2007-08-23 Manning H M Integrated circuitry comprising a pair of adjacent capacitors
US20070238259A1 (en) * 2006-04-10 2007-10-11 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20080090416A1 (en) * 2006-10-11 2008-04-17 Micro Technology, Inc. Methods of etching polysilicon and methods of forming pluralities of capacitors
US7387939B2 (en) 2004-07-19 2008-06-17 Micron Technology, Inc. Methods of forming semiconductor structures and capacitor devices
US20080206950A1 (en) * 2007-02-26 2008-08-28 Micron Technology, Inc. Methods of forming a plurality of capacitors
CN100464422C (en) * 2006-01-18 2009-02-25 财团法人工业技术研究院 Hollow cylindrical capacitor and its producing method
US20090251845A1 (en) * 2008-04-08 2009-10-08 Micron Technology, Inc. High aspect ratio openings
US20100009512A1 (en) * 2008-07-09 2010-01-14 Fred Fishburn Methods of forming a plurality of capacitors
US7682924B2 (en) 2007-08-13 2010-03-23 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8388851B2 (en) 2008-01-08 2013-03-05 Micron Technology, Inc. Capacitor forming methods
US8518788B2 (en) 2010-08-11 2013-08-27 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8652926B1 (en) 2012-07-26 2014-02-18 Micron Technology, Inc. Methods of forming capacitors
US8946043B2 (en) 2011-12-21 2015-02-03 Micron Technology, Inc. Methods of forming capacitors
US9076680B2 (en) 2011-10-18 2015-07-07 Micron Technology, Inc. Integrated circuitry, methods of forming capacitors, and methods of forming integrated circuitry comprising an array of capacitors and circuitry peripheral to the array
CN107017225A (en) * 2015-10-30 2017-08-04 台湾积体电路制造股份有限公司 Semiconductor structure and forming method thereof
CN107994055A (en) * 2017-11-10 2018-05-04 武汉华星光电半导体显示技术有限公司 Bent display panel and preparation method thereof
US10515801B2 (en) 2007-06-04 2019-12-24 Micron Technology, Inc. Pitch multiplication using self-assembling materials
US10847596B2 (en) 2017-11-10 2020-11-24 Wuhan China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Bendable display panel and fabricating method thereof

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6410955B1 (en) * 2001-04-19 2002-06-25 Micron Technology, Inc. Comb-shaped capacitor for use in integrated circuits
KR100393222B1 (en) * 2001-04-26 2003-07-31 삼성전자주식회사 Semiconductor device including storage node of capacitor and manufacturing method the same
US6888217B2 (en) * 2001-08-30 2005-05-03 Micron Technology, Inc. Capacitor for use in an integrated circuit
KR100423900B1 (en) * 2002-02-08 2004-03-22 삼성전자주식회사 Method Of Forming A Capacitor Of Semiconductor Device
KR100443127B1 (en) * 2002-09-07 2004-08-04 삼성전자주식회사 Method for forming storage node of capacitor
US7101767B2 (en) * 2003-08-25 2006-09-05 Micron Technology, Inc. Methods of forming capacitors
KR100780610B1 (en) * 2003-11-28 2007-11-29 주식회사 하이닉스반도체 Method for fabrication of semiconductor device
US7547945B2 (en) 2004-09-01 2009-06-16 Micron Technology, Inc. Transistor devices, transistor structures and semiconductor constructions
EP1722466A1 (en) * 2005-05-13 2006-11-15 STMicroelectronics S.r.l. Method and relative circuit for generating a control voltage of a synchronous rectifier
US7282401B2 (en) 2005-07-08 2007-10-16 Micron Technology, Inc. Method and apparatus for a self-aligned recessed access device (RAD) transistor gate
US7867851B2 (en) 2005-08-30 2011-01-11 Micron Technology, Inc. Methods of forming field effect transistors on substrates
KR100673015B1 (en) 2005-11-14 2007-01-24 삼성전자주식회사 Semiconductor device having capacitor and method of forming the same
US7700441B2 (en) 2006-02-02 2010-04-20 Micron Technology, Inc. Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates
KR100772896B1 (en) 2006-05-01 2007-11-05 삼성전자주식회사 Method for fabricating semiconductor device
US7602001B2 (en) * 2006-07-17 2009-10-13 Micron Technology, Inc. Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells
US7772632B2 (en) 2006-08-21 2010-08-10 Micron Technology, Inc. Memory arrays and methods of fabricating memory arrays
US7589995B2 (en) 2006-09-07 2009-09-15 Micron Technology, Inc. One-transistor memory cell with bias gate
KR100955932B1 (en) * 2007-05-16 2010-05-03 주식회사 하이닉스반도체 Method for forming capacitor of semiconductor device
KR101044005B1 (en) 2007-07-27 2011-06-24 주식회사 하이닉스반도체 Method for manufacturing capacitor of semiconductor device
CN113299651B (en) 2020-02-24 2023-06-16 长鑫存储技术有限公司 Semiconductor structure preparation method and semiconductor structure

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3148161B2 (en) * 1997-09-25 2001-03-19 日本電気株式会社 Method for manufacturing semiconductor device
KR20000003644A (en) * 1998-06-29 2000-01-25 김영환 Method for manufacturing capacitor of semiconductor devices
JP2000156479A (en) * 1998-11-20 2000-06-06 Sony Corp Semiconductor memory and fabrication thereof
JP2000216356A (en) * 1999-01-21 2000-08-04 Nec Corp Semiconductor device and its manufacture
JP3415478B2 (en) * 1999-04-30 2003-06-09 Necエレクトロニクス株式会社 Method for manufacturing semiconductor device
TW442961B (en) * 1999-10-08 2001-06-23 Taiwan Semiconductor Mfg Manufacturing method of double-recess crown capacitor of DRAM
US6218244B1 (en) * 1999-12-10 2001-04-17 Taiwan Semiconductor Mfg Co Ltd Method of fabricating transistor
JP3595231B2 (en) * 1999-12-28 2004-12-02 株式会社東芝 Semiconductor storage device and method of manufacturing the same

Cited By (95)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7420238B2 (en) 2003-09-04 2008-09-02 Micron Technology, Inc. Semiconductor constructions
US7449391B2 (en) 2003-09-04 2008-11-11 Micron Technology, Inc. Methods of forming plurality of capacitor devices
US7655968B2 (en) 2003-09-04 2010-02-02 Micron Technology, Inc. Semiconductor devices
US20060063344A1 (en) * 2003-09-04 2006-03-23 Manning H M Methods of forming a plurality of capacitor devices
US20050158949A1 (en) * 2003-09-04 2005-07-21 Manning Homer M. Semiconductor devices
WO2005024936A3 (en) * 2003-09-04 2005-04-21 Micron Technology Inc Support for vertically-oriented capacitors during the formation of a semiconductor device
US20050287780A1 (en) * 2003-09-04 2005-12-29 Micron Technology, Inc. Semiconductor constructions
US8786001B2 (en) 2003-09-04 2014-07-22 Round Rock Research, Llc Semiconductor devices
US7271051B2 (en) 2003-09-04 2007-09-18 Micron Technology, Inc. Methods of forming a plurality of capacitor devices
US20050054159A1 (en) * 2003-09-04 2005-03-10 Manning H. Montgomery Semiconductor constructions, and methods of forming capacitor devices
US7125781B2 (en) 2003-09-04 2006-10-24 Micron Technology, Inc. Methods of forming capacitor devices
US20060063345A1 (en) * 2003-09-04 2006-03-23 Manning H M Methods of forming plurality of capacitor devices
US7067385B2 (en) 2003-09-04 2006-06-27 Micron Technology, Inc. Support for vertically oriented capacitors during the formation of a semiconductor device
US20100117196A1 (en) * 2003-09-04 2010-05-13 Manning Homer M Support For Vertically-Oriented Capacitors During The Formation of a Semiconductor Device
US6962846B2 (en) * 2003-11-13 2005-11-08 Micron Technology, Inc. Methods of forming a double-sided capacitor or a contact using a sacrificial structure
US20050118760A1 (en) * 2003-11-13 2005-06-02 Fred Fishburn Semiconductor device precursor structures to a double-sided capacitor or a contact
US7321150B2 (en) 2003-11-13 2008-01-22 Micron Technology, Inc. Semiconductor device precursor structures to a double-sided capacitor or a contact
US20050106806A1 (en) * 2003-11-13 2005-05-19 Fred Fishburn Methods of forming a double-sided capacitor or a contact using a sacrificial structure
US7387939B2 (en) 2004-07-19 2008-06-17 Micron Technology, Inc. Methods of forming semiconductor structures and capacitor devices
US8164132B2 (en) 2004-07-19 2012-04-24 Round Rock Research, Llc Methods of forming integrated circuit devices
US7585741B2 (en) 2004-07-19 2009-09-08 Micron Technology, Inc. Methods of forming capacitors
US7915136B2 (en) 2004-07-19 2011-03-29 Round Rock Research, Llc Methods of forming integrated circuit devices
US20110186964A1 (en) * 2004-07-19 2011-08-04 Round Rock Research, Llc Methods of forming integrated circuit devices
US20100221411A1 (en) * 2004-08-20 2010-09-02 Lee Jung-Hyun Method for fabricating a three-dimensional capacitor
EP1628328A2 (en) * 2004-08-20 2006-02-22 Samsung Electronics Co.,Ltd. Method for fabricating a three-dimensional capacitor
US20060040444A1 (en) * 2004-08-20 2006-02-23 Samsung Electronics Co., Ltd. Method for fabricating a three-dimensional capacitor
US7888231B2 (en) 2004-08-20 2011-02-15 Samsung Electronics Co., Ltd. Method for fabricating a three-dimensional capacitor
EP1628328A3 (en) * 2004-08-20 2008-08-13 Samsung Electronics Co.,Ltd. Method for fabricating a three-dimensional capacitor
US7732851B2 (en) 2004-08-20 2010-06-08 Samsung Electronics Co., Ltd. Method for fabricating a three-dimensional capacitor
US7413952B2 (en) 2004-08-27 2008-08-19 Micron Technology, Inc. Methods of forming a plurality of circuit components and methods of forming a plurality of structures suspended elevationally above a substrate
US20070161202A1 (en) * 2004-08-27 2007-07-12 Manning H M Methods of forming a plurality of capacitors
US7202127B2 (en) 2004-08-27 2007-04-10 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7445991B2 (en) 2004-08-27 2008-11-04 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7534694B2 (en) 2004-08-27 2009-05-19 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7439152B2 (en) 2004-08-27 2008-10-21 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7393743B2 (en) 2004-08-27 2008-07-01 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20060046420A1 (en) * 2004-08-27 2006-03-02 Manning H M Methods of forming a plurality of capacitors
US20070173030A1 (en) * 2004-08-27 2007-07-26 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20060148190A1 (en) * 2004-08-30 2006-07-06 Busch Brett W Methods of forming a plurality of capacitors
US7445990B2 (en) 2004-08-30 2008-11-04 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7268034B2 (en) 2004-12-06 2007-09-11 Micron Technology, Inc. Methods of forming pluralities of capacitors, and integrated circuitry
US8207563B2 (en) 2004-12-06 2012-06-26 Round Rock Research, Llc Integrated circuitry
US20060252224A1 (en) * 2004-12-06 2006-11-09 Cem Basceri Methods of forming pluralities of capacitors, and integrated circuitry
US20070093022A1 (en) * 2004-12-06 2007-04-26 Cem Basceri Integrated circuitry
US7320911B2 (en) 2004-12-06 2008-01-22 Micron Technology, Inc. Methods of forming pluralities of capacitors
US7919386B2 (en) 2005-03-18 2011-04-05 Micron Technology, Inc. Methods of forming pluralities of capacitors
US20060211211A1 (en) * 2005-03-18 2006-09-21 Sandhu Gurtej S Methods of forming pluralities of capacitors
US7557015B2 (en) 2005-03-18 2009-07-07 Micron Technology, Inc. Methods of forming pluralities of capacitors
US20090209080A1 (en) * 2005-03-18 2009-08-20 Sandhu Gurtej S Methods of Forming Pluralities of Capacitors
US7696041B2 (en) * 2005-05-04 2010-04-13 Qimonda Ag Method for fabricating a semiconductor component and semiconductor component
US20060252222A1 (en) * 2005-05-04 2006-11-09 Ulrike Gruening-Von Schwerin Method for fabricating a semiconductor component and semiconductor component
US20060263968A1 (en) * 2005-05-18 2006-11-23 Micron Technology, Inc. Methods of forming pluralities of capacitors
US7517753B2 (en) 2005-05-18 2009-04-14 Micron Technology, Inc. Methods of forming pluralities of capacitors
US7825451B2 (en) 2005-05-18 2010-11-02 Micron Technology, Inc. Array of capacitors with electrically insulative rings
US7858486B2 (en) 2005-05-18 2010-12-28 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20070196978A1 (en) * 2005-05-18 2007-08-23 Manning H M Integrated circuitry comprising a pair of adjacent capacitors
US7544563B2 (en) 2005-05-18 2009-06-09 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20100261331A1 (en) * 2005-05-18 2010-10-14 Manning H Montgomery Methods Of Forming A Plurality Of Capacitors
US20070032014A1 (en) * 2005-08-02 2007-02-08 Micron Technology, Inc. Methods of forming pluralities of capacitors
US7199005B2 (en) 2005-08-02 2007-04-03 Micron Technology, Inc. Methods of forming pluralities of capacitors
US20070134872A1 (en) * 2005-08-02 2007-06-14 Sandhu Gurtej S Methods of forming pluralities of capacitors
US7393741B2 (en) 2005-08-02 2008-07-01 Micron Technology, Inc. Methods of forming pluralities of capacitors
CN100464422C (en) * 2006-01-18 2009-02-25 财团法人工业技术研究院 Hollow cylindrical capacitor and its producing method
US20070238259A1 (en) * 2006-04-10 2007-10-11 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7557013B2 (en) 2006-04-10 2009-07-07 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20080090416A1 (en) * 2006-10-11 2008-04-17 Micro Technology, Inc. Methods of etching polysilicon and methods of forming pluralities of capacitors
US7902081B2 (en) 2006-10-11 2011-03-08 Micron Technology, Inc. Methods of etching polysilicon and methods of forming pluralities of capacitors
US8129240B2 (en) 2007-02-26 2012-03-06 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20100311219A1 (en) * 2007-02-26 2010-12-09 Micron Technology, Inc. Methods of Forming a Plurality of Capacitors
US7785962B2 (en) 2007-02-26 2010-08-31 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8263457B2 (en) 2007-02-26 2012-09-11 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20080206950A1 (en) * 2007-02-26 2008-08-28 Micron Technology, Inc. Methods of forming a plurality of capacitors
US10515801B2 (en) 2007-06-04 2019-12-24 Micron Technology, Inc. Pitch multiplication using self-assembling materials
US8450164B2 (en) 2007-08-13 2013-05-28 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7682924B2 (en) 2007-08-13 2010-03-23 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8734656B2 (en) 2008-01-08 2014-05-27 Micron Technology, Inc. Capacitor forming methods
US8388851B2 (en) 2008-01-08 2013-03-05 Micron Technology, Inc. Capacitor forming methods
US9224798B2 (en) 2008-01-08 2015-12-29 Micron Technology, Inc. Capacitor forming methods
US8274777B2 (en) 2008-04-08 2012-09-25 Micron Technology, Inc. High aspect ratio openings
US8760841B2 (en) 2008-04-08 2014-06-24 Micron Technology, Inc. High aspect ratio openings
US20090251845A1 (en) * 2008-04-08 2009-10-08 Micron Technology, Inc. High aspect ratio openings
US9595387B2 (en) 2008-04-08 2017-03-14 Micron Technology, Inc. High aspect ratio openings
US7759193B2 (en) 2008-07-09 2010-07-20 Micron Technology, Inc. Methods of forming a plurality of capacitors
US20100009512A1 (en) * 2008-07-09 2010-01-14 Fred Fishburn Methods of forming a plurality of capacitors
US20100266962A1 (en) * 2008-07-09 2010-10-21 Micron Technology, Inc. Methods Of Forming A Plurality Of Capacitors
US8163613B2 (en) 2008-07-09 2012-04-24 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8518788B2 (en) 2010-08-11 2013-08-27 Micron Technology, Inc. Methods of forming a plurality of capacitors
US9076757B2 (en) 2010-08-11 2015-07-07 Micron Technology, Inc. Methods of forming a plurality of capacitors
US9076680B2 (en) 2011-10-18 2015-07-07 Micron Technology, Inc. Integrated circuitry, methods of forming capacitors, and methods of forming integrated circuitry comprising an array of capacitors and circuitry peripheral to the array
US8946043B2 (en) 2011-12-21 2015-02-03 Micron Technology, Inc. Methods of forming capacitors
US9196673B2 (en) 2012-07-26 2015-11-24 Micron Technology, Inc. Methods of forming capacitors
US8652926B1 (en) 2012-07-26 2014-02-18 Micron Technology, Inc. Methods of forming capacitors
CN107017225A (en) * 2015-10-30 2017-08-04 台湾积体电路制造股份有限公司 Semiconductor structure and forming method thereof
CN107994055A (en) * 2017-11-10 2018-05-04 武汉华星光电半导体显示技术有限公司 Bent display panel and preparation method thereof
US10847596B2 (en) 2017-11-10 2020-11-24 Wuhan China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Bendable display panel and fabricating method thereof

Also Published As

Publication number Publication date
US6458653B1 (en) 2002-10-01
KR100360414B1 (en) 2002-11-13
KR20020057698A (en) 2002-07-12

Similar Documents

Publication Publication Date Title
US6458653B1 (en) Method for forming lower electrode of cylinder-shaped capacitor preventing twin bit failure
US6258691B1 (en) Cylindrical capacitor and method for fabricating same
US6784479B2 (en) Multi-layer integrated circuit capacitor electrodes
US5998257A (en) Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry
KR100319560B1 (en) Method of forming a capacitor storage node using a cmp stopping layer
US7052983B2 (en) Method of manufacturing a semiconductor device having selective epitaxial silicon layer on contact pads
US7348676B2 (en) Semiconductor device having a metal wiring structure
US6100138A (en) Method to fabricate DRAM capacitor using damascene processes
US7056828B2 (en) Sidewall spacer structure for self-aligned contact and method for forming the same
US20120217576A1 (en) Semiconductor device and method for forming the same
US6906419B2 (en) Semiconductor device having a wiring layer of damascene structure and method for manufacturing the same
US20040178505A1 (en) Integrated circuit devices having self-aligned contact structures and methods of fabricating same
US7018892B2 (en) Semiconductor capacitor structure and method for manufacturing the same
US6709915B2 (en) Methods of fabricating integrated circuit memory devices
US6448146B1 (en) Methods of manufacturing integrated circuit capacitors having hemispherical grain electrodes
US7074670B2 (en) Method of forming storage node of capacitor in semiconductor memory, and structure therefore
US20060097410A1 (en) Semiconductor capacitor structure and method for manufacturing the same
US6656790B2 (en) Method for manufacturing a semiconductor device including storage nodes of capacitor
JP5107499B2 (en) Semiconductor device
US7074725B2 (en) Method for forming a storage node of a capacitor
GB2276980A (en) Semiconductor device stacked capacitor and method of manufacture
KR100507862B1 (en) Method for fabricating semiconductor device
US7018903B2 (en) Method of forming semiconductor device with capacitor
US20240071771A1 (en) Method of manufacturing integrated circuit device
KR20030093792A (en) Method of fabricating capacitor in semiconductor

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JANG, SE-MYEONG;REEL/FRAME:012459/0947

Effective date: 20011215

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20141001