US20020093994A1 - Reverse data de-skew method and system - Google Patents

Reverse data de-skew method and system Download PDF

Info

Publication number
US20020093994A1
US20020093994A1 US10/036,548 US3654801A US2002093994A1 US 20020093994 A1 US20020093994 A1 US 20020093994A1 US 3654801 A US3654801 A US 3654801A US 2002093994 A1 US2002093994 A1 US 2002093994A1
Authority
US
United States
Prior art keywords
data
channel
sample
unit
parallel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/036,548
Inventor
Norm Hendrickson
Andrew Schmitt
Timothy Coe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Microsemi Communications Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/036,548 priority Critical patent/US20020093994A1/en
Assigned to VITESSE SEMICONDUCTOR CORPORATION reassignment VITESSE SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SCHMITT, ANDREW, COE, TIMOTHY, HENDRICKSON, NORM
Publication of US20020093994A1 publication Critical patent/US20020093994A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/087Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/081Details of the phase-locked loop provided with an additional controlled phase shifter
    • H03L7/0812Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
    • H03L7/0814Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/04Distributors combined with modulators or demodulators
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0602Systems characterised by the synchronising information used
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/14Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L69/00Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
    • H04L69/14Multichannel or multilink protocols
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L69/00Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
    • H04L69/22Parsing or analysis of headers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L2207/00Indexing scheme relating to automatic control of frequency or phase and to synchronisation
    • H03L2207/14Preventing false-lock or pseudo-lock of the PLL
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals

Definitions

  • the present invention relates generally to parallel data alignment, and more particularly to synchronization of high speed parallel data transmissions.
  • a problem with parallel data lines is that transmission times across the data lines may vary, or skew, due to line lengths, process variations, aging, and environmental conditions If the data transmission times are sufficiently different, then the information processing system may not group pieces of information received on the data lines in the proper format. The increased rate at which information processing systems process information also results in a decreased tolerance of variation in data transmission time. Thus, if information processing speeds increased by a factor of 10, such has occurred in the last several years, the allowable variation in transmission time decreases significantly.
  • the present invention provides parallel data de-skew systems and methods.
  • a sample data channel is provided in parallel to parallel data channels to allow for deskewing of the parallel data channels.
  • the sample data channel carries sample data, which in some aspects is data sampled from data for transmission over or transmitted over the parallel data channels.
  • the sample data channel carries a reverse data sample in the opposing direction of transmission as data transmitted over the parallel data channels.
  • the sample data is compared with data transmitted over the parallel data channels to allow for adjustment of skew in signal paths of data transmitted over the parallel data channels.
  • the de-skew system comprises a processor configured to receive input data and generate parallel data, a de-skew unit receiving the generated parallel data and a timing signal and adjusting timing of the generated parallel data, based on the timing signal, to generate a plurality of data signals, and a control unit configured to collect portions of the plurality of data signals and to receive a loop data sample and generating the timing signal based on a comparison of the collected portions of the plurality of data signals and the loop data sample.
  • One aspect of the invention comprises receiving a loop back data sample, determining a data channel specified by the loop back data sample, determining a delay for data from a specific channel when the determined data channel is the specific channel, and delaying data from the specific channel by the determined delay.
  • One aspect of the invention comprises providing parallel data over a plurality of parallel data lines, successively providing sample data over a sample channel, the sample data corresponding to data of the parallel data, and using the sample data to align the parallel data.
  • One aspect of the invention is a system including deskew functions comprising an upstream unit providing parallel data to a downstream unit over parallel data channels, a downstream unit receiving the parallel data from the upstream unit over the parallel data channels, and a sample channel coupling the upstream unit and the downstream unit, the sample channel carrying samples of the parallel data.
  • One aspect of the invention is a system of two units coupled by parallel data lines comprising a first unit providing parallel data over N parallel data lines, a second unit receiving the parallel data over the N parallel data lines, a spare channel in parallel with the N parallel data lines, the first unit providing data of the parallel data lines over the spare channel, the second unit receiving the data of the parallel data lines over the spare channel, a return channel in parallel with the N parallel data lines, the second unit providing data of the parallel data lines over the return channel, the first unit receiving the data of the parallel data lines over the return channel, and at least one unit in the first unit deskewing the N parallel data lines using data of the parallel data lines received over the return channel.
  • FIG. 1 is a block diagram of a de-skew system in accordance with aspects of the present invention.
  • FIG. 2 is a further block diagram of a unit providing a serial/parallel interface function
  • FIG. 3 is a flow diagram of a process of providing data on a sample channel
  • FIG. 4 is a block diagram of an upstream unit performing a preskew function using data from a sample channel
  • FIG. 5 is a block diagram of a downstream unit providing data on a sample channel
  • FIG. 6 is a flow diagram of a process performing a de-skew operation with a loopback data sample
  • FIG. 7 is a flow diagram of a subprocess for setting the transmit point of a first channel and locating the corresponding loopback data
  • FIG. 8 is a flow diagram of a subprocess for determining a delay for the data channel data
  • FIG. 9 is a flow diagram of a subprocess for de-skewing the data channels
  • FIG. 10 is a semi-schematic diagram of one embodiment of a processor performing a preskew function
  • FIG. 11 is a block diagram of an upstream unit performing a preskew function
  • FIG. 12 is a semi-schematic diagram of one embodiment of a downstream unit providing a loop-back data sample
  • FIG. 13 is a block diagram of one embodiment of a downstream unit providing a loopback sample data
  • FIG. 14 is a semi-schematic diagram of portions of a unit performing pre-skew operations
  • FIG. 15A is a block diagram of a system utilizing a spare channel and a return channel for deskew purposes;
  • FIG. 15B is a block diagram of a downstream of a system utilizing a spare channel and a return channel for deskew purposes;
  • FIG. 15 illustrates a flow diagram of one embodiment of a process for testing and providing data and de-skewing data using a spare channel and a return channel;
  • FIG. 16 illustrates a schematic of one embodiment of a unit providing a return signal
  • FIG. 17 illustrates a flow diagram of another embodiment of a process for testing and providing data and de-skewing data using a spare channel and a return channel;
  • FIG. 18 illustrates an exemplary header transmitted with a data sample.
  • a sample channel is provided in parallel with a plurality of data channels.
  • the sample channel carries copies of data carried by the data channels, and the sample channel is used to time, or synchronize or de-skew, the data channels.
  • the sample channel is provided data from the data channels at the receiving side, and the data of the sample channel is received by the transmitting side.
  • the transmitting side compares the data on the sample channel with corresponding delayed data from a data channel to adjust delays in transmission of the data in the data channels.
  • a spare channel is used to provide data, from the data channels, from a transmitting side to a receiving side, and a sample channel provides data from the data channels and/or the spare channel from the receiving side to the transmitting side. The use of the spare channel allows for alignment changes of the data in the data channels without potential corruption of data intended for downstream processing.
  • FIG. 1 illustrates a system in accordance with the present invention.
  • the system includes a serializer/deserializer (SERDES) 101 .
  • SERDES serializer/deserializer
  • the SERDES is replaced by a processor or other unit, with the processor or other unit containing functions such as, for example, those hereinafter described.
  • the SERDES receives communication data over a transmission link 103 .
  • the transmission link is often a fibre optic cable coupled to a photodiode, transimpedance amplifier, and other receiving circuitry (not shown).
  • the SERDES deserializes the communication data and places the deserialized data on a bus 105 , including an output bus.
  • the output bus is a 16-bit bus.
  • the SERDES is therefore a 1:16 deserializer, and the output bus includes 16 data channels.
  • the output bus is coupled to a processing unit 107 .
  • the processing unit processes the deserialized data.
  • a clock cycle of the output bus is, in the embodiment described, 16 times longer than that of the transmission link.
  • the processing unit may operate at clock speeds that are a fraction of the clock speed of the SERDES.
  • the processing unit in various embodiments performs a variety of functions.
  • the processing unit receives data on the output bus and arranges the data in frames.
  • the processing unit descrambles the data as appropriate and frames the data using, for example, the A 1 A 1 A 1 A 2 A 2 framing pattern.
  • the processing unit may perform forward error correction processing or other processing.
  • the SERDES also receives data from the processing unit over the bus, as illustrated including an input bus.
  • the SERDES serializes the data and provides the data over the transmission link.
  • Also coupling the SERDES and the processing unit is a sample channel 111 .
  • the processing unit places information from different channels of the output bus onto the sample channel at predefined intervals.
  • the processing unit places information from different channels of the output bus onto the sample channel in response to a command or request from the SERDES.
  • the information provided on the sample channel allows the SERDES to adjust for transmission time variations, or skew, in the data channels.
  • FIG. 2 further illustrates a further block diagram of a pre-skew system with a SERDES 1400 and a processing unit 1402 .
  • the SERDES receives serial data via first transmission connection 1404 and supplies serial data via a second transmission connection 1406 .
  • the received serial data is de-serialized and provided as parallel data via a first parallel transmission connection 1408 to the processing unit.
  • a sample or samples of the received parallel data e.g., a reverse or loop back data sample 1416 , is generated and provided back to the SERDES. Based on the received loop back data sample, the SERDES adjusts the timing of the parallel data transmitted to the processing unit.
  • the processing unit also supplies the SERDES with parallel data via a second parallel transmission connection 1410 .
  • the SERDES serializes the received parallel data and transmits the data via the second transmission connection.
  • the SERDES in one embodiment, also generates and supplies a sample or samples of the received parallel data, e.g., a loop back data sample 1418 , back to the processing unit. Based on the received loop back data sample, the processing unit adjusts the timing of the parallel data transmitted to the SERDES. Additionally, the processing unit receives parallel data and sends parallel data to other units (not shown) via a third and fourth transmission connection 1412 and 1414 . Accordingly, the SERDES and processing unit have a parallel interface, with the parallel interface including data signals and a sample signal associated with the data signals.
  • the sample unit selects data streams for transmission to the other component using various criteria.
  • the sample unit periodically selects a particular data stream, with the data streams selected, for example, in round robin fashion.
  • the selected data stream is based on a signal generated by the other component.
  • the other component provides a signal commanding selection of a particular data stream, and in another embodiment the other component provides a signal that serves as a start signal for selection of a particular data stream followed by periodic selection of other data streams.
  • the SERDES may be a transmitting unit, or upstream unit, providing data to a downstream unit or a processing unit, such as a framer or FEC processor, may be the transmitting or upstream unit.
  • FIG. 3 illustrates a flow diagram of a process performed by, for example, the processing unit or SERDES.
  • SERDES the processing unit
  • FIG. 3 illustrates a flow diagram of a process performed by, for example, the processing unit or SERDES.
  • Those of ordinary skill in the art will recognize that generally the process of FIG. 3, and various other processes, is generally implemented in hardware, with the hardware functions described, for example, through the use of a design language such as HDL, VHDL, or the like. The design language is thereafter synthesized and otherwise processed to provide the hardware component layout.
  • a channel is selected.
  • the channel is one of, for example, 16 data channels.
  • the process creates a header.
  • the header comprises, in one embodiment, a channel number and status word.
  • the channel number is indicative of the selected channel.
  • the status word allows for transmission of further additional information, or other out of data channel information, from the SERDES to the processing unit.
  • the header is described in greater detail in reference to FIG. 18.
  • Block 205 copies data from the selected channel.
  • the copied data is a predetermined number of bytes from the selected channel.
  • the process transmits the header and copied data from the processing unit to the SERDES.
  • the header and copied data together comprise a reverse data sample.
  • the process determines if an exit has been commanded. If no exit has been commanded, the process returns to Block 201 and selects a further channel for transmitting a further data sample.
  • the channels are selected on a round-robin basis, although in other embodiments other selection criteria are used.
  • FIG. 4 illustrates a block diagram of an upstream unit in accordance with aspects of the present invention.
  • a serial data stream 1402 is provided to a processor 1404 .
  • the processor in this case may perform a deserialization function, or other functions, and provides a parallel data stream 1406 .
  • the parallel data stream is provided to a pre-skew unit 1408 .
  • the pre-skew unit delays each of the data streams making up the parallel data stream on a data stream by data stream basis.
  • the pre-skew unit provides a parallel output data stream 1410 , which is provided to downstream units
  • the parallel output data stream is also provided to a control 1412 .
  • the control also receives a serial sample channel data stream 1414 .
  • the serial sample channel data stream is provided, for example, from a downstream receiving unit.
  • the serial sample data channel stream includes data selected from the parallel output data stream. On a varying basis, at any particular moment the serial sample channel data stream contains data from a particular one of the parallel output data streams.
  • the control provides a signal to a pre-skew unit which indicates on a channel by channel basis the appropriate delay per channel.
  • the control compares the data in the serial sample channel data stream with corresponding data in the parallel output data stream in order to set a pre-skew delay for that particular data stream in the parallel output data stream.
  • the control includes delay elements so as to delay the data stream from the parallel output data stream to allow for comparison with corresponding data from the serial sample channel data stream, which is a looped back signal from the other unit.
  • the parallel output data stream is provided a repeating pattern which allows for the determination of the delay.
  • FIG. 5 illustrates a downstream unit in accordance with the aspects of the present invention.
  • the downstream unit receives a parallel data stream 1502 .
  • the parallel data stream is provided to a processor 1504 which processes the data and provides a further output data stream 1506 .
  • the processor for example, may perform a framing function in one embodiment or a forward error correction function in another embodiment.
  • the parallel data stream is also provided to a sample unit 1508 .
  • the sample unit selects one of the data channels forming the parallel data stream and provides the data in the selected data channel to the originating unit in a sample channel 1510 .
  • the upstream unit performs a process such as illustrated in the flow diagram of FIG. 6.
  • a first data channel is set to a transmit point in Block 901 and corresponding loop back data is located.
  • a delay for the first data channel is determined so as to match the loop back data.
  • the transmit point of each of the remaining channels is set so as to match data delayed by the delay with the loop back data for each channel.
  • FIG. 7 A flow diagram of a subprocess for setting the transmit point of the first data channel and locating the corresponding loop back data is illustrated in FIG. 7.
  • a deskew circuit for the first data channel is set at its midpoint.
  • data from the first channel is selected to be provided to a delay element.
  • the process receives a reverse or loop back data sample on a reverse or loop back channel.
  • the process determines the corresponding data channel identified by the loop back data sample.
  • the process determines if the corresponding data channel for the loop back data sample is the first data channel. If the corresponding data channel is not the first data channel the process returns to Block 1003 . Otherwise the process returns.
  • FIG. 8 illustrates a flow diagram of a subprocess for determining a delay for the data channel data.
  • the process compares data from the delay element with the data from the loop back data sample.
  • the process determines if the data matches. If the data does not match, the process adjusts the delay time of the delay element in Block 1105 and returns to Block 1101 . If the data matches, the process returns.
  • FIG. 9 illustrates a flow diagram of a subprocess for de-skewing the remaining data channels.
  • the process selects a data channel to provide data to the delay element.
  • the process receives loop back sample data.
  • the process determines if the loop back sample data corresponds to the selected channel. If the loop back sample data does not correspond to the selected channel, the process returns to Block 1203 . If the loop back sample data corresponds to the selected channel, the process compares the data in the loop back sample data with the delayed data from the selected channel in Block 1207 . If the data matches, the process returns to Block 1201 and selects another channel.
  • the process determines a skew delay for the data channel based on the results of the comparison. In the embodiment illustrated in FIG. 10 the process adjusts the skew of the selected data channel in Block 1209 , and thereafter returns to Block 1203 to await receipt of a further loop back data sample for the selected channel.
  • FIG. 10 A semi-schematic diagram of one embodiment of a unit performing a pre-skew function is illustrated in FIG. 10.
  • the unit includes a processor, which in a SERDES, for example, may perform deserialization.
  • the processor provides parallel data to de-skew, or pre-skew, units 63 a - p.
  • Outputs of the de-skew units are provided to output drivers 65 a - p for transmission to a processing unit (not shown).
  • Outputs of the de-skew units are also provided to multiplexers 67 a - e for selection of data from data channels DATA 0 -DATA 15 by a controller 161 .
  • the selected data from multiplexers 67 a - d are provided to multiplexer 67 e which provides one of selected data to a delay element 69 .
  • the delay element is a string of latches, as also may be the case in some embodiments previously described.
  • the delay element contains sufficient delay to approximate the round trip time of data from, for example, a SERDES and returned on the loop back channel L 2 .
  • the delay element is controlled or adjusted by the de-skew controller.
  • both the upstream unit and the downstream unit include sample generator and de-skew circuitry, and multiple sample/control channels, e.g., data sample channel S 6 via buffer 65 g, are provided between the units.
  • sample/control channels e.g., data sample channel S 6 via buffer 65 g.
  • a control signal is provided to the units so that one unit performs de-skewing while the other unit performs error monitoring, and also provides additional control signals between the units.
  • a processor 51 receives input data I 5 .
  • the input data in one embodiment, is information provided via an optical link. More commonly, the information is provided by a parallel interface, thereby reducing processing efforts by higher speed SERDES units.
  • the processing unit de-serializes the data and supplies the data, in parallel form, to a deskew unit 53 . Based on a timing signal T 5 , the deskew unit forwards data to drivers 55 .
  • the drivers transmit the data to, in one embodiment, another processing unit (not shown).
  • the deskew unit also forwards data to a selection unit 57 .
  • a control unit 59 is coupled to the selection unit and commands the selection unit to generate or select specific samples or portions of data received from the deskew unit. In one embodiment, the data selection is performed in a round-robin fashion.
  • the selection unit aggregates the samples of data to form a data sample signal S 5 .
  • the selection unit transmits the data sample signal to the drivers 55 and a delay unit 151 .
  • the delay unit is adjustable by the control unit and adjusts the timing of the data sample signal. The delayed sample signal is then supplied to the control unit.
  • the control unit also receives a loop data sample L 1 .
  • the control unit compares the loop data sample to the delayed data sample. Based on the comparison of the loop data sample and the delayed data sample, the control unit generates the timing signal. As such, the control unit is able to adjust the data from the deskew unit to be synchronized with the timing of the loop data sample.
  • FIG. 12 illustrates a semi-schematic diagram of one embodiment of a downstream unit.
  • a data processor 95 receives signals on data channels DATA 0 -DATA 15 .
  • the signals are provided to buffers 91 a - p, and then to latches 93 a - p.
  • the output of the latches is provided both to a data processor 95 and multiplexers 97 a - d under control of a sample controller 99 .
  • the five 4 ⁇ 1 multiplexers 97 a - 97 e are utilized to select a loop back data sample.
  • data samples DATA 0 -DATA 3 are provided to a first multiplexer 97 a
  • data samples DATA 4 -DATA 7 are provided to a second multiplexer 97 b
  • data samples DATA 8 -DATA 11 are provided to a third multiplexer 97 c
  • data samples DATA 12 -DATA 15 are provided to a fourth multiplexer 97 d.
  • the output of each of the first, second, third, and fourth multiplexers are in turn provided to a fifth multiplexer 97 e, whose output is provided to a sample controller 99 .
  • the sample controller controls the selectors of the multiplexers 97 a - e so as to be able to select data from a particular data channel.
  • the sample controller also provides data to the output buffer for the data sample.
  • the sample controller selects a data channel, sets the appropriate selectors from the multiplexers, receives the output of the fifth multiplexer, and appends the data from the data channel to the header to form a loop back data sample L 7 .
  • the sample controller provides the forward data sample to the buffer 91 g for transmission to another unit, for example, a SERDES (not shown).
  • input drivers 172 receive input data I 7 .
  • the input data in one embodiment, is information provided from a SERDES (not shown).
  • the input data is in parallel form and, in one embodiment, includes sixteen data channels.
  • the input drivers supply the parallel data to a buffer unit 173 .
  • a clock signal C 7 is also supplied to the buffer unit. Based on the clock signal, the buffer unit transmits the data to a data processor 175 . The buffer unit also forwards data to a selection unit 177 . A control unit 179 is coupled to the selection unit and commands the selection unit to generate or select specific samples or portions of data received from the buffer unit. In one embodiment, the data selection is performed in a round-robin fashion. The control unit aggregates the samples of data to form a data sample signal. The data sample signal is supplied to output drivers 180 which, in one embodiment, transmits the data sample S 7 to a SERDES (not shown).
  • SERDES not shown
  • the SERDES and the processing unit are able to de-skew parallel data channels, and to do so without the use of training patterns or the like being transmitted in the data channel, although in some embodiments it is convenient to use such patterns to further data channel de-skew.
  • preemphasis adjustment to the outgoing waveform is adjusted by SERDES, i.e., a downstream unit, to increase the ability of the processing unit to read transmitted data.
  • a control signal from the processing unit to the SERDES provides information to the SERDES for use in waveform shaping. In some embodiments the information provides information regarding the nature or characteristics of the processing unit, and in other embodiments the information provides commands as to waveform adjustment.
  • the system continues operation once de-skew is complete in order to monitor alignment of the data in the data channels, and to recommence de-skew operations when data is out of alignment.
  • the sample channel is also used to provide information on the status of the interface or other out of channel information.
  • the transmitting, or upstream, device adjusts the transmit time of the data channels to perform de-skewing.
  • the receiving, or downstream device provides a loop back data sample on a sample channel to the transmitting device.
  • the processing unit may be the downstream unit, although in b alternative embodiments each may be either or both the downstream unit and the upstream unit, as would be understood by those of ordinary skill in the art.
  • FIG. 14 illustrates portions of a preskew function.
  • Each of 16 parallel data lines are provided to buffers 1507 .
  • the buffers may take the form, for example of FIFOs, including tapped FIFOs.
  • Each of the FIFOs receives potentially varying control or clocking signals, allowing for alignment and synchronization of the parallel data lines.
  • an external reference clock 1501 is supplied to a phase-locked loop (PLL) or digital locked loop (DLL) 1505 .
  • the PLL or DLL is coupled to a clock phase generator 1503 .
  • the phase-locked loop circuit ensures that the clock signal supplied to the clock phase generator does not vary, e.g., remains in phase, from the external reference clock.
  • the external reference clock 1501 is supplied directly to a clock phase generator 1503 .
  • the clock phase generator slices the reference clock.
  • the phase generator creates a number of clock signals, each of the same frequency, but phase-shifted with respect to each other.
  • the clock phase generator creates the external reference clock into sixteen clock signals, each phase shifted 22.50 degrees from another clock signal.
  • the clock phase generator supplies an output signal to each FIFO unit 1507 a - 1507 q.
  • Each output signal is based on the sixteen clock signals.
  • the output signal is merely one of the sixteen clock signals.
  • the output signal is a weighted sum of the sixteen clock signals, in one instance as is described in U.S. patent application Ser. No. 09/265,725, the disclosure of which is hereby incorporated by reference.
  • a phase select per channel signal 1509 selects, or determines, the clock signal, or weights of clock signals, for the output signal supplied to each FIFO unit for each channel.
  • the phase select per channel signal 1509 is supplied to the clock phase generator to select the output from the clock phase generator, e.g., a clock signal from the clock phase generator.
  • the phase select per channel signal is provided by a de-skew controller (not shown in FIG. 14).
  • the FIFO units also receive a clock signal 1511 and a respective data channel DATA 0 -DATA 15 , as inputs.
  • the clock signal has a substantially higher rate than the data rate for the data channels.
  • Information, digital data, on each data channel is clocked into the corresponding FIFO unit by the clock signal.
  • Information on each data channel is then clocked out by the output from the clock phase generator as selected by the phase select per channel signal.
  • this allows digital data for each channel to be delayed in a FIFO unit or register for that channel, and released from the register at a time that is a controlled fraction of a clock period.
  • the clock period which is externally controlled, is not subject to variations due to manufacturing process or environmental variables. Therefore, the de-skew time, the time differences between channels, is referenced to the externally controlled clock. In many instances, it would be desirable for the de-skew time to remain constant. However, there may be cases where unavoidable delays in the data transmission path vary in a known way with environmental variables such as temperature. In this case, the fraction of the clock period used to de-skew the channel could be adjusted to compensate the known dependency in the unavoidable delay. As such, the need for clock recovery on the downstream side of the interface could be reduced.
  • FIG. 15A is a block diagram of two units, with a first unit providing parallel data streams to a second unit.
  • the first unit also provides the second unit a spare signal.
  • the second unit provides the first unit a return signal.
  • the spare signal includes data corresponding to data on various data streams forming the parallel data streams.
  • the return signal includes data provided on the parallel data streams and the spare signal.
  • the first unit is a processing unit 2500 and the second unit is a SERDES 2502 .
  • the SERDES serializes data on parallel data streams 2508 and provides serialized data 2514 over a serial transmission link 2514 .
  • a spare data stream 2510 is provided by the processing unit to the SERDES.
  • the SERDES provides a return data stream 2512 to the processing unit.
  • data is provided over N of the N+1 lines providing data to the SERDES, with one of the N+1 lines being potentially deskewed at any given instant.
  • Deskew is accomplished by providing data from the line being deskewed back to the processing unit as the return signal, with the processing unit determining preskew for the line. If the line being deskewed provides data meant for further downstream users, the spare channel may be provided data normally provided by the line being deskewed to allow for passage of the data without temporary potential corruption due to the deskewing of the data line.
  • FIG. 15B is a block diagram of an embodiment of a second unit of FIG. 15A.
  • the second unit receives N+1 parallel signals, including N parallel signals 1202 and a spare signal 1200 .
  • the parallel signals are provided to a sample unit 1208 .
  • the sample unit selects one of the N+1 parallel signals and outputs the selected signal as a return signal 1210 .
  • the sample unit also provides N parallel data signals 1212 to a processor 1204 .
  • the processor outputs a serial signal 1206 , and therefore performs a serialization function.
  • FIG. 15 is a flow diagram of an embodiment of a process for performing deskew using a spare channel and a return channel.
  • data is copied from a data channel onto a spare channel.
  • the data channel is one of a plurality of data channels provided by a first unit to a second unit.
  • the spare channel is also provided by the first unit to the second unit.
  • the second unit returns the data on the spare channel to the first unit on a return channel in Block 253 .
  • the spare channel is then deskewed by the first unit, using for example preskew techniques earlier discussed.
  • the process then loops through each of the data channels, deskewing each in turn, although in one embodiment the spare channel is deskewed after deskewing of each data channel.
  • the process selects a data channel.
  • the process copies data from the selected data channel to the spare channel.
  • the process returns, from the second unit to the first unit, the data from the selected data channel on the return channel.
  • the process also acts on the copied data on the spare channel as if it were provided on the data channel. This further ensures use of data on the selected data channel during deskew adjustments to the data channel.
  • the process deskews the selected data channel as earlier discussed.
  • Block 267 the process determines if an exit has been commanded. If so the process ends. If no exit has been commanded the process determines if all data channels have been selected in Block 269 . If not all data channels have been selected the process selects another data channel in Block 257 and continues. If all data channels have been selected the process returns to Block 251 and repeats.
  • FIG. 16 is a gate level diagram of one embodiment of a circuit providing data channels and a sample channel. For readability, only four data channels DATA 0 -DATA 3 are shown, but, as one skilled in the art would recognize, numerous data channels with associated logic gates could be added in accordance with the illustrated embodiment.
  • Latches 201 a - 201 d receive data from data channels DATA 0 -DATA 3 .
  • the data channels provide differential inputs.
  • the embodiment illustrated also provides for a spare channel input, and latch 20 l e receives data from a spare data channel SPARED. As with the other data channels, the spare data channel provides differential inputs.
  • a differential clock signal is also supplied to each of the latches 201 a - 201 e via buffer 223 .
  • the outputs of latches 201 a - 201 d are coupled to respective 2 ⁇ 1 differential multiplexers 209 a - d.
  • the buffers are triggered.
  • the data on the data channels DATA 0 -DATA 3 are supplied to respective multiplexers 209 a - d from latches 201 a - d.
  • Latch 201 e is also coupled to each multiplexer 209 a - d.
  • the data on the spare data channel is also provided to the multiplexers 209 a - d.
  • the multiplexers are coupled to latches 211 a - d. Selection signals are provided to the multiplexers 209 a - d. Based on the selection signals supplied to each multiplexer, a set of inputs are chosen and supplied to the respective latches 211 a - d.
  • the latches 211 a - d are also supplied the differential clock signal via buffer 223 . At the rising or falling edge of the clock signal, the selected inputs from the respective multiplexers are clocked out of the buffers as outputs for the selection unit.
  • the multiplexers 209 a - d allow for selection of the corresponding data channel or the spare channel based on the selection signals.
  • Buffers 201 a - 201 b are also coupled to a first multiplexer 203 a.
  • latches 201 c - d are coupled to a second multiplexer 203 b.
  • the first and second multiplexers are respectively coupled to latches 205 a - 205 b.
  • Selection signals are provided to both multiplexers. Based on the selection signals, a particular input or set of inputs are chosen. The selected input or inputs are supplied to the respective latches 205 a - 205 b.
  • the latches 205 a - 205 b also receive the differential clock signal. In one embodiment, at a rising edge of the clock signal the buffers output the selected inputs to a third multiplexer 207 a.
  • the third multiplexer receives selection signals and is coupled to a latch, latch 213 a. As such, based on the selection signals, a set of inputs are selected and supplied to the latch 213 a.
  • the latch 213 a also receives the differential clock signal and, in one embodiment, at a rising edge of the clock signal, the latch outputs the selected inputs to a multiplexer 209 e.
  • the multiplexers 203 a, 203 b, and 207 a serve as a 4 ⁇ 1 multiplexer, albeit with a delay.
  • the effective 4 ⁇ 1 multiplexer selects one of the four data inputs and places it on a path allowing for placement on the return, or sample, channel.
  • the multiplexer 209 e also receives data from the spare data channel via latches 201 e, 205 c and 213 b. Each latch also receives the differential clock signal from buffer 223 . Accordingly, at the rising or falling edge of the clock signal, the data on the sample data channel is also provided to each latch in succession, latch 201 e to latch 205 c to latch 213 b, and finally to the multiplexer 209 e.
  • the multiplexer 209 e is also coupled to a latch 211 e.
  • Selection signals are provided to the multiplexer 209 e.
  • a set of inputs e.g., from latch 213 a, the data from data channels DATA 0 -DATA 3 , or from latch 213 b, the data from spare data channel SPARE 0 , are chosen and supplied to the latch 211 e.
  • the latch 211 e is also supplied the clock signal. At the rising or falling edge of the clock signal, via the latch 211 e, the selected inputs from the multiplexer, is supplied to another multiplexer 215 a.
  • the multiplexer 215 a also receives input from a latch 211 f.
  • the latch 211 f is coupled to outputs of an XOR gate 221 .
  • the XOR gate compares (exclusive ORs) the outputs from the latches 213 a and 213 b, data from the spare data channel and the data from one of the data channels DATA 0 -DATA 3 .
  • the XOR gate thereby simplifies spare channel to data channel comparison.
  • the latch 211 f also receives the differential clock signal and thus at the rising or falling edge of the clock signal, the latch 211 f provides the output from the XOR gate to the multiplexer 215 a.
  • the multiplexer 215 a also receives selection signals.
  • the selection signals are supplied by a controller (not shown). Based on the selection signals, a set of inputs from the latches 211 e or 211 f are selected and supplied as an output of the selection unit. Accordingly, input data from the data channels DATA 0 -DATA 3 , from the spare data channel SPARE 0 , or the comparison of the data from the data channels to the data from the sample data channel, is supplied as an output from the selection unit.
  • the selection signals supplied to the multiplexers 203 a, b are generated by a series of latches 217 a - c coupled together. Similarly, the selection signals supplied to the multiplexer 207 a are supplied by latch 217 b.
  • the first latch 217 a receives increment signals from a controller (not shown). A set of the first latch's outputs is fed back as inputs to the latch. As such, the first latch acts as a counter and is triggered by the increment signals. Another set of the first latch's outputs are also supplied to the second latch 217 b, the third latch 217 c and inputs to OR gates 219 a - d.
  • the set of first latch's outputs are also supplied to the multiplexer 209 e, as selection signals.
  • Outputs from a corresponding set of OR gates 219 e - h also supply inputs to the respective OR gates 219 a - d.
  • the outcome or outputs of the OR gates 219 a - d are the selection signals to multiplexers 209 a - d, respectively.
  • the outputs of the OR gates 219 e - h depend on outputs from the latches 217 b and 217 c.
  • the output from the latch 217 c is also fed back as an input to latch 217 b.
  • the latches 217 a - c act as counters and are triggered or count up based the increment signals supplied to latch 217 a. Therefore, the latch and OR gates provide control to select data, data samples or a comparison of data samples by generating the appropriate selection signals.
  • input data from the data channels DATA 0 -DATA 3 , the spare data channel SPARE 0 and a comparison of the data from the data channels DATA 0 -DATA 3 and the sample data channel outputs from the selection unit via a series of multiplexers and buffers based on the timing of the edges of the clock signal and the value of the selection signals.
  • the selection signals are based on the increment signal.
  • the increment signal is provided to latch 217 a, and latches 217 and XOR gates 219 act on the increment signal and/or resulting signals to form the selection signals.
  • the increment signal is provided by a controller, or a sample unit, in the upstream device.
  • a signal is returned to the upstream device, with the signal generated by the XOR gates, so as to inform the upstream device as to the status of the selection signals and information related thereto.
  • the data on data channel DATA 0 is copied on to the return channel RDATA.
  • data on the data channel DATA 0 is supplied to multiplexer 215 a via buffers 201 a, 205 a, 213 a and 211 e, and multiplexers 203 a, 207 a and 209 e for output at the return channel RDATA.
  • the selection signals to each of the respective multiplexers 203 a, 207 a and 209 e are logic zeros. As such, the first set of inputs, i.e., data from data channel DATA 0 , are selected.
  • the data is clocked through the buffers 201 a, 205 a, 213 a and 211 e.
  • the data from data channel DATA 0 is supplied to the inputs of multiplexer 215 a.
  • the selection signal coupled to multiplexer 215 a is also logic zero and thus the data is transferred to the return channel RDATA and then returned.
  • the data is returned to a processing unit (not shown).
  • the processing unit receives the returned data and de-skews the data. The de-skewed data is then transmitted which is received by the downstream device via the input spare data channel.
  • the data present on data channel DATA 0 may again be copied on to the return channel RDATA.
  • the input spare channel SPARE is selected and output from the output data channel OUT 0 .
  • data from the spare channel SPARE is received and provided to the buffer 211 a, via buffer 201 e and multiplexer 209 a.
  • the increment signal coupled to buffer 217 a is activated which causes the buffer to count up.
  • a logic one is provided to each of the OR gates 219 a, b, c, d which in turn provides a logic one to respective multiplexers 209 a - e.
  • data from the input spare data channel is selected and supplied to buffer 211 a.
  • Within two clock periods the data is output from the output data channel OUT 0 .
  • the data copied on the output spare channel is returned and the data is de-skewed.
  • the data from the data channel DATA 0 is then selected and output from the output data channel OUT 0 .
  • data from the data channel DATA 0 is received in buffer 201 a and provided to the buffer 211 a, via multiplexer 209 a.
  • the selection signal provided to the multiplexer 209 a remains a logic one and thus the data from the data channel DATA 0 is selected and passed to the buffer 211 a. In about two clock cycles, the data is output via output data channel OUT 0 .
  • the data from data channel DATA 1 is copied on to the return channel RDATA. Specifically, data on the data channel DATA 1 is supplied to multiplexer 215 a via buffers 201 c, 205 b, 213 a and 211 e, and multiplexers 203 b, 207 a and 209 e for output at the return channel RDATA.
  • the selection signals to each of the respective multiplexers 203 b, 207 a and 209 e are logic zeros.
  • the first set of inputs i.e., data from data channel DATA 1
  • the data is clocked through the buffers 201 c, 205 b, 213 a and 211 e.
  • the data from data channel DATA 1 is supplied to the inputs of multiplexer 215 a.
  • the selection signal coupled to multiplexer 215 a is also logic zero and thus the data is transferred to the return channel RDATA and then returned.
  • the data is returned to a processing unit (not shown).
  • the processing unit receives the returned data and de-skews the data. The de-skewed data is then transmitted and, in one embodiment, received by the selection unit via the input spare data channel.
  • Data from data channel DATA 3 is copied onto the return channel and returned.
  • the counter is incremented again, such that the selection signal provided to multiplexers 203 b, 207 a and 209 e select the data from the data channel DATA 3 to be provided to the output spare data channel RDATA.
  • the returned data is then de-skewed.
  • Data channel DATA 3 is then selected.
  • the counter of buffers 217 a - c, are incremented and the selection signal provided to multiplexer 209 d, selects the data from data channel DATA 3 .
  • data is output via output data channel OUT 3 .
  • Data from data channel DATA 2 is copied onto the return channel. For example, the counter is incremented, such that the selection signal provided to multiplexers 203 a, 207 a and 209 e select the data from the data channel DATA 2 to be provided to the return data channel RDATA. The returned data is then de-skewed.
  • data channel DATA 2 is selected.
  • the counter of buffers 217 a - c, are incremented and the selection signal provided to multiplexer 209 b, selects the data from data channel DATA 2 .
  • data is output via output data channel OUT 2 .
  • Data from data channel DATA 0 is copied onto the return channel and returned.
  • the returned data is then de-skewed.
  • the process continuously repeats, such that all the data channels are selected, returned and de-skewed. If all the data channels have been de-skewed, in one embodiment, the process ends.
  • FIG. 17 illustrates a flow diagram of another embodiment of de-skewing data channels.
  • a test data channel supplies data to the spare data channel SPARE.
  • the data is output via the return channel RDATA, in block 2003 .
  • the data from the return channel RDATA is then de-skewed by observing the returned data, in block 2005 .
  • a predetermined test data is provided to all data channels, i.e., data channels DATA 0 -DATA 3 .
  • one of the data channels is selected and the received test data is XOR'ed to the spare data channel by XOR gate 221 , in block 2011 .
  • the output of the XOR gate is returned via buffer 211 f and multiplexer 215 a, in block 2013 .
  • the output of the XOR gate is then observed to determine if the selected data channel should be de-skewed, in block 2015 . If so, the selected data channel is de-skewed, in block 2017 . Otherwise or once the selected data channel is de-skewed, the process is repeated by continuing to block 2009 , such that all the data channels are selected and de-skewed. As such, each data channel is selected in turn and the received test data is XOR'ed to the spare data channel and the output observed for de-skew. In one embodiment, the process continuously repeats.
  • the data sample frame includes a header containing a fixed pattern, the replicated channel number, the sample length and a status word.
  • the remainder of the frame includes a fixed quantity of data sample from the selected data channel.
  • the header is not utilized. As such, one extra signal, the clock signal, is supplied to indicate the start of the data sample switching to the first channel. The period of the clock would be the number of channels times the sample size.
  • the header includes a thirty-two bit frame delimiter containing the pattern of A 1 A 1 A 2 A 2 . Following the delimiter, eight bits are provided to indicate the channel number CH, i.e., the channel from which the sample data will be taken.
  • the sample length SL is indicated by an eight bit word. In one embodiment, the length of a sample is indicated in thirty-two bit words.
  • a sixteen-bit status word ST 0 and ST 1 is provided to indicate, for example, errors. Accordingly, the total header size is sixty-four bits in the illustrated embodiment.
  • a sixty-four bit data sample D 00 -D 03 and D 10 -D 13 follows the header.
  • the present invention provides reverse data de-skew methods and systems. Although described in certain specific embodiments, it should be understood that the present inventions may be practiced otherwise than as specifically described, the bounds of the present invention being set by claims and their equivalents supported by the description herein.

Abstract

Systems and methods for deskewing parallel data lines using at least one extra channel in parallel to the parallel data lines to carry data for comparing to data on the parallel data lines.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of U.S. provisional application No. 60/259,968 filed Dec. 30, 2000, No. 60/260,079 filed Jan. 4, 2001, No. 60/260,628 filed Jan. 8, 2001, No. 60/261,868, filed Jan. 10, 2001, No. 60/272,635, filed Feb. 28, 2001, and No. 60/273,763, filed Mar. 5, 2001 which are hereby incorporated by reference as if set forth in full herein.[0001]
  • BACKGROUND OF THE INVENTION
  • The present invention relates generally to parallel data alignment, and more particularly to synchronization of high speed parallel data transmissions. [0002]
  • The capabilities of information processing systems are constantly expanding. Such systems are increasingly called upon to process large amounts of information very quickly. The ability of information processing systems to act on information is dependent on the rate at which the system may receive information and the speed at which the system can process that information. In order to receive information more quickly, the systems are often provided information on parallel data lines. The information provided on the parallel data lines is generally associated together to form blocks of information. The use of parallel data lines allows a system to receive multiple pieces of information at any given moment. [0003]
  • A problem with parallel data lines is that transmission times across the data lines may vary, or skew, due to line lengths, process variations, aging, and environmental conditions If the data transmission times are sufficiently different, then the information processing system may not group pieces of information received on the data lines in the proper format. The increased rate at which information processing systems process information also results in a decreased tolerance of variation in data transmission time. Thus, if information processing speeds increased by a factor of 10, such has occurred in the last several years, the allowable variation in transmission time decreases significantly. [0004]
  • Furthermore, information processing systems have increasingly been linked in ever greater computer networks, such as the Internet. The demand for information across these networks is tremendous, and has largely been met by ever increasing the rate in which information has passed between network nodes. For example, fiber optic transmission systems have increased data throughput such that data transmission rates have increased from 1.25 gigabits per second (Gb/s) to 2.5 Gb/s, 10 Gb/s, and are shortly expected to reach rates of 40 Gb/s. While specialized components may be able to receive data at such increased rates, the data rate is often slowed down for processing of the data by less specialized components. A common method of reducing a data rate is to deserialize, or put in parallel, received serial data. For example, serial data transmitted at 40 gigabits per second may be deserialized into a 16 bit bus operating at 2.5 gigahertz. At 2.5 Gb/s, however, skew tolerance for process variations and other factors is often minimal. [0005]
  • SUMMARY OF THE INVENTION
  • The present invention provides parallel data de-skew systems and methods. In aspects of the present invention a sample data channel is provided in parallel to parallel data channels to allow for deskewing of the parallel data channels. The sample data channel carries sample data, which in some aspects is data sampled from data for transmission over or transmitted over the parallel data channels. In some aspects the sample data channel carries a reverse data sample in the opposing direction of transmission as data transmitted over the parallel data channels. In aspects of the present invention the sample data is compared with data transmitted over the parallel data channels to allow for adjustment of skew in signal paths of data transmitted over the parallel data channels. [0006]
  • One aspect of the invention is a de-skew system. The de-skew system comprises a processor configured to receive input data and generate parallel data, a de-skew unit receiving the generated parallel data and a timing signal and adjusting timing of the generated parallel data, based on the timing signal, to generate a plurality of data signals, and a control unit configured to collect portions of the plurality of data signals and to receive a loop data sample and generating the timing signal based on a comparison of the collected portions of the plurality of data signals and the loop data sample. [0007]
  • One aspect of the invention comprises receiving a loop back data sample, determining a data channel specified by the loop back data sample, determining a delay for data from a specific channel when the determined data channel is the specific channel, and delaying data from the specific channel by the determined delay. [0008]
  • One aspect of the invention comprises providing parallel data over a plurality of parallel data lines, successively providing sample data over a sample channel, the sample data corresponding to data of the parallel data, and using the sample data to align the parallel data. [0009]
  • One aspect of the invention is a system including deskew functions comprising an upstream unit providing parallel data to a downstream unit over parallel data channels, a downstream unit receiving the parallel data from the upstream unit over the parallel data channels, and a sample channel coupling the upstream unit and the downstream unit, the sample channel carrying samples of the parallel data. [0010]
  • One aspect of the invention is a system of two units coupled by parallel data lines comprising a first unit providing parallel data over N parallel data lines, a second unit receiving the parallel data over the N parallel data lines, a spare channel in parallel with the N parallel data lines, the first unit providing data of the parallel data lines over the spare channel, the second unit receiving the data of the parallel data lines over the spare channel, a return channel in parallel with the N parallel data lines, the second unit providing data of the parallel data lines over the return channel, the first unit receiving the data of the parallel data lines over the return channel, and at least one unit in the first unit deskewing the N parallel data lines using data of the parallel data lines received over the return channel. [0011]
  • These and other aspects of the present invention will be more readily understood upon review of the accompanying drawings and following detailed description.[0012]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram of a de-skew system in accordance with aspects of the present invention; [0013]
  • FIG. 2 is a further block diagram of a unit providing a serial/parallel interface function; [0014]
  • FIG. 3 is a flow diagram of a process of providing data on a sample channel; [0015]
  • FIG. 4 is a block diagram of an upstream unit performing a preskew function using data from a sample channel; [0016]
  • FIG. 5 is a block diagram of a downstream unit providing data on a sample channel; [0017]
  • FIG. 6 is a flow diagram of a process performing a de-skew operation with a loopback data sample; [0018]
  • FIG. 7 is a flow diagram of a subprocess for setting the transmit point of a first channel and locating the corresponding loopback data; [0019]
  • FIG. 8 is a flow diagram of a subprocess for determining a delay for the data channel data; [0020]
  • FIG. 9 is a flow diagram of a subprocess for de-skewing the data channels; [0021]
  • FIG. 10 is a semi-schematic diagram of one embodiment of a processor performing a preskew function; [0022]
  • FIG. 11 is a block diagram of an upstream unit performing a preskew function; [0023]
  • FIG. 12 is a semi-schematic diagram of one embodiment of a downstream unit providing a loop-back data sample; [0024]
  • FIG. 13 is a block diagram of one embodiment of a downstream unit providing a loopback sample data; [0025]
  • FIG. 14 is a semi-schematic diagram of portions of a unit performing pre-skew operations; [0026]
  • FIG. 15A is a block diagram of a system utilizing a spare channel and a return channel for deskew purposes; [0027]
  • FIG. 15B is a block diagram of a downstream of a system utilizing a spare channel and a return channel for deskew purposes; [0028]
  • FIG. 15 illustrates a flow diagram of one embodiment of a process for testing and providing data and de-skewing data using a spare channel and a return channel; [0029]
  • FIG. 16 illustrates a schematic of one embodiment of a unit providing a return signal; and [0030]
  • FIG. 17 illustrates a flow diagram of another embodiment of a process for testing and providing data and de-skewing data using a spare channel and a return channel; [0031]
  • FIG. 18 illustrates an exemplary header transmitted with a data sample.[0032]
  • DETAILED DESCRIPTION
  • In one aspect of the present invention a sample channel is provided in parallel with a plurality of data channels. The sample channel carries copies of data carried by the data channels, and the sample channel is used to time, or synchronize or de-skew, the data channels. [0033]
  • In one embodiment the sample channel is provided data from the data channels at the receiving side, and the data of the sample channel is received by the transmitting side. The transmitting side compares the data on the sample channel with corresponding delayed data from a data channel to adjust delays in transmission of the data in the data channels. In a further embodiment, a spare channel is used to provide data, from the data channels, from a transmitting side to a receiving side, and a sample channel provides data from the data channels and/or the spare channel from the receiving side to the transmitting side. The use of the spare channel allows for alignment changes of the data in the data channels without potential corruption of data intended for downstream processing. [0034]
  • FIG. 1 illustrates a system in accordance with the present invention. As illustrated, the system includes a serializer/deserializer (SERDES) [0035] 101. In alternative embodiments the SERDES is replaced by a processor or other unit, with the processor or other unit containing functions such as, for example, those hereinafter described. The SERDES receives communication data over a transmission link 103. The transmission link is often a fibre optic cable coupled to a photodiode, transimpedance amplifier, and other receiving circuitry (not shown). The SERDES deserializes the communication data and places the deserialized data on a bus 105, including an output bus. In the embodiment illustrated the output bus is a 16-bit bus. The SERDES is therefore a 1:16 deserializer, and the output bus includes 16 data channels.
  • The output bus is coupled to a [0036] processing unit 107. The processing unit processes the deserialized data. As the data transmitted on the output bus includes data received over a plurality of clock cycles from the transmission links, a clock cycle of the output bus is, in the embodiment described, 16 times longer than that of the transmission link. Thus, the processing unit may operate at clock speeds that are a fraction of the clock speed of the SERDES.
  • The processing unit in various embodiments performs a variety of functions. In one embodiment, the processing unit receives data on the output bus and arranges the data in frames. For example, when the processing unit is utilized as part of a SONET communication system, the processing unit descrambles the data as appropriate and frames the data using, for example, the A[0037] 1A1A1A2A2A2 framing pattern. In other embodiments the processing unit may perform forward error correction processing or other processing.
  • The SERDES also receives data from the processing unit over the bus, as illustrated including an input bus. The SERDES serializes the data and provides the data over the transmission link. [0038]
  • Also coupling the SERDES and the processing unit is a [0039] sample channel 111. In one embodiment, the processing unit places information from different channels of the output bus onto the sample channel at predefined intervals. In another embodiment the processing unit places information from different channels of the output bus onto the sample channel in response to a command or request from the SERDES. The information provided on the sample channel allows the SERDES to adjust for transmission time variations, or skew, in the data channels.
  • FIG. 2 further illustrates a further block diagram of a pre-skew system with a [0040] SERDES 1400 and a processing unit 1402. The SERDES receives serial data via first transmission connection 1404 and supplies serial data via a second transmission connection 1406. The received serial data is de-serialized and provided as parallel data via a first parallel transmission connection 1408 to the processing unit. A sample or samples of the received parallel data, e.g., a reverse or loop back data sample 1416, is generated and provided back to the SERDES. Based on the received loop back data sample, the SERDES adjusts the timing of the parallel data transmitted to the processing unit.
  • The processing unit also supplies the SERDES with parallel data via a second [0041] parallel transmission connection 1410. The SERDES serializes the received parallel data and transmits the data via the second transmission connection. The SERDES, in one embodiment, also generates and supplies a sample or samples of the received parallel data, e.g., a loop back data sample 1418, back to the processing unit. Based on the received loop back data sample, the processing unit adjusts the timing of the parallel data transmitted to the SERDES. Additionally, the processing unit receives parallel data and sends parallel data to other units (not shown) via a third and fourth transmission connection 1412 and 1414. Accordingly, the SERDES and processing unit have a parallel interface, with the parallel interface including data signals and a sample signal associated with the data signals.
  • In various embodiments the sample unit selects data streams for transmission to the other component using various criteria. In one embodiment the sample unit periodically selects a particular data stream, with the data streams selected, for example, in round robin fashion. In some embodiments the selected data stream is based on a signal generated by the other component. For example, in one embodiment the other component provides a signal commanding selection of a particular data stream, and in another embodiment the other component provides a signal that serves as a start signal for selection of a particular data stream followed by periodic selection of other data streams. [0042]
  • In various embodiments, the SERDES may be a transmitting unit, or upstream unit, providing data to a downstream unit or a processing unit, such as a framer or FEC processor, may be the transmitting or upstream unit. [0043]
  • FIG. 3 illustrates a flow diagram of a process performed by, for example, the processing unit or SERDES. Those of ordinary skill in the art will recognize that generally the process of FIG. 3, and various other processes, is generally implemented in hardware, with the hardware functions described, for example, through the use of a design language such as HDL, VHDL, or the like. The design language is thereafter synthesized and otherwise processed to provide the hardware component layout. [0044]
  • In [0045] Block 201 of the process of FIG. 3 a channel is selected. The channel is one of, for example, 16 data channels. In Block 203 the process creates a header. The header comprises, in one embodiment, a channel number and status word. The channel number is indicative of the selected channel. The status word allows for transmission of further additional information, or other out of data channel information, from the SERDES to the processing unit. The header is described in greater detail in reference to FIG. 18.
  • In [0046] Block 205 the process copies data from the selected channel. The copied data is a predetermined number of bytes from the selected channel. In Block 207 the process transmits the header and copied data from the processing unit to the SERDES. The header and copied data together comprise a reverse data sample. In Block 209 the process determines if an exit has been commanded. If no exit has been commanded, the process returns to Block 201 and selects a further channel for transmitting a further data sample. In one embodiment the channels are selected on a round-robin basis, although in other embodiments other selection criteria are used.
  • FIG. 4 illustrates a block diagram of an upstream unit in accordance with aspects of the present invention. In FIG. 4, a [0047] serial data stream 1402 is provided to a processor 1404. The processor in this case may perform a deserialization function, or other functions, and provides a parallel data stream 1406. The parallel data stream is provided to a pre-skew unit 1408. The pre-skew unit delays each of the data streams making up the parallel data stream on a data stream by data stream basis. The pre-skew unit provides a parallel output data stream 1410, which is provided to downstream units
  • The parallel output data stream is also provided to a [0048] control 1412. The control also receives a serial sample channel data stream 1414. The serial sample channel data stream is provided, for example, from a downstream receiving unit. The serial sample data channel stream includes data selected from the parallel output data stream. On a varying basis, at any particular moment the serial sample channel data stream contains data from a particular one of the parallel output data streams. The control provides a signal to a pre-skew unit which indicates on a channel by channel basis the appropriate delay per channel.
  • In operation, the control compares the data in the serial sample channel data stream with corresponding data in the parallel output data stream in order to set a pre-skew delay for that particular data stream in the parallel output data stream. In one embodiment the control includes delay elements so as to delay the data stream from the parallel output data stream to allow for comparison with corresponding data from the serial sample channel data stream, which is a looped back signal from the other unit. In another embodiment the parallel output data stream is provided a repeating pattern which allows for the determination of the delay. [0049]
  • FIG. 5 illustrates a downstream unit in accordance with the aspects of the present invention. The downstream unit receives a [0050] parallel data stream 1502. The parallel data stream is provided to a processor 1504 which processes the data and provides a further output data stream 1506. The processor, for example, may perform a framing function in one embodiment or a forward error correction function in another embodiment. The parallel data stream is also provided to a sample unit 1508. The sample unit selects one of the data channels forming the parallel data stream and provides the data in the selected data channel to the originating unit in a sample channel 1510.
  • The upstream unit performs a process such as illustrated in the flow diagram of FIG. 6. In the process of FIG. 6 a first data channel is set to a transmit point in [0051] Block 901 and corresponding loop back data is located. In Block 903 a delay for the first data channel is determined so as to match the loop back data. In Block 905 the transmit point of each of the remaining channels is set so as to match data delayed by the delay with the loop back data for each channel.
  • A flow diagram of a subprocess for setting the transmit point of the first data channel and locating the corresponding loop back data is illustrated in FIG. 7. In [0052] Block 1001, a deskew circuit for the first data channel is set at its midpoint. In Block 1003 data from the first channel is selected to be provided to a delay element. In Block 1005 the process receives a reverse or loop back data sample on a reverse or loop back channel. In Block 1007 the process determines the corresponding data channel identified by the loop back data sample. In Block 1009 the process determines if the corresponding data channel for the loop back data sample is the first data channel. If the corresponding data channel is not the first data channel the process returns to Block 1003. Otherwise the process returns.
  • FIG. 8 illustrates a flow diagram of a subprocess for determining a delay for the data channel data. In [0053] Block 1101 the process compares data from the delay element with the data from the loop back data sample. In Block 1103 the process determines if the data matches. If the data does not match, the process adjusts the delay time of the delay element in Block 1105 and returns to Block 1101. If the data matches, the process returns.
  • FIG. 9 illustrates a flow diagram of a subprocess for de-skewing the remaining data channels. In [0054] Block 1201 the process selects a data channel to provide data to the delay element. In Block 1203 the process receives loop back sample data. In Block 1205 the process determines if the loop back sample data corresponds to the selected channel. If the loop back sample data does not correspond to the selected channel, the process returns to Block 1203. If the loop back sample data corresponds to the selected channel, the process compares the data in the loop back sample data with the delayed data from the selected channel in Block 1207. If the data matches, the process returns to Block 1201 and selects another channel. If the data does not match in one embodiment the process determines a skew delay for the data channel based on the results of the comparison. In the embodiment illustrated in FIG. 10 the process adjusts the skew of the selected data channel in Block 1209, and thereafter returns to Block 1203 to await receipt of a further loop back data sample for the selected channel.
  • A semi-schematic diagram of one embodiment of a unit performing a pre-skew function is illustrated in FIG. 10. The unit includes a processor, which in a SERDES, for example, may perform deserialization. The processor provides parallel data to de-skew, or pre-skew, units [0055] 63 a-p. Outputs of the de-skew units are provided to output drivers 65 a-p for transmission to a processing unit (not shown). Outputs of the de-skew units are also provided to multiplexers 67 a-e for selection of data from data channels DATA0-DATA15 by a controller 161. The selected data from multiplexers 67 a-d are provided to multiplexer 67 e which provides one of selected data to a delay element 69. In one embodiment the delay element is a string of latches, as also may be the case in some embodiments previously described. The delay element contains sufficient delay to approximate the round trip time of data from, for example, a SERDES and returned on the loop back channel L2. The delay element is controlled or adjusted by the de-skew controller.
  • In a further embodiment, both the upstream unit and the downstream unit include sample generator and de-skew circuitry, and multiple sample/control channels, e.g., data sample channel S[0056] 6 via buffer 65 g, are provided between the units. Thus, in various embodiments, a control signal is provided to the units so that one unit performs de-skewing while the other unit performs error monitoring, and also provides additional control signals between the units.
  • In FIG. 11, a [0057] processor 51 receives input data I5. The input data, in one embodiment, is information provided via an optical link. More commonly, the information is provided by a parallel interface, thereby reducing processing efforts by higher speed SERDES units. The processing unit de-serializes the data and supplies the data, in parallel form, to a deskew unit 53. Based on a timing signal T5, the deskew unit forwards data to drivers 55. The drivers transmit the data to, in one embodiment, another processing unit (not shown).
  • The deskew unit also forwards data to a [0058] selection unit 57. A control unit 59 is coupled to the selection unit and commands the selection unit to generate or select specific samples or portions of data received from the deskew unit. In one embodiment, the data selection is performed in a round-robin fashion. The selection unit aggregates the samples of data to form a data sample signal S5. The selection unit transmits the data sample signal to the drivers 55 and a delay unit 151. The delay unit is adjustable by the control unit and adjusts the timing of the data sample signal. The delayed sample signal is then supplied to the control unit.
  • The control unit also receives a loop data sample L[0059] 1. The control unit compares the loop data sample to the delayed data sample. Based on the comparison of the loop data sample and the delayed data sample, the control unit generates the timing signal. As such, the control unit is able to adjust the data from the deskew unit to be synchronized with the timing of the loop data sample.
  • FIG. 12 illustrates a semi-schematic diagram of one embodiment of a downstream unit. In FIG. 12, a [0060] data processor 95 receives signals on data channels DATA0-DATA15. The signals are provided to buffers 91 a-p, and then to latches 93 a-p. The output of the latches is provided both to a data processor 95 and multiplexers 97 a-d under control of a sample controller 99. The five 4×1 multiplexers 97 a-97 e are utilized to select a loop back data sample. Accordingly, data samples DATA0-DATA3 are provided to a first multiplexer 97 a, data samples DATA4-DATA7 are provided to a second multiplexer 97 b, data samples DATA8-DATA11 are provided to a third multiplexer 97 c, and data samples DATA12-DATA15 are provided to a fourth multiplexer 97 d. The output of each of the first, second, third, and fourth multiplexers are in turn provided to a fifth multiplexer 97 e, whose output is provided to a sample controller 99.
  • The sample controller controls the selectors of the multiplexers [0061] 97 a-e so as to be able to select data from a particular data channel. The sample controller also provides data to the output buffer for the data sample. Thus, the sample controller selects a data channel, sets the appropriate selectors from the multiplexers, receives the output of the fifth multiplexer, and appends the data from the data channel to the header to form a loop back data sample L7. The sample controller provides the forward data sample to the buffer 91 g for transmission to another unit, for example, a SERDES (not shown).
  • In the alternative embodiment the processing unit performs functions analogous to the functions described with respect to the process of FIG. 4. Accordingly, and as illustrated in FIG. 13, [0062] input drivers 172 receive input data I7. The input data, in one embodiment, is information provided from a SERDES (not shown). The input data is in parallel form and, in one embodiment, includes sixteen data channels. The input drivers supply the parallel data to a buffer unit 173.
  • A clock signal C[0063] 7 is also supplied to the buffer unit. Based on the clock signal, the buffer unit transmits the data to a data processor 175. The buffer unit also forwards data to a selection unit 177. A control unit 179 is coupled to the selection unit and commands the selection unit to generate or select specific samples or portions of data received from the buffer unit. In one embodiment, the data selection is performed in a round-robin fashion. The control unit aggregates the samples of data to form a data sample signal. The data sample signal is supplied to output drivers 180 which, in one embodiment, transmits the data sample S7 to a SERDES (not shown).
  • Thus, for example, the SERDES and the processing unit, both previously described, are able to de-skew parallel data channels, and to do so without the use of training patterns or the like being transmitted in the data channel, although in some embodiments it is convenient to use such patterns to further data channel de-skew. In one embodiment, for example, preemphasis adjustment to the outgoing waveform is adjusted by SERDES, i.e., a downstream unit, to increase the ability of the processing unit to read transmitted data. In a further embodiment a control signal from the processing unit to the SERDES provides information to the SERDES for use in waveform shaping. In some embodiments the information provides information regarding the nature or characteristics of the processing unit, and in other embodiments the information provides commands as to waveform adjustment. In addition, in further embodiments the system continues operation once de-skew is complete in order to monitor alignment of the data in the data channels, and to recommence de-skew operations when data is out of alignment. Further, in various embodiments the sample channel is also used to provide information on the status of the interface or other out of channel information. [0064]
  • The transmitting, or upstream, device adjusts the transmit time of the data channels to perform de-skewing. Thus, the receiving, or downstream device, provides a loop back data sample on a sample channel to the transmitting device. The processing unit may be the downstream unit, although in b alternative embodiments each may be either or both the downstream unit and the upstream unit, as would be understood by those of ordinary skill in the art. [0065]
  • FIG. 14 illustrates portions of a preskew function. Each of [0066] 16 parallel data lines are provided to buffers 1507. The buffers may take the form, for example of FIFOs, including tapped FIFOs. Each of the FIFOs receives potentially varying control or clocking signals, allowing for alignment and synchronization of the parallel data lines.
  • Referring somewhat more specifically to the embodiment of FIG. 14, in FIG. 14 an [0067] external reference clock 1501 is supplied to a phase-locked loop (PLL) or digital locked loop (DLL) 1505. The PLL or DLL is coupled to a clock phase generator 1503. The phase-locked loop circuit ensures that the clock signal supplied to the clock phase generator does not vary, e.g., remains in phase, from the external reference clock. In one embodiment, the external reference clock 1501 is supplied directly to a clock phase generator 1503.
  • The clock phase generator slices the reference clock. In the embodiment described, the phase generator creates a number of clock signals, each of the same frequency, but phase-shifted with respect to each other. Thus, in one embodiment the clock phase generator creates the external reference clock into sixteen clock signals, each phase shifted 22.50 degrees from another clock signal. [0068]
  • The clock phase generator supplies an output signal to each [0069] FIFO unit 1507 a-1507 q. Each output signal is based on the sixteen clock signals. In one embodiment the output signal is merely one of the sixteen clock signals. In another embodiment the output signal is a weighted sum of the sixteen clock signals, in one instance as is described in U.S. patent application Ser. No. 09/265,725, the disclosure of which is hereby incorporated by reference. A phase select per channel signal 1509 selects, or determines, the clock signal, or weights of clock signals, for the output signal supplied to each FIFO unit for each channel. In other words, the phase select per channel signal 1509 is supplied to the clock phase generator to select the output from the clock phase generator, e.g., a clock signal from the clock phase generator. The phase select per channel signal is provided by a de-skew controller (not shown in FIG. 14).
  • The FIFO units also receive a [0070] clock signal 1511 and a respective data channel DATA0-DATA15, as inputs. In one embodiment the clock signal has a substantially higher rate than the data rate for the data channels. Information, digital data, on each data channel is clocked into the corresponding FIFO unit by the clock signal. Information on each data channel is then clocked out by the output from the clock phase generator as selected by the phase select per channel signal.
  • Thus, this allows digital data for each channel to be delayed in a FIFO unit or register for that channel, and released from the register at a time that is a controlled fraction of a clock period. The clock period, which is externally controlled, is not subject to variations due to manufacturing process or environmental variables. Therefore, the de-skew time, the time differences between channels, is referenced to the externally controlled clock. In many instances, it would be desirable for the de-skew time to remain constant. However, there may be cases where unavoidable delays in the data transmission path vary in a known way with environmental variables such as temperature. In this case, the fraction of the clock period used to de-skew the channel could be adjusted to compensate the known dependency in the unavoidable delay. As such, the need for clock recovery on the downstream side of the interface could be reduced. [0071]
  • FIG. 15A is a block diagram of two units, with a first unit providing parallel data streams to a second unit. The first unit also provides the second unit a spare signal. The second unit provides the first unit a return signal. The spare signal includes data corresponding to data on various data streams forming the parallel data streams. The return signal includes data provided on the parallel data streams and the spare signal. [0072]
  • As illustrated, the first unit is a [0073] processing unit 2500 and the second unit is a SERDES 2502. Accordingly, the SERDES serializes data on parallel data streams 2508 and provides serialized data 2514 over a serial transmission link 2514. A spare data stream 2510 is provided by the processing unit to the SERDES. The SERDES provides a return data stream 2512 to the processing unit.
  • In operation, data is provided over N of the N+1 lines providing data to the SERDES, with one of the N+1 lines being potentially deskewed at any given instant. Deskew is accomplished by providing data from the line being deskewed back to the processing unit as the return signal, with the processing unit determining preskew for the line. If the line being deskewed provides data meant for further downstream users, the spare channel may be provided data normally provided by the line being deskewed to allow for passage of the data without temporary potential corruption due to the deskewing of the data line. [0074]
  • FIG. 15B is a block diagram of an embodiment of a second unit of FIG. 15A. The second unit receives N+1 parallel signals, including N [0075] parallel signals 1202 and a spare signal 1200. The parallel signals are provided to a sample unit 1208. The sample unit selects one of the N+1 parallel signals and outputs the selected signal as a return signal 1210. The sample unit also provides N parallel data signals 1212 to a processor 1204. As illustrated in FIG. 15B, the processor outputs a serial signal 1206, and therefore performs a serialization function.
  • FIG. 15 is a flow diagram of an embodiment of a process for performing deskew using a spare channel and a return channel. In [0076] Block 253 data is copied from a data channel onto a spare channel. The data channel is one of a plurality of data channels provided by a first unit to a second unit. The spare channel is also provided by the first unit to the second unit. The second unit returns the data on the spare channel to the first unit on a return channel in Block 253. The spare channel is then deskewed by the first unit, using for example preskew techniques earlier discussed.
  • The process then loops through each of the data channels, deskewing each in turn, although in one embodiment the spare channel is deskewed after deskewing of each data channel. In somewhat more detail, in [0077] Block 257 the process selects a data channel. In Block 261 the process copies data from the selected data channel to the spare channel. In Block 263 the process returns, from the second unit to the first unit, the data from the selected data channel on the return channel. The process also acts on the copied data on the spare channel as if it were provided on the data channel. This further ensures use of data on the selected data channel during deskew adjustments to the data channel. In Block 265 the process deskews the selected data channel as earlier discussed.
  • In [0078] Block 267 the process determines if an exit has been commanded. If so the process ends. If no exit has been commanded the process determines if all data channels have been selected in Block 269. If not all data channels have been selected the process selects another data channel in Block 257 and continues. If all data channels have been selected the process returns to Block 251 and repeats.
  • FIG. 16 is a gate level diagram of one embodiment of a circuit providing data channels and a sample channel. For readability, only four data channels DATA[0079] 0-DATA3 are shown, but, as one skilled in the art would recognize, numerous data channels with associated logic gates could be added in accordance with the illustrated embodiment. Latches 201 a-201 d receive data from data channels DATA0-DATA3. In the embodiment shown, the data channels provide differential inputs. The embodiment illustrated also provides for a spare channel input, and latch 20le receives data from a spare data channel SPARED. As with the other data channels, the spare data channel provides differential inputs. A differential clock signal is also supplied to each of the latches 201 a-201 e via buffer 223.
  • The outputs of [0080] latches 201 a-201 d are coupled to respective 2×1 differential multiplexers 209 a-d. As such, in one embodiment, at a rising or falling edge of the clock signal, the buffers are triggered. Thus, the data on the data channels DATA0-DATA3 are supplied to respective multiplexers 209 a-d from latches 201 a-d. Latch 201 e is also coupled to each multiplexer 209 a-d. Thus, at the rising or falling edge of the clock signal, the data on the spare data channel is also provided to the multiplexers 209 a-d.
  • The multiplexers are coupled to latches [0081] 211 a-d. Selection signals are provided to the multiplexers 209 a-d. Based on the selection signals supplied to each multiplexer, a set of inputs are chosen and supplied to the respective latches 211 a-d. The latches 211 a-d are also supplied the differential clock signal via buffer 223. At the rising or falling edge of the clock signal, the selected inputs from the respective multiplexers are clocked out of the buffers as outputs for the selection unit. Thus, the multiplexers 209 a-d allow for selection of the corresponding data channel or the spare channel based on the selection signals.
  • [0082] Buffers 201 a-201 b are also coupled to a first multiplexer 203 a. Similarly, latches 201 c-d are coupled to a second multiplexer 203 b. The first and second multiplexers are respectively coupled to latches 205 a-205 b. Selection signals are provided to both multiplexers. Based on the selection signals, a particular input or set of inputs are chosen. The selected input or inputs are supplied to the respective latches 205 a-205 b. The latches 205 a-205 b also receive the differential clock signal. In one embodiment, at a rising edge of the clock signal the buffers output the selected inputs to a third multiplexer 207 a.
  • Similar to the other multiplexers, the third multiplexer receives selection signals and is coupled to a latch, latch [0083] 213 a. As such, based on the selection signals, a set of inputs are selected and supplied to the latch 213 a. The latch 213 a also receives the differential clock signal and, in one embodiment, at a rising edge of the clock signal, the latch outputs the selected inputs to a multiplexer 209 e. Thus, in operation the multiplexers 203 a, 203 b, and 207 a serve as a 4×1 multiplexer, albeit with a delay. The effective 4×1 multiplexer selects one of the four data inputs and places it on a path allowing for placement on the return, or sample, channel.
  • The [0084] multiplexer 209 e also receives data from the spare data channel via latches 201 e, 205 c and 213 b. Each latch also receives the differential clock signal from buffer 223. Accordingly, at the rising or falling edge of the clock signal, the data on the sample data channel is also provided to each latch in succession, latch 201 e to latch 205 c to latch 213 b, and finally to the multiplexer 209 e.
  • The [0085] multiplexer 209 e is also coupled to a latch 211 e. Selection signals are provided to the multiplexer 209 e. As such, based the selection signals, a set of inputs, e.g., from latch 213 a, the data from data channels DATA0-DATA3, or from latch 213 b, the data from spare data channel SPARE0, are chosen and supplied to the latch 211 e. The latch 211 e is also supplied the clock signal. At the rising or falling edge of the clock signal, via the latch 211 e, the selected inputs from the multiplexer, is supplied to another multiplexer 215 a. The multiplexer 215 a also receives input from a latch 211 f. The latch 211 f is coupled to outputs of an XOR gate 221. The XOR gate compares (exclusive ORs) the outputs from the latches 213 a and 213 b, data from the spare data channel and the data from one of the data channels DATA0-DATA3. The XOR gate thereby simplifies spare channel to data channel comparison. The latch 211 f also receives the differential clock signal and thus at the rising or falling edge of the clock signal, the latch 211 f provides the output from the XOR gate to the multiplexer 215 a.
  • The [0086] multiplexer 215 a also receives selection signals. In one embodiment, the selection signals are supplied by a controller (not shown). Based on the selection signals, a set of inputs from the latches 211 e or 211 f are selected and supplied as an output of the selection unit. Accordingly, input data from the data channels DATA0-DATA3, from the spare data channel SPARE0, or the comparison of the data from the data channels to the data from the sample data channel, is supplied as an output from the selection unit.
  • The selection signals supplied to the [0087] multiplexers 203 a, b are generated by a series of latches 217 a-c coupled together. Similarly, the selection signals supplied to the multiplexer 207 a are supplied by latch 217 b. The first latch 217 a, in one embodiment, receives increment signals from a controller (not shown). A set of the first latch's outputs is fed back as inputs to the latch. As such, the first latch acts as a counter and is triggered by the increment signals. Another set of the first latch's outputs are also supplied to the second latch 217 b, the third latch 217 c and inputs to OR gates 219 a-d. Furthermore, the set of first latch's outputs are also supplied to the multiplexer 209 e, as selection signals. Outputs from a corresponding set of OR gates 219 e-h also supply inputs to the respective OR gates 219 a-d. The outcome or outputs of the OR gates 219 a-d are the selection signals to multiplexers 209 a-d, respectively.
  • The outputs of the OR gates [0088] 219 e-h depend on outputs from the latches 217 b and 217 c. The output from the latch 217 c is also fed back as an input to latch 217 b. Thus, the latches 217 a-c act as counters and are triggered or count up based the increment signals supplied to latch 217 a. Therefore, the latch and OR gates provide control to select data, data samples or a comparison of data samples by generating the appropriate selection signals. As such, input data from the data channels DATA0-DATA3, the spare data channel SPARE0 and a comparison of the data from the data channels DATA0-DATA3 and the sample data channel, outputs from the selection unit via a series of multiplexers and buffers based on the timing of the edges of the clock signal and the value of the selection signals.
  • In one embodiment, and as illustrated in FIG. 16, the selection signals are based on the increment signal. The increment signal is provided to latch [0089] 217 a, and latches 217 and XOR gates 219 act on the increment signal and/or resulting signals to form the selection signals. In one embodiment the increment signal is provided by a controller, or a sample unit, in the upstream device. Beneficially, in one embodiment a signal is returned to the upstream device, with the signal generated by the XOR gates, so as to inform the upstream device as to the status of the selection signals and information related thereto.
  • In one embodiment, the data on data channel DATA[0090] 0 is copied on to the return channel RDATA. Specifically, data on the data channel DATA0 is supplied to multiplexer 215 a via buffers 201 a, 205 a, 213 a and 211 e, and multiplexers 203 a, 207 a and 209 e for output at the return channel RDATA. The selection signals to each of the respective multiplexers 203 a, 207 a and 209 e are logic zeros. As such, the first set of inputs, i.e., data from data channel DATA0, are selected. At each rising or falling clock edge the data is clocked through the buffers 201 a, 205 a, 213 a and 211 e. Thus, in the embodiment shown, in four clock cycles, the data from data channel DATA0 is supplied to the inputs of multiplexer 215 a.
  • The selection signal coupled to multiplexer [0091] 215 a is also logic zero and thus the data is transferred to the return channel RDATA and then returned. In one embodiment, the data is returned to a processing unit (not shown). In one embodiment the processing unit receives the returned data and de-skews the data. The de-skewed data is then transmitted which is received by the downstream device via the input spare data channel.
  • Thus, the data present on data channel DATA[0092] 0 may again be copied on to the return channel RDATA. The input spare channel SPARE is selected and output from the output data channel OUT0. Specifically, data from the spare channel SPARE is received and provided to the buffer 211 a, via buffer 201 e and multiplexer 209 a. The increment signal coupled to buffer 217 a is activated which causes the buffer to count up. Thus, a logic one is provided to each of the OR gates 219 a, b, c, d which in turn provides a logic one to respective multiplexers 209 a-e. As such, data from the input spare data channel is selected and supplied to buffer 211 a. Within two clock periods the data is output from the output data channel OUT0. The data copied on the output spare channel is returned and the data is de-skewed.
  • The data from the data channel DATA[0093] 0 is then selected and output from the output data channel OUT0. Specifically, data from the data channel DATA0 is received in buffer 201 a and provided to the buffer 211 a, via multiplexer 209 a. The selection signal provided to the multiplexer 209 a remains a logic one and thus the data from the data channel DATA0 is selected and passed to the buffer 211 a. In about two clock cycles, the data is output via output data channel OUT0.
  • The data from data channel DATA[0094] 1 is copied on to the return channel RDATA. Specifically, data on the data channel DATA1 is supplied to multiplexer 215 a via buffers 201 c, 205 b, 213 a and 211 e, and multiplexers 203 b, 207 a and 209 e for output at the return channel RDATA. The selection signals to each of the respective multiplexers 203 b, 207 a and 209 e are logic zeros. As such, the first set of inputs, i.e., data from data channel DATA1, are selected. At each rising or falling clock edge the data is clocked through the buffers 201 c, 205 b, 213 a and 211 e. Thus, in the embodiment shown, in four clock cycles, the data from data channel DATA1 is supplied to the inputs of multiplexer 215 a.
  • The selection signal coupled to multiplexer [0095] 215 a is also logic zero and thus the data is transferred to the return channel RDATA and then returned. In one embodiment, the data is returned to a processing unit (not shown). In one embodiment the processing unit receives the returned data and de-skews the data. The de-skewed data is then transmitted and, in one embodiment, received by the selection unit via the input spare data channel.
  • If another data channel, e.g., data channel DATA[0096] 1, is to be selected the process repeats. For instance, assume data from data channel DATA1 is selected next. The counter of buffers 217 a-c, are incremented and the selection signal provided to multiplexer 209 c, selects the data from data channel DATA1.
  • Data from data channel DATA[0097] 3 is copied onto the return channel and returned. The counter is incremented again, such that the selection signal provided to multiplexers 203 b, 207 a and 209 e select the data from the data channel DATA3 to be provided to the output spare data channel RDATA. The returned data is then de-skewed.
  • Data channel DATA[0098] 3 is then selected. The counter of buffers 217 a-c, are incremented and the selection signal provided to multiplexer 209 d, selects the data from data channel DATA3. Thus, data is output via output data channel OUT3.
  • Data from data channel DATA[0099] 2 is copied onto the return channel. For example, the counter is incremented, such that the selection signal provided to multiplexers 203 a, 207 a and 209 e select the data from the data channel DATA2 to be provided to the return data channel RDATA. The returned data is then de-skewed.
  • Next, data channel DATA[0100] 2 is selected. The counter of buffers 217 a-c, are incremented and the selection signal provided to multiplexer 209 b, selects the data from data channel DATA2. Thus, data is output via output data channel OUT2.
  • Data from data channel DATA[0101] 0 is copied onto the return channel and returned. The returned data is then de-skewed. The process continuously repeats, such that all the data channels are selected, returned and de-skewed. If all the data channels have been de-skewed, in one embodiment, the process ends.
  • FIG. 17 illustrates a flow diagram of another embodiment of de-skewing data channels. In [0102] block 2001, a test data channel supplies data to the spare data channel SPARE. The data is output via the return channel RDATA, in block 2003. The data from the return channel RDATA is then de-skewed by observing the returned data, in block 2005. In block 2007, a predetermined test data is provided to all data channels, i.e., data channels DATA0-DATA3. In block 2009, one of the data channels is selected and the received test data is XOR'ed to the spare data channel by XOR gate 221, in block 2011. The output of the XOR gate is returned via buffer 211 f and multiplexer 215 a, in block 2013. The output of the XOR gate is then observed to determine if the selected data channel should be de-skewed, in block 2015. If so, the selected data channel is de-skewed, in block 2017. Otherwise or once the selected data channel is de-skewed, the process is repeated by continuing to block 2009, such that all the data channels are selected and de-skewed. As such, each data channel is selected in turn and the received test data is XOR'ed to the spare data channel and the output observed for de-skew. In one embodiment, the process continuously repeats.
  • In one embodiment, as illustrated in FIG. 18, the data sample frame includes a header containing a fixed pattern, the replicated channel number, the sample length and a status word. The remainder of the frame includes a fixed quantity of data sample from the selected data channel. In one embodiment, where interfaces use asymmetric de-skew hardware replacement, the header is not utilized. As such, one extra signal, the clock signal, is supplied to indicate the start of the data sample switching to the first channel. The period of the clock would be the number of channels times the sample size. [0103]
  • Referring again to FIG. 18, the header includes a thirty-two bit frame delimiter containing the pattern of A[0104] 1A1A2A2. Following the delimiter, eight bits are provided to indicate the channel number CH, i.e., the channel from which the sample data will be taken. The sample length SL is indicated by an eight bit word. In one embodiment, the length of a sample is indicated in thirty-two bit words. Finally, a sixteen-bit status word ST0 and ST1 is provided to indicate, for example, errors. Accordingly, the total header size is sixty-four bits in the illustrated embodiment. A sixty-four bit data sample D00-D03 and D10-D13 follows the header.
  • Thus, the present invention provides reverse data de-skew methods and systems. Although described in certain specific embodiments, it should be understood that the present inventions may be practiced otherwise than as specifically described, the bounds of the present invention being set by claims and their equivalents supported by the description herein. [0105]

Claims (18)

1. A de-skew system comprising:
processor configured to receive input data and generate parallel data;
de-skew unit receiving the generated parallel data and a timing signal and adjusting timing of the generated parallel data, based on the timing signal, to generate a plurality of data signals; and
control unit configured to collect portions of the plurality of data signals and to receive a loop data sample and generating the timing signal based on a comparison of the collected portions of the plurality of data signals and the loop data sample.
2. The system of claim 1 further comprising:
buffer unit receiving the plurality of data and a clock signal and generating a plurality of data signals based on the received clock signal; and
reverse control unit configured to collect portions of the plurality of data signals and to generate a loop data sample based on the collected portions of the plurality of data signals.
3. The de-skew system of claim 2 further comprising input drivers receiving input data.
4. A de-skew method comprising:
receiving a loop back data sample;
determining a data channel specified by the loop back data sample;
determining a delay for data from a specific channel when the determined data channel is the specific channel; and
delaying data from the specific channel by the determined delay.
5. The method of claim 4 wherein determining a delay comprises:
providing data from the specific channel to a delay element; and
comparing data from the delay element with the data from the loop back data sample.
6. The method of claim 5 wherein delaying the specific channel comprises adjusting the delay time of the delay element when the data from the delay element corresponds to the data from the loop back data sample.
7. The method of claim 4 further comprising setting the specific channel at a midpoint.
8. The method of claim 5 further comprising selecting another channel to supply data to the delay element.
9. The method of claim 4 further comprising comparing data from the loop back data sample with the delayed data from the specific channel when the determined data channel is the specific channel.
10. The method of claim 9 further comprising selecting another channel based on the comparison of the data from the loop back data sample with the delayed data.
11. The method of claim 9 further comprising:
determining a delay for the specific channel based on the comparison of the data from the loop back data sample with the delayed data; and
adjusting the delay of the specific channel.
12. A method of deskewing parallel data lines comprising:
providing parallel data over a plurality of parallel data lines, the parallel data lines providing parallel data from a first unit to a second unit;
successively providing sample data over a sample channel, the sample data corresponding to data of the parallel data, the sample channel providing sample data from the second unit to the first unit; and
using the sample data to align the parallel data.
13. A system including deskew functions comprising:
an upstream unit providing parallel data to a downstream unit over parallel data channels;
a downstream unit receiving the parallel data from the upstream unit over the parallel data channels;
a sample channel coupling the upstream unit and the downstream unit, the sample channel carrying samples of the parallel data, the sample channel carrying samples of the parallel data from the downstream unit to the upstream unit.
14. The system including deskew functions of claim 13 wherein the downstream unit includes a sampler for placing samples of data from a selected parallel data line on the sample channel.
15. The system including deskew functions of claim 14 wherein the upstream unit includes a deskew circuitry for each of the parallel data channels.
16. The system including deskew functions of claim 15 wherein the upstream unit includes control circuitry providing adjustments to the deskew circuitry based on a comparison of portions of the parallel data and data provided over the sample channel.
17. A system of two units coupled by parallel data lines comprising:
a first unit providing parallel data over N parallel data lines;
a second unit receiving the parallel data over the N parallel data lines;
a spare channel in parallel with the N parallel data lines, the first unit providing data of the parallel data lines over the spare channel, the second unit receiving the data of the parallel data lines over the spare channel;
a return channel in parallel with the N parallel data lines, the second unit providing data of the parallel data lines over the return channel, the first unit receiving the data of the parallel data lines over the return channel; and
at least one unit in the first unit deskewing the N parallel data lines using data of the parallel data lines received over the return channel.
18. The system of two units coupled by parallel data lines of claim 17 wherein the second unit includes a selector for replacing data from a selected one of the N parallel data lines with data from the spare channel.
US10/036,548 2000-12-30 2001-12-31 Reverse data de-skew method and system Abandoned US20020093994A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/036,548 US20020093994A1 (en) 2000-12-30 2001-12-31 Reverse data de-skew method and system

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US25996800P 2000-12-30 2000-12-30
US26007901P 2001-01-04 2001-01-04
US26062801P 2001-01-08 2001-01-08
US26186801P 2001-01-10 2001-01-10
US27263501P 2001-02-28 2001-02-28
US27376301P 2001-03-05 2001-03-05
US10/036,548 US20020093994A1 (en) 2000-12-30 2001-12-31 Reverse data de-skew method and system

Publications (1)

Publication Number Publication Date
US20020093994A1 true US20020093994A1 (en) 2002-07-18

Family

ID=27559422

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/036,565 Abandoned US20020091885A1 (en) 2000-12-30 2001-12-31 Data de-skew method and system
US10/036,548 Abandoned US20020093994A1 (en) 2000-12-30 2001-12-31 Reverse data de-skew method and system
US11/218,331 Expired - Fee Related US7406616B2 (en) 2000-12-30 2005-09-01 Data de-skew method and system

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/036,565 Abandoned US20020091885A1 (en) 2000-12-30 2001-12-31 Data de-skew method and system

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/218,331 Expired - Fee Related US7406616B2 (en) 2000-12-30 2005-09-01 Data de-skew method and system

Country Status (2)

Country Link
US (3) US20020091885A1 (en)
WO (1) WO2002054648A2 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030030872A1 (en) * 2001-08-13 2003-02-13 Jyh-Ming Jong Optical transmitter for transmitting a plurality of output signals
US20030030878A1 (en) * 2001-08-13 2003-02-13 Jyh-Ming Jong Optical receiver for receiving a plurality of input signals
US20030081693A1 (en) * 2001-07-11 2003-05-01 Raghavan Sreen A. Low complexity high-speed communications transceiver
US20030087634A1 (en) * 2001-07-11 2003-05-08 Raghavan Sreen A. 10165368High-speed multi-channel communications transceiver with inter-channel interference filter
US20030134607A1 (en) * 2001-07-11 2003-07-17 Raghavan Sreeen A. Multi-channel communications transceiver
US20040247022A1 (en) * 2003-06-03 2004-12-09 Raghavan Sreen A. Near-end, far-end and echo cancellers in a multi-channel transceiver system
US7170907B1 (en) * 2002-02-15 2007-01-30 Marvell Semiconductor Israel Ltd. Dynamic alignment for data on a parallel bus
US7571337B1 (en) * 2004-06-04 2009-08-04 Integrated Device Technology, Inc. Integrated circuits and methods with transmit-side data bus deskew
US20120106687A1 (en) * 2010-10-27 2012-05-03 International Business Machines Corporation Calibration of Multiple Parallel Data Communications Lines for High Skew Conditions
US20130159761A1 (en) * 2011-12-14 2013-06-20 International Business Machines Corporation Parallel Data Communications Mechanism Having Reduced Power Continuously Calibrated Lines
US8767531B2 (en) 2010-10-27 2014-07-01 International Business Machines Corporation Dynamic fault detection and repair in a data communications mechanism
US9411750B2 (en) 2012-07-30 2016-08-09 International Business Machines Corporation Efficient calibration of a low power parallel data communications channel
US9474034B1 (en) 2015-11-30 2016-10-18 International Business Machines Corporation Power reduction in a parallel data communications interface using clock resynchronization

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6977980B2 (en) * 2001-08-29 2005-12-20 Rambus Inc. Timing synchronization methods and systems for transmit parallel interfaces
US7130317B2 (en) * 2001-11-19 2006-10-31 Annadurai Andy P Method and circuit for de-skewing data in a communication system
US7376767B1 (en) * 2002-01-04 2008-05-20 Xilinx, Inc. Distributed buffering system having programmable interconnecting logic and applications thereof
US7616725B2 (en) * 2002-08-12 2009-11-10 Broadcom Corporation Signal delay structure in high speed bit stream demultiplexer
US7036037B1 (en) * 2002-08-13 2006-04-25 Cypress Semiconductor Corp. Multi-bit deskewing of bus signals using a training pattern
US7359407B1 (en) * 2002-08-27 2008-04-15 Cypress Semiconductor Corp. Data interface that is configurable into separate modes of operation for sub-bit de-skewing of parallel-fed data signals
US20060031032A1 (en) * 2004-08-06 2006-02-09 Cohn Robert C Method and apparatus for reducing skew effects
US7461287B2 (en) * 2005-02-11 2008-12-02 International Business Machines Corporation Elastic interface de-skew mechanism
US20070006009A1 (en) * 2005-06-30 2007-01-04 International Business Machines Corporation Methods and apparatus for aligning data
US8081706B2 (en) 2005-08-24 2011-12-20 Altera Corporation Lane-to-lane skew reduction in multi-channel, high-speed, transceiver circuitry
KR100915387B1 (en) * 2006-06-22 2009-09-03 삼성전자주식회사 Method and Apparatus for compensating skew between data signal and clock signal in parallel interface
KR100780952B1 (en) * 2006-06-27 2007-12-03 삼성전자주식회사 Appratus and method for deskew, and data receiving apparatus and method by using them
US20090063889A1 (en) * 2007-09-05 2009-03-05 Faisal Dada Aligning data on parallel transmission lines
US7894537B2 (en) * 2007-10-01 2011-02-22 Lsi Corporation Adaptive data alignment
US9231798B2 (en) * 2007-12-20 2016-01-05 Infinera Corporation Channel skew identification and notification
JP2009188993A (en) * 2008-01-07 2009-08-20 Nikon Systems Inc Data transfer device and camera
US8161210B1 (en) * 2008-11-03 2012-04-17 Integrated Device Technology Inc. Multi-queue system and method for deskewing symbols in data streams
JP5304280B2 (en) * 2009-01-30 2013-10-02 株式会社ニコン Phase adjusting device and camera
JP5535672B2 (en) * 2010-02-02 2014-07-02 エヌイーシーコンピュータテクノ株式会社 Serial transfer apparatus and method
JP5932347B2 (en) * 2012-01-18 2016-06-08 ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. Semiconductor device
KR20130125036A (en) * 2012-05-08 2013-11-18 삼성전자주식회사 System on chip (soc), method of operating the soc, and system having the soc
KR101671018B1 (en) * 2015-04-22 2016-10-31 (주)이즈미디어 Method and apparatus for automatic skew compensatoin
CN114691556A (en) * 2020-12-29 2022-07-01 马来西亚瑞天芯私人有限公司 Universal physical layer for providing connection with external storage equipment and connection method thereof

Citations (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4677618A (en) * 1985-04-04 1987-06-30 International Business Machines Corporation Method and apparatus for deskewing WDM data transmitted through a dispersive medium
US4918405A (en) * 1988-10-26 1990-04-17 Hewlett-Packard Company Signal generator utilizing a combined phase locked and frequency locked loop
US4926447A (en) * 1988-11-18 1990-05-15 Hewlett-Packard Company Phase locked loop for clock extraction in gigabit rate data communication links
US4970609A (en) * 1988-10-17 1990-11-13 International Business Machines Corporation Clocking method and apparatus for use with partial response coded binary data
US5193164A (en) * 1990-10-22 1993-03-09 Eastman Kodak Company Data deskewing apparatus utilizing bank switched random access memories
US5295164A (en) * 1991-12-23 1994-03-15 Apple Computer, Inc. Apparatus for providing a system clock locked to an external clock over a wide range of frequencies
US5313501A (en) * 1992-06-15 1994-05-17 Digital Equipment Corporation Method and apparatus for deskewing digital data
US5329559A (en) * 1991-07-15 1994-07-12 National Semiconductor Phase detector for very high frequency clock and data recovery circuits
US5455847A (en) * 1992-07-10 1995-10-03 Hewlett-Packard Company Clock recovery phase detector
US5513377A (en) * 1994-06-17 1996-04-30 International Business Machines Corporation Input-output element has self timed interface using a received clock signal to individually phase aligned bits received from a parallel bus
US5592519A (en) * 1994-06-22 1997-01-07 Alcatel Network Systems, Inc. Dual frequency clock recovery using common multitap line
US5610954A (en) * 1994-03-11 1997-03-11 Fujitsu Limited Clock reproduction circuit and elements used in the same
US5663666A (en) * 1996-02-21 1997-09-02 Hewlett-Packard Company Digital phase detector
US5689530A (en) * 1994-06-22 1997-11-18 Alcatel Network Systems, Inc. Data recovery circuit with large retime margin
US5822386A (en) * 1995-11-29 1998-10-13 Lucent Technologies Inc. Phase recovery circuit for high speed and high density applications
US5854816A (en) * 1996-10-14 1998-12-29 Hyundai Electronics Ind. Co., Ltd. Loop back device of packet communication T1 network
US5905759A (en) * 1995-08-10 1999-05-18 Seiko Epson Corporation Data decoding circuit, voltage-controlled oscillation circuit, data decoding system and electronic equipment
US5936445A (en) * 1997-03-21 1999-08-10 Plato Labs, Inc. PLL-based differential tuner circuit
US5953386A (en) * 1996-06-20 1999-09-14 Lsi Logic Corporation High speed clock recovery circuit using complimentary dividers
US5952853A (en) * 1997-12-23 1999-09-14 Hewlett-Packard Company Method for extending the output range of pulse-width based phase detectors
US5963069A (en) * 1995-10-16 1999-10-05 Altera Corporation System for distributing clocks using a delay lock loop in a programmable logic circuit
US5966033A (en) * 1998-01-27 1999-10-12 Credence Systems Corporation Low ripple phase detector
US5987085A (en) * 1997-03-26 1999-11-16 Lsi Logic Coporation Clock recovery circuit
US6028903A (en) * 1997-03-31 2000-02-22 Sun Microsystems, Inc. Delay lock loop with transition recycling for clock recovery of NRZ run-length encoded serial data signals
US6031847A (en) * 1997-07-01 2000-02-29 Silicon Graphics, Inc Method and system for deskewing parallel bus channels
US6041090A (en) * 1995-08-09 2000-03-21 Lsi Logic Corporation Data sampling and recover in a phase-locked loop (PLL)
US6044121A (en) * 1997-07-22 2000-03-28 Cabletron Systems, Inc. Method and apparatus for recovery of time skewed data on a parallel bus
US6104326A (en) * 1997-10-14 2000-08-15 Electronics And Telecommunications Research Institute Bit synchronization apparatus for recovering high speed NRZ data
US6124996A (en) * 1998-10-20 2000-09-26 Hewlett-Packard Co. Servo system and method with multiple phase clock
US6266799B1 (en) * 1997-10-02 2001-07-24 Xaqti, Corporation Multi-phase data/clock recovery circuitry and methods for implementing same
US6292116B1 (en) * 1999-05-17 2001-09-18 Altera Corporation Techniques and circuitry for accurately sampling high frequency data signals input to an integrated circuit
US6307906B1 (en) * 1997-10-07 2001-10-23 Applied Micro Circuits Corporation Clock and data recovery scheme for multi-channel data communications receivers
US6310498B1 (en) * 1998-12-09 2001-10-30 Agere Systems Guardian Corp. Digital phase selection circuitry and method for reducing jitter
US6310521B1 (en) * 1999-12-23 2001-10-30 Cypress Semiconductor Corp. Reference-free clock generation and data recovery PLL
US6316966B1 (en) * 1999-07-16 2001-11-13 Conexant Systems, Inc. Apparatus and method for servo-controlled self-centering phase detector
US6317008B1 (en) * 1998-01-26 2001-11-13 Agere Systems Guardian Corp. Clock recovery using an injection tuned resonant circuit
US6324236B1 (en) * 1997-05-15 2001-11-27 Telefonaktiebolaget Lm Ericsson (Publ) Phase detector arrangement
US6327318B1 (en) * 1998-06-30 2001-12-04 Mosaid Technologies Incorporated Process, voltage, temperature independent switched delay compensation scheme
US6336192B1 (en) * 1998-02-16 2002-01-01 Nippon Telegraph And Telephone Corporation Parallel redundancy encoding apparatus
US6463109B1 (en) * 1998-08-25 2002-10-08 Vitesse Semiconductor Corporation Multiple channel adaptive data recovery system
US6704890B1 (en) * 2000-12-22 2004-03-09 Nortel Networks Limited Skew compensating interface for operation with arbitrary data

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US561954A (en) * 1896-06-09 G h robisson
US4234956A (en) * 1978-10-11 1980-11-18 The General Electric Company Limited Digital relay systems
US4482826A (en) * 1982-02-16 1984-11-13 Lecroy Research Systems Corporation Programmable delay device
US4669091A (en) * 1986-02-10 1987-05-26 Rca Corporation Adaptive multipath distortion equalizer
US5157530A (en) * 1990-01-18 1992-10-20 International Business Machines Corporation Optical fiber system
JPH04176232A (en) * 1990-11-09 1992-06-23 Hitachi Ltd Packet communication system and packet communication equipment
US5408473A (en) * 1992-03-03 1995-04-18 Digital Equipment Corporation Method and apparatus for transmission of communication signals over two parallel channels
EP0665651A3 (en) 1994-01-31 1995-11-08 Hewlett Packard Co Phased locked loop synthesizer using a digital rate multiplier reference circuit.
JP3387379B2 (en) * 1997-09-01 2003-03-17 富士通株式会社 Parallel data skew detection circuit
EP0901126A1 (en) 1997-09-08 1999-03-10 Hewlett-Packard Company Phase locked loops with common integrator for variable speed tape data storage device
US6289068B1 (en) 1998-06-22 2001-09-11 Xilinx, Inc. Delay lock loop with clock phase shifter
US6636993B1 (en) * 1999-02-12 2003-10-21 Fujitsu Limited System and method for automatic deskew across a high speed, parallel interconnection
US6691214B1 (en) * 2000-08-29 2004-02-10 Micron Technology, Inc. DDR II write data capture calibration
GB2384411B (en) * 2000-10-06 2003-12-17 Flextronics Semiconductor Desi Coherent expandable high speed interface
US6606576B2 (en) * 2001-01-19 2003-08-12 Koninklijke Philips Electronics N.V. Real-time channel calibration method and arrangement

Patent Citations (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4677618A (en) * 1985-04-04 1987-06-30 International Business Machines Corporation Method and apparatus for deskewing WDM data transmitted through a dispersive medium
US4970609A (en) * 1988-10-17 1990-11-13 International Business Machines Corporation Clocking method and apparatus for use with partial response coded binary data
US4918405A (en) * 1988-10-26 1990-04-17 Hewlett-Packard Company Signal generator utilizing a combined phase locked and frequency locked loop
US4926447A (en) * 1988-11-18 1990-05-15 Hewlett-Packard Company Phase locked loop for clock extraction in gigabit rate data communication links
US5193164A (en) * 1990-10-22 1993-03-09 Eastman Kodak Company Data deskewing apparatus utilizing bank switched random access memories
US5329559A (en) * 1991-07-15 1994-07-12 National Semiconductor Phase detector for very high frequency clock and data recovery circuits
US5295164A (en) * 1991-12-23 1994-03-15 Apple Computer, Inc. Apparatus for providing a system clock locked to an external clock over a wide range of frequencies
US5313501A (en) * 1992-06-15 1994-05-17 Digital Equipment Corporation Method and apparatus for deskewing digital data
US5455847A (en) * 1992-07-10 1995-10-03 Hewlett-Packard Company Clock recovery phase detector
US5610954A (en) * 1994-03-11 1997-03-11 Fujitsu Limited Clock reproduction circuit and elements used in the same
US5889828A (en) * 1994-03-11 1999-03-30 Fujitsu Limited Clock reproduction circuit and elements used in the same
US5513377A (en) * 1994-06-17 1996-04-30 International Business Machines Corporation Input-output element has self timed interface using a received clock signal to individually phase aligned bits received from a parallel bus
US5592519A (en) * 1994-06-22 1997-01-07 Alcatel Network Systems, Inc. Dual frequency clock recovery using common multitap line
US5689530A (en) * 1994-06-22 1997-11-18 Alcatel Network Systems, Inc. Data recovery circuit with large retime margin
US6041090A (en) * 1995-08-09 2000-03-21 Lsi Logic Corporation Data sampling and recover in a phase-locked loop (PLL)
US5905759A (en) * 1995-08-10 1999-05-18 Seiko Epson Corporation Data decoding circuit, voltage-controlled oscillation circuit, data decoding system and electronic equipment
US5963069A (en) * 1995-10-16 1999-10-05 Altera Corporation System for distributing clocks using a delay lock loop in a programmable logic circuit
US5822386A (en) * 1995-11-29 1998-10-13 Lucent Technologies Inc. Phase recovery circuit for high speed and high density applications
US5663666A (en) * 1996-02-21 1997-09-02 Hewlett-Packard Company Digital phase detector
US5953386A (en) * 1996-06-20 1999-09-14 Lsi Logic Corporation High speed clock recovery circuit using complimentary dividers
US5854816A (en) * 1996-10-14 1998-12-29 Hyundai Electronics Ind. Co., Ltd. Loop back device of packet communication T1 network
US5936445A (en) * 1997-03-21 1999-08-10 Plato Labs, Inc. PLL-based differential tuner circuit
US5987085A (en) * 1997-03-26 1999-11-16 Lsi Logic Coporation Clock recovery circuit
US6028903A (en) * 1997-03-31 2000-02-22 Sun Microsystems, Inc. Delay lock loop with transition recycling for clock recovery of NRZ run-length encoded serial data signals
US6324236B1 (en) * 1997-05-15 2001-11-27 Telefonaktiebolaget Lm Ericsson (Publ) Phase detector arrangement
US6031847A (en) * 1997-07-01 2000-02-29 Silicon Graphics, Inc Method and system for deskewing parallel bus channels
US6044121A (en) * 1997-07-22 2000-03-28 Cabletron Systems, Inc. Method and apparatus for recovery of time skewed data on a parallel bus
US6266799B1 (en) * 1997-10-02 2001-07-24 Xaqti, Corporation Multi-phase data/clock recovery circuitry and methods for implementing same
US6307906B1 (en) * 1997-10-07 2001-10-23 Applied Micro Circuits Corporation Clock and data recovery scheme for multi-channel data communications receivers
US6104326A (en) * 1997-10-14 2000-08-15 Electronics And Telecommunications Research Institute Bit synchronization apparatus for recovering high speed NRZ data
US5952853A (en) * 1997-12-23 1999-09-14 Hewlett-Packard Company Method for extending the output range of pulse-width based phase detectors
US6317008B1 (en) * 1998-01-26 2001-11-13 Agere Systems Guardian Corp. Clock recovery using an injection tuned resonant circuit
US5966033A (en) * 1998-01-27 1999-10-12 Credence Systems Corporation Low ripple phase detector
US6336192B1 (en) * 1998-02-16 2002-01-01 Nippon Telegraph And Telephone Corporation Parallel redundancy encoding apparatus
US6327318B1 (en) * 1998-06-30 2001-12-04 Mosaid Technologies Incorporated Process, voltage, temperature independent switched delay compensation scheme
US6463109B1 (en) * 1998-08-25 2002-10-08 Vitesse Semiconductor Corporation Multiple channel adaptive data recovery system
US6124996A (en) * 1998-10-20 2000-09-26 Hewlett-Packard Co. Servo system and method with multiple phase clock
US6310498B1 (en) * 1998-12-09 2001-10-30 Agere Systems Guardian Corp. Digital phase selection circuitry and method for reducing jitter
US6292116B1 (en) * 1999-05-17 2001-09-18 Altera Corporation Techniques and circuitry for accurately sampling high frequency data signals input to an integrated circuit
US6316966B1 (en) * 1999-07-16 2001-11-13 Conexant Systems, Inc. Apparatus and method for servo-controlled self-centering phase detector
US6310521B1 (en) * 1999-12-23 2001-10-30 Cypress Semiconductor Corp. Reference-free clock generation and data recovery PLL
US6704890B1 (en) * 2000-12-22 2004-03-09 Nortel Networks Limited Skew compensating interface for operation with arbitrary data

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7295623B2 (en) * 2001-07-11 2007-11-13 Vativ Technologies, Inc. High-speed communications transceiver
US7236757B2 (en) 2001-07-11 2007-06-26 Vativ Technologies, Inc. High-speed multi-channel communications transceiver with inter-channel interference filter
US20030081693A1 (en) * 2001-07-11 2003-05-01 Raghavan Sreen A. Low complexity high-speed communications transceiver
US20030087634A1 (en) * 2001-07-11 2003-05-08 Raghavan Sreen A. 10165368High-speed multi-channel communications transceiver with inter-channel interference filter
US20030134607A1 (en) * 2001-07-11 2003-07-17 Raghavan Sreeen A. Multi-channel communications transceiver
US7590168B2 (en) * 2001-07-11 2009-09-15 Entropic Communications, Inc. Low complexity high-speed communications transceiver
US7403752B2 (en) 2001-07-11 2008-07-22 Vativ Technologies, Inc. Multi-channel communications transceiver
US7039323B2 (en) 2001-08-13 2006-05-02 Sun Microsystems, Inc. Optical transmitter for transmitting a plurality of output signals
US20030030878A1 (en) * 2001-08-13 2003-02-13 Jyh-Ming Jong Optical receiver for receiving a plurality of input signals
US20030030872A1 (en) * 2001-08-13 2003-02-13 Jyh-Ming Jong Optical transmitter for transmitting a plurality of output signals
US7664146B1 (en) 2002-02-15 2010-02-16 Marvell Israel (M.I.S.L.) Ltd. Dynamic alignment for data on a parallel bus
US7170907B1 (en) * 2002-02-15 2007-01-30 Marvell Semiconductor Israel Ltd. Dynamic alignment for data on a parallel bus
US7388904B2 (en) 2003-06-03 2008-06-17 Vativ Technologies, Inc. Near-end, far-end and echo cancellers in a multi-channel transceiver system
US20040247022A1 (en) * 2003-06-03 2004-12-09 Raghavan Sreen A. Near-end, far-end and echo cancellers in a multi-channel transceiver system
US7571337B1 (en) * 2004-06-04 2009-08-04 Integrated Device Technology, Inc. Integrated circuits and methods with transmit-side data bus deskew
US20120106687A1 (en) * 2010-10-27 2012-05-03 International Business Machines Corporation Calibration of Multiple Parallel Data Communications Lines for High Skew Conditions
US8681839B2 (en) * 2010-10-27 2014-03-25 International Business Machines Corporation Calibration of multiple parallel data communications lines for high skew conditions
US8767531B2 (en) 2010-10-27 2014-07-01 International Business Machines Corporation Dynamic fault detection and repair in a data communications mechanism
US20130159761A1 (en) * 2011-12-14 2013-06-20 International Business Machines Corporation Parallel Data Communications Mechanism Having Reduced Power Continuously Calibrated Lines
US8898504B2 (en) * 2011-12-14 2014-11-25 International Business Machines Corporation Parallel data communications mechanism having reduced power continuously calibrated lines
US9411750B2 (en) 2012-07-30 2016-08-09 International Business Machines Corporation Efficient calibration of a low power parallel data communications channel
US9684629B2 (en) 2012-07-30 2017-06-20 International Business Machines Corporation Efficient calibration of a low power parallel data communications channel
US9474034B1 (en) 2015-11-30 2016-10-18 International Business Machines Corporation Power reduction in a parallel data communications interface using clock resynchronization
US9715270B2 (en) 2015-11-30 2017-07-25 International Business Machines Corporation Power reduction in a parallel data communications interface using clock resynchronization

Also Published As

Publication number Publication date
US7406616B2 (en) 2008-07-29
WO2002054648A3 (en) 2002-09-12
WO2002054648A2 (en) 2002-07-11
US20060129869A1 (en) 2006-06-15
US20020091885A1 (en) 2002-07-11

Similar Documents

Publication Publication Date Title
US7406616B2 (en) Data de-skew method and system
US6208667B1 (en) Constant phase crossbar switch
US6031847A (en) Method and system for deskewing parallel bus channels
KR100734738B1 (en) Clock data recovering system with external early/late input
US6907552B2 (en) Relative dynamic skew compensation of parallel data lines
EP0424774B1 (en) Clock distribution system and technique
US7913104B1 (en) Method and apparatus for receive channel data alignment with minimized latency variation
KR920003831B1 (en) Method and apparatus for stabilized data transmission
US7310399B1 (en) Clock signal circuitry for multi-protocol high-speed serial interface circuitry
US7689856B2 (en) Mesochronous clock system and method to minimize latency and buffer requirements for data transfer in a large multi-processor computing system
US6680636B1 (en) Method and system for clock cycle measurement and delay offset
CA2632031A1 (en) Aligning data on parallel transmission lines
KR100315965B1 (en) Apparatus and method to adaptively equalize duty cycle distortion
US8514920B2 (en) Methods and apparatus for pseudo asynchronous testing of receive path in serializer/deserializer devices
US7301996B1 (en) Skew cancellation for source synchronous clock and data signals
US7035368B2 (en) High speed parallel link receiver
US8295423B2 (en) System and method for clockless data recovery
US20040042504A1 (en) Aligning data bits in frequency synchronous data channels
US20070007995A1 (en) Physical layers
US8923440B1 (en) Circuitry for padded communication protocols
US20020093986A1 (en) Forward data de-skew method and system
EP1241789B1 (en) Network interface with double data rate and delay locked loop
GB2336074A (en) Phase alignment of data in high speed parallel data buses using a multi-phase low frequency sampling clock
US11190331B1 (en) Data alignment in physical layer device
US6956921B1 (en) Clock and data recovery circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: VITESSE SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HENDRICKSON, NORM;SCHMITT, ANDREW;COE, TIMOTHY;REEL/FRAME:012487/0865;SIGNING DATES FROM 20020222 TO 20020310

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION