US20020105091A1 - Dual package semiconductor device - Google Patents

Dual package semiconductor device Download PDF

Info

Publication number
US20020105091A1
US20020105091A1 US09/906,794 US90679401A US2002105091A1 US 20020105091 A1 US20020105091 A1 US 20020105091A1 US 90679401 A US90679401 A US 90679401A US 2002105091 A1 US2002105091 A1 US 2002105091A1
Authority
US
United States
Prior art keywords
semiconductor
semiconductor package
lands
semiconductor device
semiconductor chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/906,794
Other versions
US6445064B1 (en
Inventor
Hideki Ishii
Kazunari Michii
Jun Shibata
Moriyoshi Nakashima
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Assigned to MITSUBISHI DENKI KABUSHIKI KAISHA reassignment MITSUBISHI DENKI KABUSHIKI KAISHA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ISHII, HIDEKI, MICHII, KAZUNARI, NAKASHIMA, MORIYOSHI, SHIBATA, JUN
Publication of US20020105091A1 publication Critical patent/US20020105091A1/en
Application granted granted Critical
Publication of US6445064B1 publication Critical patent/US6445064B1/en
Assigned to RENESAS ELECTRONICS CORPORATION reassignment RENESAS ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MITSUBISHI DENKI KABUSHIKI KAISHA
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06551Conductive connections on the side of the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06568Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices decreasing in size, e.g. pyramidical stack
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1029All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being a lead frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10161Shape being a cuboid with a rectangular active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10162Shape being a cuboid with a square active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates to a semiconductor device which has a plurality of semiconductor packages.
  • FIG. 13 An example of a semiconductor device which has a plurality of semiconductor packages is disclosed in, for example, Japanese Patent Laying-open No. 10-116963 (1998). A semiconductor device described in this gazette is shown in FIG. 13.
  • the semiconductor device has first and second semiconductor packages 22 and 23 that are mounted in an overlapping manner on the mounting substrate 15 .
  • the first and the second semiconductor packages 22 and 23 have, respectively, semiconductor chips (not shown) and external leads 24 and 25 and are electrically connected, respectively, to the lands provided on the mounting substrate 15 via the external leads 24 and 25 .
  • the first and second semiconductor packages 22 and 23 are both directly mounted on the mounting substrate 15 and the above gazette does not at all disclose that the second semiconductor package 23 which is in the above position is mounted on the first semiconductor package 22 which is in the below position. That is to say, in the above described gazette the idea of mounting a semiconductor package onto another semiconductor package is not, at all, disclosed.
  • the external leads 24 of the first semiconductor package 22 that is located in the lower position, extend outward, and, therefore, it becomes necessary to secure the width d for these external leads 24 . That is to say, the size of the first semiconductor package 22 becomes larger in the width direction because of the external leads 24 .
  • the external leads 24 raise the resin part of the first semiconductor package 22 off of the mounting substrate 15 and, therefore, the thickness t shown in FIG. 13 becomes necessary, which results in the size of the first semiconductor package 22 becoming greater in the height direction.
  • the external leads 25 of the second semiconductor package 23 are also connected to the mounting substrate 15 , it becomes necessary for these external leads 25 to be arranged outside of the external leads 24 of the first semiconductor package 22 . Therefore, the width of the second semiconductor package 23 becomes larger than the width of the first semiconductor package 22 .
  • the size of the first semiconductor package 22 becomes larger and the size of the second semiconductor package 23 becomes, to an even greater extent, larger than the first semiconductor package 22 and, as a result, the problem arises that the size of the semiconductor device becomes larger in both the width direction (horizontal direction) and the height direction (vertical direction) of the semiconductor device.
  • the present invention is provided to solve the above described problem. It is an object of the present invention to miniaturize a semiconductor device having a plurality of semiconductor packages.
  • a semiconductor device includes a first semiconductor package that has first lands on the upper surface and second lands on the lower (rear) surface for connection with a mounting substrate and a second semiconductor package that is mounted on the first semiconductor package and that has external conductive parts connected to the first lands.
  • the first semiconductor package can be mounted on the mounting substrate without providing the first semiconductor package with external leads. Thereby, the size of the first semiconductor package can be reduced in both the width direction (horizontal direction) and the height direction (vertical direction).
  • the second semiconductor package since the second semiconductor package is mounted on the first semiconductor package, it is not necessary to make the width of the second semiconductor package greater than the width of the first semiconductor package and the height of the second semiconductor package can also be reduced. Thereby, the size of the second semiconductor package can also be reduced in both the width direction and the height direction.
  • the above described first lands are, preferably, arranged on the peripheral part of the first semiconductor package. Thereby, the mounting of the second semiconductor package onto the first semiconductor package can be easily carried out.
  • the first semiconductor package has a first semiconductor chip, a resin part (molded or sealing part) for molding or sealing the first semiconductor chip and a substrate part, on which the resin part is mounted and which protrudes outward beyond the resin part, wherein the first lands is arranged on the part which protrudes outward beyond the resin part in the substrate part.
  • the second semiconductor package has a second semiconductor chip.
  • the first lands can be arranged on the peripheral part which protrudes outward beyond the resin part in the substrate part. In this manner, the first lands are arranged on the substrate part and, thereby, the formation of the first lands can be easily carried out.
  • the second lands terminal for external connection
  • the second lands can be arranged in an array form on the entire lower surface of the substrate part and, therefore, a miniaturization of the semiconductor device and an increase of the number of pins become possible.
  • the first and the second packages it is preferable to electrically connect the first and the second packages.
  • the second lands (terminals for external connection) of the first and the second semiconductor packages can be shared so that the number of the terminals of the semiconductor device, for external connection, can be reduced.
  • Third lands that are electrically connected to the first semiconductor chip via wires are provided on said substrate part while the resin part preferably reaches to the substrate part and covers the wires and the third lands.
  • the resin part is formed directly on the substrate part and, thereby, the height of the first semiconductor package can be reduced.
  • the above described substrate part may have a recess.
  • the second semiconductor package has a die pad for mounting the second semiconductor chip and a molding or sealing resin (molding or sealing part) for molding the second semiconductor chip and the external conductive parts include external leads which extend outward from the side of the molding resin, wherein the external leads, preferably, are bent in the direction toward the first semiconductor package.
  • a molding or sealing resin molding or sealing part
  • the external leads are bent in the direction toward the first semiconductor package and, thereby, the second semiconductor package can be easily mounted onto the first semiconductor package even in the case that the resin part of the first semiconductor package protrudes on the above described substrate part.
  • the above described first semiconductor chip includes a logic device while the second semiconductor chip includes a memory device.
  • the second semiconductor chip is mounted onto the above described die pad and a third semiconductor chip may be layered or stacked on the second semiconductor chip. In this case, it is preferable to expose the die pad on the surface of the molding resin.
  • the second semiconductor chip is mounted onto the above described die pad and a third semiconductor chip may be mounted beneath (on the rear surface) the die pad. Furthermore, a fourth semiconductor chip may be layered on top of the first semiconductor chip.
  • At least one of the first and second semiconductor packages has a plurality of semiconductor chips and, thereby, an enhancement of the performance of the semiconductor device can be achieved.
  • the thickness of the second semiconductor package can be reduced.
  • semiconductor chips are arranged on both surfaces of the die pad, chip size restrictions can be avoided.
  • Solder bumps for external connection may be formed on the above described second lands. Thereby, the first semiconductor package can be mounted onto the mounting substrate via the solder bumps such as solder balls.
  • FIG. 1 is a plan view of a semiconductor device according to a first embodiment of the present invention
  • FIG. 2 is a side view of the semiconductor device shown in FIG. 1;
  • FIG. 3 is a plan view of a part of the first semiconductor package shown in FIG. 1 from which the resin part (molding part) has been removed;
  • FIG. 4 is a bottom view of the semiconductor device shown in FIG. 1;
  • FIG. 5 is a cross section view of the semiconductor device shown in FIG. 1;
  • FIG. 6 is a side view showing the condition where the semiconductor device shown in FIG. 1 is mounted onto the mounting substrate;
  • FIG. 7 is an enlarged view of a connection part between an external lead of the second semiconductor package and a land of the first semiconductor package;
  • FIG. 8 is a cross section view showing an example of the internal structure of a substrate part in the first semiconductor package
  • FIG. 9 is a cross section view of a semiconductor device according to a second embodiment of the present invention.
  • FIG. 10 is a cross section view of a semiconductor device according to a third embodiment of the present invention.
  • FIG. 11 is a cross section view of a semiconductor device according to a fourth embodiment of the present invention.
  • FIG. 12 is a cross section view of a semiconductor device according to a fifth embodiment of the present invention.
  • FIG. 13 is a side view showing an example of a semiconductor device according to a prior art.
  • FIG. 1 is a plan view of a semiconductor device according to the first embodiment of the present invention
  • FIG. 2 is a side view of the semiconductor device in the first embodiment
  • FIG. 3 is a plan view of the first semiconductor package from which the resin part is removed
  • FIG. 4 is a bottom view of the semiconductor device in the first embodiment
  • FIG. 5 is a cross section view of the semiconductor device in the first embodiment.
  • FIG. 6 is a side view showing the condition where the semiconductor device in the first embodiment is mounted onto a mounting substrate.
  • the semiconductor device in the first embodiment includes a first semiconductor package 7 and a second semiconductor package 8 that is mounted onto this first semiconductor package 7 .
  • the thickness of the entire semiconductor device is, for example, approximately 1.0 mm to 1.2 mm, while the thickness of the first and the second semiconductor packages 7 and 8 are, for example, approximately 500 ⁇ m to 600 ⁇ m.
  • the first semiconductor package 7 that is in the below position has, as shown in FIGS. 1 to 4 , a semiconductor chip 1 a , a substrate part 4 , lands (third lands) 5 for wire connection, lands (first lands) 6 for mounting the second semiconductor package, a resin part (molding or sealing part) 9 , solder balls (solder bumps) 11 and lands (second lands) 12 for external connection.
  • the substrate part 4 protrudes outward beyond the resin part 9 as shown in FIGS. 1 and 2 and is formed of, for example, glass epoxy, or the like, which has the thickness of approximately 100 ⁇ m to 200 ⁇ m.
  • the thickness of the substrate part 4 is, for example, approximately 10% to 20% of the entire thickness of the semiconductor device and is approximately 15% to 30% of the thickness of the first semiconductor package 7 . Thereby, the strength necessary for the substrate part 4 can be secured.
  • the lands 5 for wire connection and the lands 6 for connecting the second semiconductor package are formed on the upper surface of the substrate part 4 while, as shown in FIG. 2, the lands 12 for external connection are formed on the lower surface of the substrate part 4 .
  • the lands 5 for wire connection are, as shown in FIG. 3, located around the first semiconductor chip 1 a so as to surround the first semiconductor chip 1 a and are formed of a metal layer (conductive layer), such as of Cu.
  • Bonding pads 3 are formed on the peripheral part of the first semiconductor chip 1 a and these bonding pads 3 are connected to the lands 5 for wire connection via wires 2 made of gold, or the like.
  • the resin part 9 is formed of a thermo set resin such as an epoxy resin, molds the first semiconductor chip 1 a , covers the first semiconductor chip 1 a , the wire 2 and the land 5 for wire connection and reaches to the substrate part 4 .
  • a thermo set resin such as an epoxy resin
  • the resin part 9 is formed directly on the substrate part 4 and, therefore, as shown in FIG. 2, it becomes unnecessary to form a conductive part from the side of the resin part 9 toward the substrate part 4 so that the first semiconductor package 7 can be made compact in the width direction.
  • the height of the first semiconductor package 7 can be reduced in comparison with a conventional case where the package has external leads.
  • the first semiconductor package 7 can be reduced in both the width direction and the height direction. Since the second semiconductor package 8 is mounted onto this first semiconductor package 7 , it becomes unnecessary to make the width of the second semiconductor package 8 greater than the width of the first semiconductor package 7 , which results, additionally, in a reduction of the size of the second semiconductor package 8 . As a result, the size of the semiconductor device can be made compact (Effect 1 of the present invention).
  • the lands 6 for mounting the second semiconductor package are arranged on the peripheral part of the first semiconductor package 7 as shown in FIGS. 1 to 3 and are formed of a metal layer such as of Cu.
  • the lands 6 for mounting the second semiconductor package are arranged on the peripheral part of the substrate part 4 which protrudes outward beyond the resin part 9 .
  • the lands 12 for external connection are formed on the lower surface of the substrate part 4 and are formed of a metal layer such as of Cu. It is preferable to form these lands 12 for external connection in an array form on the entire lower surface of the substrate part 4 . By providing such lands 12 for external connection, miniaturization of the semiconductor device and an increase of the number of the pins become possible (Effect 3 of the present invention).
  • solder balls 11 are formed on the lands 12 for external connection. Accordingly, as shown in FIG. 4, the solder balls 11 are also formed on the entire lower surface of the substrate part 4 in a comprehensive manner.
  • solder balls 11 can be omitted. By omitting the solder balls 11 , the semiconductor device can further be made thinner.
  • the first semiconductor chip 1 a is mounted onto the substrate part 4 of the first semiconductor package 7 via a bonding material 14 and the first semiconductor chip 1 a is sealed within the resin part 9 .
  • the second semiconductor package 8 has a second semiconductor chip 1 b , a die pad 13 for mounting the second semiconductor chip 1 b , a molding resin for sealing in the second semiconductor chip 1 b and external leads 10 which extend outward from the side of the molding resin.
  • the second semiconductor chip 1 b is mounted onto the die pad 13 via the bonding material 14 and the external leads 10 are bent in the direction toward the first semiconductor package 7 .
  • the external leads 10 are bent in the direction toward the first semiconductor package 7 and, thereby, the second semiconductor package 8 can be easily mounted onto the first semiconductor package 7 even in the case that the resin part 9 of the first semiconductor package 7 protrudes onto the substrate part 4 as shown in FIG. 5 (Effect 4 of the present invention).
  • An external conductive part other than external leads 10 may be provided in second semiconductor package 8 .
  • the first semiconductor chip 1 a shown in FIG. 5 is a logic IC, which includes a logic device, while the second semiconductor chip 1 b is a memory IC, which includes a memory device.
  • FIG. 7 shows an example of the structure of a connection part between an external lead 10 of the second semiconductor package 8 and a land 6 for mounting the second semiconductor package.
  • the external lead 10 and the land 6 for mounting the second semiconductor package are connected via, for example, a solder layer (conductive layer) 17 .
  • This solder layer 17 can be formed through plating, application by means of a dispenser, or the like.
  • a solder layer 17 is formed in advance on the lands 6 for mounting the second semiconductor package by means of the above described method so that the second semiconductor package 8 is placed onto the lands 6 for mounting the second semiconductor package and the solder layer 17 may be melt in this condition.
  • FIG. 8 shows an enlarged cross section view of the substrate part 4 .
  • a through hole 18 is provided in the substrate part 4 and a conductive layer (through hole wire) 19 is formed within this through hole 18 .
  • a land 6 for mounting the second semiconductor package and a land 12 for external connection are connected through the conductive layer 19 .
  • a wire 20 is formed on the upper surface of the substrate part 4 for connecting the land 6 for mounting the second semiconductor package and the land 5 for wire connection.
  • the first and the second semiconductor packages 7 and 8 can be electrically connected so that the lands 12 for external connection of the first and the second semiconductor packages 7 and 8 can be shared.
  • the number of the terminals for external connection of the semiconductor device can be reduced (Effect 8 of the present invention).
  • FIG. 6 shows the condition where a semiconductor device of the present invention which has the above described structure is mounted on a mounting substrate 15 .
  • lands 16 for mounting on the mounting substrate 15 , and lands 12 , for external connection, are connected via conductive material, such as solder balls 11 .
  • the first semiconductor package 7 can be mounted onto the mounting substrate 15 without providing the first semiconductor package 7 with external leads.
  • first, the first and the second semiconductor packages 7 and 8 are assembled, respectively, in different processes.
  • the lands 5 for wire connection, the lands 6 for mounting the second semiconductor package and the lands 12 for external connection are formed in predetermined positions on the upper surface of, as well as on the lower surface of, the substrate part 4 and, in addition, predetermined wires are formed on the surfaces of, as well as inside of, the substrate part 4 .
  • the first semiconductor chip 1 a is attached to the upper surface of the substrate part 4 via the bonding layer 14 and the bonding pads 3 of the first semiconductor chip 1 a and the lands 5 for wire connection are connected with the wires 2 through a wire bonding method.
  • a molding technique such as a transfer molding method, is used to mold the resin so as to seal in the first semiconductor chip 1 a , as well as the periphery thereof Thereby, the resin part 9 is formed. Then, after assembling the first semiconductor package 7 , an electrical test is carried out.
  • the second semiconductor chip 1 b is attached to the die pad 13 via the bonding layer 14 and, then, the bonding pads of the second semiconductor chip 1 b and the internal leads are connected with the wires 2 through a wire bonding method.
  • a molding technique such as a transfer molding method, is used to mold the resin so as to seal in the second semiconductor chip 1 b and a bending process is carried out on the external leads 10 . Then, after assembling the second semiconductor package, an electrical test is carried out.
  • the second semiconductor package 8 is mounted onto the first semiconductor package 7 . Thereby, the yield can be improved and the processing cost can be reduced (Effect 9 of the present invention).
  • FIG. 9 is a cross section view showing a semiconductor device of the second embodiment.
  • a third semiconductor chip 1 c which is a memory IC, is layered, via a bonding material 14 , on the second semiconductor chip 1 b , which is a memory IC, wherein a memory device such as an SRAM (static random access memory) or an EEPROM (electrically erasable and programmable read only memory) is mounted, wherein solder balls are omitted.
  • the second and the third semiconductor chips 1 b and 1 c are connected, respectively, to the internal leads via the wires 2 and the die pad 13 is exposed on the surface of the second semiconductor package 8 .
  • a semiconductor device according to the second embodiment has basically the same structure as that of the semiconductor device according to the first embodiment as described above and, therefore, Effects of the present invention 1 to 4 , 6 , 8 and 9 can be gained.
  • the semiconductor device of the second embodiment has three semiconductor chips mounted thereon and, therefore, an additional enhancement of the performance of the semiconductor device can be achieved (Effect 10 of the present invention).
  • the first semiconductor chip 1 a which is a logic IC
  • the second and the third semiconductor chips 1 b and 1 c which are memory ICs
  • the thickness of the second semiconductor package 8 can be reduced and, moreover, since solder balls are not provided on the lands 12 for external connection, the thickness of the first semiconductor package 7 can also be reduced. Thereby, the entire thickness of the semiconductor device can be reduced (Effect 12 of the present invention).
  • FIG. 10 is a cross section view showing a semiconductor device of the third embodiment.
  • the above described second and third semiconductor chips (memory ICs) 1 b and 1 c are attached to the upper surface and the lower surface of the die pad 13 and they are connected with the internal leads via wires 2 .
  • solder balls are not provided on the lands 12 for external connection. Thereby, the thickness of the semiconductor device can be reduced.
  • the configuration other than that is basically the same as in the first embodiment and the repeated descriptions are omitted.
  • a semiconductor device according to the third embodiment has also basically the same configuration as that of the semiconductor device according to the first embodiment and, therefore, Effects 1 to 4, 6, 8 to 9 can be gained.
  • Effect 10 of the present invention can also be gained.
  • semiconductor chips are mounted on the top and the bottom of the die pad 13 in the second semiconductor package 8 and, therefore, there is no restriction of the chip size. Accordingly, the three chips can be assembled without the restriction of the chip size (Effect 13 of the present invention).
  • FIG. 11 is a cross section view showing a semiconductor device of the fourth embodiment.
  • the first semiconductor chip (logic IC) 1 a and the fourth semiconductor chip (peripheral IC) 1 d are layered, via the bonding material 14 , on top of the surface of the substrate part 4 and the second and the third semiconductor chips (memory ICs) 1 b and 1 c are layered, via the bonding material 14 , on top of the die pad 13 .
  • the first and the fourth semiconductor chips 1 a and 1 d are connected to the lands for wire connection provided on the substrate part 4 via the wires 2 while the second and the third semiconductor chips 1 b and 1 c are connected to the internal leads.
  • solder balls are not provided on the lands 12 , for external connection.
  • the above described peripheral IC is an IC chip which has a peripheral circuit, such as a parallel-serial converting circuit, a refresh circuit, and the like, and, by incorporating such a chip into the semiconductor package, system functions can be generated and, therefore, an enhancement of the memory application system becomes possible (Effect 14 of the present invention).
  • a peripheral circuit such as a parallel-serial converting circuit, a refresh circuit, and the like
  • a semiconductor device according to the fourth embodiment has essentially the same configuration as the semiconductor device according to the first embodiment and, therefore, Effects 1 to 4, 6, 8 and 9 of the present invention can be gained.
  • the semiconductor device of the fourth embodiment has four semiconductor chips mounted thereon and, therefore, a further enhancement of the function of the semiconductor device can be achieved (Effect 15 of the present invention).
  • FIG. 12 is a cross section view showing a semiconductor device of the fifth embodiment.
  • a recess 21 is provided in the center of the substrate part 4 so that the thickness of the peripheral part of the substrate part 4 , located around the periphery of the recess 21 , is greater than the thickness of the substrate part 4 directly beneath the recess 21 .
  • the recess 21 can be formed by carrying out, for example, spot facing processing.
  • the first semiconductor chip 1 a is fixed into the above described recess 21 and the first semiconductor chip is sealed into resin so that the resin part 9 is formed within the recess 21 .
  • Lands 5 for wire connection, are formed at the bottom of the recess 21 and the first semiconductor chip 1 a is connected with the lands 5 , for wire connection, through the wires 2 .
  • the resin part 9 covers the wires 2 and the lands 5 , for wire connection, and reaches to the bottom of the recess 21 .
  • the height to the top surface of the resin part 9 is, preferably, made approximately equal to the height of the peripheral part of the substrate part 4 as shown in FIG. 12. Thereby, the resin part 9 can be prevented from protruding above the substrate part 4 and, therefore, the mounting of the second semiconductor package 8 can be carried out more easily Effect 17 of the present invention).
  • Lands 6 for mounting the second semiconductor package are arranged on the peripheral part, of the substrate part 4 , of which the thickness is greater. Thereby, the strength of the substrate part 4 beneath the lands 6 for mounting the second semiconductor package can be enhanced so that reliability, after the mounting of the second semiconductor package 8 , can be increased.
  • solder balls are not provided on the lands 12 , for external connection.
  • the parts of the configuration, other than as described above, are essentially the same as in the first embodiment and a repetition of the descriptions is omitted.
  • the process for a semiconductor device according to the fifth embodiment is essentially the same as in the case of the first embodiment, except for the step of forming the recess 21 by carrying out spot facing processing, or the like, on the substrate part 4 .
  • the first and the second semiconductor packages can both be reduced in both the width direction and the height direction and, therefore, a semiconductor device which includes these can also be reduced in both the width direction and the height direction. Accordingly, a semiconductor device including a plurality of semiconductor packages can be made compact.

Abstract

A semiconductor device of the present invention includes a first semiconductor package and a second semiconductor package which is mounted onto the first semiconductor package. The first semiconductor package has lands, on the upper surface, for mounting the second semiconductor package and lands, on the lower surface, for external connection, which are used for the connection with a mounting substrate. The second semiconductor package has external leads which are connected to the lands for mounting the second semiconductor package.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a semiconductor device which has a plurality of semiconductor packages. [0002]
  • 2. Description of the Background Art [0003]
  • An example of a semiconductor device which has a plurality of semiconductor packages is disclosed in, for example, Japanese Patent Laying-open No. 10-116963 (1998). A semiconductor device described in this gazette is shown in FIG. 13. [0004]
  • As shown in FIG. 13, the semiconductor device has first and [0005] second semiconductor packages 22 and 23 that are mounted in an overlapping manner on the mounting substrate 15. The first and the second semiconductor packages 22 and 23 have, respectively, semiconductor chips (not shown) and external leads 24 and 25 and are electrically connected, respectively, to the lands provided on the mounting substrate 15 via the external leads 24 and 25.
  • In this manner, according to the invention described in the above gazette, the first and [0006] second semiconductor packages 22 and 23 are both directly mounted on the mounting substrate 15 and the above gazette does not at all disclose that the second semiconductor package 23 which is in the above position is mounted on the first semiconductor package 22 which is in the below position. That is to say, in the above described gazette the idea of mounting a semiconductor package onto another semiconductor package is not, at all, disclosed.
  • Since the first and the [0007] second semiconductor packages 22 and 23 are both directly mounted on the mounting substrate 15 via the external leads 24 and 25 as described above, the following problems arise.
  • As shown in FIG. 13, the external leads [0008] 24 of the first semiconductor package 22, that is located in the lower position, extend outward, and, therefore, it becomes necessary to secure the width d for these external leads 24. That is to say, the size of the first semiconductor package 22 becomes larger in the width direction because of the external leads 24.
  • In addition, the [0009] external leads 24 raise the resin part of the first semiconductor package 22 off of the mounting substrate 15 and, therefore, the thickness t shown in FIG. 13 becomes necessary, which results in the size of the first semiconductor package 22 becoming greater in the height direction.
  • On the other hand, since the external leads [0010] 25 of the second semiconductor package 23 are also connected to the mounting substrate 15, it becomes necessary for these external leads 25 to be arranged outside of the external leads 24 of the first semiconductor package 22. Therefore, the width of the second semiconductor package 23 becomes larger than the width of the first semiconductor package 22.
  • As described above, the size of the [0011] first semiconductor package 22 becomes larger and the size of the second semiconductor package 23 becomes, to an even greater extent, larger than the first semiconductor package 22 and, as a result, the problem arises that the size of the semiconductor device becomes larger in both the width direction (horizontal direction) and the height direction (vertical direction) of the semiconductor device.
  • SUMMARY OF THE INVENTION
  • The present invention is provided to solve the above described problem. It is an object of the present invention to miniaturize a semiconductor device having a plurality of semiconductor packages. [0012]
  • A semiconductor device according to the present invention includes a first semiconductor package that has first lands on the upper surface and second lands on the lower (rear) surface for connection with a mounting substrate and a second semiconductor package that is mounted on the first semiconductor package and that has external conductive parts connected to the first lands. [0013]
  • By providing second lands on the lower surface of the first semiconductor package as described above, the first semiconductor package can be mounted on the mounting substrate without providing the first semiconductor package with external leads. Thereby, the size of the first semiconductor package can be reduced in both the width direction (horizontal direction) and the height direction (vertical direction). In addition, since the second semiconductor package is mounted on the first semiconductor package, it is not necessary to make the width of the second semiconductor package greater than the width of the first semiconductor package and the height of the second semiconductor package can also be reduced. Thereby, the size of the second semiconductor package can also be reduced in both the width direction and the height direction. [0014]
  • The above described first lands are, preferably, arranged on the peripheral part of the first semiconductor package. Thereby, the mounting of the second semiconductor package onto the first semiconductor package can be easily carried out. [0015]
  • The first semiconductor package has a first semiconductor chip, a resin part (molded or sealing part) for molding or sealing the first semiconductor chip and a substrate part, on which the resin part is mounted and which protrudes outward beyond the resin part, wherein the first lands is arranged on the part which protrudes outward beyond the resin part in the substrate part. On the other hand, the second semiconductor package has a second semiconductor chip. [0016]
  • By providing the first semiconductor package with the above described substrate part, the first lands can be arranged on the peripheral part which protrudes outward beyond the resin part in the substrate part. In this manner, the first lands are arranged on the substrate part and, thereby, the formation of the first lands can be easily carried out. In addition, by providing the above described substrate part, the second lands (terminals for external connection) can be arranged in an array form on the entire lower surface of the substrate part and, therefore, a miniaturization of the semiconductor device and an increase of the number of pins become possible. [0017]
  • In the above described substrate part, it is preferable to electrically connect the first and the second packages. Thereby, the second lands (terminals for external connection) of the first and the second semiconductor packages can be shared so that the number of the terminals of the semiconductor device, for external connection, can be reduced. [0018]
  • Third lands that are electrically connected to the first semiconductor chip via wires are provided on said substrate part while the resin part preferably reaches to the substrate part and covers the wires and the third lands. [0019]
  • In this manner, the resin part is formed directly on the substrate part and, thereby, the height of the first semiconductor package can be reduced. In addition, by adopting the above described structure, it becomes unnecessary to provide conductive parts, extending outside of the resin part, on the substrate part. [0020]
  • The above described substrate part may have a recess. In this case, it is preferable to locate the resin part within the recess. Thereby, the resin part can be avoided from protruding from the substrate part so that the mounting of the second semiconductor package onto the first semiconductor package can be carried out more easily. [0021]
  • The second semiconductor package has a die pad for mounting the second semiconductor chip and a molding or sealing resin (molding or sealing part) for molding the second semiconductor chip and the external conductive parts include external leads which extend outward from the side of the molding resin, wherein the external leads, preferably, are bent in the direction toward the first semiconductor package. [0022]
  • In this manner, the external leads are bent in the direction toward the first semiconductor package and, thereby, the second semiconductor package can be easily mounted onto the first semiconductor package even in the case that the resin part of the first semiconductor package protrudes on the above described substrate part. [0023]
  • The above described first semiconductor chip includes a logic device while the second semiconductor chip includes a memory device. [0024]
  • Thereby, it becomes unnecessary to provide, for example, both a logic IC (integrated circuit), which includes a logic device, and a memory IC, which includes a memory device, in one chip and, therefore, the period of time necessary for development can be shortened and chip size restrictions can be avoided. [0025]
  • The second semiconductor chip is mounted onto the above described die pad and a third semiconductor chip may be layered or stacked on the second semiconductor chip. In this case, it is preferable to expose the die pad on the surface of the molding resin. [0026]
  • In addition, the second semiconductor chip is mounted onto the above described die pad and a third semiconductor chip may be mounted beneath (on the rear surface) the die pad. Furthermore, a fourth semiconductor chip may be layered on top of the first semiconductor chip. [0027]
  • In this manner, at least one of the first and second semiconductor packages has a plurality of semiconductor chips and, thereby, an enhancement of the performance of the semiconductor device can be achieved. In addition, in the case that the die pad is exposed on the surface of the molding resin, the thickness of the second semiconductor package can be reduced. In addition, in the case that semiconductor chips are arranged on both surfaces of the die pad, chip size restrictions can be avoided. [0028]
  • Solder bumps for external connection may be formed on the above described second lands. Thereby, the first semiconductor package can be mounted onto the mounting substrate via the solder bumps such as solder balls. [0029]
  • The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.[0030]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a plan view of a semiconductor device according to a first embodiment of the present invention; [0031]
  • FIG. 2 is a side view of the semiconductor device shown in FIG. 1; [0032]
  • FIG. 3 is a plan view of a part of the first semiconductor package shown in FIG. 1 from which the resin part (molding part) has been removed; [0033]
  • FIG. 4 is a bottom view of the semiconductor device shown in FIG. 1; [0034]
  • FIG. 5 is a cross section view of the semiconductor device shown in FIG. 1; [0035]
  • FIG. 6 is a side view showing the condition where the semiconductor device shown in FIG. 1 is mounted onto the mounting substrate; [0036]
  • FIG. 7 is an enlarged view of a connection part between an external lead of the second semiconductor package and a land of the first semiconductor package; [0037]
  • FIG. 8 is a cross section view showing an example of the internal structure of a substrate part in the first semiconductor package; [0038]
  • FIG. 9 is a cross section view of a semiconductor device according to a second embodiment of the present invention; [0039]
  • FIG. 10 is a cross section view of a semiconductor device according to a third embodiment of the present invention; [0040]
  • FIG. 11 is a cross section view of a semiconductor device according to a fourth embodiment of the present invention; [0041]
  • FIG. 12 is a cross section view of a semiconductor device according to a fifth embodiment of the present invention; and [0042]
  • FIG. 13 is a side view showing an example of a semiconductor device according to a prior art.[0043]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In the following, embodiments of the present invention are described in reference to FIGS. [0044] 1 to 12.
  • (First Embodiment) [0045]
  • FIG. 1 is a plan view of a semiconductor device according to the first embodiment of the present invention, FIG. 2 is a side view of the semiconductor device in the first embodiment, FIG. 3 is a plan view of the first semiconductor package from which the resin part is removed, FIG. 4 is a bottom view of the semiconductor device in the first embodiment and FIG. 5 is a cross section view of the semiconductor device in the first embodiment. FIG. 6 is a side view showing the condition where the semiconductor device in the first embodiment is mounted onto a mounting substrate. [0046]
  • As shown in FIGS. 1 and 2, the semiconductor device in the first embodiment includes a [0047] first semiconductor package 7 and a second semiconductor package 8 that is mounted onto this first semiconductor package 7. The thickness of the entire semiconductor device is, for example, approximately 1.0 mm to 1.2 mm, while the thickness of the first and the second semiconductor packages 7 and 8 are, for example, approximately 500 μm to 600 μm.
  • The [0048] first semiconductor package 7 that is in the below position has, as shown in FIGS. 1 to 4, a semiconductor chip 1 a, a substrate part 4, lands (third lands) 5 for wire connection, lands (first lands) 6 for mounting the second semiconductor package, a resin part (molding or sealing part) 9, solder balls (solder bumps) 11 and lands (second lands) 12 for external connection.
  • The [0049] substrate part 4 protrudes outward beyond the resin part 9 as shown in FIGS. 1 and 2 and is formed of, for example, glass epoxy, or the like, which has the thickness of approximately 100 μm to 200 μm. The thickness of the substrate part 4 is, for example, approximately 10% to 20% of the entire thickness of the semiconductor device and is approximately 15% to 30% of the thickness of the first semiconductor package 7. Thereby, the strength necessary for the substrate part 4 can be secured.
  • As shown in FIG. 3, the [0050] lands 5 for wire connection and the lands 6 for connecting the second semiconductor package are formed on the upper surface of the substrate part 4 while, as shown in FIG. 2, the lands 12 for external connection are formed on the lower surface of the substrate part 4.
  • The [0051] lands 5 for wire connection are, as shown in FIG. 3, located around the first semiconductor chip 1 a so as to surround the first semiconductor chip 1 a and are formed of a metal layer (conductive layer), such as of Cu.
  • [0052] Bonding pads 3 are formed on the peripheral part of the first semiconductor chip 1 a and these bonding pads 3 are connected to the lands 5 for wire connection via wires 2 made of gold, or the like.
  • The [0053] resin part 9 is formed of a thermo set resin such as an epoxy resin, molds the first semiconductor chip 1 a, covers the first semiconductor chip 1 a, the wire 2 and the land 5 for wire connection and reaches to the substrate part 4.
  • In this manner, the [0054] resin part 9 is formed directly on the substrate part 4 and, therefore, as shown in FIG. 2, it becomes unnecessary to form a conductive part from the side of the resin part 9 toward the substrate part 4 so that the first semiconductor package 7 can be made compact in the width direction. In addition, the height of the first semiconductor package 7 can be reduced in comparison with a conventional case where the package has external leads.
  • Accordingly, the [0055] first semiconductor package 7 can be reduced in both the width direction and the height direction. Since the second semiconductor package 8 is mounted onto this first semiconductor package 7, it becomes unnecessary to make the width of the second semiconductor package 8 greater than the width of the first semiconductor package 7, which results, additionally, in a reduction of the size of the second semiconductor package 8. As a result, the size of the semiconductor device can be made compact (Effect 1 of the present invention).
  • The [0056] lands 6 for mounting the second semiconductor package are arranged on the peripheral part of the first semiconductor package 7 as shown in FIGS. 1 to 3 and are formed of a metal layer such as of Cu. In particular, the lands 6 for mounting the second semiconductor package are arranged on the peripheral part of the substrate part 4 which protrudes outward beyond the resin part 9.
  • Thereby, not only can the formation of the [0057] lands 6 for mounting the second semiconductor package be easily carried out but also can the mounting of the second semiconductor package 8 to the first semiconductor package 7 be easily carried out (Effect 2 of the present invention).
  • The [0058] lands 12 for external connection are formed on the lower surface of the substrate part 4 and are formed of a metal layer such as of Cu. It is preferable to form these lands 12 for external connection in an array form on the entire lower surface of the substrate part 4. By providing such lands 12 for external connection, miniaturization of the semiconductor device and an increase of the number of the pins become possible (Effect 3 of the present invention).
  • As shown in FIG. 2, the [0059] solder balls 11 are formed on the lands 12 for external connection. Accordingly, as shown in FIG. 4, the solder balls 11 are also formed on the entire lower surface of the substrate part 4 in a comprehensive manner.
  • Here, the [0060] solder balls 11 can be omitted. By omitting the solder balls 11, the semiconductor device can further be made thinner.
  • Next, in reference to FIGS. 5, 7 and [0061] 8, the cross section structure of the semiconductor device in the present embodiment is described.
  • As shown in FIG. 5, the [0062] first semiconductor chip 1 a is mounted onto the substrate part 4 of the first semiconductor package 7 via a bonding material 14 and the first semiconductor chip 1 a is sealed within the resin part 9.
  • The [0063] second semiconductor package 8 has a second semiconductor chip 1 b, a die pad 13 for mounting the second semiconductor chip 1 b, a molding resin for sealing in the second semiconductor chip 1 b and external leads 10 which extend outward from the side of the molding resin.
  • The [0064] second semiconductor chip 1 b is mounted onto the die pad 13 via the bonding material 14 and the external leads 10 are bent in the direction toward the first semiconductor package 7.
  • In this manner, the external leads [0065] 10 are bent in the direction toward the first semiconductor package 7 and, thereby, the second semiconductor package 8 can be easily mounted onto the first semiconductor package 7 even in the case that the resin part 9 of the first semiconductor package 7 protrudes onto the substrate part 4 as shown in FIG. 5 (Effect 4 of the present invention). An external conductive part other than external leads 10 may be provided in second semiconductor package 8.
  • The [0066] first semiconductor chip 1 a shown in FIG. 5 is a logic IC, which includes a logic device, while the second semiconductor chip 1 b is a memory IC, which includes a memory device.
  • In this manner, a plurality of semiconductor chips is mounted in one semiconductor device and, thereby, an enhancement of the performance of the semiconductor device can be achieved ([0067] Effect 5 of the present invention). In addition, by mounting the logic IC and the memory IC in separate semiconductor packages, it becomes unnecessary to provide both of them in one chip and, therefore, the period of time for development can be shortened (Effect 6 of the present invention). Furthermore, the semiconductor chips are not layered, as shown in FIG. 5, and, thereby, chip size restrictions can be avoided (Effect 7 of the present invention).
  • FIG. 7 shows an example of the structure of a connection part between an [0068] external lead 10 of the second semiconductor package 8 and a land 6 for mounting the second semiconductor package. As shown in FIG. 7, the external lead 10 and the land 6 for mounting the second semiconductor package are connected via, for example, a solder layer (conductive layer) 17. This solder layer 17 can be formed through plating, application by means of a dispenser, or the like.
  • In order to mount the [0069] second semiconductor package 8 onto the first semiconductor package 7, for example, a solder layer 17 is formed in advance on the lands 6 for mounting the second semiconductor package by means of the above described method so that the second semiconductor package 8 is placed onto the lands 6 for mounting the second semiconductor package and the solder layer 17 may be melt in this condition.
  • FIG. 8 shows an enlarged cross section view of the [0070] substrate part 4. As shown in FIG. 8, a through hole 18 is provided in the substrate part 4 and a conductive layer (through hole wire) 19 is formed within this through hole 18. Then, a land 6 for mounting the second semiconductor package and a land 12 for external connection are connected through the conductive layer 19. In addition, a wire 20 is formed on the upper surface of the substrate part 4 for connecting the land 6 for mounting the second semiconductor package and the land 5 for wire connection.
  • Thereby, in the [0071] substrate part 4, the first and the second semiconductor packages 7 and 8 can be electrically connected so that the lands 12 for external connection of the first and the second semiconductor packages 7 and 8 can be shared. As a result, the number of the terminals for external connection of the semiconductor device can be reduced (Effect 8 of the present invention).
  • FIG. 6 shows the condition where a semiconductor device of the present invention which has the above described structure is mounted on a mounting [0072] substrate 15.
  • As shown in FIG. 6, lands [0073] 16, for mounting on the mounting substrate 15, and lands 12, for external connection, are connected via conductive material, such as solder balls 11. Thereby, the first semiconductor package 7 can be mounted onto the mounting substrate 15 without providing the first semiconductor package 7 with external leads.
  • Next, an example of a process for a semiconductor device according to the first embodiment is described. [0074]
  • In order to produce a semiconductor device according to the first embodiment, first, the first and the [0075] second semiconductor packages 7 and 8 are assembled, respectively, in different processes.
  • In order to assemble the [0076] semiconductor package 7, the lands 5 for wire connection, the lands 6 for mounting the second semiconductor package and the lands 12 for external connection are formed in predetermined positions on the upper surface of, as well as on the lower surface of, the substrate part 4 and, in addition, predetermined wires are formed on the surfaces of, as well as inside of, the substrate part 4.
  • After that, the [0077] first semiconductor chip 1 a is attached to the upper surface of the substrate part 4 via the bonding layer 14 and the bonding pads 3 of the first semiconductor chip 1 a and the lands 5 for wire connection are connected with the wires 2 through a wire bonding method.
  • Next, a molding technique, such as a transfer molding method, is used to mold the resin so as to seal in the [0078] first semiconductor chip 1 a, as well as the periphery thereof Thereby, the resin part 9 is formed. Then, after assembling the first semiconductor package 7, an electrical test is carried out.
  • On the other hand, as for the [0079] second semiconductor package 8, the second semiconductor chip 1 b is attached to the die pad 13 via the bonding layer 14 and, then, the bonding pads of the second semiconductor chip 1 b and the internal leads are connected with the wires 2 through a wire bonding method.
  • After that, a molding technique, such as a transfer molding method, is used to mold the resin so as to seal in the [0080] second semiconductor chip 1 b and a bending process is carried out on the external leads 10. Then, after assembling the second semiconductor package, an electrical test is carried out.
  • After carrying out electrical tests separately for the first and the [0081] second semiconductor packages 7 and 8, respectively, as described above, the second semiconductor package 8 is mounted onto the first semiconductor package 7. Thereby, the yield can be improved and the processing cost can be reduced (Effect 9 of the present invention).
  • (Second Embodiment) [0082]
  • Next, the second embodiment of the present invention is described in reference to FIG. 9. FIG. 9 is a cross section view showing a semiconductor device of the second embodiment. [0083]
  • In the second embodiment, as shown in FIG. 9, a [0084] third semiconductor chip 1 c, which is a memory IC, is layered, via a bonding material 14, on the second semiconductor chip 1 b, which is a memory IC, wherein a memory device such as an SRAM (static random access memory) or an EEPROM (electrically erasable and programmable read only memory) is mounted, wherein solder balls are omitted. In addition, the second and the third semiconductor chips 1 b and 1 c are connected, respectively, to the internal leads via the wires 2 and the die pad 13 is exposed on the surface of the second semiconductor package 8.
  • The parts of the configuration, other than as described above, are essentially the same as in the first embodiment and a repetition of the descriptions is omitted. [0085]
  • A semiconductor device according to the second embodiment has basically the same structure as that of the semiconductor device according to the first embodiment as described above and, therefore, Effects of the present invention [0086] 1 to 4, 6, 8 and 9 can be gained.
  • In addition, the semiconductor device of the second embodiment has three semiconductor chips mounted thereon and, therefore, an additional enhancement of the performance of the semiconductor device can be achieved ([0087] Effect 10 of the present invention).
  • In addition, since the [0088] first semiconductor chip 1 a, which is a logic IC, is contained in the first semiconductor package 7 while the second and the third semiconductor chips 1 b and 1 c, which are memory ICs, are contained in the second semiconductor package 8, it is not necessary to modify the first semiconductor chip 1 a to the chip sizes of the second and third semiconductor chips 1 b and 1 c (Effect 11 of the present invention).
  • In addition, since the [0089] die pad 13 is exposed on the surface of the second semiconductor package 8, the thickness of the second semiconductor package 8 can be reduced and, moreover, since solder balls are not provided on the lands 12 for external connection, the thickness of the first semiconductor package 7 can also be reduced. Thereby, the entire thickness of the semiconductor device can be reduced (Effect 12 of the present invention).
  • Here, as for processes of the second embodiment, below described third and fourth embodiments, the process of the first embodiment may be slightly modified and, therefore, the descriptions of these processes are omitted. [0090]
  • (Third Embodiment) [0091]
  • Next, the third embodiment of the present invention is described in reference to FIG. 10. FIG. 10 is a cross section view showing a semiconductor device of the third embodiment. [0092]
  • In the third embodiment, as shown in FIG. 10, the above described second and third semiconductor chips (memory ICs) [0093] 1 b and 1 c are attached to the upper surface and the lower surface of the die pad 13 and they are connected with the internal leads via wires 2.
  • In addition, solder balls are not provided on the [0094] lands 12 for external connection. Thereby, the thickness of the semiconductor device can be reduced. The configuration other than that is basically the same as in the first embodiment and the repeated descriptions are omitted.
  • A semiconductor device according to the third embodiment has also basically the same configuration as that of the semiconductor device according to the first embodiment and, therefore, Effects 1 to 4, 6, 8 to 9 can be gained. In addition, in the same manner as in the case of the second embodiment, [0095] Effect 10 of the present invention can also be gained.
  • In addition, semiconductor chips are mounted on the top and the bottom of the [0096] die pad 13 in the second semiconductor package 8 and, therefore, there is no restriction of the chip size. Accordingly, the three chips can be assembled without the restriction of the chip size (Effect 13 of the present invention).
  • (Fourth Embodiment) [0097]
  • Next, the fourth embodiment of the present invention is described in reference to FIG. 11. FIG. 11 is a cross section view showing a semiconductor device of the fourth embodiment. [0098]
  • In the fourth embodiment, as shown in FIG. 11, the first semiconductor chip (logic IC) [0099] 1 a and the fourth semiconductor chip (peripheral IC) 1 d are layered, via the bonding material 14, on top of the surface of the substrate part 4 and the second and the third semiconductor chips (memory ICs) 1 b and 1 c are layered, via the bonding material 14, on top of the die pad 13.
  • Then, the first and the [0100] fourth semiconductor chips 1 a and 1 d are connected to the lands for wire connection provided on the substrate part 4 via the wires 2 while the second and the third semiconductor chips 1 b and 1 c are connected to the internal leads. In addition, solder balls are not provided on the lands 12, for external connection.
  • Here, the above described peripheral IC is an IC chip which has a peripheral circuit, such as a parallel-serial converting circuit, a refresh circuit, and the like, and, by incorporating such a chip into the semiconductor package, system functions can be generated and, therefore, an enhancement of the memory application system becomes possible ([0101] Effect 14 of the present invention).
  • The parts of the configuration, other than as described above, are essentially the same as in the first embodiment and a repetition of the descriptions is omitted. [0102]
  • A semiconductor device according to the fourth embodiment has essentially the same configuration as the semiconductor device according to the first embodiment and, therefore, Effects 1 to 4, 6, 8 and 9 of the present invention can be gained. [0103]
  • In addition, the semiconductor device of the fourth embodiment has four semiconductor chips mounted thereon and, therefore, a further enhancement of the function of the semiconductor device can be achieved ([0104] Effect 15 of the present invention).
  • In addition, since two semiconductor chips are mounted in each semiconductor package, chip size restriction limits can be reduced ([0105] Effect 16 of the present invention).
  • (Fifth Embodiment) [0106]
  • Next, the fifth embodiment of the present invention is described in reference to FIG. 12. FIG. 12 is a cross section view showing a semiconductor device of the fifth embodiment. [0107]
  • In the fifth embodiment, as shown in FIG. 12, a [0108] recess 21 is provided in the center of the substrate part 4 so that the thickness of the peripheral part of the substrate part 4, located around the periphery of the recess 21, is greater than the thickness of the substrate part 4 directly beneath the recess 21. The recess 21 can be formed by carrying out, for example, spot facing processing.
  • Then, the [0109] first semiconductor chip 1 a is fixed into the above described recess 21 and the first semiconductor chip is sealed into resin so that the resin part 9 is formed within the recess 21. Lands 5, for wire connection, are formed at the bottom of the recess 21 and the first semiconductor chip 1 a is connected with the lands 5, for wire connection, through the wires 2.
  • The [0110] resin part 9 covers the wires 2 and the lands 5, for wire connection, and reaches to the bottom of the recess 21. In addition, the height to the top surface of the resin part 9 is, preferably, made approximately equal to the height of the peripheral part of the substrate part 4 as shown in FIG. 12. Thereby, the resin part 9 can be prevented from protruding above the substrate part 4 and, therefore, the mounting of the second semiconductor package 8 can be carried out more easily Effect 17 of the present invention).
  • Lands [0111] 6 for mounting the second semiconductor package are arranged on the peripheral part, of the substrate part 4, of which the thickness is greater. Thereby, the strength of the substrate part 4 beneath the lands 6 for mounting the second semiconductor package can be enhanced so that reliability, after the mounting of the second semiconductor package 8, can be increased.
  • In addition, solder balls are not provided on the [0112] lands 12, for external connection. The parts of the configuration, other than as described above, are essentially the same as in the first embodiment and a repetition of the descriptions is omitted.
  • Since a semiconductor device according to the fifth embodiment has essentially the same configuration as that of the semiconductor device according to the first embodiment, the Effects 1 to 9 of the present invention can be gained. [0113]
  • In addition, in the semiconductor device of the fifth embodiment, since the upper surface of the [0114] substrate part 4 is approximately flat, a screen print method can be utilized at the time when solder is applied to the lands 6, for mounting the second semiconductor package, and, therefore, the application of the solder can be easily carried out (Effect 18 of the present invention).
  • The process for a semiconductor device according to the fifth embodiment is essentially the same as in the case of the first embodiment, except for the step of forming the [0115] recess 21 by carrying out spot facing processing, or the like, on the substrate part 4.
  • Though the embodiments of the present invention are described in the above manner, the contents of the description for each of the above described embodiments may be combined with each other. [0116]
  • According to the present invention, the first and the second semiconductor packages can both be reduced in both the width direction and the height direction and, therefore, a semiconductor device which includes these can also be reduced in both the width direction and the height direction. Accordingly, a semiconductor device including a plurality of semiconductor packages can be made compact. [0117]
  • Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims. [0118]

Claims (12)

What is claimed is:
1. A semiconductor device comprising:
a first semiconductor package having first lands on an upper surface and second lands for connection with a mounting substrate on a lower surface; and
a second semiconductor package which is mounted onto said first semiconductor package and which has external conductive parts that are connected to said first lands.
2. The semiconductor device according to claim 1, wherein said first lands are arranged on a peripheral part of said first semiconductor package.
3. The semiconductor device according to claim 1, wherein:
said first semiconductor package has a first semiconductor chip, a resin part which seals the first semiconductor chip and a substrate part on which the resin part is mounted and which extends outward beyond the resin part;
said first lands are arranged on the part which extends outward beyond said resin part in said substrate part; and
said second semiconductor package has a second semiconductor chip.
4. The semiconductor device according to claim 3, wherein said first and second semiconductor packages are electrically connected in said substrate part.
5. The semiconductor device according to claim 3, wherein:
third lands that are electrically connected to said first semiconductor chip via wires are provided on said substrate part; and
said resin part reaches to said substrate part and covers said wires and said third lands.
6. The semiconductor device according to claim 3, wherein:
said substrate part has a recess; and
said resin part is arranged within said recess.
7. The semiconductor device according to claim 3, wherein:
said second semiconductor package has a die pad for mounting said second semiconductor chip and a molding resin for sealing said second semiconductor chip;
said external conductive parts include external leads which extend outward from the side of said molding resin; and
said external leads are bent in the direction toward said first semiconductor package.
8. The semiconductor device according to claim 3, wherein:
said first semiconductor chip includes a logic device; and
said second semiconductor chip includes a memory device.
9. The semiconductor device according to claim 7, wherein:
said second semiconductor chip is mounted onto said die pad and a third semiconductor chip is layered on said second semiconductor chip; and
said die pad is exposed on the surface of said molding resin.
10. The semiconductor device according to claim 7, wherein said second semiconductor chip is mounted on an upper surface of said die pad and a third semiconductor chip is mounted on a rear surface of said die pad.
11. The semiconductor device according to claim 3, wherein a fourth semiconductor chip is layered on said first semiconductor chip.
12. The semiconductor device according to claim 1, wherein solder bumps for external connection are formed on said second lands.
US09/906,794 2001-02-06 2001-07-18 Semiconductor device Expired - Fee Related US6445064B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2001-029786 2001-02-06
JP2001029786A JP2002231885A (en) 2001-02-06 2001-02-06 Semiconductor device

Publications (2)

Publication Number Publication Date
US20020105091A1 true US20020105091A1 (en) 2002-08-08
US6445064B1 US6445064B1 (en) 2002-09-03

Family

ID=18894091

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/906,794 Expired - Fee Related US6445064B1 (en) 2001-02-06 2001-07-18 Semiconductor device

Country Status (6)

Country Link
US (1) US6445064B1 (en)
JP (1) JP2002231885A (en)
KR (1) KR100468365B1 (en)
CN (1) CN1183593C (en)
DE (1) DE10147955A1 (en)
TW (1) TW516141B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040159925A1 (en) * 2003-02-19 2004-08-19 Renesas Technology Corp. Semiconductor device and method for manufacture thereof
KR100620202B1 (en) 2002-12-30 2006-09-01 동부일렉트로닉스 주식회사 Chip size package method for multi stack in semiconductor
US7202554B1 (en) * 2004-08-19 2007-04-10 Amkor Technology, Inc. Semiconductor package and its manufacturing method
US20130056881A1 (en) * 2011-09-01 2013-03-07 Chengdu Haicun Ip Technology Llc Discrete Three-Dimensional Memory
US20140117506A1 (en) * 2012-10-26 2014-05-01 JiSun Hong Semiconductor device and method of manufacturing the same
US8916900B2 (en) 2009-05-27 2014-12-23 Osram Opto Semiconductors Gmbh Optoelectronic module and method of producing an optoelectronic module
US20180076188A1 (en) * 2005-08-30 2018-03-15 Valley Device Management Semiconductor device and fabrication method therefore

Families Citing this family (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7298031B1 (en) * 2000-08-09 2007-11-20 Micron Technology, Inc. Multiple substrate microelectronic devices and methods of manufacture
US6607937B1 (en) * 2000-08-23 2003-08-19 Micron Technology, Inc. Stacked microelectronic dies and methods for stacking microelectronic dies
US7057294B2 (en) * 2001-07-13 2006-06-06 Rohm Co., Ltd. Semiconductor device
TW544882B (en) 2001-12-31 2003-08-01 Megic Corp Chip package structure and process thereof
TW584950B (en) 2001-12-31 2004-04-21 Megic Corp Chip packaging structure and process thereof
US6673698B1 (en) * 2002-01-19 2004-01-06 Megic Corporation Thin film semiconductor package utilizing a glass substrate with composite polymer/metal interconnect layers
TW503496B (en) 2001-12-31 2002-09-21 Megic Corp Chip packaging structure and manufacturing process of the same
US7053476B2 (en) * 2002-09-17 2006-05-30 Chippac, Inc. Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US7064426B2 (en) * 2002-09-17 2006-06-20 Chippac, Inc. Semiconductor multi-package module having wire bond interconnect between stacked packages
US20040061213A1 (en) * 2002-09-17 2004-04-01 Chippac, Inc. Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
US6933598B2 (en) * 2002-10-08 2005-08-23 Chippac, Inc. Semiconductor stacked multi-package module having inverted second package and electrically shielded first package
US7034387B2 (en) * 2003-04-04 2006-04-25 Chippac, Inc. Semiconductor multipackage module including processor and memory package assemblies
JP2004281634A (en) 2003-03-14 2004-10-07 Renesas Technology Corp Method for manufacturing stacked package semiconductor device
KR100546374B1 (en) * 2003-08-28 2006-01-26 삼성전자주식회사 Multi chip package having center pads and method for manufacturing the same
JP5197961B2 (en) * 2003-12-17 2013-05-15 スタッツ・チップパック・インコーポレイテッド Multi-chip package module and manufacturing method thereof
US20050269692A1 (en) 2004-05-24 2005-12-08 Chippac, Inc Stacked semiconductor package having adhesive/spacer structure and insulation
US20050258527A1 (en) * 2004-05-24 2005-11-24 Chippac, Inc. Adhesive/spacer island structure for multiple die package
US8552551B2 (en) * 2004-05-24 2013-10-08 Chippac, Inc. Adhesive/spacer island structure for stacking over wire bonded die
US7253511B2 (en) * 2004-07-13 2007-08-07 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
JP2006216911A (en) 2005-02-07 2006-08-17 Renesas Technology Corp Semiconductor device and encapsulated semiconductor package
US7598606B2 (en) * 2005-02-22 2009-10-06 Stats Chippac Ltd. Integrated circuit package system with die and package combination
KR101213661B1 (en) 2005-03-31 2012-12-17 스태츠 칩팩, 엘티디. Semiconductor assembly including chip scale package and second substrate and having exposed substrate surfaces on upper and lower sides
US7372141B2 (en) 2005-03-31 2008-05-13 Stats Chippac Ltd. Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
US7364945B2 (en) * 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
US7354800B2 (en) 2005-04-29 2008-04-08 Stats Chippac Ltd. Method of fabricating a stacked integrated circuit package system
US7429786B2 (en) 2005-04-29 2008-09-30 Stats Chippac Ltd. Semiconductor package including second substrate and having exposed substrate surfaces on upper and lower sides
US7582960B2 (en) * 2005-05-05 2009-09-01 Stats Chippac Ltd. Multiple chip package module including die stacked over encapsulated package
US7394148B2 (en) 2005-06-20 2008-07-01 Stats Chippac Ltd. Module having stacked chip scale semiconductor packages
SG130055A1 (en) 2005-08-19 2007-03-20 Micron Technology Inc Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices
US7456088B2 (en) 2006-01-04 2008-11-25 Stats Chippac Ltd. Integrated circuit package system including stacked die
US7768125B2 (en) 2006-01-04 2010-08-03 Stats Chippac Ltd. Multi-chip package system
US7750482B2 (en) 2006-02-09 2010-07-06 Stats Chippac Ltd. Integrated circuit package system including zero fillet resin
US8704349B2 (en) 2006-02-14 2014-04-22 Stats Chippac Ltd. Integrated circuit package system with exposed interconnects
US7981702B2 (en) * 2006-03-08 2011-07-19 Stats Chippac Ltd. Integrated circuit package in package system
US20080109034A1 (en) * 2006-11-08 2008-05-08 Mather Michael T Controlled Adhesive Locations Facilitating Tissue Remodeling
US7635913B2 (en) * 2006-12-09 2009-12-22 Stats Chippac Ltd. Stacked integrated circuit package-in-package system
US7772683B2 (en) * 2006-12-09 2010-08-10 Stats Chippac Ltd. Stacked integrated circuit package-in-package system
KR100818593B1 (en) * 2006-12-18 2008-04-02 (주) 윈팩 Momory device
US7956449B2 (en) * 2008-06-25 2011-06-07 Stats Chippac Ltd. Stacked integrated circuit package system
US8310098B2 (en) 2011-05-16 2012-11-13 Unigen Corporation Switchable capacitor arrays for preventing power interruptions and extending backup power life
US9601417B2 (en) * 2011-07-20 2017-03-21 Unigen Corporation “L” shaped lead integrated circuit package

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04276649A (en) 1991-03-04 1992-10-01 Hitachi Ltd Composite semiconductor device; its mounting structure body; its mounting method
US5222014A (en) * 1992-03-02 1993-06-22 Motorola, Inc. Three-dimensional multi-chip pad array carrier
US5291061A (en) * 1993-04-06 1994-03-01 Micron Semiconductor, Inc. Multi-chip stacked devices
JPH10116963A (en) 1996-10-15 1998-05-06 Hitachi Ltd Semiconductor device, electronic device and manufacturing method thereof
JPH10294423A (en) * 1997-04-17 1998-11-04 Nec Corp Semiconductor device
JP2000208698A (en) * 1999-01-18 2000-07-28 Toshiba Corp Semiconductor device
JP3077668B2 (en) * 1998-05-01 2000-08-14 日本電気株式会社 Semiconductor device, lead frame for semiconductor device, and method of manufacturing the same
US6256760B1 (en) * 1998-11-13 2001-07-03 Nortel Networks Limited Automatic test equipment scan test enhancement
US6258626B1 (en) * 2000-07-06 2001-07-10 Advanced Semiconductor Engineering, Inc. Method of making stacked chip package
TW459361B (en) * 2000-07-17 2001-10-11 Siliconware Precision Industries Co Ltd Three-dimensional multiple stacked-die packaging structure

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100620202B1 (en) 2002-12-30 2006-09-01 동부일렉트로닉스 주식회사 Chip size package method for multi stack in semiconductor
US20040159925A1 (en) * 2003-02-19 2004-08-19 Renesas Technology Corp. Semiconductor device and method for manufacture thereof
US7202554B1 (en) * 2004-08-19 2007-04-10 Amkor Technology, Inc. Semiconductor package and its manufacturing method
US20180076188A1 (en) * 2005-08-30 2018-03-15 Valley Device Management Semiconductor device and fabrication method therefore
US10347618B2 (en) * 2005-08-30 2019-07-09 Valley Device Management Non-volatile memory with stacked semiconductor chips
US8916900B2 (en) 2009-05-27 2014-12-23 Osram Opto Semiconductors Gmbh Optoelectronic module and method of producing an optoelectronic module
US20130056881A1 (en) * 2011-09-01 2013-03-07 Chengdu Haicun Ip Technology Llc Discrete Three-Dimensional Memory
US8921991B2 (en) * 2011-09-01 2014-12-30 Chengdu Haicun Ip Technology Llc Discrete three-dimensional memory
US20140117506A1 (en) * 2012-10-26 2014-05-01 JiSun Hong Semiconductor device and method of manufacturing the same
US9112062B2 (en) * 2012-10-26 2015-08-18 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same

Also Published As

Publication number Publication date
US6445064B1 (en) 2002-09-03
DE10147955A1 (en) 2002-08-22
TW516141B (en) 2003-01-01
CN1368761A (en) 2002-09-11
JP2002231885A (en) 2002-08-16
KR100468365B1 (en) 2005-01-27
CN1183593C (en) 2005-01-05
KR20020065325A (en) 2002-08-13

Similar Documents

Publication Publication Date Title
US6445064B1 (en) Semiconductor device
KR0147259B1 (en) Stack type semiconductor package and method for manufacturing the same
US5508556A (en) Leaded semiconductor device having accessible power supply pad terminals
US6414381B1 (en) Interposer for separating stacked semiconductor chips mounted on a multi-layer printed circuit board
KR100480909B1 (en) method for manufacturing stacked chip package
US6984544B2 (en) Die to die connection method and assemblies and packages including dice so connected
KR100477020B1 (en) Multi chip package
KR100621991B1 (en) Chip scale stack package
US6724074B2 (en) Stack semiconductor chip package and lead frame
US20060255449A1 (en) Lid used in package structure and the package structure having the same
US20040262734A1 (en) Stack type ball grid array package and method for manufacturing the same
US8659135B2 (en) Semiconductor device stack and method for its production
KR20050022558A (en) BGA package, manufacturing method thereof and stacked package comprising the same
US6876087B2 (en) Chip scale package with heat dissipating part
US6864588B2 (en) MCM package with bridge connection
US20040188818A1 (en) Multi-chips module package
JP2001156251A (en) Semiconductor device
KR19990085107A (en) Semiconductor chip package and manufacturing method
JP4408636B2 (en) Circuit device and manufacturing method thereof
US20070267756A1 (en) Integrated circuit package and multi-layer lead frame utilized
JP2005332973A (en) Semiconductor device and its manufacturing method
CN214542219U (en) Flip chip package structure
JPH08250651A (en) Semiconductor package
JP2006086150A (en) Semiconductor device
JPH11204719A (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: MITSUBISHI DENKI KABUSHIKI KAISHA, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ISHII, HIDEKI;MICHII, KAZUNARI;SHIBATA, JUN;AND OTHERS;REEL/FRAME:011997/0594

Effective date: 20010702

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:025980/0219

Effective date: 20110307

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140903