US20030025188A1 - Stackable semiconductor package having conductive layer and insulating layers and method of fabrication - Google Patents

Stackable semiconductor package having conductive layer and insulating layers and method of fabrication Download PDF

Info

Publication number
US20030025188A1
US20030025188A1 US10/264,047 US26404702A US2003025188A1 US 20030025188 A1 US20030025188 A1 US 20030025188A1 US 26404702 A US26404702 A US 26404702A US 2003025188 A1 US2003025188 A1 US 2003025188A1
Authority
US
United States
Prior art keywords
insulating layer
conductive traces
conductive
semiconductor package
die
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/264,047
Other versions
US6614104B2 (en
Inventor
Warren Farnworth
Alan Wood
Mike Brooks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/092,779 external-priority patent/US6020629A/en
Priority to US10/264,047 priority Critical patent/US6614104B2/en
Application filed by Individual filed Critical Individual
Publication of US20030025188A1 publication Critical patent/US20030025188A1/en
Application granted granted Critical
Publication of US6614104B2 publication Critical patent/US6614104B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Anticipated expiration legal-status Critical
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0613Square or rectangular array
    • H01L2224/06134Square or rectangular array covering only portions of the surface to be connected
    • H01L2224/06136Covering only the central area of the surface to be connected, i.e. central arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/4826Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01077Iridium [Ir]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01087Francium [Fr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • H01L2924/1533Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
    • H01L2924/15331Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • This invention relates generally to semiconductor packaging. More particularly, this invention relates to a stackable semiconductor package having an internal conductive layer, to a method for fabricating the package and to an electronic assembly incorporating the package.
  • a package is required to support, protect, and dissipate heat from a die, and to provide a lead system for power and signal distribution to the die.
  • the package includes a substrate for supporting the die, an encapsulant for protecting the die and external contacts that provide the lead system to the die.
  • the substrate can comprise a lead frame for plastic packages, or a circuit board material for BGA packages.
  • the encapsulant can comprise a plastic body which completely encloses the die and the substrate, or simply a glob top which encapsulates only the die.
  • the external contacts can comprise leads, solder balls, pads or pins.
  • Semiconductor packages can also be constructed such that several packages can be stacked with their external contacts electrically interconnected.
  • the present invention is directed to a semiconductor package that is designed for stacking with similar packages for constructing an electronic assembly.
  • the package includes an internal conductive layer that simplifies the fabrication process, and allows different packages of the assembly to have different circuit configurations.
  • a stackable semiconductor package In accordance with the present invention, a stackable semiconductor package, a method for fabricating the package, and an electronic assembly constructed using multiple packages are provided.
  • the package includes a substrate, and a semiconductor die attached to the substrate.
  • the substrate comprises three separate layers including a conductive layer having conductive traces in a desired configuration, and first and second insulating layers on opposing sides of the conductive layer.
  • One of the insulating layers covers the die, and one of the insulating layers covers the conductive traces.
  • the package also includes electrically conductive vias through the insulating layers in electrical communication with the conductive traces.
  • the package includes arrays of external contacts, such as pads or balls, arranged in matching patterns on each insulating layer in electrical communication with the conductive vias and the conductive traces.
  • the conductive layer comprises a segment of a lead frame having lead fingers which form the conductive traces.
  • the die is attached and wire bonded to the lead fingers, and the insulating layers are applied to the opposing sides of the lead fingers.
  • the insulating layers comprise a polymer, such as a photoimageable resist, a cured layer, or a tape material, that is etched, developed or machined with openings for the conductive vias.
  • the conductive layer comprises a metal layer, such as copper, patterned with the conductive traces.
  • the metal layer can be deposited on, or laminated to one of the insulating layers, and then etched to form the conductive traces.
  • the die is flip chip mounted to the conductive traces, and covered by the other insulating layer.
  • a method for fabricating the first embodiment package includes the steps of providing the lead frame, and then attaching and wire bonding a plurality of dice to the lead fingers.
  • the method also includes the steps of forming the insulating layers on the lead fingers and the die, forming the openings in the insulating layers, and then depositing a conductive material into the openings to form the conductive vias.
  • the method includes the steps of forming matching patterns of external contacts on the insulating layers in electrical communication with the conductive vias, and then singulating the lead frame into separate packages.
  • a method for fabricating the second embodiment package includes the steps of providing the conductive layer on the first insulating layer, and etching the conductive layer to form the conductive traces.
  • the conductive layer and the first insulating layer can be provided as a bi-material panel, such as a glass resin/copper laminate.
  • the method also includes the step of flip chip bonding a plurality of dice to the conductive traces, and then covering the dice with the second insulating layer.
  • the method includes the steps of forming matching patterns of external contacts on the insulating layers in electrical communication with the conductive vias, and then singulating the panel into separate packages.
  • the package is configured for stacking to substantially similar packages to form the electronic assembly.
  • different packages of the assembly can have different configurations of conductive traces or wire bonds, that provide customized circuit configurations for the different layers of the assembly. This allows selected packages of the assembly to perform a required electronic function, such as address, while the remaining package perform other electronic functions. Rather than providing different circuit configurations in the conductive traces, different wire bonding configurations for the conductive traces can be used.
  • FIG. 1A is an enlarged cross sectional view of a first embodiment semiconductor package constructed in accordance with the invention.
  • FIG. 1B is cross sectional view of the package taken along line 1 B- 1 B of FIG. 1A illustrating a conductive layer of the package;
  • FIG. 1C is a bottom view of the package taken along line 1 C- 1 C of FIG. 1A illustrating external contacts of the package;
  • FIG. 1D is a plan view of the package taken along line 1 D- 1 D of FIG. 1A illustrating external contacts of the package;
  • FIGS. 2 A- 2 E are schematic cross sectional views illustrating steps in a method for fabricating the package of FIG. 1A;
  • FIG. 3 is a plan view taken along line 3 - 3 of FIG. 2A illustrating the conductive layer prior to fabrication of the package;
  • FIG. 4 is a cross sectional view of an assembly constructed using several of the packages of FIG. 1A;
  • FIG. 5A is an enlarged cross sectional view of a second embodiment semiconductor package constructed in accordance with the invention.
  • FIG. 5B is a bottom view taken along line 5 B- 5 B of FIG. 5A illustrating external contacts of the package
  • FIG. 5C is a cross sectional view taken along line 5 C- 5 C of FIG. 5A illustrating a conductive layer of the package
  • FIG. 5D is a cross sectional view taken along section line 5 D- 5 D of FIG. 5A illustrating flip chip bonding of bumps on a die to the conductive layer;
  • FIGS. 6 A- 6 G are schematic cross sectional views illustrating steps in a method for fabricating the package of FIG. 5A;
  • FIG. 7A is a plan view taken along line 7 A- 7 A of FIG. 6A illustrating a bi-material panel for fabricating the package of FIG. 5A;
  • FIG. 7B is a bottom view taken along line 7 B- 7 B of FIG. 6B illustrating patterns of conductive traces on the panel.
  • FIG. 8 is a cross sectional view of an assembly constructed using several of the packages of FIG. 5A.
  • the package 10 includes a substrate 12 , and a semiconductor die 14 attached and wire bonded to the substrate 12 .
  • the substrate 12 comprises three separate layers including a conductive layer 16 , a first insulating layer 18 , and a second insulating layer 20 .
  • the die 14 includes a semiconductor substrate, such as silicon or gallium arsenide, containing integrated circuits fabricated using well known processes.
  • the die 14 can be a conventional semiconductor component such as a dynamic random access memory (DRAM), a synchronous DRAM (SDRAM) , a static random-access memory (SRAM), an erasable programmable read-only memory (EPROM), a logic circuit (LOGIC), or any other semiconductor device that requires packaging.
  • DRAM dynamic random access memory
  • SDRAM synchronous DRAM
  • SRAM static random-access memory
  • EPROM erasable programmable read-only memory
  • LOGIC logic circuit
  • the die 14 includes a circuit side 26 (face) and a back side 28 .
  • the die 14 includes a pattern of die contacts 30 on the circuit side 26 in electrical communication with the integrated circuits contained on the die 14 .
  • the die contacts 30 comprise planar bond pads formed of a wire bondable material (e.g., aluminum).
  • the die contacts 30 are arranged in a single row along a center line of the circuit side 26 (e.g., center connect).
  • the die contacts 30 can comprise any type of die contact including bumped contacts arranged in any suitable pattern (e.g., edge connect, end connect) .
  • the die contacts 30 are shown as being recessed below a passivation layer on the circuit side 26 of the die 14 as is conventional.
  • the die 14 has a generally rectangular peripheral outline
  • the package 10 also has a generally rectangular peripheral outline.
  • the die 14 and the package 10 can alternately have any peripheral outline such as square, circular or oval.
  • a thickness of the die 14 can be conventional with a thickness of between about 0.2 mm and 0.5 mm being representative.
  • the conductive layer 16 includes a pattern of conductive traces 22 configured for attachment to the circuit side 26 of the die 14 .
  • the conductive traces 22 are also configured for wire bonding to the die contacts 30 on the die 14 , and can include plated metal layers, such as silver or gold, to facilitate wire bonding.
  • the conductive layer 16 can comprise a highly conductive metal such as an alloy of nickel or copper selectively plated with silver.
  • the conductive layer 16 comprises a segment of a lead frame similar to a lead-on-chip lead frame. As such, the conductive traces 22 are formed by the lead fingers of the lead frame.
  • wires 32 are bonded to the tip portions of the conductive traces 22 , and to the die contacts 30 on the die 14 .
  • an adhesive layer 24 (FIG. 1A) attaches the face side 26 of the die 14 to the conductive traces 22 .
  • the adhesive layer 24 can comprise a curable polymer, such as an epoxy, or an adhesive tape suitable for die attach.
  • the first insulating layer 18 is formed on a first side 34 of the conductive layer 16
  • the second insulating layer 20 is formed on an opposing second side 36 of the conductive layer 16 .
  • the first insulating layer 18 covers and electrically insulates the wires 32
  • the second insulating layer 20 covers and protects the die 14 .
  • the thicknesses of the insulating layers 18 , 20 can be selected to just cover the wires 32 and the die 14 , such that a thickness T of the package 10 can be as small as possible
  • the exposed major surfaces, 42 , 44 of the insulating layers 18 , 20 can be generally planar as shown, and the edges 46 , 48 of the insulating layers 18 , 20 generally perpendicular to the major surfaces 42 , 44 .
  • the insulating layers 18 , 20 can be formed of a same material, or can be different materials.
  • the insulating layers 18 , 20 can comprise a curable polymer, such as a photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle.
  • the insulating layers 18 , 20 can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16 .
  • the package 10 includes conductive vias 38 in the first insulating layer 18 , and conductive vias 40 in the second insulating layer 20 .
  • the conductive vias 38 , 40 comprise openings in the insulating layers 18 , 20 at least partially filled with a conductive material, such as a metal or a conductive polymer.
  • the openings for the conductive vias 38 , 40 can be formed using a suitable process such as developing, etching or laser machining the insulating layers 18 , 20 .
  • the conductive vias 38 in the first insulating layer 18 terminate on the first side 34 of the conductive layer 16 in electrical communication with the conductive traces 22 .
  • a plurality of first external contacts 50 are formed on the surface 42 of the first insulating layer 18 in electrical communication with the conductive vias 38 .
  • the first external contacts 50 comprise generally square shaped, planar pads arranged along the longitudinal edges of the package 10 .
  • the first external contacts 50 can have other shapes and can be arranged in other configurations, such as a dense grid array of rows and columns.
  • the first external contacts 50 can comprise any suitable conductive material such as copper, aluminum or a conductive polymer.
  • the first external contacts 50 can be formed on the surface 42 using any suitable process such as plating, electroless deposition or screen printing.
  • the conductive vias 40 in the second insulating layer 20 terminate on the second side 36 of the conductive layer 16 in electrical communication with the conductive traces 22 .
  • a plurality of second external contacts 52 are formed on the surface 44 of the second insulating layer 20 in electrical communication with the conductive vias 40 .
  • the second external contacts 52 are arranged in a pattern that matches the pattern of the first external contacts 50 . This permits the package 10 to be stacked to similar packages to form an electronic assembly 56 (FIG. 4).
  • the second external contacts 52 can have the same configuration, and can comprise the same material as the first external contacts 52 .
  • the second external contacts 52 can include metal or conductive polymer contact balls 54 configured to facilitate bonding to the first external contacts 50 on an adjacent package of the electronic assembly 56 (FIG. 4).
  • a lead frame 58 is provided.
  • the lead frame 58 includes a plurality of patterns of lead fingers 60 which are connected to one another by bus bars 64 .
  • the lead frame 58 can include any suitable number of patterns of lead fingers 60 (e.g., 2-12), and a corresponding number of packages 10 can be fabricated at the same time.
  • the patterns of lead fingers 60 will subsequently become the conductive layers 16 , and the conductive traces 22 for the packages 10 .
  • the lead frame 58 includes spaced side rails 62 that facilitate handling by automated equipment such as die attachers and wire bonders.
  • semiconductor dice 14 are attached to the patterns of lead fingers 60 on the lead frame 58 using adhesive layers 24 .
  • a conventional die attacher, and conventional die attach materials for the adhesive layers 24 can be used to attach the dice 14 to the lead frame 58 .
  • wires 32 are wire bonded to the die contacts 30 on the die 14 and to bonding sites 66 on the lead fingers 60 .
  • the bonding sites 66 can comprise a wire bondable metal plating on the lead fingers 60 such as silver or gold.
  • a conventional wire bonder can be used to wire bond the dice 14 to the lead fingers 64 .
  • the insulating layers 18 , 20 can comprise a curable polymer such as photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle.
  • the insulating layers 18 , 20 can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16 .
  • the insulating layers 18 , 20 are formed with thicknesses sufficient to cover the wires 32 and the dice 14 .
  • a thickness of the insulating layers 18 is greater than a loop height of the wires 32
  • a thickness of the insulating layers 20 is greater than a thickness of the dice 14 .
  • the insulating layers 18 are formed with the planar surfaces 42
  • the insulating layers 20 are formed with the planar surfaces 44 .
  • openings 68 are formed through the surfaces 42 of the insulating layers 18 to the lead fingers 60
  • openings 70 are formed through the surfaces 44 of the insulating layers 20 to the lead fingers 60
  • the openings 68 , 70 are preferably formed in patterns that match desired patterns for the external contacts 50 , 52 for the packages 10 .
  • the insulating layers 18 , 20 comprising a photoimageable resist the openings 68 , 70 can be formed by exposing areas of the resist corresponding to the openings 68 , 70 , and then developing the resist to remove the exposed material.
  • One suitable resist is a negative tone, thick film resist sold by Shell Chemical under the trademark “EPON RESIN SU-8”.
  • This resist can be deposited with a thickness of from about 3-50 mils and can be developed with high aspect ratio features.
  • the openings 68 , 70 can also be formed using a mask and an etchant, or can be laser machined through the insulating layers 18 , 20 .
  • a representative diameter of the openings 68 , 70 can be from about 10 ⁇ m to 2 mils or greater.
  • the openings 68 , 70 can be at least partially filled with a conductive material such as a metal, or a conductive polymer, to form the conductive vias 38 , 40 .
  • a conductive material such as a metal, or a conductive polymer
  • One method for depositing a metal in the openings is using an electrolytic deposition process.
  • the bus bars 64 (FIG. 3) on the lead frame 58 can be connected to a current source, such that a metal contained in an electrolytic solution will plate onto areas of the lead fingers 60 aligned with the openings 68 , 70 . This metal will also fill the openings 68 , 70 .
  • a metal can also be deposited within the openings 68 , 70 using another deposition process, such as CVD or electroless deposition.
  • a solder metal can also be screen printed in the openings 68 , 70 as well as with capillary action, or with a vacuum system using a hot solder wave.
  • the metal can completely fill the openings 68 , 70 , or alternately can be layers that cover just the inside surfaces or sidewalls of the openings 68 , 70 .
  • the conductive material can comprise a conductive polymer, such as a metal filled silicone, or an isotropic epoxy.
  • a conductive polymer can be deposited within the openings 68 , 70 , as a viscous material, and then cured as required.
  • a suitable deposition process such as screen printing, or stenciling, can be used to deposit the conductive polymer into the openings 68 , 70 .
  • the external contacts 50 , 52 can be formed on the surfaces 42 , 44 in electrical communication with the conductive vias 38 , 40 .
  • the external contacts 50 , 52 can have a square, rectangular, circular or other peripheral configuration.
  • the external contacts 50 , 52 can be formed during formation of the conductive vias 38 , 40 of a same material using a suitable mask (not shown), such as a hard mask, or a stencil mask.
  • the external contacts 50 , 52 can comprise a different material than the conductive vias 38 , 40 , and can be formed using a separate deposition process.
  • the lead frame can be trimmed to separate the packages 10 .
  • the contact balls 54 can be formed on the external contacts 52 .
  • the contact balls 54 can be attached to the external contacts 52 by soldering, laser reflow, brazing, welding, or applying a conductive adhesive.
  • a solder ball bumper can also be used to bond the contact balls 54 to the external contacts 52 .
  • a suitable solder ball bumper is manufactured by Pac Tech Packaging Technologies of Falkensee, Germany.
  • the contact balls 54 can also be formed on the external contacts 52 using a conventional wire bonder apparatus adapted to form a ball bond, and then to sever the attached wire.
  • the contact balls 54 can also be formed by electrolytic deposition, or electroless deposition, of a metal to form bumps.
  • the contact balls 54 can also comprise a conductive polymer deposited using a suitable deposition process such as screen printing.
  • a representative diameter for the contact balls 54 can be from about 4 mils to 50 mils or more.
  • the electronic assembly 56 comprises three separate packages 10 - 1 , 10 - 2 , 10 - 3 that have been stacked and bonded to one another.
  • a solder reflow process performed in an oven or with a localized heat source, can be used to bond the contact balls 54 , and the external contacts 50 , on adjacent packages 10 .
  • the contact balls 54 on the lowermost package 10 - 3 have been bonded to electrodes 72 on a supporting substrate 74 such as a printed circuit board or a multi chip module substrate.
  • the construction of the packages 10 - 1 , 10 - 2 , 10 - 3 allows the contact balls 54 on the middle package 10 - 2 to be bonded to the external contacts 50 on the lowermost package 10 - 3 .
  • the contact balls 54 on the top package 10 - 1 are bonded to the external contacts 50 on the middle package 10 - 2 .
  • the packages 101 , 10 - 2 , 10 - 3 can have different circuit arrangements. Specifically the conductive traces on each of the packages 10 - 1 , 10 - 2 , 10 - 3 can have a different configuration. Alternately, the wire bonding configuration for the packages 10 - 1 , 10 - 2 , 10 - 3 can be made to provide different circuit arrangements. In either case, with the different circuit arrangements each of the packages 10 - 1 , 10 - 2 , 10 - 3 can perform a different electronic function within the assembly 56 . For example, some of the packages 10 - 1 , 10 - 2 , 10 - 3 can perform address functions while others of the packages 10 - 1 , 10 - 2 , 10 - 3 can perform memory functions.
  • FIGS. 5 A- 5 D a second embodiment semiconductor package 10 A constructed in accordance with the invention is illustrated.
  • the package 10 A includes a substrate 12 A, and a semiconductor die 14 A flip chip mounted to the substrate 12 A.
  • the substrate 12 A comprises three separate layers including a conductive layer 16 A, a first insulating layer 18 A, and a second insulating layer 20 A.
  • the die 14 A includes a semiconductor substrate containing integrated circuits fabricated substantially as previously described for the die 14 .
  • the die 14 A includes a circuit side 26 A (face) and a back side 28 A.
  • the die 14 A includes a pattern of die contacts 30 A (FIG. 5D) on the circuit side 26 A in electrical communication with the integrated circuits contained on the die 14 A.
  • the die contacts 30 A comprise bond pads provided with bumps 76 A made of solder or other bondable material. This type of die 14 A is sometimes referred to as a “bumped die”.
  • the die contacts 30 A are arranged in an area array of rows and columns.
  • the die 14 A has a generally square peripheral outline, and the package 10 A also has a generally square peripheral outline.
  • the conductive layer 16 A includes a pattern of conductive traces 22 A, and the die 14 A is flip chip mounted to the conductive traces 22 A.
  • the conductive traces 22 A can comprise a highly conductive metal such as an alloy of copper.
  • the bumps 76 A on the die contacts 30 A are bonded to bonding sites 78 A on the conductive traces 22 A.
  • the bonding sites 78 A can include a plated metal, such as silver or gold, which facilitates bonding to the bumps 76 A.
  • the first insulating layer 18 A is formed on a first side 34 A of the conductive layer 16 A, and the second insulating layer 20 A is formed on an opposing second side 36 of the conductive layer 16 A.
  • the first insulating layer 18 A covers and electrically insulates the conductive traces 22 A, and the second insulating layer 20 covers and protects the die 14 A.
  • the thickness of the insulating layer 18 A can be several mils or less.
  • the thickness of the insulating layer 20 A can be selected to just cover the die 14 A, such that a thickness TA of the package 10 A can be as small as possible
  • the exposed major surfaces 42 A, 44 A of the insulating layers 18 A, 20 A can be generally planar as shown, and the edges 46 A, 48 A of the insulating layers 18 A, 20 A generally perpendicular to the major surfaces 42 A, 44 A.
  • the insulating layers 18 A, 20 A can be formed of a same material, or can be different materials.
  • the insulating layers 18 A, 20 A can comprise a curable polymer, such as a photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle.
  • the insulating layers 18 A, 20 A can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16 A.
  • the package 10 A includes conductive vias 38 A in the first insulating layer 18 A, and conductive vias 40 A in the second insulating layer 20 A.
  • the conductive vias 38 A, 40 A comprise openings in the insulating layers 18 A, 20 A at least partially filled with a conductive material, such as a metal or a conductive polymer.
  • the openings for the conductive vias 38 A, 40 A can be formed using a suitable process such as developing, etching or laser machining the insulating layers 18 A, 20 A.
  • the conductive vias 38 A in the first insulating layer 11 A terminate on the first side 34 A of the conductive layer 16 A in electrical communication with the conductive traces 22 A.
  • a plurality of first external contacts 50 A are formed on the surface 42 A of the first insulating layer 18 A in electrical communication with the conductive vias 38 A.
  • the first external contacts 50 A comprise generally square shaped, planar pads arranged along a periphery of the package 10 A in rows and columns.
  • the first external contacts 50 A can have other shapes and can be arranged in other configurations, such as a dense grid array of rows and columns.
  • the first external contacts 50 A can comprise any suitable conductive material such as copper, aluminum or a conductive polymer.
  • the first external contacts 50 A can be formed on the surface 42 A using any suitable process such as plating, electroless deposition or screen printing.
  • the conductive vias 40 A in the second insulating layer 20 A terminate on the second side 36 A of the conductive layer 16 A in electrical communication with the conductive traces 22 A.
  • a plurality of second external contacts 52 A are formed on the surface 44 A of the second insulating layer 20 A in electrical communication with the conductive vias 40 A.
  • the second external contacts 52 A are arranged in a pattern that matches the pattern of the first external contacts 50 A. This permits the package 10 A to be stacked to similar packages to form an electronic assembly 56 A (FIG. 8).
  • the second external contacts 52 A can have a same configuration and can comprise the same material as the first external contacts 52 A.
  • the second external contacts 52 A can include metal or conductive polymer contact balls 54 A configured to facilitate bonding to the first external contacts 50 A on an adjacent package of the electronic assembly 56 A (FIG. 8).
  • FIGS. 6 A- 6 G steps in a method for fabricating the package 10 A are illustrated.
  • a panel 80 A which comprises a metal layer 82 A and a first insulating layer 84 A is provided.
  • the panel is configured to fabricate four packages 10 A as indicated by the dotted lines.
  • the panel 80 A can be configured to fabricate a greater or lesser number of packages 10 A.
  • the first insulating layer 84 A will subsequently become the first insulating layer 18 A (FIG. 5A) for each of the packages 10 A.
  • the first insulating layer 84 A can comprise an electrically insulating material such as an organic polymer resin reinforced with glass fibers.
  • Exemplary materials include bismaleimide-triazine (BT), epoxy resins (e.g., “FR-4” and “FR-5”), and polyimide resins. These materials can be formed with a desired thickness, and then punched, machined, or otherwise formed with a required peripheral configuration, and with required features.
  • the metal layer 82 A comprises a highly conductive metal which is blanket deposited or laminated to the first insulating layer 84 A, and will be subsequently etched to form the conductive traces 22 A.
  • a preferred metal for the metal layer 82 A is copper.
  • suitable metals include aluminum, titanium, tungsten, tantalum, platinum, molybdenum, cobalt, nickel, gold, and iridium.
  • the metal layer 82 A and the insulating layer 84 A can be constructed from a commercially produced bi-material core, such as a copper clad bismaleimide-triazine (BT) core, available from Mitsubishi Gas Chemical Corp., Japan.
  • a representative weight of the copper can be from 0.5 oz to 2 oz. per square foot.
  • the metal layer 82 A is etched to form the conductive traces 22 A.
  • the etching step can be performed by forming a mask (not shown) on the metal layer 82 A, such as a resist mask, which includes openings defined by exposure and development steps, and then etching through the openings in the mask.
  • FIG. 7B illustrates the four separate patterns of conductive traces 22 A formed by the etching step. These separate patterns will be used to fabricate four separate packages 10 A.
  • the bonding sites 78 A can also be formed on the conductive traces 22 A by plating a metal such as gold or silver in areas that correspond to the location of the bumps 76 A on the die 14 A. Again, a mask (not shown) can be used to perform the plating step.
  • the semiconductor dice 14 A are flip chip bonded to the conductive traces 22 A.
  • the bumps 76 A on the dice 14 A are aligned with, and then bonded to the bonding sites 78 A on the conductive traces 22 A.
  • the flip chip bonding step can be performed using techniques and equipment that are known in the art. For example, flux can be applied to the bonding sites 78 A to temporarily hold the dice 14 A on the bonding sites 78 A.
  • the bumps 76 A can then be heated in an oven, or using a localized heat source, to reflow the solder and form a metallurgical bond between the bumps 76 A and the bonding sites 78 A.
  • a second insulating layer 86 A can be blanket formed on the panel 80 A to cover the dice 14 A.
  • the second insulating layer 86 A will subsequently become the second insulating layer 20 A (FIG. 5A) for each package 10 A.
  • the second insulating layer 86 A can comprise a curable polymer such as photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle.
  • openings 68 A are formed through the insulating layer 84 A to the conductive traces 22 A, and openings 70 A are formed through the insulating layer 86 A to the conductive traces 22 A.
  • the openings 68 A, 70 A are preferably formed in patterns that match desired patterns for the external contacts 50 A, 52 A for the packages 10 A.
  • the openings 68 A, 70 A can be formed using a developing, etching or laser machining process as previously described.
  • the openings 68 A, 70 A can be at least partially filled with a conductive material such as a metal or a conductive polymer to form the conductive vias 38 A, 40 A. This step can also be performed as previously described. As also shown in FIG. 6F the external contacts 50 A, 52 A and contact balls 54 A can also be formed as previously described.
  • a singulating step can be performed to separate the packages 10 A from the panel 80 A.
  • the singulating step can be performed using a suitable process such as cutting, shearing, punching or etching.
  • the first insulating layer 84 A becomes the first insulating layers 18 A for the packages 10 A.
  • the second insulating layer 86 A becomes the second insulating layers 20 A for the packages 10 A.
  • two or more panels 80 A can be stacked, and the contact balls 54 A and external contacts 50 A on adjacent packages 10 A bonded to another.
  • a solder reflow process performed in an oven or with a localized heat source, can be used to bond the contact balls 54 A and the external contacts 50 A on adjacent packages 10 A.
  • the panels 80 A can be singulated to form stacked assemblies, such as the assembly 56 A shown in FIG. 8.
  • the electronic assembly 56 A comprises four separate packages 10 A- 1 , 10 A- 2 , 10 A- 3 , 10 A- 4 that have been stacked and bonded to one another.
  • the contact balls 54 A on the lowermost package 10 A- 4 have been bonded to electrodes 72 A on a supporting substrate 74 A such as a printed circuit board or a multi chip module substrate.
  • the different packages 10 A- 1 , 10 A- 2 , 10 A- 3 , 10 A- 4 of the assembly 56 A can have different circuit arrangements and can perform different circuit functions in the assembly 56 A.
  • the invention provides a stackable semiconductor package, a method for fabricating the package, and an electronic assembly including two or more of the packages in a stacked configuration.

Abstract

A semiconductor package includes a substrate and a semiconductor die wire bonded, or alternately flip chip bonded, to the substrate. The substrate includes three separate layers including a conductive layer having a pattern of conductive traces, a first insulating layer covering the conductive traces, and a second insulating layer covering the die. The insulating layers also include planar surfaces having external contacts, and conductive vias in electrical communication with the external contacts and with the conductive traces. The external contacts have matching patterns, such that the package can be stacked on a substantially identical package to form a stacked electronic assembly. In addition, the packages in the stacked assembly can have different circuit configurations, and can perform different functions in the assembly. A method for fabricating the package includes the steps of providing the conductive layer having the conductive traces, attaching the die to the conductive traces, forming the first insulating layer on the conductive layer, forming the second insulating layer on the die, forming the conductive vias through the insulating layers, and then forming the external contacts on the planar surfaces of the insulating layers.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation-in-part of U.S. patent application Ser. No. 09/259,861, filed Mar. 1, 1999, U.S. Pat. No. 6,271,056, which is a division of U.S. patent application Ser. No. 09/092,779, filed Jun. 5, 1998, U.S. Pat. No. 6,020,629.[0001]
  • FIELD OF THE INVENTION
  • This invention relates generally to semiconductor packaging. More particularly, this invention relates to a stackable semiconductor package having an internal conductive layer, to a method for fabricating the package and to an electronic assembly incorporating the package. [0002]
  • BACKGROUND OF THE INVENTION
  • Semiconductor dice or chips are typically contained in semiconductor packages. This is sometimes referred to as the first level of packaging. A package is required to support, protect, and dissipate heat from a die, and to provide a lead system for power and signal distribution to the die. Typically, the package includes a substrate for supporting the die, an encapsulant for protecting the die and external contacts that provide the lead system to the die. [0003]
  • For example, the substrate can comprise a lead frame for plastic packages, or a circuit board material for BGA packages. The encapsulant can comprise a plastic body which completely encloses the die and the substrate, or simply a glob top which encapsulates only the die. Depending on the type of package, the external contacts can comprise leads, solder balls, pads or pins. [0004]
  • Semiconductor packages can also be constructed such that several packages can be stacked with their external contacts electrically interconnected. The present invention is directed to a semiconductor package that is designed for stacking with similar packages for constructing an electronic assembly. The package includes an internal conductive layer that simplifies the fabrication process, and allows different packages of the assembly to have different circuit configurations. [0005]
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, a stackable semiconductor package, a method for fabricating the package, and an electronic assembly constructed using multiple packages are provided. [0006]
  • The package includes a substrate, and a semiconductor die attached to the substrate. The substrate comprises three separate layers including a conductive layer having conductive traces in a desired configuration, and first and second insulating layers on opposing sides of the conductive layer. One of the insulating layers covers the die, and one of the insulating layers covers the conductive traces. The package also includes electrically conductive vias through the insulating layers in electrical communication with the conductive traces. In addition, the package includes arrays of external contacts, such as pads or balls, arranged in matching patterns on each insulating layer in electrical communication with the conductive vias and the conductive traces. [0007]
  • In a first embodiment of the package, the conductive layer comprises a segment of a lead frame having lead fingers which form the conductive traces. In addition, the die is attached and wire bonded to the lead fingers, and the insulating layers are applied to the opposing sides of the lead fingers. Further, the insulating layers comprise a polymer, such as a photoimageable resist, a cured layer, or a tape material, that is etched, developed or machined with openings for the conductive vias. [0008]
  • In a second embodiment of the package, the conductive layer comprises a metal layer, such as copper, patterned with the conductive traces. In this embodiment, the metal layer can be deposited on, or laminated to one of the insulating layers, and then etched to form the conductive traces. In addition, the die is flip chip mounted to the conductive traces, and covered by the other insulating layer. [0009]
  • A method for fabricating the first embodiment package includes the steps of providing the lead frame, and then attaching and wire bonding a plurality of dice to the lead fingers. The method also includes the steps of forming the insulating layers on the lead fingers and the die, forming the openings in the insulating layers, and then depositing a conductive material into the openings to form the conductive vias. In addition, the method includes the steps of forming matching patterns of external contacts on the insulating layers in electrical communication with the conductive vias, and then singulating the lead frame into separate packages. [0010]
  • A method for fabricating the second embodiment package includes the steps of providing the conductive layer on the first insulating layer, and etching the conductive layer to form the conductive traces. In this embodiment the conductive layer and the first insulating layer can be provided as a bi-material panel, such as a glass resin/copper laminate. The method also includes the step of flip chip bonding a plurality of dice to the conductive traces, and then covering the dice with the second insulating layer. In addition, the method includes the steps of forming matching patterns of external contacts on the insulating layers in electrical communication with the conductive vias, and then singulating the panel into separate packages. [0011]
  • In either embodiment, the package is configured for stacking to substantially similar packages to form the electronic assembly. In addition, different packages of the assembly can have different configurations of conductive traces or wire bonds, that provide customized circuit configurations for the different layers of the assembly. This allows selected packages of the assembly to perform a required electronic function, such as address, while the remaining package perform other electronic functions. Rather than providing different circuit configurations in the conductive traces, different wire bonding configurations for the conductive traces can be used.[0012]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is an enlarged cross sectional view of a first embodiment semiconductor package constructed in accordance with the invention; [0013]
  • FIG. 1B is cross sectional view of the package taken along line [0014] 1B-1B of FIG. 1A illustrating a conductive layer of the package;
  • FIG. 1C is a bottom view of the package taken along [0015] line 1C-1C of FIG. 1A illustrating external contacts of the package;
  • FIG. 1D is a plan view of the package taken along [0016] line 1D-1D of FIG. 1A illustrating external contacts of the package;
  • FIGS. [0017] 2A-2E are schematic cross sectional views illustrating steps in a method for fabricating the package of FIG. 1A;
  • FIG. 3 is a plan view taken along line [0018] 3-3 of FIG. 2A illustrating the conductive layer prior to fabrication of the package;
  • FIG. 4 is a cross sectional view of an assembly constructed using several of the packages of FIG. 1A; [0019]
  • FIG. 5A is an enlarged cross sectional view of a second embodiment semiconductor package constructed in accordance with the invention; [0020]
  • FIG. 5B is a bottom view taken along [0021] line 5B-5B of FIG. 5A illustrating external contacts of the package;
  • FIG. 5C is a cross sectional view taken along [0022] line 5C-5C of FIG. 5A illustrating a conductive layer of the package;
  • FIG. 5D is a cross sectional view taken along section line [0023] 5D-5D of FIG. 5A illustrating flip chip bonding of bumps on a die to the conductive layer;
  • FIGS. [0024] 6A-6G are schematic cross sectional views illustrating steps in a method for fabricating the package of FIG. 5A;
  • FIG. 7A is a plan view taken along [0025] line 7A-7A of FIG. 6A illustrating a bi-material panel for fabricating the package of FIG. 5A;
  • FIG. 7B is a bottom view taken along line [0026] 7B-7B of FIG. 6B illustrating patterns of conductive traces on the panel; and
  • FIG. 8 is a cross sectional view of an assembly constructed using several of the packages of FIG. 5A.[0027]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring to FIGS. [0028] 1A-1D, a first embodiment semiconductor package 10 constructed in accordance with the invention is illustrated. The package 10 includes a substrate 12, and a semiconductor die 14 attached and wire bonded to the substrate 12. The substrate 12 comprises three separate layers including a conductive layer 16, a first insulating layer 18, and a second insulating layer 20.
  • The [0029] die 14 includes a semiconductor substrate, such as silicon or gallium arsenide, containing integrated circuits fabricated using well known processes. The die 14 can be a conventional semiconductor component such as a dynamic random access memory (DRAM), a synchronous DRAM (SDRAM) , a static random-access memory (SRAM), an erasable programmable read-only memory (EPROM), a logic circuit (LOGIC), or any other semiconductor device that requires packaging.
  • The [0030] die 14 includes a circuit side 26 (face) and a back side 28. In addition, the die 14 includes a pattern of die contacts 30 on the circuit side 26 in electrical communication with the integrated circuits contained on the die 14. In the illustrative embodiment, the die contacts 30 comprise planar bond pads formed of a wire bondable material (e.g., aluminum). In addition, the die contacts 30 are arranged in a single row along a center line of the circuit side 26 (e.g., center connect). However, the die contacts 30 can comprise any type of die contact including bumped contacts arranged in any suitable pattern (e.g., edge connect, end connect) . Also for illustrative purposes, the die contacts 30 are shown as being recessed below a passivation layer on the circuit side 26 of the die 14 as is conventional.
  • In the illustrative embodiment the [0031] die 14 has a generally rectangular peripheral outline, and the package 10 also has a generally rectangular peripheral outline. However, the die 14 and the package 10 can alternately have any peripheral outline such as square, circular or oval. Also, a thickness of the die 14 can be conventional with a thickness of between about 0.2 mm and 0.5 mm being representative.
  • As shown in FIG. 1B, the [0032] conductive layer 16 includes a pattern of conductive traces 22 configured for attachment to the circuit side 26 of the die 14. The conductive traces 22 are also configured for wire bonding to the die contacts 30 on the die 14, and can include plated metal layers, such as silver or gold, to facilitate wire bonding. The conductive layer 16 can comprise a highly conductive metal such as an alloy of nickel or copper selectively plated with silver. In the illustrative embodiment the conductive layer 16 comprises a segment of a lead frame similar to a lead-on-chip lead frame. As such, the conductive traces 22 are formed by the lead fingers of the lead frame.
  • As also shown in FIG. 1B, [0033] wires 32 are bonded to the tip portions of the conductive traces 22, and to the die contacts 30 on the die 14. In addition, an adhesive layer 24 (FIG. 1A) attaches the face side 26 of the die 14 to the conductive traces 22. The adhesive layer 24 can comprise a curable polymer, such as an epoxy, or an adhesive tape suitable for die attach.
  • As shown in FIG. 1A, the first insulating [0034] layer 18 is formed on a first side 34 of the conductive layer 16, and the second insulating layer 20 is formed on an opposing second side 36 of the conductive layer 16. The first insulating layer 18 covers and electrically insulates the wires 32, and the second insulating layer 20 covers and protects the die 14. The thicknesses of the insulating layers 18, 20 can be selected to just cover the wires 32 and the die 14, such that a thickness T of the package 10 can be as small as possible In addition, the exposed major surfaces, 42, 44 of the insulating layers 18, 20 can be generally planar as shown, and the edges 46, 48 of the insulating layers 18, 20 generally perpendicular to the major surfaces 42, 44.
  • The insulating layers [0035] 18, 20 can be formed of a same material, or can be different materials. For example, the insulating layers 18, 20 can comprise a curable polymer, such as a photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle. Alternately, the insulating layers 18, 20 can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16.
  • As also shown in FIG. 1A, the [0036] package 10 includes conductive vias 38 in the first insulating layer 18, and conductive vias 40 in the second insulating layer 20. The conductive vias 38, 40 comprise openings in the insulating layers 18, 20 at least partially filled with a conductive material, such as a metal or a conductive polymer. The openings for the conductive vias 38, 40 can be formed using a suitable process such as developing, etching or laser machining the insulating layers 18, 20.
  • The [0037] conductive vias 38 in the first insulating layer 18 terminate on the first side 34 of the conductive layer 16 in electrical communication with the conductive traces 22. In addition, as shown in FIG. 1D, a plurality of first external contacts 50, are formed on the surface 42 of the first insulating layer 18 in electrical communication with the conductive vias 38. In the illustrative embodiment, the first external contacts 50 comprise generally square shaped, planar pads arranged along the longitudinal edges of the package 10. However, the first external contacts 50 can have other shapes and can be arranged in other configurations, such as a dense grid array of rows and columns. In addition, the first external contacts 50 can comprise any suitable conductive material such as copper, aluminum or a conductive polymer. Also, the first external contacts 50 can be formed on the surface 42 using any suitable process such as plating, electroless deposition or screen printing.
  • The [0038] conductive vias 40 in the second insulating layer 20 terminate on the second side 36 of the conductive layer 16 in electrical communication with the conductive traces 22. In addition, as shown in FIG. 1C, a plurality of second external contacts 52, are formed on the surface 44 of the second insulating layer 20 in electrical communication with the conductive vias 40. The second external contacts 52 are arranged in a pattern that matches the pattern of the first external contacts 50. This permits the package 10 to be stacked to similar packages to form an electronic assembly 56 (FIG. 4). The second external contacts 52 can have the same configuration, and can comprise the same material as the first external contacts 52. In addition, the second external contacts 52 can include metal or conductive polymer contact balls 54 configured to facilitate bonding to the first external contacts 50 on an adjacent package of the electronic assembly 56 (FIG. 4).
  • Referring to FIGS. [0039] 2A-2E, steps in a method for fabricating the package 10 are illustrated. Initially, as shown in FIG. 2A, a lead frame 58 is provided. As shown in FIG. 3, the lead frame 58 includes a plurality of patterns of lead fingers 60 which are connected to one another by bus bars 64. For simplicity only two patterns of lead fingers 60 are illustrated, and only two packages 10 at a time are being fabricated. However, the lead frame 58 can include any suitable number of patterns of lead fingers 60 (e.g., 2-12), and a corresponding number of packages 10 can be fabricated at the same time. The patterns of lead fingers 60 will subsequently become the conductive layers 16, and the conductive traces 22 for the packages 10. As also shown in FIG. 3, the lead frame 58 includes spaced side rails 62 that facilitate handling by automated equipment such as die attachers and wire bonders.
  • Next, as shown in FIG. 2B, [0040] semiconductor dice 14 are attached to the patterns of lead fingers 60 on the lead frame 58 using adhesive layers 24. A conventional die attacher, and conventional die attach materials for the adhesive layers 24, can be used to attach the dice 14 to the lead frame 58. As also shown in FIG. 2B, wires 32 are wire bonded to the die contacts 30 on the die 14 and to bonding sites 66 on the lead fingers 60. The bonding sites 66 can comprise a wire bondable metal plating on the lead fingers 60 such as silver or gold. In addition, a conventional wire bonder can be used to wire bond the dice 14 to the lead fingers 64.
  • Next, as shown in FIG. 2C, the first insulating [0041] layer 18 and the second insulating layer 20 for each package 10 are formed on the lead frame 58. The insulating layers 18, 20 can comprise a curable polymer such as photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle. Alternately, the insulating layers 18, 20 can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16. The insulating layers 18, 20 are formed with thicknesses sufficient to cover the wires 32 and the dice 14. Specifically, a thickness of the insulating layers 18 is greater than a loop height of the wires 32, and a thickness of the insulating layers 20 is greater than a thickness of the dice 14. Also, the insulating layers 18 are formed with the planar surfaces 42, and the insulating layers 20 are formed with the planar surfaces 44.
  • As also shown in FIG. 2C, [0042] openings 68 are formed through the surfaces 42 of the insulating layers 18 to the lead fingers 60, and openings 70 are formed through the surfaces 44 of the insulating layers 20 to the lead fingers 60. The openings 68, 70 are preferably formed in patterns that match desired patterns for the external contacts 50, 52 for the packages 10. With the insulating layers 18, 20 comprising a photoimageable resist the openings 68, 70 can be formed by exposing areas of the resist corresponding to the openings 68, 70, and then developing the resist to remove the exposed material. One suitable resist is a negative tone, thick film resist sold by Shell Chemical under the trademark “EPON RESIN SU-8”. This resist can be deposited with a thickness of from about 3-50 mils and can be developed with high aspect ratio features. The openings 68, 70 can also be formed using a mask and an etchant, or can be laser machined through the insulating layers 18, 20. A representative diameter of the openings 68, 70 can be from about 10 μm to 2 mils or greater.
  • Next, as shown in FIG. 2D, the [0043] openings 68, 70 can be at least partially filled with a conductive material such as a metal, or a conductive polymer, to form the conductive vias 38, 40. One method for depositing a metal in the openings is using an electrolytic deposition process. In this case the bus bars 64 (FIG. 3) on the lead frame 58 can be connected to a current source, such that a metal contained in an electrolytic solution will plate onto areas of the lead fingers 60 aligned with the openings 68, 70. This metal will also fill the openings 68, 70.
  • A metal can also be deposited within the [0044] openings 68, 70 using another deposition process, such as CVD or electroless deposition. A solder metal can also be screen printed in the openings 68, 70 as well as with capillary action, or with a vacuum system using a hot solder wave. In addition, the metal can completely fill the openings 68, 70, or alternately can be layers that cover just the inside surfaces or sidewalls of the openings 68, 70. Also, rather than being a metal, the conductive material can comprise a conductive polymer, such as a metal filled silicone, or an isotropic epoxy. A conductive polymer can be deposited within the openings 68, 70, as a viscous material, and then cured as required. A suitable deposition process, such as screen printing, or stenciling, can be used to deposit the conductive polymer into the openings 68, 70.
  • As also shown in FIG. 2D, the [0045] external contacts 50, 52 can be formed on the surfaces 42, 44 in electrical communication with the conductive vias 38, 40. The external contacts 50, 52 can have a square, rectangular, circular or other peripheral configuration. In addition, the external contacts 50, 52 can be formed during formation of the conductive vias 38, 40 of a same material using a suitable mask (not shown), such as a hard mask, or a stencil mask. Alternately, the external contacts 50, 52 can comprise a different material than the conductive vias 38, 40, and can be formed using a separate deposition process.
  • Next, as shown in FIG. 2E, the lead frame can be trimmed to separate the [0046] packages 10. Also, either prior to, or after the separation process, the contact balls 54 can be formed on the external contacts 52. The contact balls 54 can be attached to the external contacts 52 by soldering, laser reflow, brazing, welding, or applying a conductive adhesive. A solder ball bumper can also be used to bond the contact balls 54 to the external contacts 52. A suitable solder ball bumper is manufactured by Pac Tech Packaging Technologies of Falkensee, Germany. The contact balls 54 can also be formed on the external contacts 52 using a conventional wire bonder apparatus adapted to form a ball bond, and then to sever the attached wire. The contact balls 54 can also be formed by electrolytic deposition, or electroless deposition, of a metal to form bumps. The contact balls 54 can also comprise a conductive polymer deposited using a suitable deposition process such as screen printing. A representative diameter for the contact balls 54 can be from about 4 mils to 50 mils or more.
  • Referring to FIG. 4, the [0047] electronic assembly 56 is illustrated. The assembly 56 comprises three separate packages 10-1, 10-2, 10-3 that have been stacked and bonded to one another. A solder reflow process, performed in an oven or with a localized heat source, can be used to bond the contact balls 54, and the external contacts 50, on adjacent packages 10. In addition, the contact balls 54 on the lowermost package 10-3 have been bonded to electrodes 72 on a supporting substrate 74 such as a printed circuit board or a multi chip module substrate. The construction of the packages 10-1, 10-2, 10-3 allows the contact balls 54 on the middle package 10-2 to be bonded to the external contacts 50 on the lowermost package 10-3. In addition, the contact balls 54 on the top package 10-1 are bonded to the external contacts 50 on the middle package 10-2.
  • One feature of the [0048] assembly 56 is that the packages 101, 10-2, 10-3 can have different circuit arrangements. Specifically the conductive traces on each of the packages 10-1, 10-2, 10-3 can have a different configuration. Alternately, the wire bonding configuration for the packages 10-1, 10-2, 10-3 can be made to provide different circuit arrangements. In either case, with the different circuit arrangements each of the packages 10-1, 10-2, 10-3 can perform a different electronic function within the assembly 56. For example, some of the packages 10-1, 10-2, 10-3 can perform address functions while others of the packages 10-1, 10-2, 10-3 can perform memory functions.
  • Referring to FIGS. [0049] 5A-5D, a second embodiment semiconductor package 10A constructed in accordance with the invention is illustrated. The package 10A includes a substrate 12A, and a semiconductor die 14A flip chip mounted to the substrate 12A. The substrate 12A comprises three separate layers including a conductive layer 16A, a first insulating layer 18A, and a second insulating layer 20A.
  • The [0050] die 14A includes a semiconductor substrate containing integrated circuits fabricated substantially as previously described for the die 14. In addition, the die 14A includes a circuit side 26A (face) and a back side 28A. In addition, the die 14A includes a pattern of die contacts 30A (FIG. 5D) on the circuit side 26A in electrical communication with the integrated circuits contained on the die 14A. In this embodiment, the die contacts 30A comprise bond pads provided with bumps 76A made of solder or other bondable material. This type of die 14A is sometimes referred to as a “bumped die”. In addition, the die contacts 30A are arranged in an area array of rows and columns. In the illustrative embodiment the die 14A has a generally square peripheral outline, and the package 10A also has a generally square peripheral outline.
  • As shown in FIG. 5C, the [0051] conductive layer 16A includes a pattern of conductive traces 22A, and the die 14A is flip chip mounted to the conductive traces 22A. The conductive traces 22A can comprise a highly conductive metal such as an alloy of copper. As shown in FIG. 5D, the bumps 76A on the die contacts 30A are bonded to bonding sites 78A on the conductive traces 22A. The bonding sites 78A can include a plated metal, such as silver or gold, which facilitates bonding to the bumps 76A.
  • As shown in FIG. 5A, the first insulating [0052] layer 18A is formed on a first side 34A of the conductive layer 16A, and the second insulating layer 20A is formed on an opposing second side 36 of the conductive layer 16A. The first insulating layer 18A covers and electrically insulates the conductive traces 22A, and the second insulating layer 20 covers and protects the die 14A. The thickness of the insulating layer 18A can be several mils or less. The thickness of the insulating layer 20A can be selected to just cover the die 14A, such that a thickness TA of the package 10A can be as small as possible In addition, the exposed major surfaces 42A, 44A of the insulating layers 18A, 20A can be generally planar as shown, and the edges 46A, 48A of the insulating layers 18A, 20A generally perpendicular to the major surfaces 42A, 44A.
  • The insulating layers [0053] 18A, 20A can be formed of a same material, or can be different materials. For example, the insulating layers 18A, 20A can comprise a curable polymer, such as a photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle. Alternately, the insulating layers 18A, 20A can comprise a tape material such as polyimide tape, or “KAPTON TAPE” having an adhesive surface which adheres to the conductive layer 16A.
  • As also shown in FIG. 5A, the [0054] package 10A includes conductive vias 38A in the first insulating layer 18A, and conductive vias 40A in the second insulating layer 20A. The conductive vias 38A, 40A comprise openings in the insulating layers 18A, 20A at least partially filled with a conductive material, such as a metal or a conductive polymer. The openings for the conductive vias 38A, 40A can be formed using a suitable process such as developing, etching or laser machining the insulating layers 18A, 20A.
  • The [0055] conductive vias 38A in the first insulating layer 11A terminate on the first side 34A of the conductive layer 16A in electrical communication with the conductive traces 22A. In addition, a plurality of first external contacts 50A, are formed on the surface 42A of the first insulating layer 18A in electrical communication with the conductive vias 38A. In the illustrative embodiment, the first external contacts 50A comprise generally square shaped, planar pads arranged along a periphery of the package 10A in rows and columns. However, the first external contacts 50A can have other shapes and can be arranged in other configurations, such as a dense grid array of rows and columns. In addition, the first external contacts 50A can comprise any suitable conductive material such as copper, aluminum or a conductive polymer. Also, the first external contacts 50A can be formed on the surface 42A using any suitable process such as plating, electroless deposition or screen printing.
  • The [0056] conductive vias 40A in the second insulating layer 20A terminate on the second side 36A of the conductive layer 16A in electrical communication with the conductive traces 22A. In addition, as shown in FIG. 5B, a plurality of second external contacts 52A, are formed on the surface 44A of the second insulating layer 20A in electrical communication with the conductive vias 40A. The second external contacts 52A are arranged in a pattern that matches the pattern of the first external contacts 50A. This permits the package 10A to be stacked to similar packages to form an electronic assembly 56A (FIG. 8). The second external contacts 52A can have a same configuration and can comprise the same material as the first external contacts 52A. In addition, the second external contacts 52A can include metal or conductive polymer contact balls 54A configured to facilitate bonding to the first external contacts 50A on an adjacent package of the electronic assembly 56A (FIG. 8).
  • Referring to FIGS. [0057] 6A-6G, steps in a method for fabricating the package 10A are illustrated. Initially, as shown in FIG. 6A, a panel 80A which comprises a metal layer 82A and a first insulating layer 84A is provided. As shown in FIG. 7A, the panel is configured to fabricate four packages 10A as indicated by the dotted lines. As is apparent, the panel 80A can be configured to fabricate a greater or lesser number of packages 10A.
  • The first insulating [0058] layer 84A will subsequently become the first insulating layer 18A (FIG. 5A) for each of the packages 10A. The first insulating layer 84A can comprise an electrically insulating material such as an organic polymer resin reinforced with glass fibers. Exemplary materials include bismaleimide-triazine (BT), epoxy resins (e.g., “FR-4” and “FR-5”), and polyimide resins. These materials can be formed with a desired thickness, and then punched, machined, or otherwise formed with a required peripheral configuration, and with required features.
  • The [0059] metal layer 82A comprises a highly conductive metal which is blanket deposited or laminated to the first insulating layer 84A, and will be subsequently etched to form the conductive traces 22A. However, it is to be understood that an additive process, such as electroless deposition through a mask, can be used to form the conductive traces 22A in required patterns. A preferred metal for the metal layer 82A is copper. Other suitable metals include aluminum, titanium, tungsten, tantalum, platinum, molybdenum, cobalt, nickel, gold, and iridium. If desired, the metal layer 82A and the insulating layer 84A can be constructed from a commercially produced bi-material core, such as a copper clad bismaleimide-triazine (BT) core, available from Mitsubishi Gas Chemical Corp., Japan. A representative weight of the copper can be from 0.5 oz to 2 oz. per square foot.
  • Next, as shown in FIG. 6B, the [0060] metal layer 82A is etched to form the conductive traces 22A. The etching step can be performed by forming a mask (not shown) on the metal layer 82A, such as a resist mask, which includes openings defined by exposure and development steps, and then etching through the openings in the mask. FIG. 7B illustrates the four separate patterns of conductive traces 22A formed by the etching step. These separate patterns will be used to fabricate four separate packages 10A. Following the etching step the bonding sites 78A can also be formed on the conductive traces 22A by plating a metal such as gold or silver in areas that correspond to the location of the bumps 76A on the die 14A. Again, a mask (not shown) can be used to perform the plating step.
  • Next, as shown in FIG. 6C, the [0061] semiconductor dice 14A are flip chip bonded to the conductive traces 22A. During the flip chip bonding step, the bumps 76A on the dice 14A are aligned with, and then bonded to the bonding sites 78A on the conductive traces 22A. The flip chip bonding step can be performed using techniques and equipment that are known in the art. For example, flux can be applied to the bonding sites 78A to temporarily hold the dice 14A on the bonding sites 78A. The bumps 76A can then be heated in an oven, or using a localized heat source, to reflow the solder and form a metallurgical bond between the bumps 76A and the bonding sites 78A.
  • Next, as shown in FIG. 6D, a second [0062] insulating layer 86A can be blanket formed on the panel 80A to cover the dice 14A. The second insulating layer 86A will subsequently become the second insulating layer 20A (FIG. 5A) for each package 10A. The second insulating layer 86A can comprise a curable polymer such as photoimageable resist, polyimide, BCB (benzocyclobutene) or a thermal set epoxy, formed using a suitable process such as molding, or dispensing through a nozzle.
  • Next as shown in FIG. 6E, [0063] openings 68A are formed through the insulating layer 84A to the conductive traces 22A, and openings 70A are formed through the insulating layer 86A to the conductive traces 22A. The openings 68A, 70A are preferably formed in patterns that match desired patterns for the external contacts 50A, 52A for the packages 10A. The openings 68A, 70A can be formed using a developing, etching or laser machining process as previously described.
  • Next, as shown in FIG. 6F, the [0064] openings 68A, 70A can be at least partially filled with a conductive material such as a metal or a conductive polymer to form the conductive vias 38A, 40A. This step can also be performed as previously described. As also shown in FIG. 6F the external contacts 50A, 52A and contact balls 54A can also be formed as previously described.
  • Next, as shown in FIG. 6G, a singulating step can be performed to separate the [0065] packages 10A from the panel 80A. The singulating step can be performed using a suitable process such as cutting, shearing, punching or etching. In the singulated packages 10A, the first insulating layer 84A becomes the first insulating layers 18A for the packages 10A. Similarly, the second insulating layer 86A becomes the second insulating layers 20A for the packages 10A.
  • As also shown in FIG. 6G, prior to the singulating step, two or [0066] more panels 80A can be stacked, and the contact balls 54A and external contacts 50A on adjacent packages 10A bonded to another. A solder reflow process, performed in an oven or with a localized heat source, can be used to bond the contact balls 54A and the external contacts 50A on adjacent packages 10A. Following the bonding step, the panels 80A can be singulated to form stacked assemblies, such as the assembly 56A shown in FIG. 8.
  • Referring to FIG. 8, the [0067] electronic assembly 56A is illustrated. The assembly 56A comprises four separate packages 10A-1, 10A-2, 10A-3, 10A-4 that have been stacked and bonded to one another. In addition, the contact balls 54A on the lowermost package 10A-4 have been bonded to electrodes 72A on a supporting substrate 74A such as a printed circuit board or a multi chip module substrate. As previously described the different packages 10A-1, 10A-2, 10A-3, 10A-4 of the assembly 56A can have different circuit arrangements and can perform different circuit functions in the assembly 56A.
  • Thus the invention provides a stackable semiconductor package, a method for fabricating the package, and an electronic assembly including two or more of the packages in a stacked configuration. Although the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be made without departing from the scope of the invention as defined by the following claims. [0068]

Claims (50)

We claim:
1. A semiconductor package comprising:
a substrate comprising three separate layers include a conductive layer comprising a plurality of conductive traces, a first insulating layer on a first side of the conductive layer, and a second insulating layer on a second side of the conductive layer;
a semiconductor die attached to the second side of the conductive layer in electrical communication with the conductive traces and at least partially covered by the second insulating layer;
a plurality of first external contacts on the first insulating layer and a plurality of second external contacts on the second insulating layer in a matching pattern; and
a plurality of conductive vias in the first insulating layer and in the second insulating layer in electrical communication with the first external contacts, the second external contacts and the conductive traces.
2. The semiconductor package of claim 1 further comprising a plurality of wires bonded to the die and to the conductive traces, and wherein the wires are covered by the first insulating layer and the die is covered by the second insulating layer.
3. The semiconductor package of claim 1 wherein the die is flip chip bonded to the second side of the conductive traces, the conductive traces are covered by the first insulating layer and the die is covered by the second insulating layer.
4. The semiconductor package of claim 1 further comprising a second semiconductor package stacked on the semiconductor package comprising a plurality of third external contacts bonded to the first external contacts or to the second external contacts.
5. The semiconductor package of claim 1 further comprising a second semiconductor package stacked on the semiconductor package comprising a plurality of third external contacts bonded to the first external contacts or to the second external contacts, and a plurality of second conductive traces having a different circuit configuration than the conductive traces.
6. A semiconductor package comprising:
a conductive layer comprising a plurality of conductive traces having a first side and an opposing second side;
a semiconductor die attached to the conductive layer in electrical communication with the conductive traces;
a first insulating on the first side covering the conductive traces and having a first planar surface;
a second insulating layer on the second side covering the die and having a second planar surface;
a plurality of first external contacts on the first surface in a first pattern;
a plurality of first conductive vias in the first insulating layer in electrical communication with the first external contacts and the conductive traces;
a plurality of second external contacts on the second surface in a second pattern matching the first pattern; and
a plurality of second conductive vias in the second insulating layer in electrical communication with the second external contacts and the conductive traces.
7. The semiconductor package of claim 6 further comprising a plurality of wires bonded to the die and to the conductive traces, and covered by the first insulating layer.
8. The semiconductor package of claim 6 wherein the conductive layer comprises a segment of a lead frame, and the die is wire bonded to the conductive traces.
9. The semiconductor package of claim 6 wherein the die is flip chip bonded to the conductive traces.
10. The semiconductor package of claim 6 wherein the first insulating layer comprises a glass filled resin and the die is flip chip bonded to the conductive traces.
11. A semiconductor package comprising:
a conductive layer comprising a plurality of conductive traces, the conductive layer comprising a segment of a lead frame having a first surface and an opposing second surface;
a semiconductor die attached to the conductive traces;
a plurality of wires bonded to the die and to the conductive traces;
a first insulating layer on the conductive traces covering the wires and the first surface;
a second insulating layer on the conductive traces covering the die and the second surface;
a plurality of first external contacts on the first insulating layer having a first pattern;
a plurality of first conductive vias in the first insulating layer in electrical communication with the first external contacts and the conductive traces;
a plurality of second external contacts on the second insulating layer having a second pattern matching the first pattern; and
a plurality of second conductive vias in the second insulating layer in electrical communication with the second external contacts and the conductive traces.
12. The semiconductor package of claim 11 wherein the first insulating layer or the second insulating layer comprises a polymer resist.
13. The semiconductor package of claim 11 wherein the first insulating layer or the second insulating layer comprises a tape material.
14. The semiconductor package of claim 11 wherein the first insulating layer or the second insulating layer comprise a curable polymer.
15. The semiconductor package of claim 11 further comprising a second semiconductor package stacked and bonded to the semiconductor package and comprising a plurality of second conductive traces having a different configuration than the conductive traces.
16. A semiconductor package comprising:
a first insulating layer;
a conductive layer on the first insulating layer comprising a plurality of conductive traces;
a semiconductor die flip chip bonded to the conductive traces;
a second insulating layer on the conductive traces covering the die;
a plurality of first external contacts on the first insulating layer having a first pattern;
a plurality of first conductive vias in the first insulating layer in electrical communication with the first external contacts and the conductive traces;
a plurality of second external contacts on the second insulating layer having a second pattern matching the first pattern; and
a plurality of second conductive vias in the second insulating layer in electrical communication with the second external contacts and the conductive traces.
17. The semiconductor package of claim 16 wherein the first insulating layer comprises a glass resin, and the conductive traces comprise a metal layer laminated to the first insulating layer.
18. The semiconductor package of claim 16 wherein the first external contacts and the second external contacts comprise planar pads.
19. The semiconductor package of claim 16 wherein the first external contacts comprise planar pads and the second external contacts comprise balls.
20. The semiconductor package of claim 16 further comprising a second semiconductor package stacked and bonded to the semiconductor package and comprising a plurality of second conductive traces having a different configuration than the conductive traces.
21. A method for fabricating a semiconductor package comprising:
providing a conductive layer having a first side and an opposing second side and comprising a plurality of conductive traces;
attaching a semiconductor die to the conductive layer in electrical communication with the conductive traces;
forming a first insulating layer on the first side;
forming a second insulating layer on the second side at least partially covering the die;
forming a plurality of external contacts on the first insulating layer and on the second insulating layer; and
forming a plurality of conductive vias in the first insulating layer and in the second insulating layer in electrical communication with the external contacts and the conductive traces.
22. The method of claim 21 wherein the attaching step comprising forming an adhesive layer between the die and the conductive layer and wire bonding the die to the conductive traces.
23. The method of claim 21 wherein the attaching step comprising wire bonding a plurality of wires to the die and to the conductive traces and the forming the first insulating layer step comprises covering the wires with the first insulating layer.
24. The method of claim 21 wherein the attaching step comprises flip chip bonding the die to the conductive traces.
25. The method of claim 21 wherein the first insulating layer or the second insulating layer comprises a polymer resist and the forming the conductive vias step comprises exposing and developing the resist.
26. The method of claim 21 wherein the first insulating layer comprises a glass resin and the conductive traces comprises a metal layer bonded to the first insulating layer.
27. The method of claim 21 further comprising stacking and bonding a second semiconductor package to the semiconductor package.
28. The method of claim 21 further comprising stacking and bonding a second semiconductor package to the semiconductor package, the second semiconductor package comprising a plurality of second conductive traces having a different configuration than the conductive traces.
29. A method for fabricating a semiconductor package comprising:
providing a conductive layer comprising a plurality of conductive traces, the conductive layer comprising a segment of a lead frame having a first surface and an opposing second surface;
attaching a semiconductor die to the conductive traces;
wire bonding a plurality of wires to the die and to the conductive traces;
forming a first insulating layer on the wires and on the first side;
forming a second insulating layer on the die and on the second side;
forming a plurality of external contacts on the first insulating layer and on the second insulating layer; and
forming a plurality of conductive vias in the first insulating layer and in the second insulating layer in electrical communication with the external contacts and the conductive traces.
30. The method of claim 29 wherein the attaching the semiconductor die step comprises forming an adhesive layer between the die and the conductive traces.
31. The method of claim 29 wherein the first insulating layer or the second insulating layer comprises a polymer resist and the forming the conductive vias step comprises exposing and developing the resist.
32. The method of claim 29 further comprising stacking and bonding a second semiconductor package to the semiconductor package.
33. The method of claim 29 further comprising stacking and bonding a second semiconductor package to the semiconductor package, the second semiconductor package comprising a plurality of second conductive traces having a different configuration than the conductive traces.
34. A method for fabricating a semiconductor package comprising:
providing a conductive layer comprising a plurality of conductive traces having a first surface and an opposing second surface;
flip chip bonding a semiconductor die to the conductive traces;
forming a first insulating layer on the first side;
forming a second insulating layer on the die and on the second side;
forming a plurality of external contacts on the first insulating layer and on the second insulating layer; and
forming a plurality of conductive vias in the first insulating layer and in the second insulating layer in electrical communication with the external contacts and the conductive traces.
35. The method of claim 34 wherein the providing the conductive layer step and the forming the first insulating layer step comprise providing the conductive layer and the first insulating layer as a bi-material panel.
36. The method of claim 34 wherein the first insulating layer or the second insulating layer comprises a polymer resist and the forming the conductive vias step comprises exposing and developing the resist.
37. The method of claim 34 further comprising stacking and bonding a second semiconductor package to the semiconductor package.
38. The method of claim 34 further comprising stacking and bonding a second semiconductor package to the semiconductor package, the second semiconductor package comprising a plurality of second conductive traces having a different configuration than the conductive traces.
39. An electronic assembly comprising:
a first semiconductor package comprising:
a conductive layer comprising a plurality of conductive traces, a first insulating layer on a first side of the conductive layer, and a second insulating layer on a second side of the conductive layer;
a semiconductor die attached to the second side of the conductive layer in electrical communication with the conductive traces and at least partially covered by the second insulating layer;
a plurality of first external contacts on the first insulating layer and a plurality of second external contacts on the second insulating layer in a matching pattern; and
a plurality of conductive vias in the first insulating layer and in the second insulating layer in electrical communication with the first external contacts, the second external contacts and the conductive traces; and
a second semiconductor package substantially identical to the first semiconductor package stacked and bonded to the first semiconductor package.
40. The electronic assembly of claim 39 wherein the second semiconductor package has a different circuit configuration than the first semiconductor package.
41. The electronic assembly of claim 39 wherein the second semiconductor package comprises a plurality of third conductive traces having a different circuit configuration than the conductive traces.
42. The electronic assembly of claim 39 further comprising a plurality of wires bonded to the die and to the conductive traces, the wires covered by the first insulating layer and the die covered by the second insulating layer.
43. The electronic assembly of claim 39 wherein the die is flip chip bonded to the second side of the conductive traces, the conductive traces are covered by the first insulating layer and the die is covered by the second insulating layer.
44. An electronic assembly comprising:
a first semiconductor package comprising:
a conductive layer comprising a plurality of conductive traces, the conductive layer comprising a segment of a lead frame having a first surface and an opposing second surface;
a semiconductor die attached to the conductive traces;
a plurality of wires bonded to the die and to the conductive traces;
a first insulating layer on the conductive traces covering the wires and the first surface;
a second insulating layer on the conductive traces covering the die and the second surface;
a plurality of first external contacts on the first insulating layer having a first pattern;
a plurality of first conductive vias in the first insulating layer in electrical communication with the first external contacts and the conductive traces;
a plurality of second external contacts on the second insulating layer having a second pattern matching the first pattern; and
a plurality of second conductive vias in the second insulating layer in electrical communication with the second external contacts and the conductive traces; and
a second semiconductor package substantially similar to the semiconductor package stacked and bonded to the first semiconductor package, the second semiconductor package configured to perform a different circuit function than the semiconductor package.
45. The electronic assembly of claim 44 wherein the first insulating layer or the second insulating layer comprises a polymer resist, a tape material or a curable polymer.
46. The electronic assembly of claim 44 wherein the second semiconductor package comprises a plurality of second conductive traces having a different circuit configuration than the conductive traces.
47. The electronic assembly of claim 44 wherein the second semiconductor package comprises a plurality of second conductive traces having a different wire bonding configuration than the conductive traces.
48. An electronic assembly comprising:
a first semiconductor package comprising:
a first insulating layer;
a conductive layer on the first insulating layer comprising a plurality of conductive traces;
a semiconductor die flip chip bonded to the conductive traces;
a second insulating layer on the conductive traces covering the die;
a plurality of first external contacts on the first insulating layer having a first pattern;
a plurality of first conductive vias in the first insulating layer in electrical communication with the first external contacts and the conductive traces;
a plurality of second external contacts on the second insulating layer having a second pattern matching the first pattern; and
a plurality of second conductive vias in the second insulating layer in electrical communication with the second external contacts and the conductive traces; and
a second semiconductor package substantially similar to the semiconductor package stacked and bonded to the first semiconductor package, the second semiconductor package configured to perform a different circuit function than the semiconductor package.
49. The electronic assembly of claim 44 wherein the second semiconductor package comprises a plurality of second conductive traces having a different circuit configuration than the conductive traces.
50. The electronic assembly of claim 44 wherein the first insulating layer comprises a glass resin, and the conductive traces comprise a metal layer laminated to the first insulating layer.
US10/264,047 1998-06-05 2002-10-04 Stackable semiconductor package having conductive layer and insulating layers Expired - Lifetime US6614104B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/264,047 US6614104B2 (en) 1998-06-05 2002-10-04 Stackable semiconductor package having conductive layer and insulating layers

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US09/092,779 US6020629A (en) 1998-06-05 1998-06-05 Stacked semiconductor package and method of fabrication
US09/259,861 US6271056B1 (en) 1998-06-05 1999-03-01 Stacked semiconductor package and method of fabrication
US09/923,144 US6451624B1 (en) 1998-06-05 2001-08-07 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US10/161,839 US6501165B1 (en) 1998-06-05 2002-06-03 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US10/264,047 US6614104B2 (en) 1998-06-05 2002-10-04 Stackable semiconductor package having conductive layer and insulating layers

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/161,839 Continuation US6501165B1 (en) 1998-06-05 2002-06-03 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication

Publications (2)

Publication Number Publication Date
US20030025188A1 true US20030025188A1 (en) 2003-02-06
US6614104B2 US6614104B2 (en) 2003-09-02

Family

ID=26786040

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/923,144 Expired - Lifetime US6451624B1 (en) 1998-06-05 2001-08-07 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US10/161,839 Expired - Lifetime US6501165B1 (en) 1998-06-05 2002-06-03 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US10/264,047 Expired - Lifetime US6614104B2 (en) 1998-06-05 2002-10-04 Stackable semiconductor package having conductive layer and insulating layers

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/923,144 Expired - Lifetime US6451624B1 (en) 1998-06-05 2001-08-07 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US10/161,839 Expired - Lifetime US6501165B1 (en) 1998-06-05 2002-06-03 Stackable semiconductor package having conductive layer and insulating layers and method of fabrication

Country Status (1)

Country Link
US (3) US6451624B1 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040126910A1 (en) * 2002-11-04 2004-07-01 Jochen Thomas Method for manufacturing a stack arrangement of a memory module
US20060030078A1 (en) * 2002-11-22 2006-02-09 Tongbi Jiang Methods of fabricating integrated circuitry
US20060091561A1 (en) * 2002-05-29 2006-05-04 Jochen Dangelmaier Electronic component comprising external surface contacts and a method for producing the same
US20070028431A1 (en) * 2002-01-25 2007-02-08 Armin Wirz Textile machine texturing system and texturing nozzle therefor
US20070272991A1 (en) * 2003-12-03 2007-11-29 Elke Zakel Method And Device For Alternately Contacting Two Wafers
SG137651A1 (en) * 2003-03-14 2007-12-28 Micron Technology Inc Microelectronic devices and methods for packaging microelectronic devices
US20080237834A1 (en) * 2007-03-29 2008-10-02 Advanced Chip Engineering Technology Inc. Chip packaging structure and chip packaging process
US20090152700A1 (en) * 2007-12-12 2009-06-18 Heap Hoe Kuan Mountable integrated circuit package system with mountable integrated circuit die
US20090243069A1 (en) * 2008-03-26 2009-10-01 Zigmund Ramirez Camacho Integrated circuit package system with redistribution
US20100025833A1 (en) * 2008-07-30 2010-02-04 Reza Argenty Pagaila Rdl patterning with package on package system
US8361881B2 (en) 2003-12-03 2013-01-29 PAC Tech—Packaging Technologies GmbH Method for alternately contacting two wafers
WO2015017959A1 (en) * 2013-08-06 2015-02-12 Jiangsu Changjiang Electronics Technology Co., Ltd First-packaged and later-etched three-dimensional flip-chip system-in-package structure and processing method therefor
US9704747B2 (en) 2013-03-29 2017-07-11 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
US9812386B1 (en) 2002-05-01 2017-11-07 Amkor Technology, Inc. Encapsulated semiconductor package
US10811277B2 (en) 2004-03-23 2020-10-20 Amkor Technology, Inc. Encapsulated semiconductor package
US11081370B2 (en) 2004-03-23 2021-08-03 Amkor Technology Singapore Holding Pte. Ltd. Methods of manufacturing an encapsulated semiconductor device
US11094560B1 (en) 2004-03-23 2021-08-17 Amkor Technology Singapore Holding Pte. Ltd. Encapsulated semiconductor package

Families Citing this family (196)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6620731B1 (en) * 1997-12-18 2003-09-16 Micron Technology, Inc. Method for fabricating semiconductor components and interconnects with contacts on opposing sides
US6833613B1 (en) 1997-12-18 2004-12-21 Micron Technology, Inc. Stacked semiconductor package having laser machined contacts
US6451624B1 (en) 1998-06-05 2002-09-17 Micron Technology, Inc. Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US6297548B1 (en) * 1998-06-30 2001-10-02 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US6414391B1 (en) * 1998-06-30 2002-07-02 Micron Technology, Inc. Module assembly for stacked BGA packages with a common bus bar in the assembly
KR100324333B1 (en) * 2000-01-04 2002-02-16 박종섭 Stacked package and fabricating method thereof
JP2002158312A (en) * 2000-11-17 2002-05-31 Oki Electric Ind Co Ltd Semiconductor package for three-dimensional mounting, its manufacturing method and semiconductor device
JP3999945B2 (en) * 2001-05-18 2007-10-31 株式会社東芝 Manufacturing method of semiconductor device
US6451626B1 (en) 2001-07-27 2002-09-17 Charles W.C. Lin Three-dimensional stacked semiconductor package
US6765287B1 (en) 2001-07-27 2004-07-20 Charles W. C. Lin Three-dimensional stacked semiconductor package
US6613606B1 (en) * 2001-09-17 2003-09-02 Magic Corporation Structure of high performance combo chip and processing method
JP4014912B2 (en) * 2001-09-28 2007-11-28 株式会社ルネサステクノロジ Semiconductor device
US6611052B2 (en) 2001-11-16 2003-08-26 Micron Technology, Inc. Wafer level stackable semiconductor package
US6908784B1 (en) * 2002-03-06 2005-06-21 Micron Technology, Inc. Method for fabricating encapsulated semiconductor components
US6590282B1 (en) * 2002-04-12 2003-07-08 Industrial Technology Research Institute Stacked semiconductor package formed on a substrate and method for fabrication
US6979904B2 (en) * 2002-04-19 2005-12-27 Micron Technology, Inc. Integrated circuit package having reduced interconnects
US6784544B1 (en) * 2002-06-25 2004-08-31 Micron Technology, Inc. Semiconductor component having conductors with wire bondable metalization layers
US6791168B1 (en) 2002-07-10 2004-09-14 Micron Technology, Inc. Semiconductor package with circuit side polymer layer and wafer level fabrication method
US7064426B2 (en) * 2002-09-17 2006-06-20 Chippac, Inc. Semiconductor multi-package module having wire bond interconnect between stacked packages
US7205647B2 (en) * 2002-09-17 2007-04-17 Chippac, Inc. Semiconductor multi-package module having package stacked over ball grid array package and having wire bond interconnect between stacked packages
US7053476B2 (en) * 2002-09-17 2006-05-30 Chippac, Inc. Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US20040061213A1 (en) * 2002-09-17 2004-04-01 Chippac, Inc. Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
KR20040026530A (en) * 2002-09-25 2004-03-31 삼성전자주식회사 Semiconductor package and stack package using the same
US7034387B2 (en) 2003-04-04 2006-04-25 Chippac, Inc. Semiconductor multipackage module including processor and memory package assemblies
US7053477B2 (en) 2002-10-08 2006-05-30 Chippac, Inc. Semiconductor multi-package module having inverted bump chip carrier second package
TWI290365B (en) * 2002-10-15 2007-11-21 United Test Ct Inc Stacked flip-chip package
US6784525B2 (en) * 2002-10-29 2004-08-31 Micron Technology, Inc. Semiconductor component having multi layered leadframe
KR100498470B1 (en) * 2002-12-26 2005-07-01 삼성전자주식회사 Multi chip package and method for manufacturing the same
US7208825B2 (en) * 2003-01-22 2007-04-24 Siliconware Precision Industries Co., Ltd. Stacked semiconductor packages
US7388294B2 (en) * 2003-01-27 2008-06-17 Micron Technology, Inc. Semiconductor components having stacked dice
JP4110992B2 (en) * 2003-02-07 2008-07-02 セイコーエプソン株式会社 Semiconductor device, electronic device, electronic apparatus, semiconductor device manufacturing method, and electronic device manufacturing method
JP2004349495A (en) * 2003-03-25 2004-12-09 Seiko Epson Corp Semiconductor device and its manufacturing method, and electronic device and electronic equipment
US6841883B1 (en) * 2003-03-31 2005-01-11 Micron Technology, Inc. Multi-dice chip scale semiconductor components and wafer level methods of fabrication
US6853064B2 (en) * 2003-05-12 2005-02-08 Micron Technology, Inc. Semiconductor component having stacked, encapsulated dice
US7145226B2 (en) * 2003-06-30 2006-12-05 Intel Corporation Scalable microelectronic package using conductive risers
KR100493063B1 (en) * 2003-07-18 2005-06-02 삼성전자주식회사 BGA package with stacked semiconductor chips and manufacturing method thereof
US6903449B2 (en) * 2003-08-01 2005-06-07 Micron Technology, Inc. Semiconductor component having chip on board leadframe
US6983359B2 (en) * 2003-08-13 2006-01-03 Via-Cyrix, Inc. Processor and method for pre-fetching out-of-order instructions
US20050035441A1 (en) * 2003-08-15 2005-02-17 Kwanghak Lee Integrated circuit stack with partially etched lead frames
US7180165B2 (en) * 2003-09-05 2007-02-20 Sanmina, Sci Corporation Stackable electronic assembly
US7993983B1 (en) 2003-11-17 2011-08-09 Bridge Semiconductor Corporation Method of making a semiconductor chip assembly with chip and encapsulant grinding
JP5197961B2 (en) 2003-12-17 2013-05-15 スタッツ・チップパック・インコーポレイテッド Multi-chip package module and manufacturing method thereof
US7227249B1 (en) 2003-12-24 2007-06-05 Bridge Semiconductor Corporation Three-dimensional stacked semiconductor package with chips on opposite sides of lead
JP4271590B2 (en) * 2004-01-20 2009-06-03 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
JP4204989B2 (en) * 2004-01-30 2009-01-07 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
US7111080B2 (en) 2004-03-01 2006-09-19 Cisco Technology, Inc. Distributing an electronic signal in a stackable device
TWI232608B (en) * 2004-03-26 2005-05-11 Nan Ya Printed Circuit Board Flat panel direct methanol fuel cell and method of making the same
US8552551B2 (en) 2004-05-24 2013-10-08 Chippac, Inc. Adhesive/spacer island structure for stacking over wire bonded die
US20050258527A1 (en) * 2004-05-24 2005-11-24 Chippac, Inc. Adhesive/spacer island structure for multiple die package
US20050269692A1 (en) 2004-05-24 2005-12-08 Chippac, Inc Stacked semiconductor package having adhesive/spacer structure and insulation
US7253511B2 (en) * 2004-07-13 2007-08-07 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
TWI250596B (en) * 2004-07-23 2006-03-01 Ind Tech Res Inst Wafer-level chip scale packaging method
US7705464B2 (en) * 2004-09-13 2010-04-27 Taiwan Semiconductor Manufacturing Company, Ltd. Connection structure for semiconductor devices
KR100573302B1 (en) * 2004-10-07 2006-04-24 삼성전자주식회사 three-dimensional package stack using wire bonding and manufacturing method thereof
JP2006114604A (en) * 2004-10-13 2006-04-27 Toshiba Corp Semiconductor device and assembly method thereof
JP4504798B2 (en) * 2004-12-16 2010-07-14 パナソニック株式会社 Multistage semiconductor module
TWI286917B (en) * 2005-01-14 2007-09-11 Au Optronics Corp Thermal bonding structure and manufacture process of flexible printed circuit (FPC)
US20080203552A1 (en) * 2005-02-15 2008-08-28 Unisemicon Co., Ltd. Stacked Package and Method of Fabricating the Same
US7364945B2 (en) 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
WO2006105514A2 (en) 2005-03-31 2006-10-05 Stats Chippac Ltd. Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
JP5346578B2 (en) 2005-03-31 2013-11-20 スタッツ・チップパック・リミテッド Semiconductor assembly and manufacturing method thereof
US7371676B2 (en) 2005-04-08 2008-05-13 Micron Technology, Inc. Method for fabricating semiconductor components with through wire interconnects
US7502606B2 (en) * 2005-04-11 2009-03-10 Microsoft Corporation Computer-readable medium, method, and device for associating information with a contact
JP4520355B2 (en) * 2005-04-19 2010-08-04 パナソニック株式会社 Semiconductor module
US7429786B2 (en) 2005-04-29 2008-09-30 Stats Chippac Ltd. Semiconductor package including second substrate and having exposed substrate surfaces on upper and lower sides
US7354800B2 (en) 2005-04-29 2008-04-08 Stats Chippac Ltd. Method of fabricating a stacked integrated circuit package system
US7582960B2 (en) 2005-05-05 2009-09-01 Stats Chippac Ltd. Multiple chip package module including die stacked over encapsulated package
US7393770B2 (en) 2005-05-19 2008-07-01 Micron Technology, Inc. Backside method for fabricating semiconductor components with conductive interconnects
US8022489B2 (en) * 2005-05-20 2011-09-20 Macronix International Co., Ltd. Air tunnel floating gate memory cell
US7919844B2 (en) * 2005-05-26 2011-04-05 Aprolase Development Co., Llc Tier structure with tier frame having a feedthrough structure
US7768113B2 (en) * 2005-05-26 2010-08-03 Volkan Ozguz Stackable tier structure comprising prefabricated high density feedthrough
US7394148B2 (en) 2005-06-20 2008-07-01 Stats Chippac Ltd. Module having stacked chip scale semiconductor packages
US9601474B2 (en) 2005-07-22 2017-03-21 Invensas Corporation Electrically stackable semiconductor wafer and chip packages
KR100771862B1 (en) * 2005-08-12 2007-11-01 삼성전자주식회사 Manufacturing method and structure of PCB, and memory module-socket assembly
US7829989B2 (en) * 2005-09-07 2010-11-09 Alpha & Omega Semiconductor, Ltd. Vertical packaged IC device modules with interconnected 3D laminates directly contacts wafer backside
US7723759B2 (en) * 2005-10-24 2010-05-25 Intel Corporation Stacked wafer or die packaging with enhanced thermal and device performance
US7307348B2 (en) 2005-12-07 2007-12-11 Micron Technology, Inc. Semiconductor components having through wire interconnects (TWI)
US7768125B2 (en) 2006-01-04 2010-08-03 Stats Chippac Ltd. Multi-chip package system
US7456088B2 (en) 2006-01-04 2008-11-25 Stats Chippac Ltd. Integrated circuit package system including stacked die
TWI287273B (en) * 2006-01-25 2007-09-21 Advanced Semiconductor Eng Three dimensional package and method of making the same
TWI293499B (en) 2006-01-25 2008-02-11 Advanced Semiconductor Eng Three dimensional package and method of making the same
JP4390775B2 (en) * 2006-02-08 2009-12-24 Okiセミコンダクタ株式会社 Manufacturing method of semiconductor package
SG135074A1 (en) 2006-02-28 2007-09-28 Micron Technology Inc Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US7750482B2 (en) 2006-02-09 2010-07-06 Stats Chippac Ltd. Integrated circuit package system including zero fillet resin
US8704349B2 (en) 2006-02-14 2014-04-22 Stats Chippac Ltd. Integrated circuit package system with exposed interconnects
US7659612B2 (en) 2006-04-24 2010-02-09 Micron Technology, Inc. Semiconductor components having encapsulated through wire interconnects (TWI)
TWI296148B (en) * 2006-04-28 2008-04-21 Advanced Semiconductor Eng Stackable semiconductor package and the method for making the same
US7910385B2 (en) 2006-05-12 2011-03-22 Micron Technology, Inc. Method of fabricating microelectronic devices
TWI339436B (en) * 2006-05-30 2011-03-21 Advanced Semiconductor Eng Stackable semiconductor package
TWI298198B (en) * 2006-05-30 2008-06-21 Advanced Semiconductor Eng Stackable semiconductor package
US7667338B2 (en) * 2006-08-08 2010-02-23 Lin Paul T Package with solder-filled via holes in molding layers
TWI317993B (en) * 2006-08-18 2009-12-01 Advanced Semiconductor Eng Stackable semiconductor package
US7811863B1 (en) 2006-10-26 2010-10-12 Bridge Semiconductor Corporation Method of making a semiconductor chip assembly with metal pillar and encapsulant grinding and heat sink attachment
US7531443B2 (en) * 2006-12-08 2009-05-12 Micron Technology, Inc. Method and system for fabricating semiconductor components with through interconnects and back side redistribution conductors
US8598717B2 (en) 2006-12-27 2013-12-03 Spansion Llc Semiconductor device and method for manufacturing the same
JP2008166373A (en) * 2006-12-27 2008-07-17 Nec Electronics Corp Semiconductor device and its manufacturing method
US7538413B2 (en) * 2006-12-28 2009-05-26 Micron Technology, Inc. Semiconductor components having through interconnects
SG146460A1 (en) * 2007-03-12 2008-10-30 Micron Technology Inc Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components
TWI335070B (en) * 2007-03-23 2010-12-21 Advanced Semiconductor Eng Semiconductor package and the method of making the same
US8062929B2 (en) * 2007-05-04 2011-11-22 Stats Chippac, Ltd. Semiconductor device and method of stacking same size semiconductor die electrically connected through conductive via formed around periphery of the die
US7750452B2 (en) * 2007-05-04 2010-07-06 Stats Chippac, Ltd. Same size die stacked package having through-hole vias formed in organic material
US7863088B2 (en) * 2007-05-16 2011-01-04 Infineon Technologies Ag Semiconductor device including covering a semiconductor with a molding compound and forming a through hole in the molding compound
JP5207659B2 (en) * 2007-05-22 2013-06-12 キヤノン株式会社 Semiconductor device
KR100874926B1 (en) * 2007-06-07 2008-12-19 삼성전자주식회사 Stack modules, cards containing them and systems containing them
US7763493B2 (en) * 2007-06-26 2010-07-27 Stats Chippac Ltd. Integrated circuit package system with top and bottom terminals
JP5273956B2 (en) * 2007-07-02 2013-08-28 スパンション エルエルシー Manufacturing method of semiconductor device
US8829663B2 (en) * 2007-07-02 2014-09-09 Infineon Technologies Ag Stackable semiconductor package with encapsulant and electrically conductive feed-through
US7781877B2 (en) 2007-08-07 2010-08-24 Micron Technology, Inc. Packaged integrated circuit devices with through-body conductive vias, and methods of making same
KR100885924B1 (en) * 2007-08-10 2009-02-26 삼성전자주식회사 A semiconductor package having a buried conductive post in sealing resin and manufacturing method thereof
JP4550102B2 (en) * 2007-10-25 2010-09-22 スパンション エルエルシー Semiconductor package, manufacturing method thereof, and semiconductor device including semiconductor package
US7919845B2 (en) * 2007-12-20 2011-04-05 Xilinx, Inc. Formation of a hybrid integrated circuit device
US7968378B2 (en) * 2008-02-06 2011-06-28 Infineon Technologies Ag Electronic device
US8138610B2 (en) * 2008-02-08 2012-03-20 Qimonda Ag Multi-chip package with interconnected stacked chips
US7863755B2 (en) * 2008-03-19 2011-01-04 Stats Chippac Ltd. Package-on-package system with via Z-interconnections
US8912654B2 (en) * 2008-04-11 2014-12-16 Qimonda Ag Semiconductor chip with integrated via
SG142321A1 (en) 2008-04-24 2009-11-26 Micron Technology Inc Pre-encapsulated cavity interposer
US7888184B2 (en) * 2008-06-20 2011-02-15 Stats Chippac Ltd. Integrated circuit packaging system with embedded circuitry and post, and method of manufacture thereof
TWI473553B (en) * 2008-07-03 2015-02-11 Advanced Semiconductor Eng Chip package structure
US7847415B2 (en) * 2008-07-18 2010-12-07 Qimonda Ag Method for manufacturing a multichip module assembly
KR100997793B1 (en) 2008-09-01 2010-12-02 주식회사 하이닉스반도체 Semiconductor pacakge and method of manufacturing thereof
JP5185062B2 (en) * 2008-10-21 2013-04-17 パナソニック株式会社 Multilayer semiconductor device and electronic device
US7982298B1 (en) * 2008-12-03 2011-07-19 Amkor Technology, Inc. Package in package semiconductor device
US8012797B2 (en) * 2009-01-07 2011-09-06 Advanced Semiconductor Engineering, Inc. Method for forming stackable semiconductor device packages including openings with conductive bumps of specified geometries
TWI499024B (en) * 2009-01-07 2015-09-01 Advanced Semiconductor Eng Package-on-package device, semiconductor package and method for manufacturing the same
US20100171206A1 (en) * 2009-01-07 2010-07-08 Chi-Chih Chu Package-on-Package Device, Semiconductor Package, and Method for Manufacturing The Same
KR101013562B1 (en) * 2009-01-23 2011-02-14 주식회사 하이닉스반도체 Cube semiconductor package
US7863100B2 (en) * 2009-03-20 2011-01-04 Stats Chippac Ltd. Integrated circuit packaging system with layered packaging and method of manufacture thereof
US8003445B2 (en) * 2009-03-26 2011-08-23 Stats Chippac Ltd. Integrated circuit packaging system with z-interconnects having traces and method of manufacture thereof
US9536815B2 (en) 2009-05-28 2017-01-03 Hsio Technologies, Llc Semiconductor socket with direct selective metalization
US8955215B2 (en) 2009-05-28 2015-02-17 Hsio Technologies, Llc High performance surface mount electrical interconnect
WO2011139619A1 (en) 2010-04-26 2011-11-10 Hsio Technologies, Llc Semiconductor device package adapter
US9276336B2 (en) 2009-05-28 2016-03-01 Hsio Technologies, Llc Metalized pad to electrical contact interface
WO2011002712A1 (en) 2009-06-29 2011-01-06 Hsio Technologies, Llc Singulated semiconductor device separable electrical interconnect
US8955216B2 (en) 2009-06-02 2015-02-17 Hsio Technologies, Llc Method of making a compliant printed circuit peripheral lead semiconductor package
US9276339B2 (en) 2009-06-02 2016-03-01 Hsio Technologies, Llc Electrical interconnect IC device socket
US9613841B2 (en) 2009-06-02 2017-04-04 Hsio Technologies, Llc Area array semiconductor device package interconnect structure with optional package-to-package or flexible circuit to package connection
WO2010141298A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Composite polymer-metal electrical contacts
US9093767B2 (en) 2009-06-02 2015-07-28 Hsio Technologies, Llc High performance surface mount electrical interconnect
US9603249B2 (en) 2009-06-02 2017-03-21 Hsio Technologies, Llc Direct metalization of electrical circuit structures
WO2010141295A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Compliant printed flexible circuit
US9930775B2 (en) 2009-06-02 2018-03-27 Hsio Technologies, Llc Copper pillar full metal via electrical circuit structure
US9232654B2 (en) 2009-06-02 2016-01-05 Hsio Technologies, Llc High performance electrical circuit structure
WO2011002709A1 (en) 2009-06-29 2011-01-06 Hsio Technologies, Llc Compliant printed circuit semiconductor tester interface
US9318862B2 (en) 2009-06-02 2016-04-19 Hsio Technologies, Llc Method of making an electronic interconnect
US8970031B2 (en) * 2009-06-16 2015-03-03 Hsio Technologies, Llc Semiconductor die terminal
WO2010141264A1 (en) 2009-06-03 2010-12-09 Hsio Technologies, Llc Compliant wafer level probe assembly
US9231328B2 (en) 2009-06-02 2016-01-05 Hsio Technologies, Llc Resilient conductive electrical interconnect
US8988093B2 (en) 2009-06-02 2015-03-24 Hsio Technologies, Llc Bumped semiconductor wafer or die level electrical interconnect
WO2010141297A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Compliant printed circuit wafer level semiconductor package
US8789272B2 (en) 2009-06-02 2014-07-29 Hsio Technologies, Llc Method of making a compliant printed circuit peripheral lead semiconductor test socket
US9184527B2 (en) 2009-06-02 2015-11-10 Hsio Technologies, Llc Electrical connector insulator housing
US8912812B2 (en) 2009-06-02 2014-12-16 Hsio Technologies, Llc Compliant printed circuit wafer probe diagnostic tool
US9196980B2 (en) 2009-06-02 2015-11-24 Hsio Technologies, Llc High performance surface mount electrical interconnect with external biased normal force loading
US8610265B2 (en) 2009-06-02 2013-12-17 Hsio Technologies, Llc Compliant core peripheral lead semiconductor test socket
US8928344B2 (en) 2009-06-02 2015-01-06 Hsio Technologies, Llc Compliant printed circuit socket diagnostic tool
US9054097B2 (en) 2009-06-02 2015-06-09 Hsio Technologies, Llc Compliant printed circuit area array semiconductor device package
US8987886B2 (en) 2009-06-02 2015-03-24 Hsio Technologies, Llc Copper pillar full metal via electrical circuit structure
US8525346B2 (en) 2009-06-02 2013-09-03 Hsio Technologies, Llc Compliant conductive nano-particle electrical interconnect
WO2010141296A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Compliant printed circuit semiconductor package
WO2012078493A1 (en) 2010-12-06 2012-06-14 Hsio Technologies, Llc Electrical interconnect ic device socket
US9699906B2 (en) 2009-06-02 2017-07-04 Hsio Technologies, Llc Hybrid printed circuit assembly with low density main core and embedded high density circuit regions
WO2010147782A1 (en) 2009-06-16 2010-12-23 Hsio Technologies, Llc Simulated wirebond semiconductor package
US9320144B2 (en) 2009-06-17 2016-04-19 Hsio Technologies, Llc Method of forming a semiconductor socket
US8310835B2 (en) * 2009-07-14 2012-11-13 Apple Inc. Systems and methods for providing vias through a modular component
TWI469283B (en) * 2009-08-31 2015-01-11 Advanced Semiconductor Eng Package structure and package process
US8198131B2 (en) * 2009-11-18 2012-06-12 Advanced Semiconductor Engineering, Inc. Stackable semiconductor device packages
TWI408785B (en) 2009-12-31 2013-09-11 Advanced Semiconductor Eng Semiconductor package
US8569894B2 (en) 2010-01-13 2013-10-29 Advanced Semiconductor Engineering, Inc. Semiconductor package with single sided substrate design and manufacturing methods thereof
TWI419283B (en) * 2010-02-10 2013-12-11 Advanced Semiconductor Eng Package structure
TWI411075B (en) 2010-03-22 2013-10-01 Advanced Semiconductor Eng Semiconductor package and manufacturing method thereof
US8624374B2 (en) 2010-04-02 2014-01-07 Advanced Semiconductor Engineering, Inc. Semiconductor device packages with fan-out and with connecting elements for stacking and manufacturing methods thereof
US8278746B2 (en) 2010-04-02 2012-10-02 Advanced Semiconductor Engineering, Inc. Semiconductor device packages including connecting elements
US9689897B2 (en) 2010-06-03 2017-06-27 Hsio Technologies, Llc Performance enhanced semiconductor socket
US9350093B2 (en) 2010-06-03 2016-05-24 Hsio Technologies, Llc Selective metalization of electrical connector or socket housing
US8758067B2 (en) 2010-06-03 2014-06-24 Hsio Technologies, Llc Selective metalization of electrical connector or socket housing
US10159154B2 (en) 2010-06-03 2018-12-18 Hsio Technologies, Llc Fusion bonded liquid crystal polymer circuit structure
KR101123805B1 (en) * 2010-07-26 2012-03-12 주식회사 하이닉스반도체 Stack package and method for manufacturing thereof
TWI451546B (en) 2010-10-29 2014-09-01 Advanced Semiconductor Eng Stacked semiconductor package, semiconductor package thereof and method for making a semiconductor package
TWI445155B (en) 2011-01-06 2014-07-11 Advanced Semiconductor Eng Stacked semiconductor package and method for making the same
US9171792B2 (en) 2011-02-28 2015-10-27 Advanced Semiconductor Engineering, Inc. Semiconductor device packages having a side-by-side device arrangement and stacking functionality
TWI455271B (en) * 2011-05-24 2014-10-01 矽品精密工業股份有限公司 Semiconductor component and method of making same
US9704725B1 (en) 2012-03-06 2017-07-11 Amkor Technology, Inc. Semiconductor device with leadframe configured to facilitate reduced burr formation
US9761520B2 (en) 2012-07-10 2017-09-12 Hsio Technologies, Llc Method of making an electrical connector having electrodeposited terminals
KR101486790B1 (en) 2013-05-02 2015-01-28 앰코 테크놀로지 코리아 주식회사 Micro Lead Frame for semiconductor package
US10667410B2 (en) 2013-07-11 2020-05-26 Hsio Technologies, Llc Method of making a fusion bonded circuit structure
US10506722B2 (en) 2013-07-11 2019-12-10 Hsio Technologies, Llc Fusion bonded liquid crystal polymer electrical circuit structure
KR101563911B1 (en) 2013-10-24 2015-10-28 앰코 테크놀로지 코리아 주식회사 Semiconductor package
US9673122B2 (en) 2014-05-02 2017-06-06 Amkor Technology, Inc. Micro lead frame structure having reinforcing portions and method
US10497660B2 (en) 2015-02-26 2019-12-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures, packaged semiconductor devices, and methods of packaging semiconductor devices
US9755335B2 (en) 2015-03-18 2017-09-05 Hsio Technologies, Llc Low profile electrical interconnect with fusion bonded contact retention and solder wick reduction
US9806128B2 (en) * 2015-05-22 2017-10-31 Globalfoundries Singapore Pte. Ltd. Interposers for integrated circuits with multiple-time programming and methods for manufacturing the same
US10002100B2 (en) 2016-02-02 2018-06-19 Xilinx, Inc. Active-by-active programmable device
US10042806B2 (en) 2016-02-02 2018-08-07 Xilinx, Inc. System-level interconnect ring for a programmable integrated circuit
US10062648B2 (en) * 2016-02-26 2018-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and method of forming the same
US9741690B1 (en) 2016-09-09 2017-08-22 Taiwan Semiconductor Manufacturing Company, Ltd. Redistribution layers in semiconductor packages and methods of forming same
US11495531B2 (en) * 2020-07-09 2022-11-08 Advanced Semiconductore Engineering Korea, Inc. Semiconductor device package and method of manufacturing the same

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4505799A (en) 1983-12-08 1985-03-19 General Signal Corporation ISFET sensor and method of manufacture
US5138434A (en) 1991-01-22 1992-08-11 Micron Technology, Inc. Packaging for semiconductor logic devices
DE3911711A1 (en) 1989-04-10 1990-10-11 Ibm MODULE STRUCTURE WITH INTEGRATED SEMICONDUCTOR CHIP AND CHIP CARRIER
US5123850A (en) * 1990-04-06 1992-06-23 Texas Instruments Incorporated Non-destructive burn-in test socket for integrated circuit die
US5063177A (en) 1990-10-04 1991-11-05 Comsat Method of packaging microwave semiconductor components and integrated circuits
US5107328A (en) 1991-02-13 1992-04-21 Micron Technology, Inc. Packaging means for a semiconductor die having particular shelf structure
US5155067A (en) 1991-03-26 1992-10-13 Micron Technology, Inc. Packaging for a semiconductor die
US5229647A (en) 1991-03-27 1993-07-20 Micron Technology, Inc. High density data storage using stacked wafers
US6094058A (en) 1991-06-04 2000-07-25 Micron Technology, Inc. Temporary semiconductor package having dense array external contacts
US5334857A (en) 1992-04-06 1994-08-02 Motorola, Inc. Semiconductor device with test-only contacts and method for making the same
US5266912A (en) 1992-08-19 1993-11-30 Micron Technology, Inc. Inherently impedance matched multiple integrated circuit module
US5517125A (en) * 1993-07-09 1996-05-14 Aehr Test Systems, Inc. Reusable die carrier for burn-in and burn-in process
JP3230348B2 (en) 1993-09-06 2001-11-19 ソニー株式会社 Resin-sealed semiconductor device and method of manufacturing the same
US5444296A (en) 1993-11-22 1995-08-22 Sun Microsystems, Inc. Ball grid array packages for high speed applications
US5384689A (en) 1993-12-20 1995-01-24 Shen; Ming-Tung Integrated circuit chip including superimposed upper and lower printed circuit boards
JPH07288385A (en) 1994-04-19 1995-10-31 Hitachi Chem Co Ltd Multilayer wiring board and its manufacture
US5474957A (en) 1994-05-09 1995-12-12 Nec Corporation Process of mounting tape automated bonded semiconductor chip on printed circuit board through bumps
US5468999A (en) 1994-05-26 1995-11-21 Motorola, Inc. Liquid encapsulated ball grid array semiconductor device with fine pitch wire bonding
JP2780649B2 (en) 1994-09-30 1998-07-30 日本電気株式会社 Semiconductor device
GB9423458D0 (en) 1994-11-21 1995-01-11 Kodak Ltd Mehtod of synthesizing a 2-substituted nitrogen-containing compound
TW373308B (en) 1995-02-24 1999-11-01 Agere Systems Inc Thin packaging of multi-chip modules with enhanced thermal/power management
JP2944449B2 (en) * 1995-02-24 1999-09-06 日本電気株式会社 Semiconductor package and manufacturing method thereof
US5677566A (en) 1995-05-08 1997-10-14 Micron Technology, Inc. Semiconductor chip package
US5696033A (en) 1995-08-16 1997-12-09 Micron Technology, Inc. Method for packaging a semiconductor die
US5633530A (en) 1995-10-24 1997-05-27 United Microelectronics Corporation Multichip module having a multi-level configuration
US6013948A (en) 1995-11-27 2000-01-11 Micron Technology, Inc. Stackable chip scale semiconductor package with mating contacts on opposed surfaces
US5674785A (en) 1995-11-27 1997-10-07 Micron Technology, Inc. Method of producing a single piece package for semiconductor die
KR100186329B1 (en) 1996-06-14 1999-03-20 문정환 Semiconductor package for charge coupled device
US5811879A (en) 1996-06-26 1998-09-22 Micron Technology, Inc. Stacked leads-over-chip multi-chip module
US5689091A (en) 1996-09-19 1997-11-18 Vlsi Technology, Inc. Multi-layer substrate structure
WO1998025304A1 (en) * 1996-12-04 1998-06-11 Hitachi, Ltd. Semiconductor device
US6072323A (en) 1997-03-03 2000-06-06 Micron Technology, Inc. Temporary package, and method system for testing semiconductor dice having backside electrodes
US5994166A (en) * 1997-03-10 1999-11-30 Micron Technology, Inc. Method of constructing stacked packages
US5796038A (en) 1997-06-16 1998-08-18 Vlsi Technology, Inc. Technique to produce cavity-up HBGA packages
US6097087A (en) 1997-10-31 2000-08-01 Micron Technology, Inc. Semiconductor package including flex circuit, interconnects and dense array external contacts
US6107109A (en) 1997-12-18 2000-08-22 Micron Technology, Inc. Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate
US6180881B1 (en) * 1998-05-05 2001-01-30 Harlan Ruben Isaak Chip stack and method of making same
US6451624B1 (en) 1998-06-05 2002-09-17 Micron Technology, Inc. Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US6020629A (en) 1998-06-05 2000-02-01 Micron Technology, Inc. Stacked semiconductor package and method of fabrication
US6303981B1 (en) 1999-09-01 2001-10-16 Micron Technology, Inc. Semiconductor package having stacked dice and leadframes and method of fabrication

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070028431A1 (en) * 2002-01-25 2007-02-08 Armin Wirz Textile machine texturing system and texturing nozzle therefor
US10461006B1 (en) 2002-05-01 2019-10-29 Amkor Technology, Inc. Encapsulated semiconductor package
US9812386B1 (en) 2002-05-01 2017-11-07 Amkor Technology, Inc. Encapsulated semiconductor package
US20060091561A1 (en) * 2002-05-29 2006-05-04 Jochen Dangelmaier Electronic component comprising external surface contacts and a method for producing the same
US20040126910A1 (en) * 2002-11-04 2004-07-01 Jochen Thomas Method for manufacturing a stack arrangement of a memory module
US7198979B2 (en) * 2002-11-04 2007-04-03 Infineon Technologies Ag Method for manufacturing a stack arrangement of a memory module
US20060030078A1 (en) * 2002-11-22 2006-02-09 Tongbi Jiang Methods of fabricating integrated circuitry
US20060030077A1 (en) * 2002-11-22 2006-02-09 Micron Technology, Inc. Substrate comprising a plurality of integrated circuitry die, and a substrate
US7078267B2 (en) 2002-11-22 2006-07-18 Micron Technology, Inc. Methods of fabricating integrated circuitry
US8461685B2 (en) 2002-11-22 2013-06-11 Micron Technology, Inc. Substrate comprising a plurality of integrated circuitry die, and a substrate
SG137651A1 (en) * 2003-03-14 2007-12-28 Micron Technology Inc Microelectronic devices and methods for packaging microelectronic devices
US8361881B2 (en) 2003-12-03 2013-01-29 PAC Tech—Packaging Technologies GmbH Method for alternately contacting two wafers
US7932611B2 (en) * 2003-12-03 2011-04-26 PAC Tech—Packaging Technologies GmbH Device for alternately contacting two wafers
US20070272991A1 (en) * 2003-12-03 2007-11-29 Elke Zakel Method And Device For Alternately Contacting Two Wafers
US10811277B2 (en) 2004-03-23 2020-10-20 Amkor Technology, Inc. Encapsulated semiconductor package
US11094560B1 (en) 2004-03-23 2021-08-17 Amkor Technology Singapore Holding Pte. Ltd. Encapsulated semiconductor package
US11081370B2 (en) 2004-03-23 2021-08-03 Amkor Technology Singapore Holding Pte. Ltd. Methods of manufacturing an encapsulated semiconductor device
US11848214B2 (en) 2006-08-01 2023-12-19 Amkor Technology Singapore Holding Pte. Ltd. Encapsulated semiconductor package
US8304923B2 (en) * 2007-03-29 2012-11-06 ADL Engineering Inc. Chip packaging structure
US20080237834A1 (en) * 2007-03-29 2008-10-02 Advanced Chip Engineering Technology Inc. Chip packaging structure and chip packaging process
US20090152700A1 (en) * 2007-12-12 2009-06-18 Heap Hoe Kuan Mountable integrated circuit package system with mountable integrated circuit die
US8536692B2 (en) 2007-12-12 2013-09-17 Stats Chippac Ltd. Mountable integrated circuit package system with mountable integrated circuit die
US20090243069A1 (en) * 2008-03-26 2009-10-01 Zigmund Ramirez Camacho Integrated circuit package system with redistribution
US20100025833A1 (en) * 2008-07-30 2010-02-04 Reza Argenty Pagaila Rdl patterning with package on package system
US9293385B2 (en) 2008-07-30 2016-03-22 Stats Chippac Ltd. RDL patterning with package on package system
US9704747B2 (en) 2013-03-29 2017-07-11 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
WO2015017959A1 (en) * 2013-08-06 2015-02-12 Jiangsu Changjiang Electronics Technology Co., Ltd First-packaged and later-etched three-dimensional flip-chip system-in-package structure and processing method therefor

Also Published As

Publication number Publication date
US6501165B1 (en) 2002-12-31
US6614104B2 (en) 2003-09-02
US6451624B1 (en) 2002-09-17

Similar Documents

Publication Publication Date Title
US6451624B1 (en) Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US7061085B2 (en) Semiconductor component and system having stiffener and circuit decal
US6589810B1 (en) BGA package and method of fabrication
US7202556B2 (en) Semiconductor package having substrate with multi-layer metal bumps
US7029953B2 (en) Semiconductor package for three-dimensional mounting, fabrication method thereof, and semiconductor device
US6331453B1 (en) Method for fabricating semiconductor packages using mold tooling fixture with flash control cavities
JP2792532B2 (en) Semiconductor device manufacturing method and semiconductor wafer
US6271060B1 (en) Process of fabricating a chip scale surface mount package for semiconductor device
KR20010012187A (en) Ball grid array semiconductor package and method for making the same
US7049173B2 (en) Method for fabricating semiconductor component with chip on board leadframe
TW200845350A (en) Dual or multiple row package
US6020626A (en) Semiconductor device
US6998720B2 (en) Semiconductor package device and method for fabricating the same
US6320250B1 (en) Semiconductor package and process for manufacturing the same
JP3522403B2 (en) Semiconductor device
JPH07183425A (en) Semiconductor device and its manufacture
JP2841825B2 (en) Hybrid integrated circuit
JP2003332495A (en) Method of manufacturing semiconductor device
KR100708040B1 (en) Circuit tape and semiconductor package using it and its manufacturing method
CN114496975A (en) Semiconductor package and method of manufacturing the same
JP2003332491A (en) Semiconductor device
JP2003086736A (en) Semiconductor device and substrate therefor
JP2000114420A (en) Semiconductor device and its manufacture

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731