US20030203600A1 - Strained Si based layer made by UHV-CVD, and devices therein - Google Patents
Strained Si based layer made by UHV-CVD, and devices therein Download PDFInfo
- Publication number
- US20030203600A1 US20030203600A1 US10/454,842 US45484203A US2003203600A1 US 20030203600 A1 US20030203600 A1 US 20030203600A1 US 45484203 A US45484203 A US 45484203A US 2003203600 A1 US2003203600 A1 US 2003203600A1
- Authority
- US
- United States
- Prior art keywords
- layer
- devices
- strained
- processor
- concentration
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 title description 10
- 238000000034 method Methods 0.000 claims abstract description 78
- 239000000758 substrate Substances 0.000 claims abstract description 62
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims abstract description 45
- 239000012212 insulator Substances 0.000 claims abstract description 31
- 238000012546 transfer Methods 0.000 claims description 46
- 230000008569 process Effects 0.000 claims description 27
- 229910052710 silicon Inorganic materials 0.000 claims description 18
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 17
- 239000010703 silicon Substances 0.000 claims description 17
- 239000000463 material Substances 0.000 claims description 16
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical group O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 12
- 238000004891 communication Methods 0.000 claims description 10
- 238000000151 deposition Methods 0.000 claims description 9
- 239000000203 mixture Substances 0.000 claims description 7
- 229910052799 carbon Inorganic materials 0.000 claims description 6
- 230000003287 optical effect Effects 0.000 claims description 6
- 238000005498 polishing Methods 0.000 claims description 6
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 4
- 229940024548 aluminum oxide Drugs 0.000 claims description 4
- GQYHUHYESMUTHG-UHFFFAOYSA-N lithium niobate Chemical compound [Li+].[O-][Nb](=O)=O GQYHUHYESMUTHG-UHFFFAOYSA-N 0.000 claims description 4
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 4
- 239000010410 layer Substances 0.000 claims 58
- 229910052814 silicon oxide Inorganic materials 0.000 claims 2
- 239000002344 surface layer Substances 0.000 claims 1
- 239000004065 semiconductor Substances 0.000 description 25
- 235000012431 wafers Nutrition 0.000 description 20
- 230000007547 defect Effects 0.000 description 14
- 230000037230 mobility Effects 0.000 description 12
- 230000008901 benefit Effects 0.000 description 10
- 238000004519 manufacturing process Methods 0.000 description 9
- 230000003647 oxidation Effects 0.000 description 8
- 238000007254 oxidation reaction Methods 0.000 description 8
- 230000008021 deposition Effects 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 239000000377 silicon dioxide Substances 0.000 description 5
- 239000002019 doping agent Substances 0.000 description 4
- 230000015654 memory Effects 0.000 description 4
- 229960001866 silicon dioxide Drugs 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000005304 joining Methods 0.000 description 3
- 238000004377 microelectronic Methods 0.000 description 3
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 238000003776 cleavage reaction Methods 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000009499 grossing Methods 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000000149 penetrating effect Effects 0.000 description 2
- 229910021426 porous silicon Inorganic materials 0.000 description 2
- 238000002360 preparation method Methods 0.000 description 2
- 230000007017 scission Effects 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 238000000137 annealing Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical group [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 238000003306 harvesting Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- -1 oxygen ions Chemical class 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000002994 raw material Substances 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78651—Silicon transistors
- H01L29/78654—Monocrystalline silicon transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02505—Layer structure consisting of more than two layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/0251—Graded layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76256—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques using silicon etch back techniques, e.g. BESOI, ELTRAN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76259—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along a porous layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66893—Unipolar field-effect transistors with a PN junction gate, i.e. JFET
- H01L29/66916—Unipolar field-effect transistors with a PN junction gate, i.e. JFET with a PN heterojunction gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78603—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the insulating substrate or support
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Recrystallisation Techniques (AREA)
- Element Separation (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Bipolar Transistors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A method for fabricating a strained Si based layer, devices manufactured in this layer, and electronic systems comprising such layers and devices are disclosed. The method comprises the steps of growing epitaxially a SiGe layer on a substrate, and creating a varying Ge concentration in this SiGe layer. The Ge concentration in the SiGe layer includes a unique Ge overshoot zone, where the Ge concentration is abruptly and significantly increased. The Si based layer is epitaxially deposited onto the SiGe layer, whereby is becomes tensilely strained. It is also disclosed that the strained Si based layer, typically Si or SiGe, can be transferred to a different bulk substrate, or to an insulator.
Description
- This invention relates to a method of fabricating strained Si based layers of microelectronics quality. Furthermore it relates to the transfer of such strained layers to different substrates and also onto insulating materials. The invention additionally relates to devices made in these strained Si based layers and to electronic systems built with such devices.
- Today's integrated circuits include a vast number of transistor devices formed in a semiconductor. Smaller devices are the key to enhance performance and to increase reliability. As devices are scaled down, however, the technology becomes more complex and new methods are needed to maintain the expected performance enhancement from one generation of devices to the next. This relates mainly toward the primary semiconducting material of microelectronics, namely Si, or more broadly, to Si based materials. Such materials of promise are various SiGe mixtures, and further combinations, for instance with C. One of the most important indicators of device performance is the carrier mobility. There is great difficulty in keeping carrier mobility high in devices of the deeply submicron generations. A promising avenue toward better carrier mobility is to modify slightly the semiconductor that serves as raw material for device fabrication. It has been known, and recently further studied, that tensilely strained Si has intriguing carrier properties. A Si layer embedded in a Si/SiGe heterostructure grown by UHV-CVD has demonstrated enhanced transport properties, namely carrier mobilities, over bulk Si. In particular, a 90-95% improvement in the electron mobility has been achieved in a strain Si channel n-MOS (Metal Oxide Semiconductor transistor, a name with historic connotations for Si Field-Effect-Transistors (FET)) in comparison to a bulk Si n-MOS mobility. Similarly, a 30-35% improvements in the hole carrier mobility has been obtained for a strained Si channel p-MOS, in comparison to bulk silicon p-MOS. The great difficulty lies in the production of a layer of tensilely strained Si, or SiGe, that are of high enough crystalline quality, namely free of dislocations and other defects, to satisfy the exceedingly elevated demands of microelectronics.
- However, if one achieves a material of sufficiently good quality and high carrier mobility, the underlying substrate may be a source of problems in as much as it can be a source of defects that eventually find their way into the good quality material on the surface. An additional potential area of concern may be the interaction of a semiconducting substrate with active devices on the surface. The underlying semiconducting substrate may introduce features which could limit harvesting the full advantage that a superior tensilely strained device layer would bestow. Often today's state of the art devices operate in a semiconducting layer which is separated from the semiconducting substrate by an insulating layer. This technology is commonly knows as SOI technology. (SOI stands for Si-on-insulator.) The standard method of producing SOI materials is called the SIMOX process. It involves the implantation of very high doses of oxygen ions at high energy into the semiconductor, and upon annealing, the oxygen forms an oxide layer under the surface of the semiconductor. In this manner one has a top semiconductor layer separated from the bulk of the substrate. However, the SIMOX process has many of its own problems that makes it unsuitable for the production of high mobility strained layers.
- It is the object of this invention to show a method for producing a high crystalline quality Si based tensilely strained semiconductor layer on a substrate, typically a Si wafer. It is also disclosed how this Si based tensilely strained semiconductor layer can be transferred to another substrate, again most typically to another Si wafer, which is of higher crystalline quality than the substrate on which the strained Si based layer was produced. It is yet a further object of this invention to show how to transfer this Si based tensilely strained semiconductor layer on top of an insulating layer, making the Si based tensilely strained semiconductor suitable for building super-high performance devices.
- There are numerous patents and publication relating to this subject. They cover some aspects of strained layer semiconductors, and some aspects of layer transfers and also elements of creating strained layers over insulators. But none teaches the full scope of this invention.
- For example, U.S. Pat. No. 5,461,243 to B. A. Ek et al, titled “Substrate for Tensilely Strained Semiconductor” teaches the straining of one layer with another one grown on top of it, and sliding the bottom very thin Si layer on an SiO2 layer. But this patent does not teach the present invention.
- In U.S. Pat. No. 5,906,951 to J. Chu and K. Ismail, titled “Strained Si/SiGe layers on Insulator” incorporated herein by reference, there are a variety layers deposited to yield two strained channels. However this patent again does not teach the present invention.
- US patent application “Preparation of Strained Si/SiGe on Insulator by Hydrogen Induced Layer Transfer Technique” by D. Canaperi et al, filed Sep. 29, 2000, Ser. No. 09/675,840, (IBM Docket no.: YOR920000345US1) incorporated herein by reference, teaches strain layer deposition and Hydrogen induced layer transfer (SmartCut), but it does not teach the present invention.
- Formation of graded SiGe layers can proceed as described in U.S. Pat. No. 5,659,187 to LeGoues et al. titled: “Low Defect Density/arbitrary Lattice Constant Heteroepitaxial Layers” incorporated herein by reference.
- The following patent and applications bear reference to both semiconductor strain layer formation and layer transfer. US patent application “A Method of Wafer Smoothing for Bonding Using Chemo-Mechanical Polishing (CMP)” by D. F. Canaperi et al., Ser. No. 09/675,841 filed Sep. 29, 2000, (IBM Docket No.YOR920000683US1) incorporated herein by reference, describes surface polishing to reduce surface roughness in preparation to wafer bonding. US patent application “Layer Transfer of Low Defect SiGe Using an Etch-back Process” by J. 0. Chu, et al, Ser. No. 09/692,606 filed Oct. 19, 2000, (IBM Docket No.YOR920000344US1) incorporated herein by reference, describes methods to create relaxed SiGe layers and to use an etch-back process for layer transfer. U.S. Pat. No. 5,963,817 to J. Chu et al, titled “Bulk and Strained Silicon on Insulator Using Local Selective Oxidation” incorporated herein by reference, teaches using local selective oxidation in a layer transfer process.
- In all the embodiments of the invention the deposited layers change properties, such as Ge concentration, defect density, dopant concentration, strain state, in the direction of growth, or deposition. In the direction parallel with the surfaces the layers are all uniform. Accordingly, when there is reference that some quantity, for instance Ge concentration, has a variation, this is always meant mean a variation in the thickness direction. The term full thickness refers to the surface, or interface, of a layer where the layer has become fully deposited, or grown.
- A typical embodiment of the present invention starts with a standard Si wafer or substrate. In some cases this substrate can have preparatory steps already performed on it for facilitating a layer transfer process to be performed after the layer deposition steps. Such a preparatory step can be, for instance, the creation of a porous layer in connection with the so called ELTRAN (Epitaxial Layer TRANsfer, a registered trademark of Canon K.K.) process. The ELTRAN process is described in U.S. Pat. No. 5,371,037 to T. Yonehara, titled: “Semiconductor Member and Process for Preparing Semiconductor Member”, incorporated here by reference. A step-graded SiGe layer is deposited. The step-grading of Ge concentration substantially proceeds as in U.S. Pat. No. 5,659,187 to LeGoues et al. titled: “Low Defect Density/arbitrary Lattice Constant Heteroepitaxial Layers” incorporated previously by reference. The aim is to gradually change the lattice constant without having dislocations penetrating the top surface. Next, a relaxed SiGe buffer is deposited, which in this invention imbeds a unique Ge overshoot layer. The relaxed buffer is common in the process of creating epitaxial films, where due to lattice parameter mismatches there is considerable strain in the deposited films. This buffer, in which the Ge concentration is constant, is of sufficient thickness to diminish the likelihood that dislocations and other lattice defects penetrate from the step-grading layers to the layer of interest on the surface. The Ge concentration in the relaxed buffer is the same as the Ge concentration in the last step of the step-graded region.
- It is an essential aspect of this invention that the relaxed buffer imbeds a Ge overshoot layer, or zone. This zone is characterized by an abrupt increase of the Ge concentration to a level above that of the Ge concentration in the relaxed buffer. The thickness of the Ge overshoot layer is only a fraction of the relaxed buffer thickness. The Ge overshoot layer is placed typically in the upper half of the relaxed buffer, namely nearer to that end of the relaxed buffer which touches the final strained Si based layer. This overshoot layer assures complete relaxation in the SiGe buffer. It also acts as a sink for lattice defects. A further role for the Ge overshoot layer can be found in some of the layer transfer schemes, where the overshoot layer serves selectivity purposes, in either etching, or as a layer for selective oxidation.
- The relaxed buffer layer is followed by the final layer of Si, or SiGe (low Ge content) layer in which the high performance devices can then be built. This layer is virtually defect free due to the effect of the relaxed buffer which imbeds the Ge overshoot layer. The final Si base layer upon epitaxial deposition becomes tensilely strained as the result of the lattice mismatch between the high Ge concentration relaxed buffer surface and the pure Si, or low Ge concentration, high performance device layer.
- Another differing embodiment of the invention is where the step-graded SiGe layer followed by the flat Ge concentration buffer layer is replaced by a linearly graded SiGe layer. The Ge concentration of this layer goes from zero at the interface with the substrate and to certain value at the full thickness of the layer. The aim is to gradually change the lattice constant without having dislocations penetrating the top surface. Again, as in the step-graded embodiment, it is an essential aspect of this invention that the linearly graded layer imbeds a Ge overshoot layer, or zone. This zone is characterized by an abrupt increase of the Ge concentration to a level above that of the highest Ge concentration in the linearly graded layer. The thickness of the Ge overshoot layer is only a fraction of the linearly graded layer thickness. The Ge overshoot layer is placed typically in the upper half of the linearly graded layer, namely nearer to that end of the linearly graded layer which touches the final strained Si based layer. This overshoot layer assures complete relaxation in the SiGe linearly graded layer. It acts as a sink for lattice defects, as well. A further role for the Ge overshoot layer can be found in some of the layer transfer schemes, where the overshoot layer serves selectivity purposes, in either etching, or as a layer for selective oxidation.
- The linearly graded layer is followed by the final layer of Si, or SiGe (low Ge content) layer in which the high performance devices can then be built. This layer is virtually defect free due to the effect of the linearly graded layer which imbeds the Ge overshoot layer. The final Si based layer upon epitaxial deposition becomes tensilely strained as the result of the lattice mismatch between the high Ge concentration at the full thickness of the linearly graded layer surface and the pure Si, or low Ge concentration high performance device layer.
- The two embodiments of the layer structures supporting the Si based strain layer in the following will be referred to as support structure. Accordingly the term support structure can mean either the step graded scheme with the relaxed buffer embodiment, or the linearly graded embodiment.
- All the steps in creating the strained Si based layer in preferred embodiments are done by a UHV-CVD processes, and preferably in an AICVD system as described in U.S. Pat. No. 6,013,134 to J. Chu et al, titled: “Advance Integrated Chemical Vapor Deposition (AICVD) for Semiconductor Devices”, incorporated herein by reference. The AICVD system is also capable to go beyond, in situ, of the Si based strained layer process and fabricate structures in the strained Si based layer. The UHV-CVD method, and in particular the AICVD system is well suited to handle the large diameter, 8 in or 10 in, Si wafers of today technologies, or the diameters that may becoming standards in the future. UHV-CVD poses no inherent limit onto the diameter of the wafers and layers to be processed. Those skilled in the art, however, will recognize that other UHV-CVD method may also be used to fabricate the desired strained Si based layer. Such methods may be LP (low pressure)-CVD, or RT (rapid thermal)-CVD.
- The tensilely strained Si based layer enhances the transport for both holes and electrons in a silicon layer structure suitable for conventional CMOS, or bipolar device processing. In long channel MOS devices made in the strained Si layer grown on a relaxed 25% SiGe heterostructure has yielded electron mobilities of about 1000 cm2/Vs and high field hole mobilities of well over 200 cm2/Vs which represents an increase of about 95% and 35% respectively over electron and hole mobilities in bulk Si MOS.
- In some embodiments all the layers contain a low percentage of C. Carbon serves as a retardant of dopant diffusion. In yet another embodiment the C is introduced only into the top tensilely strained Si based layer. In such an embodiment the top tensilely strained layer is: Si1-b-cGebCc, where “b” and “c” represent Ge and C concentrations given as fractions.
- In some embodiments of the invention the Si based tensilely strained semiconductor layer is transferred to a second substrate, most typically to another Si wafer. This second substrate can be of higher crystalline quality than the support structures on which the strained Si based layer was produced. Furthermore, the second substrate is advantageous from a heat conduction point of view because of its intimate contact with the strained Si based layer. In yet another embodiment the Si based tensilely strained layer is transferred onto an insulating layer, making the Si based tensilely strained semiconductor suitable for building super-high performance devices.
- Once the proper layer stack is ready, with the high quality tensilely strained layer on the top, one can transfer this layer onto a semiconductor substrate, or to an insulator. This insulator typically is an insulating film, such as silicon dioxide, on top of a Si wafer. There a several ways known in the art that the transfer to either a semiconductor substrate, or to an insulator can be carried out. One is so called SmartCut (a registered trademark of SOITEC Corporation) technique, as described, for instance, in the referenced U.S. patent application Ser. No. 09/675,840. In another embodiment the layer transfer can be accomplished with the so called ELTRAN (Epitaxial Layer TRANsfer, a registered trademark of Canon K.K.) process, as described in U.S. Pat. No. 5,371,037 to T. Yonehara, titled: “Semiconductor Member and Process for Preparing Semiconductor Member”, incorporated here by reference. In another embodiment the layer transfer is accomplished by the CMP polishing, and etch-back process, as described, for instance, in the referenced U.S. patent application Ser. No. 09/692,606. A potential difference in using the layer transfer process in this invention compared to application Ser. No. 09/692,606 is that now the Ge overshoot layer can act as an etch stop by itself, but the discussed heavy B dopant layer in Ser. No. 09/692,606 can be introduced in an embodiment of this invention as well.
- These and other features of the present invention will become apparent from the accompanying detailed description and drawings.
- FIG. 1. Shows layer stacks that produce the Si based tensilely strained layer. FIG. 1A shows a step graded scheme. FIG. 1B shows a linearly graded scheme.
- FIG. 2. Shows various embodiments and stages of layer transfers. FIG. 2A shows the step of wafer bonding to a bulk substrate. FIG. 2B shows the steps of CMP and etch back after bonding to an insulating layer. FIG. 2C shows the step of wafer bonding to a bulk substrate of an ELTRAN process. FIG. 2D shows a cleavage step of the ELTRAN process after bonding to an insulating layer.
- FIG. 3. Schematically shows FET devices fabricated in Si based tensilely strained layers. FIG. 3A shows the FET device in the layer without layer transfer. FIG. 3B shows the FET device in the layer after layer transfer.
- FIG. 4. Schematically shows bipolar devices fabricated in Si based tensilely strained layers. FIG. 4A shows the bipolar device in the layer without layer transfer. FIG. 4B shows the bipolar device in the layer after layer transfer.
- FIG. 5. Schematically shows an electronic system containing the Si based tensilely strained layer as its component.
- FIG. 1 Shows layer stacks that produce the Si based tensilely strained layer. FIG. 1A shows a step graded scheme. One starts with a
semiconductor substrate 160, which is typically a regular Si wafer. In some embodiments this substrate can have preparatory steps already performed, for instance having a porous layer of silicon on its surface, or just subsurface, for facilitating a layer transfer process to be performed after the layer deposition steps. For the porous layer subsurface means that after creating the porous layer on the surface, the top of the porous layer is recrystallized, effectively placing the porous layer subsurface by less than a few micrometers. The step gradedSiGe layer 150 is deposited in an ultra high vacuum chemical vapor deposition (UHV-CVD) apparatus upon proper cleaning of the substrate surface. In a typical embodiment there would be four to five steps, in each step the Ge concentration would increase approximately 5%. The thickness of each step layer is between 50 mn and 300 nm, with the thickness of each step layer increasing with higher Ge concentrations. The Ge concentration of the last step is just that ofrelaxed buffer 140.Layers 140 form the relaxed buffer of prior art. The constant Ge concentration “x” typically in the 20-30% range in these layers. The combined thickness of alllayers 140 is in the 1 to 2 μm range. In this invention the relaxed buffer imbeds a Ge overshoot layer, or zone, 130. In the overshoot zone the Ge concentration abruptly increases 5 to 10% over the value of “x”. The thickness of the overshoot zone is in the 10 nm to 50 nm range. The advantages of having the overshoot layer are many. The overshoot layer helps the complete relaxation in the required SiGe buffer. It acts as a sink for lattice defects, so fewer reach to the top, sensitive strained layer. The overshoot layer helps through selectivity in the layer transfer step. Theovershoot layer 130, can be either a selective etch stop, or etch enhancement layer, or a layer where oxidation, especially HIPOX oxidation proceeds rapidly. The last layer to be deposited is the aim of the present invention, layer 100 a tensilely strained Si based layer of superior crystal quality. The size of the strain depends on the composition and thicknesses of theunderlying layer 140 and of the composition of the Si based layer itself. The tensile strain arises because the relatively highGe concentration layer 140 has larger lattice spacings than the Si based top layer. The thickness oflayer 100 is typically between 5 nm and 30 nm, preferably in the 10 nm to 15 m range. The strained Si basedlayer 100 in some embodiments is simply pure Si. In other preferred embodiment it is a SiGe layer with Ge concentration typically below 10%. The strained Si basedlayer 100 may incorporate a low, less than 5%, concentration of C. The main role of C is to reduce dopant diffusion in the layer during subsequent device fabrication steps. Carbon may be incorporated in all depositedlayers - FIG. 1B shows fabrication of a same type of strained Si based layer as in FIG. 1A, but embodying a linearly graded scheme. In this embodiment the step-graded layer and relaxed buffer are replaced by a linearly graded concentration Ge layer. Again, one starts with a
semiconductor substrate 160, which is typically a regular Si wafer. In some embodiments this substrate can have preparatory steps already performed, for instance having a porous layer of silicon on its surface, or just subsurface, for facilitating a layer transfer process to be performed after the layer deposition steps. In an ultra high vacuum chemical vapor deposition (UHV-CVD) apparatus upon proper cleaning of the substrate surface a linearly gradedconcentration Ge layer 110 is grown. The Ge concentration equals approximately zero at the bottom of the layer, at the interface with the substrate, and reaches Ge concentrations similar to that of the relaxed buffer of FIG. 1A, in the range of 20-30%. The total thickness oflayers 110 is in the 1 to 3 μm range. In this invention the linearly graded Ge concentration layer imbeds a Ge overshoot layer, or zone, 130. In the overshoot zone the Ge concentration abruptly increases 5 to 10% over the maximum value of Ge concentration where the linearly graded layer reaches the interface withlayer 100. The thickness of the overshoot zone is in the 10 nm to 50 nm range. The overshoot layer is placed near the full thickness of the linearly graded region, typically less than 500 nm from the interface withlayer 100. The advantages of having the overshoot layer are many. The overshoot layer helps the complete relaxation in the required SiGe buffer. It acts as a sink for lattice defects, so fewer reaches to top sensitive strained layer. The overshoot layer helps through selectivity in the layer transfer step. Theovershoot layer 130, can be either a selective etch stop, or etch enhancement layer, or a layer where oxidation, especially HIPOX oxidation proceeds rapidly. In the same manner as in FIG. 1A, with the step grading scheme, the last epitaxially deposited layer is the strained Si based layer. The thickness oflayer 100 is typically between 5 nm and 30 nm, preferably in the 10 nm to 15 nm range. The strained Si basedlayer 100 in some embodiments is simply pure Si. In other preferred embodiment it is a SiGe layer with Ge concentration typically below 10%. The strained Si basedlayer 100 may incorporate a low, less than 5%, concentration of C. Carbon may be incorporated in all depositedlayers - FIG. 2 Shows various embodiments and stages of layer transfers. FIG. 2A shows the step of wafer bonding to a bulk substrate. There are advantages to transfer the strained Si based layer to a new substrate, typically another Si wafer. This other Si wafer is of higher crystalline quality than the substrate on which the strained Si based layer was produced, because the high Ge concentration layers below the strained Si based layer contain more crystal defects than a high purity Si wafer. The
region 280, the support structure, stands for either of the two described embodiments to fabricate the strained Si basedlayer 100, namely the step graded embodiment oflayers layers layer 100 is brought intointimate contact 200 with thesubstrate 230. Upon such intimate contact bonding occurs, since the surfaces always contain trace amounts of water and oxides, which suffice for bonding. After bonding all thefirst substrate 160 and all thelayers layer 100 attached to ahigh quality substrate 230. The manner of removal of the unwanted layers has many embodiments known in the art, as detailed next in relation to FIG. 2B. - FIG. 2B shows the steps of CMP and etch back after transfer to an insulating layer. On the layer stack of FIG. 1B an
insulator 210 is deposited, or grown. In a preferred embodiment this insulator is an oxide layer grown on thestrained layer 100. This insulator is brought intointimate contact 200 with anotherinsulator layer 220, wherein thissecond insulator layer 220 is grown, or deposited, on anothersubstrate 230. However, is some embodiments growth of eitherinsulating layer substrate 230 is again most typically a Si wafer. This step is described in US patent application “A Method of Wafer Smoothing for Bonding Using Chemo-Mechanical Polishing (CMP)” by D. F. Canaperi et al., Ser. No. 09/675,841 filed Sep. 29, 2000, (IBM Docket No.YOR920000683US1) incorporated already. Apart of silicon-dioxide, other preferred insulator materials forlayers - The
CMP step 260 is described in the already referenced U.S. patent application Ser. No. 09/675,841. Theselective etch 250 step can proceed in various ways. There are enchants that preferentially etch layers containing Ge, or stop on layers containing Ge. Examples of such are KOH and EPPW. The Ge overshoot layer is very useful from etch selectivity point of view. Details of the selective etch techniques can be found in the already referenced application by J. 0. Chu, et al, Ser. No. 09/692,606 filed Oct. 19, 2000, (IBM Docket No.YOR920000344US 1). FIG. 2B depicts a situation with the steps of CMP and selective etching are still in progress. Eventually all layers of thesupport structure 280 will be removed, leaving thestrained channel 100 layer, on top of an insulator and asubstrate 230. The insulator is the joining along thesurface 240 of the two earlier discussedinsulators - FIGS. 2C and 2D schematically show layer transfer based on the ELTRAN process. FIG. 2C shows the step of wafer bonding to a bulk substrate of an ELTRAN process. This is similar to the step depicted on FIG. 2A. The strained Si based
layer 100 is brought intointimate contact 200 with thesubstrate 230. Upon such intimate contact bonding occurs, since the surfaces always contain trace amounts of water and oxides, which suffice for bonding. Theregion 280, the support structure, stands for either of the two described embodiments to fabricate the strained Si basedlayer 100, namely the step graded embodiment oflayers layers support structure 280 is grown on aporous Si layer 270. The creation of the porous layer on a substrate surface, or subsurface, 160 is known in the art. For the porous layer subsurface means that after creating the porous layer on the surface, the top of the porous layer is recrystallized, effectively placing the porous layer subsurface by less than a few micrometers. The dashedline substrate region 160 on FIG. 2C shows the possibility of a subsurface porous layer. FIG. 2D shows a cleavage step of the ELTRAN process after bonding to an insulating layer. This is similar to the step depicted on FIG. 2B, with the various layers described earlier. Thearrow 290 indicates the step wherein the bulk of thesubstrate 160 is removed by using the weakness of theporous Si layer 270. The dashedline substrate region 160 on FIG. 2D shows the possibility of a subsurface porous layer. There are several ways known in the art to accomplishstep 290, such as using a water jet, mechanical cleaving, or various other uses of force to break up theporous layer 270. The removal of thesupport structure 280 proceeds, again, by methods known in the art. - A further layer transfer scheme known in the art that can be used in various embodiments of this invention is the so called SmartCut, referenced earlier.
- FIG. 3 schematically shows an electronic device, an FET device, fabricated in the Si based tensilely strained layer. FIG. 3A shows the FET device in the layer without layer transfer, when the layer remained on the original substrate and on the
support structure 280. Theregion 280, the support structure, stands for either of the two described embodiments to fabricate the strained Si basedlayer 100, namely the step graded embodiment oflayers layers strained layer 100 now has a standard FET built into it, with source/drain regions 330,gate insulator 340 andgate 320. - FIG. 3B schematically shows an FET device fabricated in the Si based tensilely strained layer over an insulator, after layer transfer. FIG. 3B shows a device on an insulating layer, but this is not meant to be restrictive. If the strained silicon based layer had been transferred to a bulk substrate the same devices could be built into it. One of the many devices that can take advantage of the tensilely strained Si based layer are the FETs. FETs are the basic building blocks of CMOS technologies. The only substrate left now after the layer transfer, is the one which had the second insulating layer grow/deposited onto it230. The insulator is now joining along a
surface 240 of the original twoinsulators insulating layer strained layer 100 now has a standard FET built into it, with source/drain regions 330,gate insulator 340 andgate 320. - FET devices as depicted in FIG. 3, can be interconnected in vast numbers to form circuits, digital processors, dynamic and static memories, display devices, communication systems, and other useful systems known in the art.
- FIG. 4 schematically shows an electronic device, a bipolar transistor device, fabricated in the Si based tensilely strained layer. FIG. 4A shows the bipolar device in the layer without layer transfer, when the layer remained on the original substrate and on the
support structure 280. Theregion 280, the support structure, stands for either of the two described embodiments to fabricate the strained Si basedlayer 100, namely the step graded embodiment oflayers layers layer 100 has a standard bipolar transistor built into it, withemitter 420,base 410, andcollector 430. - FIG. 4B schematically shows a bipolar device fabricated in the Si based tensilely strained layer over an insulator, after layer transfer. FIG. 3B shows a device on an insulating layer, but this is not meant to be restrictive. If the strained silicon based layer had been transferred to a bulk substrate the same devices could be built into it. One of the many devices that can take advantage of the tensilely strained Si based layer are the bipolar transistors. The only substrate left now after the layer transfer, is the one which had the second insulating layer grow/deposited onto it230. The insulator is now joining along a
surface 240 of the original twoinsulators insulating layer strained layer 100 now has a standard bipolar device built into it, withemitter 420,base 410, andcollector 430. - Bipolar devices as depicted in FIG. 4, can be interconnected in vast numbers to form circuits, digital processors, dynamic and static memories, display devices, communication systems, and other useful systems known in the art. The bipolar and FET devices can be fabricated in next to each other in the Si based strained layer in a mixture of FET and bipolar devices, often referred to as BiCMOS, forming circuits and systems.
- FIG. 5. Schematically shows an electronic system containing the Si based tensilely strained layer as its component. In the figure the electronic system is shown generically as a
sphere 500, comprising the Si basedstrained layer 100 and device structure therein. - Electronic systems that can take advantage of the high performance devices fabricated in the Si based strained layer are many. Such electronic systems in general are processors, digital processors, such as found in computing devices like computers, wireless and optical communication processors; analog processors, such as found in amplifiers; and mixed digital-analog processors, such as found in wireless and optical communication processors, and such as found in processors interconnecting computing devices with memories and interconnecting computing devices with each other in multiprocessors.
- Many modifications and variations of the present invention are possible in light of the above teachings, and could be apparent for those skilled in the art. The scope of the invention is defined by the appended claims.
Claims (59)
1. A method for fabricating a strained Si based layer comprising the steps of:
growing epitaxially a SiGe layer on a substrate, wherein creating a varying Ge concentration in the thickness direction of said SiGe layer, said Ge concentration having a first value at the interface with said substrate and having a second value at full thickness of said SiGe layer, said second value of Ge concentration being larger than said first value of Ge concentration, furthermore said SiGe layer imbedding a Ge overshoot zone, wherein said Ge overshoot zone having a third value of Ge concentration, said third value being larger than said second value; and
depositing epitaxially said Si based layer onto said SiGe layer.
2. The method of claim 1 , wherein in said SiGe layer said varying Ge concentration has two regions: a step graded Ge concentration region, and a relaxed buffer region with a flat Ge concentration, said step graded region commencing at said interface with said substrate, said relaxed buffer region grown on top of said step graded region, furthermore said Ge overshoot zone being imbedded in said relaxed buffer region.
3. The method of claim 1 , wherein in said SiGe layer said varying Ge concentration is a linearly graded concentration, furthermore said Ge overshoot zone being imbedded in said linearly graded concentration, an wherein said Ge overshoot zone is nearer to said full SiGe layer thickness than to said substrate.
4. The method of claim 1 , wherein said strained Si based layer is a Si layer.
5. The method of claim 1 , wherein said strained Si based layer is a SiGe layer.
6. The method of claim 1 , wherein said strained Si based layer contains up to 5% percent of C.
7. The method of claim 1 , wherein said substrate is a Si wafer.
8. The method of claim 7 , comprising the step of creating a porous layer on the surface of said Si wafer.
9. The method of claim 7 , comprising the step of creating a porous subsurface layer on said Si wafer.
10. The method of claim 1 , wherein the thickness of said strained Si based layer is between 1 nm and 50 nm.
11. The method of claim 1 , wherein the steps of said method are carried out in an AICVD system.
12. The method of claim 1 , further comprising the step of:
transferring said strained Si based layer onto a second substrate.
13. The method of claim 12 , wherein said layer transfer step is an ELTRAN process.
14. The method of claim 12 , wherein said layer transfer step is a bonding, CMP polishing, and etch-back process.
15. The method of claim 12 , wherein said layer transfer step is a Smart-Cut process.
16. The method of claim 12 , wherein said second substrate is a Si wafer.
17. The method of claim 12 , wherein said second substrate has an insulating layer on its surface, and wherein said insulating surface layer receives said Si based strained layer during said layer transfer.
18. The method of claim 17 , wherein said insulating layer is silicon-oxide, silicon-nitride, aluminum-oxide, lithium-niobate, “low-k” material, “high-k” material, or combinations of two or more of said insulators.
19. The method of claim 12 , wherein the steps of said method are carried out in an AICVD system.
20. A method for fabricating a strained Si based layer on an insulator comprising the steps of:
growing epitaxially a SiGe layer on a substrate, wherein creating a varying Ge concentration in the thickness direction of said SiGe layer, said Ge concentration having a first value at the interface with said substrate and having a second value at full thickness of said SiGe layer, said second value of Ge concentration being larger than said first value of Ge concentration, furthermore said SiGe layer imbedding a Ge overshoot zone, wherein said Ge overshoot zone having a third value of Ge concentration, said third value being larger than said second value;
depositing epitaxially said Si based layer onto said SiGe layer; and
transferring said strained Si based layer onto said insulator.
21. The method of claim 20 , wherein in said SiGe layer said varying Ge concentration has two regions: a step graded Ge concentration region, and a relaxed buffer region with a flat Ge concentration, said step graded region commencing at said interface with said substrate, said relaxed buffer region grown on top of said step graded region, furthermore said Ge overshoot zone being imbedded in said relaxed buffer region.
22. The method of claim 20 , wherein in said SiGe layer said varying Ge concentration is a linearly graded concentration, furthermore said Ge overshoot zone being imbedded in said linearly graded concentration, an wherein said Ge overshoot zone is nearer to said full SiGe layer thickness than to said substrate.
23. The method of claim 20 , wherein said strained Si based layer is a Si layer.
24. The method of claim 20 , wherein said strained Si based layer is a SiGe layer.
25. The method of claim 20 , wherein said strained Si based layer contains up to 5% percent of C.
26. The method of claim 20 , wherein said layer transfer step is an ELTRAN process.
27. The method of claim 20 , wherein said layer transfer step is a bonding, CMP polishing, and etch-back process.
28. The method of claim 20 , wherein said layer transfer step is a Smart-Cut process.
29. The method of claim 20 , wherein said insulating layer is silicon-oxide, silicon-nitride, aluminum-oxide, lithium-niobate, “low-k” material, “high-k” material, or combinations of two or more of said insulators.
30. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps of claim 1 .
31. The devices of claim 30 , wherein said devices are FET devices.
32. The devices of claim 30 , wherein said devices are bipolar devices.
33. The devices of claim 31 , wherein said devices are interconnected into CMOS configurations.
34. The devices of claim 30 , wherein said devices are a mixture of bipolar and FET devices.
35. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained layer is fabricated by a method as recited in the steps of claim 12 .
36. The devices of claim 35 , wherein said devices are FET devices.
37. The devices of claim 35 , wherein said devices are bipolar devices.
38. The devices of claim 36 , wherein said devices are interconnected into CMOS configurations.
39. The devices of claim 35 , wherein said devices are a mixture of bipolar and FET devices.
40. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained layer is fabricated by a method as recited in the steps of claim 20 .
41. The devices of claim 40 , wherein said devices are FET devices.
42. The devices of claim 40 , wherein said devices are bipolar devices.
43. The devices of claim 41 , wherein said devices are interconnected into CMOS configurations.
44. The devices of claim 40 , wherein said devices are a mixture of bipolar and FET devices.
45. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps of claim 1 .
46. The electronic system of claim 45 , wherein said electronic system is a processor.
47. The processor of claim 46 , wherein said processor is a digital processor.
48. The processor of claim 46 , wherein said processor is a wireless communication processor.
49. The processor of claim 46 , wherein said processor is an optical communication processor.
50. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps of claim 12 .
51. The electronic system of claim 50 , wherein said electronic system is a processor.
52. The processor of claim 51 , wherein said processor is a digital processor.
53. The processor of claim 51 , wherein said processor is a wireless communication processor.
54. The processor of claim 51 , wherein said processor is an optical communication processor.
55. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps of claim 20 .
56. The electronic system of claim 55 , wherein said electronic system is a processor.
57. The processor of claim 56 , wherein said processor is a digital processor.
58. The processor of claim 56 , wherein said processor is a wireless communication processor.
59. The processor of claim 56 , wherein said processor is an optical communication processor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/454,842 US20030203600A1 (en) | 2002-02-11 | 2003-06-05 | Strained Si based layer made by UHV-CVD, and devices therein |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/073,562 US6649492B2 (en) | 2002-02-11 | 2002-02-11 | Strained Si based layer made by UHV-CVD, and devices therein |
US10/454,842 US20030203600A1 (en) | 2002-02-11 | 2003-06-05 | Strained Si based layer made by UHV-CVD, and devices therein |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/073,562 Division US6649492B2 (en) | 2002-02-11 | 2002-02-11 | Strained Si based layer made by UHV-CVD, and devices therein |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030203600A1 true US20030203600A1 (en) | 2003-10-30 |
Family
ID=27659704
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/073,562 Expired - Fee Related US6649492B2 (en) | 2002-02-11 | 2002-02-11 | Strained Si based layer made by UHV-CVD, and devices therein |
US10/454,842 Abandoned US20030203600A1 (en) | 2002-02-11 | 2003-06-05 | Strained Si based layer made by UHV-CVD, and devices therein |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/073,562 Expired - Fee Related US6649492B2 (en) | 2002-02-11 | 2002-02-11 | Strained Si based layer made by UHV-CVD, and devices therein |
Country Status (8)
Country | Link |
---|---|
US (2) | US6649492B2 (en) |
EP (1) | EP1483783A2 (en) |
JP (1) | JP4197651B2 (en) |
KR (1) | KR100690421B1 (en) |
CN (1) | CN100342494C (en) |
AU (1) | AU2003208985A1 (en) |
TW (1) | TWI222111B (en) |
WO (1) | WO2003069658A2 (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040097025A1 (en) * | 2000-12-04 | 2004-05-20 | Amberwave Systems Corporation | Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel mosfets |
US20050196936A1 (en) * | 2004-03-05 | 2005-09-08 | Nicolas Daval | Methods for thermally treating a semiconductor layer |
US20050196937A1 (en) * | 2004-03-05 | 2005-09-08 | Nicolas Daval | Methods for forming a semiconductor structure |
US20060014363A1 (en) * | 2004-03-05 | 2006-01-19 | Nicolas Daval | Thermal treatment of a semiconductor layer |
US20060113603A1 (en) * | 2004-12-01 | 2006-06-01 | Amberwave Systems Corporation | Hybrid semiconductor-on-insulator structures and related methods |
US20060141748A1 (en) * | 2004-03-05 | 2006-06-29 | Nicolas Daval | Thermal treament of a semiconductor layer |
US20070051975A1 (en) * | 2005-09-07 | 2007-03-08 | Christophe Figuet | Semiconductor heterostructure and method for forming same |
US20080067499A1 (en) * | 2006-09-15 | 2008-03-20 | Sharp Laboratories Of America, Inc. | Silicon/germanium superlattice thermal sensor |
US20080132031A1 (en) * | 2006-11-30 | 2008-06-05 | Cecile Aulnette | Method of manufacturing a semiconductor heterostructure |
US7838392B2 (en) | 2002-06-07 | 2010-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming III-V semiconductor device structures |
US8129821B2 (en) | 2002-06-25 | 2012-03-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reacted conductive gate electrodes |
US8183627B2 (en) | 2004-12-01 | 2012-05-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid fin field-effect transistor structures and related methods |
US8748292B2 (en) | 2002-06-07 | 2014-06-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming strained-semiconductor-on-insulator device structures |
US20140183601A1 (en) * | 2011-06-23 | 2014-07-03 | Soitec | Method for transferring a layer of a semiconductor and substrate comprising a confinement structure |
US8822282B2 (en) | 2001-03-02 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of fabricating contact regions for FET incorporating SiGe |
CN106711049A (en) * | 2016-12-22 | 2017-05-24 | 武汉华星光电技术有限公司 | Porous substrate and manufacturing method thereof and manufacturing method of thin film transistor |
US20170301611A1 (en) * | 2016-04-15 | 2017-10-19 | Taiwan Semiconductor Manufacturing Company Ltd. | METHOD FOR MANUFACTURING A SEMICONDUCTOR STRUCTURE COMPRISING A SEMICONDUCTOR DEVICE LAYER FORMED ON A TEMPORARY SUBSTRATE HAVING A GRADED SiGe ETCH STOP LAYER THERE BETWEEN |
US20170317103A1 (en) * | 2016-04-28 | 2017-11-02 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with selectively strained device regions and methods for fabricating same |
US20210408032A1 (en) * | 2020-06-25 | 2021-12-30 | Sandisk Technologies Llc | Three-dimensional memory device including iii-v compound semiconductor channel layer and method of making the same |
Families Citing this family (58)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003017667A (en) * | 2001-06-29 | 2003-01-17 | Canon Inc | Method and device for separating member |
JP2003017668A (en) * | 2001-06-29 | 2003-01-17 | Canon Inc | Method and device for separating member |
JP2005530360A (en) * | 2002-06-19 | 2005-10-06 | マサチューセッツ・インスティチュート・オブ・テクノロジー | Ge photodetector |
US7018910B2 (en) * | 2002-07-09 | 2006-03-28 | S.O.I.Tec Silicon On Insulator Technologies S.A. | Transfer of a thin layer from a wafer comprising a buffer layer |
US6730576B1 (en) * | 2002-12-31 | 2004-05-04 | Advanced Micro Devices, Inc. | Method of forming a thick strained silicon layer and semiconductor structures incorporating a thick strained silicon layer |
EP1588416B1 (en) * | 2003-01-07 | 2009-03-25 | S.O.I.Tec Silicon on Insulator Technologies | Recycling of a wafer comprising a multi-layer structure after taking-off a thin layer |
JP2004245660A (en) * | 2003-02-13 | 2004-09-02 | Seiko Instruments Inc | Manufacture of chip sample, and method and system for observing wall surface of the same |
US7198974B2 (en) * | 2003-03-05 | 2007-04-03 | Micron Technology, Inc. | Micro-mechanically strained semiconductor film |
US6911379B2 (en) * | 2003-03-05 | 2005-06-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming strained silicon on insulator substrate |
US6949451B2 (en) * | 2003-03-10 | 2005-09-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | SOI chip with recess-resistant buried insulator and method of manufacturing the same |
DE10310740A1 (en) | 2003-03-10 | 2004-09-30 | Forschungszentrum Jülich GmbH | Method for producing a stress-relaxed layer structure on a non-lattice-matched substrate, and use of such a layer system in electronic and / or optoelectronic components |
US6902962B2 (en) * | 2003-04-04 | 2005-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicon-on-insulator chip with multiple crystal orientations |
US7041575B2 (en) * | 2003-04-29 | 2006-05-09 | Micron Technology, Inc. | Localized strained semiconductor on insulator |
US7220656B2 (en) * | 2003-04-29 | 2007-05-22 | Micron Technology, Inc. | Strained semiconductor by wafer bonding with misorientation |
US6987037B2 (en) * | 2003-05-07 | 2006-01-17 | Micron Technology, Inc. | Strained Si/SiGe structures by ion implantation |
US7115480B2 (en) * | 2003-05-07 | 2006-10-03 | Micron Technology, Inc. | Micromechanical strained semiconductor by wafer bonding |
US7662701B2 (en) * | 2003-05-21 | 2010-02-16 | Micron Technology, Inc. | Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers |
US6905923B1 (en) | 2003-07-15 | 2005-06-14 | Advanced Micro Devices, Inc. | Offset spacer process for forming N-type transistors |
US7439158B2 (en) * | 2003-07-21 | 2008-10-21 | Micron Technology, Inc. | Strained semiconductor by full wafer bonding |
US7091108B2 (en) * | 2003-09-11 | 2006-08-15 | Intel Corporation | Methods and apparatuses for manufacturing ultra thin device layers for integrated circuit devices |
WO2005057253A2 (en) * | 2003-12-04 | 2005-06-23 | Sioptical, Inc. | Planar waveguide optical isolator in thin silicon-on-isolator (soi) structure |
EP1583139A1 (en) * | 2004-04-02 | 2005-10-05 | Interuniversitaire Microelectronica Centrum vzw ( IMEC) | Method for depositing a group III-nitride material on a silicon substrate and device therefor |
US7662689B2 (en) | 2003-12-23 | 2010-02-16 | Intel Corporation | Strained transistor integration for CMOS |
JP2005210062A (en) * | 2003-12-26 | 2005-08-04 | Canon Inc | Semiconductor member, manufacturing method therefor, and semiconductor device |
US6995078B2 (en) * | 2004-01-23 | 2006-02-07 | Chartered Semiconductor Manufacturing Ltd. | Method of forming a relaxed semiconductor buffer layer on a substrate with a large lattice mismatch |
US7166522B2 (en) * | 2004-01-23 | 2007-01-23 | Chartered Semiconductor Manufacturing Ltd. | Method of forming a relaxed semiconductor buffer layer on a substrate with a large lattice mismatch |
JP4763967B2 (en) * | 2004-01-29 | 2011-08-31 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor memory device |
US20050211982A1 (en) * | 2004-03-23 | 2005-09-29 | Ryan Lei | Strained silicon with reduced roughness |
US7244958B2 (en) * | 2004-06-24 | 2007-07-17 | International Business Machines Corporation | Integration of strained Ge into advanced CMOS technology |
JP4617820B2 (en) * | 2004-10-20 | 2011-01-26 | 信越半導体株式会社 | Manufacturing method of semiconductor wafer |
KR100601976B1 (en) * | 2004-12-08 | 2006-07-18 | 삼성전자주식회사 | Strained silicon on insulator structure and the fabrication method of the same |
EP1705697A1 (en) * | 2005-03-21 | 2006-09-27 | S.O.I. Tec Silicon on Insulator Technologies S.A. | Composition graded layer structure and method for forming the same |
US7338886B2 (en) * | 2005-04-15 | 2008-03-04 | Chartered Semiconductor Manufacturing, Ltd. | Implantation-less approach to fabricating strained semiconductor on isolation wafers |
US7262484B2 (en) * | 2005-05-09 | 2007-08-28 | International Business Machines Corporation | Structure and method for performance improvement in vertical bipolar transistors |
US7321145B2 (en) * | 2005-10-13 | 2008-01-22 | Macronix International Co., Ltd. | Method and apparatus for operating nonvolatile memory cells with modified band structure |
US7544584B2 (en) | 2006-02-16 | 2009-06-09 | Micron Technology, Inc. | Localized compressive strained semiconductor |
US7785995B2 (en) * | 2006-05-09 | 2010-08-31 | Asm America, Inc. | Semiconductor buffer structures |
FR2902233B1 (en) * | 2006-06-09 | 2008-10-17 | Soitec Silicon On Insulator | METHOD FOR LIMITING LACUNAR MODE BROADCAST DISTRIBUTION IN A HETEROSTRUCTURE |
US7608526B2 (en) * | 2006-07-24 | 2009-10-27 | Asm America, Inc. | Strained layers within semiconductor buffer structures |
US7485544B2 (en) * | 2006-08-02 | 2009-02-03 | Micron Technology, Inc. | Strained semiconductor, devices and systems and methods of formation |
US8962447B2 (en) * | 2006-08-03 | 2015-02-24 | Micron Technology, Inc. | Bonded strained semiconductor with a desired surface orientation and conductance direction |
US7968960B2 (en) * | 2006-08-18 | 2011-06-28 | Micron Technology, Inc. | Methods of forming strained semiconductor channels |
US7897480B2 (en) * | 2007-04-23 | 2011-03-01 | International Business Machines Corporation | Preparation of high quality strained-semiconductor directly-on-insulator substrates |
US20090146194A1 (en) * | 2007-12-05 | 2009-06-11 | Ecole Polytechnique Federale De Lausanne (Epfl) | Semiconductor device and method of manufacturing a semiconductor device |
US7524740B1 (en) | 2008-04-24 | 2009-04-28 | International Business Machines Corporation | Localized strain relaxation for strained Si directly on insulator |
KR101642362B1 (en) * | 2009-05-14 | 2016-07-26 | 주성엔지니어링(주) | Semiconductor Device And Method Of Fabricating The Same |
CN101916770B (en) * | 2010-07-13 | 2012-01-18 | 清华大学 | Si-Ge-Si semiconductor structure with double graded junctions and forming method thereof |
US8962400B2 (en) | 2011-07-07 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | In-situ doping of arsenic for source and drain epitaxy |
DE112011106054B4 (en) * | 2011-12-28 | 2023-05-25 | Intel Corporation | Methods of forming hetero-layers with reduced surface roughness and defect density on non-native surfaces and the resulting structures |
US9653639B2 (en) * | 2012-02-07 | 2017-05-16 | Apic Corporation | Laser using locally strained germanium on silicon for opto-electronic applications |
US9127345B2 (en) | 2012-03-06 | 2015-09-08 | Asm America, Inc. | Methods for depositing an epitaxial silicon germanium layer having a germanium to silicon ratio greater than 1:1 using silylgermane and a diluent |
US9171715B2 (en) | 2012-09-05 | 2015-10-27 | Asm Ip Holding B.V. | Atomic layer deposition of GeO2 |
US8987069B1 (en) | 2013-12-04 | 2015-03-24 | International Business Machines Corporation | Semiconductor substrate with multiple SiGe regions having different germanium concentrations by a single epitaxy process |
US9218963B2 (en) | 2013-12-19 | 2015-12-22 | Asm Ip Holding B.V. | Cyclical deposition of germanium |
US9343303B2 (en) | 2014-03-20 | 2016-05-17 | Samsung Electronics Co., Ltd. | Methods of forming low-defect strain-relaxed layers on lattice-mismatched substrates and related semiconductor structures and devices |
EP2978016B1 (en) | 2014-07-25 | 2018-06-13 | IMEC vzw | A method for providing an nMOS device and a pMOS device on a silicon substrate and silicon substrate comprising an nMOS device and a pMOS device |
KR102257423B1 (en) | 2015-01-23 | 2021-05-31 | 삼성전자주식회사 | Semiconductor substrate and semiconductor device including the same |
CN107731817B (en) * | 2017-10-27 | 2019-11-29 | 重庆邮电大学 | Manufacture the method and silicon-base multi-layer structure of bipolar complementary metal oxide semiconductor device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020168802A1 (en) * | 2001-05-14 | 2002-11-14 | Hsu Sheng Teng | SiGe/SOI CMOS and method of making the same |
US6603156B2 (en) * | 2001-03-31 | 2003-08-05 | International Business Machines Corporation | Strained silicon on insulator structures |
US6602613B1 (en) * | 2000-01-20 | 2003-08-05 | Amberwave Systems Corporation | Heterointegration of materials using deposition and bonding |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5298452A (en) | 1986-09-12 | 1994-03-29 | International Business Machines Corporation | Method and apparatus for low temperature, low pressure chemical vapor deposition of epitaxial silicon layers |
EP0688048A3 (en) | 1990-08-03 | 1996-02-28 | Canon Kk | Semiconductor member having an SOI structure |
CA2062134C (en) | 1991-05-31 | 1997-03-25 | Ibm | Low Defect Densiry/Arbitrary Lattice Constant Heteroepitaxial Layers |
US5461243A (en) | 1993-10-29 | 1995-10-24 | International Business Machines Corporation | Substrate for tensilely strained semiconductor |
US5906951A (en) | 1997-04-30 | 1999-05-25 | International Business Machines Corporation | Strained Si/SiGe layers on insulator |
JP3535527B2 (en) * | 1997-06-24 | 2004-06-07 | マサチューセッツ インスティテュート オブ テクノロジー | Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization |
US5963817A (en) | 1997-10-16 | 1999-10-05 | International Business Machines Corporation | Bulk and strained silicon on insulator using local selective oxidation |
JP3443343B2 (en) * | 1997-12-03 | 2003-09-02 | 松下電器産業株式会社 | Semiconductor device |
JP3762221B2 (en) * | 1998-04-10 | 2006-04-05 | マサチューセッツ・インスティテュート・オブ・テクノロジー | Silicon germanium etch stop layer system |
JP3974329B2 (en) | 1999-03-12 | 2007-09-12 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Layered structure for forming Ge channel field effect transistors |
US6350993B1 (en) * | 1999-03-12 | 2002-02-26 | International Business Machines Corporation | High speed composite p-channel Si/SiGe heterostructure for field effect devices |
AU2001268577A1 (en) * | 2000-06-22 | 2002-01-02 | Massachusetts Institute Of Technology | Etch stop layer system |
EP1309989B1 (en) * | 2000-08-16 | 2007-01-10 | Massachusetts Institute Of Technology | Process for producing semiconductor article using graded expitaxial growth |
US6524935B1 (en) | 2000-09-29 | 2003-02-25 | International Business Machines Corporation | Preparation of strained Si/SiGe on insulator by hydrogen induced layer transfer technique |
US6475072B1 (en) | 2000-09-29 | 2002-11-05 | International Business Machines Corporation | Method of wafer smoothing for bonding using chemo-mechanical polishing (CMP) |
US6410371B1 (en) * | 2001-02-26 | 2002-06-25 | Advanced Micro Devices, Inc. | Method of fabrication of semiconductor-on-insulator (SOI) wafer having a Si/SiGe/Si active layer |
US6940089B2 (en) * | 2001-04-04 | 2005-09-06 | Massachusetts Institute Of Technology | Semiconductor device structure |
JP2004538634A (en) * | 2001-08-06 | 2004-12-24 | マサチューセッツ インスティテュート オブ テクノロジー | Semiconductor substrate having strained layer and method for forming the same |
-
2002
- 2002-02-11 US US10/073,562 patent/US6649492B2/en not_active Expired - Fee Related
-
2003
- 2003-02-04 EP EP03707710A patent/EP1483783A2/en not_active Withdrawn
- 2003-02-04 CN CNB038036258A patent/CN100342494C/en not_active Expired - Fee Related
- 2003-02-04 JP JP2003568687A patent/JP4197651B2/en not_active Expired - Lifetime
- 2003-02-04 AU AU2003208985A patent/AU2003208985A1/en not_active Abandoned
- 2003-02-04 KR KR1020047001367A patent/KR100690421B1/en not_active IP Right Cessation
- 2003-02-04 WO PCT/US2003/003352 patent/WO2003069658A2/en active Application Filing
- 2003-02-06 TW TW092102386A patent/TWI222111B/en not_active IP Right Cessation
- 2003-06-05 US US10/454,842 patent/US20030203600A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6602613B1 (en) * | 2000-01-20 | 2003-08-05 | Amberwave Systems Corporation | Heterointegration of materials using deposition and bonding |
US6603156B2 (en) * | 2001-03-31 | 2003-08-05 | International Business Machines Corporation | Strained silicon on insulator structures |
US20020168802A1 (en) * | 2001-05-14 | 2002-11-14 | Hsu Sheng Teng | SiGe/SOI CMOS and method of making the same |
Cited By (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040097025A1 (en) * | 2000-12-04 | 2004-05-20 | Amberwave Systems Corporation | Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel mosfets |
US8822282B2 (en) | 2001-03-02 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of fabricating contact regions for FET incorporating SiGe |
US7838392B2 (en) | 2002-06-07 | 2010-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming III-V semiconductor device structures |
US8748292B2 (en) | 2002-06-07 | 2014-06-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming strained-semiconductor-on-insulator device structures |
US8129821B2 (en) | 2002-06-25 | 2012-03-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reacted conductive gate electrodes |
US7449394B2 (en) | 2004-03-05 | 2008-11-11 | S.O.I.Tec Silicon On Insulator Technologies | Atomic implantation and thermal treatment of a semiconductor layer |
US20050245049A1 (en) * | 2004-03-05 | 2005-11-03 | Takeshi Akatsu | Atomic implantation and thermal treatment of a semiconductor layer |
US20050196936A1 (en) * | 2004-03-05 | 2005-09-08 | Nicolas Daval | Methods for thermally treating a semiconductor layer |
US7276428B2 (en) | 2004-03-05 | 2007-10-02 | S.O.I.Tec Silicon On Insulator Technologies | Methods for forming a semiconductor structure |
US7282449B2 (en) | 2004-03-05 | 2007-10-16 | S.O.I.Tec Silicon On Insulator Technologies | Thermal treatment of a semiconductor layer |
US7285495B2 (en) | 2004-03-05 | 2007-10-23 | S.O.I.Tec Silicon On Insulator Technologies | Methods for thermally treating a semiconductor layer |
US20050196937A1 (en) * | 2004-03-05 | 2005-09-08 | Nicolas Daval | Methods for forming a semiconductor structure |
US20060141748A1 (en) * | 2004-03-05 | 2006-06-29 | Nicolas Daval | Thermal treament of a semiconductor layer |
US20060014363A1 (en) * | 2004-03-05 | 2006-01-19 | Nicolas Daval | Thermal treatment of a semiconductor layer |
US8183627B2 (en) | 2004-12-01 | 2012-05-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid fin field-effect transistor structures and related methods |
US20060113603A1 (en) * | 2004-12-01 | 2006-06-01 | Amberwave Systems Corporation | Hybrid semiconductor-on-insulator structures and related methods |
US20100264463A1 (en) * | 2005-09-07 | 2010-10-21 | Christophe Figuet | Semiconductor heterostructure and method for forming same |
US7772127B2 (en) | 2005-09-07 | 2010-08-10 | S.O.I.Tec Silicon On Insulator Technologies | Semiconductor heterostructure and method for forming same |
US8084784B2 (en) | 2005-09-07 | 2011-12-27 | S.O.I. Tec Silicon On Insulator Technologies | Semiconductor heterostructure and method for forming same |
EP1763069A1 (en) * | 2005-09-07 | 2007-03-14 | S.O.I.TEC. Silicon on Insulator Technologies S.A. | Semiconductor heterostructure and method for forming a semiconductor heterostructure |
US20070051975A1 (en) * | 2005-09-07 | 2007-03-08 | Christophe Figuet | Semiconductor heterostructure and method for forming same |
US7442599B2 (en) * | 2006-09-15 | 2008-10-28 | Sharp Laboratories Of America, Inc. | Silicon/germanium superlattice thermal sensor |
US20080067499A1 (en) * | 2006-09-15 | 2008-03-20 | Sharp Laboratories Of America, Inc. | Silicon/germanium superlattice thermal sensor |
US7459374B2 (en) | 2006-11-30 | 2008-12-02 | S.O.I.Tec Silicon On Insulator Technologies | Method of manufacturing a semiconductor heterostructure |
US20080132031A1 (en) * | 2006-11-30 | 2008-06-05 | Cecile Aulnette | Method of manufacturing a semiconductor heterostructure |
US20140183601A1 (en) * | 2011-06-23 | 2014-07-03 | Soitec | Method for transferring a layer of a semiconductor and substrate comprising a confinement structure |
US9716029B2 (en) * | 2011-06-23 | 2017-07-25 | Soitec | Method for transferring a layer of a semiconductor and substrate comprising a confinement structure |
US20170301611A1 (en) * | 2016-04-15 | 2017-10-19 | Taiwan Semiconductor Manufacturing Company Ltd. | METHOD FOR MANUFACTURING A SEMICONDUCTOR STRUCTURE COMPRISING A SEMICONDUCTOR DEVICE LAYER FORMED ON A TEMPORARY SUBSTRATE HAVING A GRADED SiGe ETCH STOP LAYER THERE BETWEEN |
US11049797B2 (en) * | 2016-04-15 | 2021-06-29 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing a semiconductor structure comprising a semiconductor device layer formed on a tem, porary substrate having a graded SiGe etch stop layer therebetween |
US20170317103A1 (en) * | 2016-04-28 | 2017-11-02 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with selectively strained device regions and methods for fabricating same |
US10529738B2 (en) * | 2016-04-28 | 2020-01-07 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with selectively strained device regions and methods for fabricating same |
CN106711049A (en) * | 2016-12-22 | 2017-05-24 | 武汉华星光电技术有限公司 | Porous substrate and manufacturing method thereof and manufacturing method of thin film transistor |
US20210408032A1 (en) * | 2020-06-25 | 2021-12-30 | Sandisk Technologies Llc | Three-dimensional memory device including iii-v compound semiconductor channel layer and method of making the same |
US11778817B2 (en) * | 2020-06-25 | 2023-10-03 | Sandisk Technologies Llc | Three-dimensional memory device including III-V compound semiconductor channel layer and method of making the same |
Also Published As
Publication number | Publication date |
---|---|
KR100690421B1 (en) | 2007-03-09 |
CN1630933A (en) | 2005-06-22 |
AU2003208985A1 (en) | 2003-09-04 |
US6649492B2 (en) | 2003-11-18 |
WO2003069658A3 (en) | 2004-02-19 |
TWI222111B (en) | 2004-10-11 |
WO2003069658A2 (en) | 2003-08-21 |
JP2005518093A (en) | 2005-06-16 |
US20030153161A1 (en) | 2003-08-14 |
KR20060033692A (en) | 2006-04-19 |
WO2003069658B1 (en) | 2004-05-27 |
TW200401340A (en) | 2004-01-16 |
EP1483783A2 (en) | 2004-12-08 |
JP4197651B2 (en) | 2008-12-17 |
CN100342494C (en) | 2007-10-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6649492B2 (en) | Strained Si based layer made by UHV-CVD, and devices therein | |
US6963078B2 (en) | Dual strain-state SiGe layers for microelectronics | |
US7825470B2 (en) | Transistor and in-situ fabrication process | |
US7348259B2 (en) | Method of fabricating a semiconductor structure that includes transferring one or more material layers to a substrate and smoothing an exposed surface of at least one of the material layers | |
US6703688B1 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US6723661B2 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
JP4678877B2 (en) | Silicon devices on Si: C-OI and SGOI and manufacturing methods | |
JP4716733B2 (en) | Method for forming strained silicon on insulator (SSOI) | |
US6787793B2 (en) | Strained Si device with first SiGe layer with higher Ge concentration being relaxed to have substantially same lattice constant as second SiGe layer with lower Ge concentration | |
US6830976B2 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US6677192B1 (en) | Method of fabricating a relaxed silicon germanium platform having planarizing for high speed CMOS electronics and high speed analog circuits | |
US7560328B2 (en) | Strained Si on multiple materials for bulk or SOI substrates | |
US6593641B1 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US20060131606A1 (en) | Lattice-mismatched semiconductor structures employing seed layers and related fabrication methods | |
US20030089901A1 (en) | Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits | |
US7842940B2 (en) | Structure and method to form semiconductor-on-pores (SOP) for high device performance and low manufacturing cost | |
JP5065676B2 (en) | Method and layer structure for producing a strained layer on a substrate | |
JP2006524426A (en) | Method and layer structure for producing strained layers on a substrate | |
US20080311708A1 (en) | Hybrid strained orientated substrates and devices | |
JP2003078116A (en) | Method of manufacturing semiconductor member and semiconductor device | |
TW554449B (en) | A method of fabricating wafer with strained channel layers | |
JP2005109186A (en) | Semiconductor substrate and its manufacturing method, and semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |