US20040071199A1 - Virtual finger method and apparatus for processing digital communication signals - Google Patents

Virtual finger method and apparatus for processing digital communication signals Download PDF

Info

Publication number
US20040071199A1
US20040071199A1 US10/613,825 US61382503A US2004071199A1 US 20040071199 A1 US20040071199 A1 US 20040071199A1 US 61382503 A US61382503 A US 61382503A US 2004071199 A1 US2004071199 A1 US 2004071199A1
Authority
US
United States
Prior art keywords
digital samples
buffer
demodulator
path
frequency
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/613,825
Inventor
Robert Boesel
Theodore Myers
Tien Nguyen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Apple Inc
NXP USA Inc
Original Assignee
Commasic LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commasic LLC filed Critical Commasic LLC
Priority to US10/613,825 priority Critical patent/US20040071199A1/en
Assigned to COMMASIC, INC. reassignment COMMASIC, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BOESEL, ROBERT W., MYERS, THEODORE J., NGUYEN, TIEN Q.
Publication of US20040071199A1 publication Critical patent/US20040071199A1/en
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COMMASIC LLC
Assigned to APPLE INC. reassignment APPLE INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ZENITH INVESTMENTS, LLC
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7097Interference-related aspects
    • H04B1/711Interference-related aspects the interference being multi-path interference
    • H04B1/7115Constructive combining of multi-path signals, i.e. RAKE receivers
    • H04B1/712Weighting of fingers for combining, e.g. amplitude control or phase rotation using an inner loop
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7097Interference-related aspects
    • H04B1/711Interference-related aspects the interference being multi-path interference
    • H04B1/7115Constructive combining of multi-path signals, i.e. RAKE receivers
    • H04B1/7117Selection, re-selection, allocation or re-allocation of paths to fingers, e.g. timing offset control of allocated fingers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70701Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation featuring pilot assisted reception
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70707Efficiency-related aspects
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70707Efficiency-related aspects
    • H04B2201/7071Efficiency-related aspects with dynamic control of receiver resources

Definitions

  • the present invention is related to communication systems capable of communicating signals. More particularly, the present invention relates to a method and apparatus for demodulating spread spectrum signals in a multi-path environment.
  • conventional digital communication systems include a baseband subsystem in which received signals are demodulated and transmitted signals are modulated.
  • Demodulators in baseband subsystems have been implemented using an application specific integrated circuit (ASIC) or a digital signal processor (DSP) or combination thereof.
  • ASIC application specific integrated circuit
  • DSP digital signal processor
  • known demodulator implementations suffer from significant drawbacks.
  • FIG. 1 illustrates a conventional implementation of a spread-spectrum demodulator 10 .
  • the demodulator 10 includes a combiner 12 that combines symbols received from Fingers 1 , 2 , through Finger N (hereinafter referred collectively as fingers 14 ). Fingers 14 are instantiations of hardware logic for each multi-path processing entity, or “path.”
  • the combiner 12 de-skews or aligns in time the symbols from the fingers 14 and adds the symbols together to form an estimate of the transmitted symbol value. Once steady-state is reached, an output of the combiner 12 occurs synchronously with the symbol reception at the antenna.
  • Demodulator 10 has several disadvantages. For example, several disadvantages in using the demodulator 10 result from the synchronous processing based on clock signal from a master timer 16 . Another disadvantage is that the demodulator 10 uses multiple, static instantiations of the fingers 14 . The number of fingers 14 is selected based on the worst-case channel condition possible, representing the largest possible number of gates needed. To support more and more multi-path signals and to be compatible with advanced wireless techniques such as MIMO (multiple input multiple output antennas), current conventional architectures have been instantiating more and more fingers. More fingers require more power.
  • MIMO multiple input multiple output antennas
  • Another disadvantage of the demodulator 10 is a slow assignment or de-assignment of fingers 14 , thereby wasting power. Turning on and off fingers 14 via assignment and de-assignment is a relatively slow process. As a result, there is a significant lag between a path dying and a finger shutting off. This results in higher power consumption with no corresponding gain in performance.
  • An exemplary embodiment relates to a method for demodulation of a composite signal containing a plurality of multi-path components.
  • the method includes buffering digital samples of a signal into a first memory element, randomly accessing the digital samples from the first memory element to correlate a particular multi-path component from the signal, and iteratively accumulating the correlated particular multi-path component into a second memory element.
  • the apparatus includes buffers, a despreading element, a weighting element, and an accumulator.
  • the buffers are configured to be switchable between a write state with digital samples and a read state by a correlating element.
  • the despreading element operates via random access of buffers that are currently in read state to accumulate energy for a particular multi-path component.
  • the weighting element weights the despread energy for a particular multi-path component using a channel estimate of the particular multi-path component.
  • the accumulator iteratively accumulates the despread energy for each particular multi-path component into a buffer.
  • the demodulator includes a despreader, a channel estimator, and an accumulator.
  • the despreader obtains digital samples from a first memory buffer by randomly accessing the first memory buffer such that the despreader is adaptable to arbitrary sample rates and symbol times.
  • the channel estimator obtains digital sample information from the despreader and provides a channel estimate of a particular multi-path component.
  • the accumulator accumulates the digital samples from the despreader into a second memory buffer based on the channel estimate from the channel estimator.
  • FIG. 1 is a diagrammatic representation of a conventional spread spectrum demodulator
  • FIG. 2 is a diagrammatic representation of a multi-path processing system in accordance with an exemplary embodiment
  • FIG. 3 is a diagrammatic representation comparing the operation of a conventional demodulator with the demodulator of the system of FIG. 2;
  • FIG. 4 is a diagrammatic representation of a minimal buffer operation in accordance with an exemplary embodiment
  • FIG. 5 is a diagrammatic representation of another exemplary buffer operation
  • FIG. 6 is a diagrammatic representation of an Accumulated Maximal Ratio Combining (A-MRC) processing operation in accordance with an exemplary embodiment
  • FIG. 7 is a diagrammatic representation of an Accumulated Maximal Ratio Combining (A-MRC) algorithm processing units in accordance with an exemplary embodiment
  • FIG. 8 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) despreader of FIG. 7;
  • FIG. 9 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) algorithm of FIG. 6 in greater detail;
  • FIG. 10 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) algorithm processing units of FIG. 7 in greater detail;
  • FIG. 11 is a diagrammatic representation of a conventional finger for Multiple Inputs (MI);
  • FIG. 12 is a diagrammatic representation of a conventional Multiple Outputs (MO) Receiver
  • FIG. 13 is a diagrammatic representation of a processor for Accumulated Maximal Ratio Combining (A-MRC) with MIMO in accordance with an exemplary embodiment
  • FIG. 14 is a diagrammatic representation of a first phase of an exemplary windowed search process
  • FIG. 15 is a diagrammatic representation of a second phase of an exemplary windowed search process
  • FIG. 16 is a diagrammatic representation of a windowed searcher implementation in accordance with an exemplary embodiment
  • FIG. 17 is a diagrammatic representation comparing a frequency search feature of an exemplary embodiment to conventional processing
  • FIG. 18 is a diagrammatic representation of a convergent searcher operation in accordance with an exemplary embodiment
  • FIG. 19 is a diagrammatic representation of a soft combiner operation included in the convergent searcher operation of FIG. 18;
  • FIG. 20 is a diagrammatic representation of a convergent searcher implementation in accordance with an exemplary embodiment.
  • FIG. 21 is a state diagram depicting operations in the convergent searcher implementation of FIG. 18.
  • FIG. 2 illustrates a multi-path communication processing system including a processor 20 that receives signals in the form of sub-chip samples from sample buffers 22 .
  • Sample buffers 22 receive timing input from a master timer 24 and chip samples (modulated signals in a spread spectrum system) from a receiver 26 .
  • the receiver 26 can be a radio frequency (RF) or an intermediate frequency (IF) type receiver.
  • the chip samples provided to sample buffers 22 can be decimated or interpolated.
  • a control 28 provides feedback to the receiver 26 .
  • Sample buffers 22 can store an amount of data referred to as a “Symbol Group.”
  • sample buffers 22 make it possible for the processor 20 to not be synchronously clocked by the sample rate because the processor 20 can obtain data from sample buffers 22 as needed. In this way, the processor 20 operates as more like a processor than an application specific integrated circuit (ASIC), working at the fastest clock rate that the silicon technology will support.
  • ASIC application specific integrated circuit
  • FIG. 3 illustrates operation of the processor 20 compared to operation of a conventional synchronous implementation.
  • the processor 20 does the required amount of processing at the fastest clock rate available in a serial fashion. This speed enables the processor 20 to finish its processing before the time needed for the next buffer to fill and require servicing (i.e., a Symbol Group Duration).
  • the processor 20 can be shut down (i.e., the clock is gated off) until the completion of the Symbol Group Duration.
  • the given amount of processing may vary from Symbol Group to Symbol Group.
  • the processor 20 is configured to provide dynamic path processing.
  • This dynamic path processing can be referred to as a “virtual finger” feature because the multi-path communication paths, or fingers, are not actual hardwired circuits but rather paths defined using various algorithms.
  • the clock is disabled. This can be seen in FIG. 3 in the shaded “Shut Down” region.
  • there is no idle power loss from the processor 20 due to capacitive loading on the clock tree resulting from clock ticks on the circuitry without activity.
  • conventional systems using an ASIC for demodulation operations only a small fraction of the clock ticks produce useful output from the ASIC.
  • Another example of the dynamic processing ability of the processor 20 is the dynamic setting of bit-widths. Dynamically processing the bits is particularly beneficial since less bits are usually needed to produce a decodable output than the instantaneous worst case. By processing less bits on average, less power is consumed.
  • Bits can be treated like paths, in that they can be separately processed, because of the linearity in most demodulation processing (e.g., de-spreading, accumulation, MRC) such that many bits can be divided into sub-units of bits. If the processor 20 were designed in this fashion, it would be composed of small bit-width circuitry. In the presence of a fade, where more bits are necessary on a given path, the same path would be processed several times, each on a different sub-unit of bits (i.e. first the LSB sub-unit and last the MSB sub-unit). Each time a sub-unit is processed, the de-spreaded output is appropriately shifted and accumulated into a symbol buffer. Such processing is simply another kind of Accumulated Maximal Ratio Combining (A-MRC) algorithm with the paths being replaced by sub-units of bits in the algorithm.
  • A-MRC Accumulated Maximal Ratio Combining
  • processor 20 can dynamically set bit-widths is by using a programmable ASIC. If only a few bits are needed, the data is shifted to the right such that the number of toggling bits in the demodulator are reduced.
  • the processor 20 can offload some of the low processing intensive operations that are typically forced into ASIC.
  • the buffering nature of the processor 20 operation can be exploited to eliminate the stringent real-time DSP deadlines that typically force these operations into ASIC. Because samples are buffered, stringent real-time processor deadlines are no longer in force.
  • the processor can offload many relatively non-computationally intensive tasks including Multipath Finger Assignment, Equalization/Interpolation/MRC Tap Weight Calculation, NCO Stride Selection, and Time Tracking. Offloading this functionality into the processor 20 represents a saving in silicon area, yielding lower cost in addition to reduced development risks. Incorporating a processor into the demodulation algorithm reduces power consumption, too.
  • FIG. 4 illustrates the operation of an exemplary buffering scheme.
  • a “buffer” is a memory element including two sets of data/address ports—one for read and one for write. The buffer does not have to support simultaneous read/write access. Any given cycle is either read or write or both.
  • the selection criteria of this exemplary buffer scheme is to use a small amount of RAM for the chip memory, yet have very simple operation of the processor. At any given time, the processor is processing on two of the buffers that are logically functioning as one.
  • a state 40 in FIG. 4 shows that during iteration N, Buffer 1 and Buffer 2 are serving as a single logical data source. With this scheme, all symbols whose earliest path begins in Buffer 1 are processed to completion (all multi-paths are combined), which entails using the chips in Buffer 2 for the later paths of these symbols. Those symbols whose earliest paths occur in Buffer 2 are not processed until iteration N+1 in a state 42 as shown in FIG. 4.
  • Buffer 3 is receiving the samples occurring during the processing of the logical combination of Buffer 1 and Buffer 2 .
  • the processor processes those symbols whose earliest path are in Buffer 2 while using the contents of Buffer 3 as the necessary later arriving paths which also must be present to complete the symbol processing.
  • these operations allow for complete symbol processing during any iteration which eliminates the requirement of many state variables to keep track of the partial processing between iterations, and more complicated control logic to allow “fast-forwarding” through states to reach partial symbols.
  • the larger sample buffer size is used when other requirements drive the necessity of a larger buffer size.
  • the driving requirement of sample buffer size is the multi-path delay spread such that all data for symbol processing is accessible to the processor simultaneously.
  • burst-pilot wireless technologies such as 1 xEV-DO
  • the burst spacing is the more stringent requirement for determining buffer size.
  • the processor must have simultaneous access to all the data stored between pilot bursts, in addition to the later pilot burst for linear interpolation of the channel estimate to be performed which is vital for demodulation performance for the automatic frequency control (AFC) drift that is ever-present.
  • AFC automatic frequency control
  • FIG. 5 illustrates an exemplary buffering scheme for wireless technologies that use burst-pilot.
  • Buffers 1 , 2 , and 3 serve as a single logical data source to the processor 20 (FIG. 2).
  • Buffers 4 and 5 serve as a single logical memory element that captures the synchronously arriving samples from the ADC. All symbols whose earliest arriving multi-path components are contained in Buffers 1 and 2 are completely processed during iteration N. This operation uses the samples in Buffer 3 in order to process the later arriving multi-path components. The processing of the symbols whose earliest arriving multi-path components are contained in Buffer 3 is deferred until iteration N+1. Therefore, during iteration N+1, Buffers 3 , 4 , and 5 serve as the single logical entity for processing.
  • FIG. 6 illustrates operations in an Accumulated Maximal Ratio Combining (A-MRC) procedure of the processor 20 described with reference to FIG. 2. As can be seen here, operations are performed serially. In an operation 60 , the number of paths, N, is set to zero. In an operation 62 , a pilot channel for path N is processed, yielding a channel estimate. Operation 62 continues until all known multi-paths are estimated. Advantageously, the number of paths, N, can vary over time.
  • A-MRC Accumulated Maximal Ratio Combining
  • channel estimates for a set of M relevant multi-paths are used in data de-spreading of an operation 64 .
  • multi-paths can refer to communication signals from the one base station, other base stations, one antenna, or other antennas.
  • data for path M is processed while multiplying by the channel estimate.
  • Operation 64 continues until all relevant multi-paths for all channels are demodulated.
  • the processor sleeps until the next symbol group is available.
  • FIG. 7 shows exemplary processing blocks of the processor 20 that are specific to the A-MRC algorithm.
  • the Master Timer 24 is used to determine the beginning of the Processing Interval.
  • the processor 20 begins processing of sub-chip samples.
  • An address generator 52 decimates the samples to the correct rate and phase by initializing to the buffer address corresponding to the desired sub-ship phase. To keep proper sub-chip phase alignment, the address generator 52 is advanced the number of sub-chips per chip.
  • a despreader 56 and a channel estimator 58 serially despread and accumulate the paths into a Symbol Buffer 54 .
  • FIG. 8 illustrates the despreader 56 for the A-MRC algorithm.
  • the despreader 56 operates by multiplying by the known pilot sequence, and inserting the correlation value into a channel estimator 58 .
  • the despreader 56 multiplies the on-phase sub-chip samples by the correct PN and channelization code (e.g., Walsh, OVSF, etc.) and outputs the value at symbol rate.
  • the complex symbols are then multiplied by the channel estimate from the path and accumulated into the symbol buffer 54 . In other words, the complex symbols are read, added to the current value, and written back into the symbol buffer 54 .
  • the MRC estimates are valid at the end of processing the relevant multi-paths and are ready for symbol processing (e.g., deinterleaving, depuncturing, and decoding).
  • FIG. 9 illustrates in more detail operations performed in the Accumulated Maximal Ratio Combining (A-MRC) procedure described with reference to FIG. 6.
  • A-MRC Accumulated Maximal Ratio Combining
  • a state 65 the channel estimate for path N is multiplied by the despread data of path N, the accumulator is bypassed, and the output is sent to intermediate buffers.
  • symbols from the path N are accumulated over multi-paths and base stations.
  • the current MRC accumulation of the group of symbols (which are initialized to zero for processing of the first path) from the intermediate buffer are added to the despread and channel estimated symbols from the intermediate buffer, the accumulator is bypassed, and output is sent to intermediate buffers.
  • States 63 - 66 are repeated until all N relevant multi-paths and base stations are processed at which point, the current MRC accumulation is the final accumulation and this value is output to the symbol processor.
  • this process may be repeated in the case where a receiver is demodulating several channels After that, in a state 67 , the processor 20 sleeps until the next processing interval.
  • FIG. 10 illustrates in more detail the processing blocks specific to the A-MRC algorithm described with reference to FIG. 7.
  • the processor 20 includes a state machine control 80 configured to change states as described with reference to FIG. 8.
  • the processor 20 also includes multiplexers (MUX) 82 , 83 , and 85 directing input from the sample buffers 22 , intermediate buffers 86 , and despreader sequence generator 88 .
  • a bypassable accumulator 84 directs symbols to a decoder and intermediate buffers 86 .
  • the bypassable accumulator 84 can output channel estimates, current and incomplete accumulated symbols, despread data symbols, despread pilot symbols, or channel estimated data symbols for a particular path.
  • the sample buffer 22 inputs pilot symbols to MUX 82 and the despread sequence generator 88 inputs despread data to MUX 83 . These inputs are multiplied and sent to bypassable accumulator 84 via MUX 85 .
  • the bypassable accumulator 84 outputs accumulated symbols to intermediate buffers 86 . The control of where results are output is dependent upon the state diagram described with reference to FIG. 9.
  • the A-MRC algorithm serially accumulates to the correct MRC value.
  • f i,n is the extracted symbol estimate of the ith symbol for the nth multi-path
  • c(.) is the contents of the chip sample buffer
  • J is the spreading factor
  • s(i) is the beginning of the correlation for the i th symbol
  • T n is the multi-path delay
  • d is the decimation rate
  • p j is the pseudo-nose sequence multiplied by the orthogonal channelization code.
  • ⁇ i,n is the channel estimate of multipath n during the i th symbol.
  • criteria can include not to process paths that have an instantaneous power in excess of T 1 dB below the strongest instantaneous multi-path component. Paths that are substantially below a strongest path contribute little to the SNR of the resultant (especially in an interference dominated scenario).
  • Another criteria can be to rank paths in order of strongest to weakest instantaneous powers and not process paths once a threshold of T 2 has been reached. This represents a condition where de-codability has been reached and there is no need for processing any more multi-path components.
  • MIMO Multiple Inputs
  • RX Multiple receive
  • SIMO Single Input Multiple Outputs
  • the processor 20 can process all links.
  • the dynamic processing capabilities of the processor 20 allows a substantial power savings in that only the links (or multi-path within each link) that are sufficiently strong are processed.
  • FIG. 11 illustrates a conventional finger supporting multiple input antenna (MI).
  • MI multiple input antenna
  • FIG. 12 illustrates a conventional receiver supporting multiple output antenna (MO).
  • MO multiple output antenna
  • FIG. 13 illustrates a receiver 75 supporting full-fledged MIMO.
  • the receiver 75 treats paths emanating from different BS antennas as well as paths coming from different RX antennas almost the same as another multi-path.
  • MI the only addition to the receiver 75 compared to the processing system of FIG. 7 is the necessity of a transformer 77 to handle such operations as STTD in WCDMA.
  • MO the only addition to the receiver 75 compared to the processing system of FIG. 7 is that the sample buffer 22 is doubled to support data coming in from both RF chains. As a result, there is substantial cost savings.
  • processor 20 is configured for operation with a “burst-pilot” signal where the information sent from the communication base-station used to estimate the cellular channel is time-division multiplexed so that it is present and not present in the forward-link signal at different times.
  • processor 20 is configured for operation with a “continuous-pilot” where the information sent from the communication base-station used to estimate the cellular channel is always present in the forward link signal transmitted by the base-station.
  • Finding the multi-path components in a timely manner so that they may contribute to the demodulation of the signal is one of the design challenges in a CDMA receiver implementation.
  • Searching refers to the process of finding multi-path components in a rapidly changing environment.
  • the processor 20 allows for enhanced searcher operation.
  • the convergent searcher function described below with reference to FIGS. 18 - 19 is a distinct algorithm that allows for fast acquisition of multi-path components and enhances the performance of the CDMA receiver in a rapidly changing multi-path environment.
  • the processor 20 includes a scheme that does not require separate buffering for the windowed searching operation.
  • conventional implementations generally consist of instantiations of “fingers” operating synchronously upon the samples in parallel.
  • the processor 20 serially processes each multi-path one at a time where each iteration through the data is termed a “virtual finger.”
  • channel estimates performed by conventional ASIC hardware are performed by dedicated hardware in addition to the demodulation specific circuitry.
  • the processor 20 does not have this limitation. The same circuitry can be used both for demodulation and channel estimation.
  • the way that the samples are buffered helps in the operation of the processor 20 .
  • a three buffer scheme is used which gives access to the entire delay spread of the sub-chip samples to be demodulated by the processor 20 .
  • This minimal buffering scheme avoids the time delay of a two buffer scheme where the two physical buffers switch roles once the buffer receiving chips is full. Further, the buffering scheme has an entire multi-path spread worth of digital samples available during each processing iteration.
  • a single dual-port memory is used to implement the buffering scheme.
  • FIG. 14 illustrates a first phase of an exemplary windowed search process.
  • the process takes a set of digital complex samples 92 , 94 , 96 , 98 , and 100 and determines the correlation of these samples with various hypothesis.
  • all combinations of 4 adjacent chips are computed for a number of adjacent sets of 4 chips.
  • FIG. 15 illustrates a second phase of the exemplary windowed search process.
  • the computed combinations from phase one are used to find correlations over multiples of 4 chips.
  • the correlations can be coherent and non-coherent. In the example shown, 128 correlations are found.
  • a PN sequence 104 is received by shift registers 106 .
  • Shift registers 106 direct processed chips from the PN sequence 104 to a number of RAM devices (e.g., RAM 1 - 32 ).
  • RAM device 108 includes, for example, partial sums of chips 1 - 4 .
  • RAM device 110 includes partial sums of chips 5 - 8 .
  • RAM device 112 includes partial sums of chips 125 - 128 . Correlations from the RAM devices are combined using a combining apparatus 124 .
  • phase one can be amortized across a large number of hypothesis such that it becomes negligible in the analysis.
  • the number of computations becomes close to a factor of 4 reduction relative to conventional algorithms, given a sufficiently large set of PN hypothesis to be correlated against.
  • the processor 20 described with reference to FIG. 2 can perform a windowed search.
  • An additional search functionality referred to as a convergent searcher is described below with reference to FIGS. 20 - 21 .
  • the processor 20 receives samples from sample buffers 82 and 84 .
  • the sample buffer 82 provides even phase samples and the sample buffer 84 provides odd phase samples.
  • a 2 ⁇ 2 permute block 86 supplies a demodulator 88 with on-time samples such that the signal energy is maximized.
  • the other set of sample buffers is for use with a searcher 89 .
  • the searcher 89 gets either the odd phase or the even phase samples, whichever is not used by the demodulator 88 , whenever the searcher 89 and the demodulator 88 contend for the same memory block.
  • the searcher 89 After acquisition, the searcher 89 operates on samples that are either 1 ⁇ 8 th chip early or 1 ⁇ 8 th chip late, but this slight degradation in energy impacts operation of the searcher 89 only minimally.
  • the windowed searcher function performs a sufficient number of correlations, then shuts down until a new block of data is available. As such, hardware idle cycles are avoided.
  • a buffer 87 is used to store digital samples obtained at a different frequency than an original frequency. Using an additional buffer has the advantage of storing samples for possible use later. Alternatively, the digital samples obtained at a different frequency can be placed in sample buffers 82 and 84 for a receive iteration and a processing iteration.
  • FIG. 17 illustrates a frequency search feature of an exemplary embodiment compared with frequency search accomplished by conventional processing.
  • the processor 20 allows for baseband processing of signals while the RF is either shut-off or tuned to a different frequency.
  • One benefit of this technique is a more effective inter-frequency search.
  • FIG. 17 shows that a search for base stations at other frequencies can be performed “off-line” after an initial buffer fill.
  • One benefit is that the time-consuming process of testing various PN offsets via coherent and non-coherent combinations of correlations can be performed while tuned to the demodulation frequency. This potentially enhances system performance by either: reducing the amount of time necessary for making other frequency measurements, or allowing for less data loss from the current frequency assignment during other frequency measurements.
  • the frequency search feature utilizes the same sample buffers used with the original frequency.
  • the sample buffers receive the digital samples from the new frequency in one iteration and process them in a next iteration. After the original frequency is returned to, the sample buffers continue in use.
  • a separate buffer is used for new frequency, such as buffer 87 described with reference to FIG. 17. Use of a separate buffer has the advantage of maintaining the digital samples received at the new frequency even after returning to the original frequency.
  • FIG. 18 illustrates a convergent searcher operation.
  • a received chip, r n is multiplied by channel reliability, R, to obtain a channel measurement, S channel .
  • the convergent searcher operation converges to the correct PN state using noisy chip measurements of the pilot.
  • Channel measurements are used as a soft input and added to a soft output feedback from a soft combiner 91 .
  • This soft input is used to compute log-likelihoods.
  • the soft combiner 91 performs a mod 2 addition to a group of channel measurements, S n ⁇ 1 though S n ⁇ 15 .
  • the soft combiner 91 can be implemented by a series of soft XOR operations as described with reference to FIG. 19.
  • the soft XOR operation is implemented via a look-up-table.
  • the convergent searcher operation of FIG. 18 acquires PN synchronization without a priori knowledge of a last known PN like conventional searchers.
  • the convergent searcher operation is capable of finding dominant multi-paths in fewer operations than a windowed searcher operation.
  • Other advantages possible by the convergent searcher operation include the following. First, the operation provides for rapid acquisition of strong pilots that may be missed by a conventional windowed searcher when the path comes in rapidly. Second, the operation enables neighbor set maintenance during idle mode to be performed much more rapidly, which results in a 2 ⁇ increase in stand-by time for a mobile device. Third, the operation provides for rapid acquisition.
  • FIG. 19 illustrates a detailed implementation of the soft combiner 91 of FIG. 18.
  • the convergent searcher operation of FIG. 18 is specific to the PN I (In-Phase) sequence for and defined by the recursion:
  • I n I n ⁇ 15 +I n ⁇ 10 +I n ⁇ 8 +I n ⁇ 7 +I n ⁇ 6 +I n ⁇ 2
  • the Ec/No for quick convergence (around 0 dB) of this technique is higher than the power at which the pilot currently operates.
  • the base station dedicates slots of time at which the pilot signal is transmitted at 100% of the operating power.
  • FIG. 20 illustrates an exemplary implementation of the convergent searcher operation by the processor 20 .
  • the convergent searcher 90 receives samples including a phase rotation from a subtraction of samples from the sample buffers 22 and known paths from a FIR block 98 .
  • FIR (finite impulse response) block 98 is a pulse shaping filter.
  • Known paths 94 are re-modulated by a re-modulator 96 and provided to the FIR block 98 along with channel estimates.
  • FIG. 21 illustrates a state diagram depicting convergent searcher operations performed by the processor 20 .
  • operations 100 and 102 the current set of known paths (which is empty during acquisition) is re-modulated and subtracted out. This separation aids in finding the weaker multi-paths once the stronger ones have been detected. In addition, the instantaneous fading of strong multi-paths aids in this process.
  • phase rotation is introduced before the convergent searcher block because phase rotation of the multi-path is not known.
  • phase rotation hypothesis is iterated upon. Once the phase rotation aligns with the phase of the strongest unknown pilot, convergence is indicated. Hard decisions are made on the soft-decision states, and this state is mapped to a PN phase in an operation 106 which is sent to the windowed searcher for verification and accurate measurement.
  • CDMA code division multiple access
  • other communication protocols and techniques can be utilized.
  • system parameters and design criteria can effect the particulars of the design without departing from the scope of the invention.
  • the invention is not limited to a particular embodiment, but extends to various modifications, combinations, and permutations that nevertheless fall within the scope and spirit of the appended claims.

Abstract

An apparatus and method for demodulation of a composite signal containing a plurality of multi-path components use a virtual finger. The method includes buffering digital samples of a signal into a first memory element, randomly accessing the digital samples from the first memory element to correlate a particular multi-path component from the signal, and iteratively accumulating the correlated particular multi-path component into a second memory element.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • The present application is related to and claims priority from U.S. Provisional Patent Application No. 60/393,633 entitled METHOD AND APPARATUS FOR DEMODULATING SPREAD SPECTRUM SIGNALS IN MULTI-PATH ENVIRONMENT, filed on Jul. 3, 2002. [0001]
  • The present application is also related to U.S. patent application Ser. No. ______ (Atty. Dkt. No. 029573-0401) entitled BUFFERING METHOD AND APPARATUS FOR PROCESSING DIGITAL COMMUNICATION SIGNALS, and U.S. patent application Ser. No. ______ (Atty. Dkt. No. 029573-0501) entitled SEARCHING METHOD AND APPARATUS FOR PROCESSING DIGITAL COMMUNICATION SIGNALS, both of which are assigned to the same assignee as the present application and are filed on an even date herewith.[0002]
  • FIELD OF THE INVENTION
  • The present invention is related to communication systems capable of communicating signals. More particularly, the present invention relates to a method and apparatus for demodulating spread spectrum signals in a multi-path environment. [0003]
  • BACKGROUND OF THE INVENTION
  • In general, conventional digital communication systems include a baseband subsystem in which received signals are demodulated and transmitted signals are modulated. Demodulators in baseband subsystems have been implemented using an application specific integrated circuit (ASIC) or a digital signal processor (DSP) or combination thereof. However, known demodulator implementations suffer from significant drawbacks. [0004]
  • FIG. 1 illustrates a conventional implementation of a spread-[0005] spectrum demodulator 10. The demodulator 10 includes a combiner 12 that combines symbols received from Fingers 1, 2, through Finger N (hereinafter referred collectively as fingers 14). Fingers 14 are instantiations of hardware logic for each multi-path processing entity, or “path.” The combiner 12 de-skews or aligns in time the symbols from the fingers 14 and adds the symbols together to form an estimate of the transmitted symbol value. Once steady-state is reached, an output of the combiner 12 occurs synchronously with the symbol reception at the antenna.
  • [0006] Demodulator 10 has several disadvantages. For example, several disadvantages in using the demodulator 10 result from the synchronous processing based on clock signal from a master timer 16. Another disadvantage is that the demodulator 10 uses multiple, static instantiations of the fingers 14. The number of fingers 14 is selected based on the worst-case channel condition possible, representing the largest possible number of gates needed. To support more and more multi-path signals and to be compatible with advanced wireless techniques such as MIMO (multiple input multiple output antennas), current conventional architectures have been instantiating more and more fingers. More fingers require more power.
  • Another disadvantage of the [0007] demodulator 10 is a slow assignment or de-assignment of fingers 14, thereby wasting power. Turning on and off fingers 14 via assignment and de-assignment is a relatively slow process. As a result, there is a significant lag between a path dying and a finger shutting off. This results in higher power consumption with no corresponding gain in performance.
  • Yet another disadvantage of the [0008] demodulator 10 results from the use of a clock with the fingers 14 and the fact that the fingers 14 operate in parallel. All of the fingers 14 are synchronized based on a clock signal, regardless of whether a specific finger is used (assigned) and for how long it is used. A clocked finger, even when de-assigned, still consumes considerable power.
  • Even when a finger is assigned and demodulating a strong, needed path, it is still being clocked at a rate greatly in excess of the rate that useful output is being produced. As such, power is wasted. In general, clock buffers use ⅓ of device power, even if no useful processing is performed. [0009]
  • Yet another drawback to the [0010] demodulator 10 is the design of static bit widths, which are set for worst-case operation. This design causes excessive power consumption when the full number of bits is not required for demodulation. Most of the time, less bits are actually needed.
  • Another drawback to the demodulator is that its construction makes a MIMO solution costly and ineffective from a power standpoint. In the case of Multiple Outputs (MO), the number of fingers must be doubled to achieve the intended diversity effect. For Multiple Input (MI) techniques, such as STS and STTD, a multiplier must be added to each finger and all fingers are forced to always process both incoming antenna streams. This inefficiency results in more fingers, which only magnifies the power problems discussed above. [0011]
  • Thus, there is a need to reduce circuit complexity, gate count, and power consumption by using a single demodulation element that is capable of demodulating multi-path spread spectrum signals in an optimum manner. Further, there is a need to provide an improved method of demodulating multi-path signals. Further still, there is a need for a virtual finger method and apparatus for processing digital communication signals. Yet further, there is a need to have common circuitry for both transmit and receive operations in a digital communication system. [0012]
  • SUMMARY OF THE INVENTION
  • An exemplary embodiment relates to a method for demodulation of a composite signal containing a plurality of multi-path components. The method includes buffering digital samples of a signal into a first memory element, randomly accessing the digital samples from the first memory element to correlate a particular multi-path component from the signal, and iteratively accumulating the correlated particular multi-path component into a second memory element. [0013]
  • Another exemplary embodiment relates to an apparatus configured to demodulate a composite signal containing a plurality of multi-path components. The apparatus includes buffers, a despreading element, a weighting element, and an accumulator. The buffers are configured to be switchable between a write state with digital samples and a read state by a correlating element. The despreading element operates via random access of buffers that are currently in read state to accumulate energy for a particular multi-path component. The weighting element weights the despread energy for a particular multi-path component using a channel estimate of the particular multi-path component. The accumulator iteratively accumulates the despread energy for each particular multi-path component into a buffer. [0014]
  • Another exemplary embodiment relates to a demodulator operable with spread spectrum signals in a multi-path communication environment. The demodulator includes a despreader, a channel estimator, and an accumulator. The despreader obtains digital samples from a first memory buffer by randomly accessing the first memory buffer such that the despreader is adaptable to arbitrary sample rates and symbol times. The channel estimator obtains digital sample information from the despreader and provides a channel estimate of a particular multi-path component. The accumulator accumulates the digital samples from the despreader into a second memory buffer based on the channel estimate from the channel estimator. [0015]
  • Other principle features and advantages of the invention will become apparent to those skilled in the art upon review of the following drawings, the detailed description, and the appended claims.[0016]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The exemplary embodiments will hereafter be described with reference to the accompanying drawings, wherein like numerals will denote like elements, and; [0017]
  • FIG. 1 is a diagrammatic representation of a conventional spread spectrum demodulator; [0018]
  • FIG. 2 is a diagrammatic representation of a multi-path processing system in accordance with an exemplary embodiment [0019]
  • FIG. 3 is a diagrammatic representation comparing the operation of a conventional demodulator with the demodulator of the system of FIG. 2; [0020]
  • FIG. 4 is a diagrammatic representation of a minimal buffer operation in accordance with an exemplary embodiment; [0021]
  • FIG. 5 is a diagrammatic representation of another exemplary buffer operation; [0022]
  • FIG. 6 is a diagrammatic representation of an Accumulated Maximal Ratio Combining (A-MRC) processing operation in accordance with an exemplary embodiment; [0023]
  • FIG. 7 is a diagrammatic representation of an Accumulated Maximal Ratio Combining (A-MRC) algorithm processing units in accordance with an exemplary embodiment; [0024]
  • FIG. 8 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) despreader of FIG. 7; [0025]
  • FIG. 9 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) algorithm of FIG. 6 in greater detail; [0026]
  • FIG. 10 is a diagrammatic representation of the Accumulated Maximal Ratio Combining (A-MRC) algorithm processing units of FIG. 7 in greater detail; [0027]
  • FIG. 11 is a diagrammatic representation of a conventional finger for Multiple Inputs (MI); [0028]
  • FIG. 12 is a diagrammatic representation of a conventional Multiple Outputs (MO) Receiver; [0029]
  • FIG. 13 is a diagrammatic representation of a processor for Accumulated Maximal Ratio Combining (A-MRC) with MIMO in accordance with an exemplary embodiment; [0030]
  • FIG. 14 is a diagrammatic representation of a first phase of an exemplary windowed search process; [0031]
  • FIG. 15 is a diagrammatic representation of a second phase of an exemplary windowed search process; [0032]
  • FIG. 16 is a diagrammatic representation of a windowed searcher implementation in accordance with an exemplary embodiment; [0033]
  • FIG. 17 is a diagrammatic representation comparing a frequency search feature of an exemplary embodiment to conventional processing; [0034]
  • FIG. 18 is a diagrammatic representation of a convergent searcher operation in accordance with an exemplary embodiment; [0035]
  • FIG. 19 is a diagrammatic representation of a soft combiner operation included in the convergent searcher operation of FIG. 18; [0036]
  • FIG. 20 is a diagrammatic representation of a convergent searcher implementation in accordance with an exemplary embodiment; and [0037]
  • FIG. 21 is a state diagram depicting operations in the convergent searcher implementation of FIG. 18.[0038]
  • DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS
  • In accordance with at least one exemplary embodiment, FIG. 2 illustrates a multi-path communication processing system including a [0039] processor 20 that receives signals in the form of sub-chip samples from sample buffers 22. Sample buffers 22 receive timing input from a master timer 24 and chip samples (modulated signals in a spread spectrum system) from a receiver 26. The receiver 26 can be a radio frequency (RF) or an intermediate frequency (IF) type receiver. The chip samples provided to sample buffers 22 can be decimated or interpolated. A control 28 provides feedback to the receiver 26.
  • Sample buffers [0040] 22 can store an amount of data referred to as a “Symbol Group.” Advantageously, sample buffers 22 make it possible for the processor 20 to not be synchronously clocked by the sample rate because the processor 20 can obtain data from sample buffers 22 as needed. In this way, the processor 20 operates as more like a processor than an application specific integrated circuit (ASIC), working at the fastest clock rate that the silicon technology will support.
  • FIG. 3 illustrates operation of the [0041] processor 20 compared to operation of a conventional synchronous implementation. Whereas the conventional implementation operates continuously and relatively uniformly on incoming chips, the processor 20 does the required amount of processing at the fastest clock rate available in a serial fashion. This speed enables the processor 20 to finish its processing before the time needed for the next buffer to fill and require servicing (i.e., a Symbol Group Duration). The processor 20 can be shut down (i.e., the clock is gated off) until the completion of the Symbol Group Duration. As also shown in FIG. 3 by the width of block sections, the given amount of processing may vary from Symbol Group to Symbol Group.
  • In an exemplary embodiment, the [0042] processor 20 is configured to provide dynamic path processing. This dynamic path processing can be referred to as a “virtual finger” feature because the multi-path communication paths, or fingers, are not actual hardwired circuits but rather paths defined using various algorithms. During the period of inactivity between completion of processing and waiting for the sample buffer to synchronously fill (the shaded regions), the clock is disabled. This can be seen in FIG. 3 in the shaded “Shut Down” region. As a result, there is no idle power loss from the processor 20 due to capacitive loading on the clock tree resulting from clock ticks on the circuitry without activity. In conventional systems using an ASIC for demodulation operations, only a small fraction of the clock ticks produce useful output from the ASIC.
  • As an example of why the processing time varies, consider the case where three “fingers” are assigned, but two of these “fingers” are assigned to multi-path components in a deep fade so as to render them non-productive in the demodulation process. The amount of time that the [0043] processor 20 would be actively processing this block would be approximately {fraction (1/3)} of the worst case. This varying number of fingers is just one example of the dynamic processing capability.
  • Another example of the dynamic processing ability of the [0044] processor 20 is the dynamic setting of bit-widths. Dynamically processing the bits is particularly beneficial since less bits are usually needed to produce a decodable output than the instantaneous worst case. By processing less bits on average, less power is consumed.
  • Bits can be treated like paths, in that they can be separately processed, because of the linearity in most demodulation processing (e.g., de-spreading, accumulation, MRC) such that many bits can be divided into sub-units of bits. If the [0045] processor 20 were designed in this fashion, it would be composed of small bit-width circuitry. In the presence of a fade, where more bits are necessary on a given path, the same path would be processed several times, each on a different sub-unit of bits (i.e. first the LSB sub-unit and last the MSB sub-unit). Each time a sub-unit is processed, the de-spreaded output is appropriately shifted and accumulated into a symbol buffer. Such processing is simply another kind of Accumulated Maximal Ratio Combining (A-MRC) algorithm with the paths being replaced by sub-units of bits in the algorithm.
  • Another exemplary way the [0046] processor 20 can dynamically set bit-widths is by using a programmable ASIC. If only a few bits are needed, the data is shifted to the right such that the number of toggling bits in the demodulator are reduced.
  • Advantageously, for products that already contain a processor (e.g., DSP, GSP, ARM) for various applications (e.g., voice processing, video drivers, MPEG, JPEG), the [0047] processor 20 can offload some of the low processing intensive operations that are typically forced into ASIC. The buffering nature of the processor 20 operation can be exploited to eliminate the stringent real-time DSP deadlines that typically force these operations into ASIC. Because samples are buffered, stringent real-time processor deadlines are no longer in force.
  • The dynamic selection of variables that control the majority of demodulation power consumption significantly optimizes power consumption. Thus, the processor can offload many relatively non-computationally intensive tasks including Multipath Finger Assignment, Equalization/Interpolation/MRC Tap Weight Calculation, NCO Stride Selection, and Time Tracking. Offloading this functionality into the [0048] processor 20 represents a saving in silicon area, yielding lower cost in addition to reduced development risks. Incorporating a processor into the demodulation algorithm reduces power consumption, too.
  • FIG. 4 illustrates the operation of an exemplary buffering scheme. A “buffer” is a memory element including two sets of data/address ports—one for read and one for write. The buffer does not have to support simultaneous read/write access. Any given cycle is either read or write or both. The selection criteria of this exemplary buffer scheme is to use a small amount of RAM for the chip memory, yet have very simple operation of the processor. At any given time, the processor is processing on two of the buffers that are logically functioning as one. [0049]
  • A [0050] state 40 in FIG. 4 shows that during iteration N, Buffer 1 and Buffer 2 are serving as a single logical data source. With this scheme, all symbols whose earliest path begins in Buffer 1 are processed to completion (all multi-paths are combined), which entails using the chips in Buffer 2 for the later paths of these symbols. Those symbols whose earliest paths occur in Buffer 2 are not processed until iteration N+1 in a state 42 as shown in FIG. 4.
  • Meanwhile, [0051] Buffer 3 is receiving the samples occurring during the processing of the logical combination of Buffer 1 and Buffer 2. During iteration N+1 in state 42, the processor processes those symbols whose earliest path are in Buffer 2 while using the contents of Buffer 3 as the necessary later arriving paths which also must be present to complete the symbol processing. Advantageously, these operations allow for complete symbol processing during any iteration which eliminates the requirement of many state variables to keep track of the partial processing between iterations, and more complicated control logic to allow “fast-forwarding” through states to reach partial symbols.
  • The larger sample buffer size is used when other requirements drive the necessity of a larger buffer size. For example, consider the following: for protocols having continuous pilots (e.g., cdma2000, W-CDMA), the driving requirement of sample buffer size is the multi-path delay spread such that all data for symbol processing is accessible to the processor simultaneously. For burst-pilot wireless technologies such as 1 xEV-DO, the burst spacing is the more stringent requirement for determining buffer size. The processor must have simultaneous access to all the data stored between pilot bursts, in addition to the later pilot burst for linear interpolation of the channel estimate to be performed which is vital for demodulation performance for the automatic frequency control (AFC) drift that is ever-present. [0052]
  • FIG. 5 illustrates an exemplary buffering scheme for wireless technologies that use burst-pilot. Initially, [0053] Buffers 1, 2, and 3 serve as a single logical data source to the processor 20 (FIG. 2). Buffers 4 and 5 serve as a single logical memory element that captures the synchronously arriving samples from the ADC. All symbols whose earliest arriving multi-path components are contained in Buffers 1 and 2 are completely processed during iteration N. This operation uses the samples in Buffer 3 in order to process the later arriving multi-path components. The processing of the symbols whose earliest arriving multi-path components are contained in Buffer 3 is deferred until iteration N+1. Therefore, during iteration N+1, Buffers 3, 4, and 5 serve as the single logical entity for processing.
  • FIG. 6 illustrates operations in an Accumulated Maximal Ratio Combining (A-MRC) procedure of the [0054] processor 20 described with reference to FIG. 2. As can be seen here, operations are performed serially. In an operation 60, the number of paths, N, is set to zero. In an operation 62, a pilot channel for path N is processed, yielding a channel estimate. Operation 62 continues until all known multi-paths are estimated. Advantageously, the number of paths, N, can vary over time.
  • Once all known multi-paths are estimated, channel estimates for a set of M relevant multi-paths are used in data de-spreading of an [0055] operation 64. Notably, multi-paths can refer to communication signals from the one base station, other base stations, one antenna, or other antennas. In operation 64, data for path M is processed while multiplying by the channel estimate. Operation 64 continues until all relevant multi-paths for all channels are demodulated. In an operation 66, the processor sleeps until the next symbol group is available.
  • FIG. 7 shows exemplary processing blocks of the [0056] processor 20 that are specific to the A-MRC algorithm. The Master Timer 24 is used to determine the beginning of the Processing Interval. At the beginning of the Processing Interval, the processor 20 begins processing of sub-chip samples.
  • An [0057] address generator 52 decimates the samples to the correct rate and phase by initializing to the buffer address corresponding to the desired sub-ship phase. To keep proper sub-chip phase alignment, the address generator 52 is advanced the number of sub-chips per chip. A despreader 56 and a channel estimator 58 serially despread and accumulate the paths into a Symbol Buffer 54.
  • FIG. 8 illustrates the [0058] despreader 56 for the A-MRC algorithm. When performing the channel estimation, the despreader 56 operates by multiplying by the known pilot sequence, and inserting the correlation value into a channel estimator 58. During the demodulation of the data, the despreader 56 multiplies the on-phase sub-chip samples by the correct PN and channelization code (e.g., Walsh, OVSF, etc.) and outputs the value at symbol rate. The complex symbols are then multiplied by the channel estimate from the path and accumulated into the symbol buffer 54. In other words, the complex symbols are read, added to the current value, and written back into the symbol buffer 54. The MRC estimates are valid at the end of processing the relevant multi-paths and are ready for symbol processing (e.g., deinterleaving, depuncturing, and decoding).
  • FIG. 9 illustrates in more detail operations performed in the Accumulated Maximal Ratio Combining (A-MRC) procedure described with reference to FIG. 6. In a [0059] state 62, an multi-path counter, N, corresponding to which multi-path component is being processed, is set to zero. In a state 63, a pilot channel for path N is processed, yielding a channel estimate for path N. Pilot channel processing includes multiplying values from a sample buffer and a despread sequence generator. The samples from the pilot channel are accumulated and output to intermediate results buffers. As such, a channel estimates is established for a path N. In a state 64, data for path N is despread and output to the intermediate results buffer.
  • In a [0060] state 65, the channel estimate for path N is multiplied by the despread data of path N, the accumulator is bypassed, and the output is sent to intermediate buffers. In a state 66, symbols from the path N are accumulated over multi-paths and base stations. The current MRC accumulation of the group of symbols (which are initialized to zero for processing of the first path) from the intermediate buffer are added to the despread and channel estimated symbols from the intermediate buffer, the accumulator is bypassed, and output is sent to intermediate buffers. States 63-66 are repeated until all N relevant multi-paths and base stations are processed at which point, the current MRC accumulation is the final accumulation and this value is output to the symbol processor. Advantageously, this process may be repeated in the case where a receiver is demodulating several channels After that, in a state 67, the processor 20 sleeps until the next processing interval.
  • FIG. 10 illustrates in more detail the processing blocks specific to the A-MRC algorithm described with reference to FIG. 7. The [0061] processor 20 includes a state machine control 80 configured to change states as described with reference to FIG. 8. The processor 20 also includes multiplexers (MUX) 82, 83, and 85 directing input from the sample buffers 22, intermediate buffers 86, and despreader sequence generator 88. A bypassable accumulator 84 directs symbols to a decoder and intermediate buffers 86. The bypassable accumulator 84 can output channel estimates, current and incomplete accumulated symbols, despread data symbols, despread pilot symbols, or channel estimated data symbols for a particular path.
  • In operation, the [0062] sample buffer 22 inputs pilot symbols to MUX 82 and the despread sequence generator 88 inputs despread data to MUX 83. These inputs are multiplied and sent to bypassable accumulator 84 via MUX 85. The bypassable accumulator 84 outputs accumulated symbols to intermediate buffers 86. The control of where results are output is dependent upon the state diagram described with reference to FIG. 9.
  • The A-MRC algorithm serially accumulates to the correct MRC value. Each iteration of the [0063] processor 20 in the situation extracts a single multi-path component: f i , n = j = 1 J c ( s ( i ) + d * j - τ n ) p j *
    Figure US20040071199A1-20040415-M00001
  • where f[0064] i,n is the extracted symbol estimate of the ith symbol for the nth multi-path, c(.) is the contents of the chip sample buffer, J is the spreading factor, s(i) is the beginning of the correlation for the ith symbol, Tn is the multi-path delay, d is the decimation rate, and pj is the pseudo-nose sequence multiplied by the orthogonal channelization code.
  • This value is weighted and accumulated in the [0065] symbol buffer 54 of the processor 20 according to the following recursion relation s i 0 = 0 s i n + 1 = s i n + α i , n * f i , n
    Figure US20040071199A1-20040415-M00002
  • where α[0066] i,n is the channel estimate of multipath n during the ith symbol. The resultant MRC symbol attains its final value after the number of useful multipath iterations N as s i N = n = 1 N α i , n * f i , n .
    Figure US20040071199A1-20040415-M00003
  • There are many potential criteria for path selection based on channel estimates. For example, criteria can include not to process paths that have an instantaneous power in excess of T[0067] 1 dB below the strongest instantaneous multi-path component. Paths that are substantially below a strongest path contribute little to the SNR of the resultant (especially in an interference dominated scenario). Another criteria can be to rank paths in order of strongest to weakest instantaneous powers and not process paths once a threshold of T2 has been reached. This represents a condition where de-codability has been reached and there is no need for processing any more multi-path components.
  • Greater capacity can be realized by multiple base station antennas referred to as Multiple Inputs (Ml) and multiple receive antennas referred to as Multiple Outputs (MO). Together they become MIMO. Multiple transmit (TX) antennas and a single receive (RX) antenna is called Multiple Inputs Single Output (MISO). Having one TX antenna and multiple RX antennas is called Single Input Multiple Outputs (SIMO). MI provides a substantial diversity gain in fading channels, MO provides a diversity gain in addition to a beam-forming gain. [0068]
  • Conventional ASIC implementations consist of dedicated fingers for each combination of TX and RX antennas (i.e. number of instantiations that is product of the number of transmit and receive antennas.) Advantageously, the [0069] processor 20 can process all links. In addition, the dynamic processing capabilities of the processor 20 allows a substantial power savings in that only the links (or multi-path within each link) that are sufficiently strong are processed.
  • FIG. 11 illustrates a conventional finger supporting multiple input antenna (MI). As can be seen, such a finger is forced to contain two [0070] multipliers 70 and 72 plus some transformation logic to properly take advantage of the diversity. This results in at least two disadvantages. First, this results in increased cost of an additional multiplier and transform logic per finger. Second, the conventional finger, when enabled, is forced to always process all the incoming antenna path streams. This results in inefficiency in terms of power consumption.
  • FIG. 12 illustrates a conventional receiver supporting multiple output antenna (MO). Two sets of conventional demodulators are instantiated and powered in order to support MO because there are two incoming streams from the RF that must be separately demodulated. Adding the two streams, for instance, is not a workable solution since the antennas by definition are out of phase with each other. Thus, in general, MO doubles the cost and power of a conventional implementation. [0071]
  • FIG. 13 illustrates a [0072] receiver 75 supporting full-fledged MIMO. The receiver 75 treats paths emanating from different BS antennas as well as paths coming from different RX antennas almost the same as another multi-path. With respect to MI, the only addition to the receiver 75 compared to the processing system of FIG. 7 is the necessity of a transformer 77 to handle such operations as STTD in WCDMA. Thus, the A-MRC algorithm can be almost exactly applied for MI with the difference that twice the number of paths could potentially be processed. With respect to MO, the only addition to the receiver 75 compared to the processing system of FIG. 7 is that the sample buffer 22 is doubled to support data coming in from both RF chains. As a result, there is substantial cost savings. With respect to MI, there is no need of an additional multiplier. With respect to MO, additional fingers are not needed. There is also substantial power savings. The processor 20 is not forced to process all combinations of transmit/receive paths in the fingers. Only those antenna paths that are sufficiently strong need to be processed.
  • In at least one exemplary embodiment, [0073] processor 20 is configured for operation with a “burst-pilot” signal where the information sent from the communication base-station used to estimate the cellular channel is time-division multiplexed so that it is present and not present in the forward-link signal at different times. In at least another exemplary embodiment, processor 20 is configured for operation with a “continuous-pilot” where the information sent from the communication base-station used to estimate the cellular channel is always present in the forward link signal transmitted by the base-station.
  • Finding the multi-path components in a timely manner so that they may contribute to the demodulation of the signal is one of the design challenges in a CDMA receiver implementation. Searching refers to the process of finding multi-path components in a rapidly changing environment. The [0074] processor 20 allows for enhanced searcher operation. The convergent searcher function described below with reference to FIGS. 18-19 is a distinct algorithm that allows for fast acquisition of multi-path components and enhances the performance of the CDMA receiver in a rapidly changing multi-path environment.
  • The [0075] processor 20 includes a scheme that does not require separate buffering for the windowed searching operation. As mentioned previously, conventional implementations generally consist of instantiations of “fingers” operating synchronously upon the samples in parallel. The processor 20 serially processes each multi-path one at a time where each iteration through the data is termed a “virtual finger.” In addition, channel estimates performed by conventional ASIC hardware are performed by dedicated hardware in addition to the demodulation specific circuitry. The processor 20 does not have this limitation. The same circuitry can be used both for demodulation and channel estimation.
  • The way that the samples are buffered helps in the operation of the [0076] processor 20. In an exemplary embodiment, a three buffer scheme is used which gives access to the entire delay spread of the sub-chip samples to be demodulated by the processor 20. This minimal buffering scheme avoids the time delay of a two buffer scheme where the two physical buffers switch roles once the buffer receiving chips is full. Further, the buffering scheme has an entire multi-path spread worth of digital samples available during each processing iteration. In an alternative embodiment, a single dual-port memory is used to implement the buffering scheme.
  • FIG. 14 illustrates a first phase of an exemplary windowed search process. The process takes a set of digital [0077] complex samples 92, 94, 96, 98, and 100 and determines the correlation of these samples with various hypothesis. In the first phase, all combinations of 4 adjacent chips ( samples 92, 94, 96, 98, and 100) are computed for a number of adjacent sets of 4 chips.
  • FIG. 15 illustrates a second phase of the exemplary windowed search process. In the second phase, the computed combinations from phase one are used to find correlations over multiples of 4 chips. The correlations can be coherent and non-coherent. In the example shown, [0078] 128 correlations are found.
  • In an exemplary embodiment, a [0079] PN sequence 104 is received by shift registers 106. Shift registers 106 direct processed chips from the PN sequence 104 to a number of RAM devices (e.g., RAM 1-32). RAM device 108 includes, for example, partial sums of chips 1-4. RAM device 110 includes partial sums of chips 5-8. RAM device 112 includes partial sums of chips 125-128. Correlations from the RAM devices are combined using a combining apparatus 124.
  • The computation of phase one can be amortized across a large number of hypothesis such that it becomes negligible in the analysis. Advantageously, the number of computations becomes close to a factor of 4 reduction relative to conventional algorithms, given a sufficiently large set of PN hypothesis to be correlated against. [0080]
  • Conventional techniques for searching for CDMA multi-paths typically involve a “windowed” search where correlations are made within a specified window of chips of known energy, looking for a correlation that is greater than a specified threshold. This function is performed with a separate finger in the conventional correlator called a searcher. [0081]
  • The [0082] processor 20 described with reference to FIG. 2 can perform a windowed search. An additional search functionality referred to as a convergent searcher is described below with reference to FIGS. 20-21. Referring now to FIG. 16, the processor 20 receives samples from sample buffers 82 and 84. The sample buffer 82 provides even phase samples and the sample buffer 84 provides odd phase samples. A 2×2 permute block 86 supplies a demodulator 88 with on-time samples such that the signal energy is maximized. The other set of sample buffers is for use with a searcher 89. The searcher 89 gets either the odd phase or the even phase samples, whichever is not used by the demodulator 88, whenever the searcher 89 and the demodulator 88 contend for the same memory block.
  • After acquisition, the [0083] searcher 89 operates on samples that are either ⅛th chip early or ⅛th chip late, but this slight degradation in energy impacts operation of the searcher 89 only minimally.
  • In operation, the windowed searcher function performs a sufficient number of correlations, then shuts down until a new block of data is available. As such, hardware idle cycles are avoided. In an exemplary embodiment of a frequency search feature, a [0084] buffer 87 is used to store digital samples obtained at a different frequency than an original frequency. Using an additional buffer has the advantage of storing samples for possible use later. Alternatively, the digital samples obtained at a different frequency can be placed in sample buffers 82 and 84 for a receive iteration and a processing iteration.
  • FIG. 17 illustrates a frequency search feature of an exemplary embodiment compared with frequency search accomplished by conventional processing. In an exemplary embodiment, the [0085] processor 20 allows for baseband processing of signals while the RF is either shut-off or tuned to a different frequency. One benefit of this technique is a more effective inter-frequency search.
  • FIG. 17 shows that a search for base stations at other frequencies can be performed “off-line” after an initial buffer fill. One benefit is that the time-consuming process of testing various PN offsets via coherent and non-coherent combinations of correlations can be performed while tuned to the demodulation frequency. This potentially enhances system performance by either: reducing the amount of time necessary for making other frequency measurements, or allowing for less data loss from the current frequency assignment during other frequency measurements. [0086]
  • In an exemplary embodiment, the frequency search feature utilizes the same sample buffers used with the original frequency. The sample buffers receive the digital samples from the new frequency in one iteration and process them in a next iteration. After the original frequency is returned to, the sample buffers continue in use. In another exemplary embodiment, a separate buffer is used for new frequency, such as [0087] buffer 87 described with reference to FIG. 17. Use of a separate buffer has the advantage of maintaining the digital samples received at the new frequency even after returning to the original frequency.
  • FIG. 18 illustrates a convergent searcher operation. A received chip, r[0088] n, is multiplied by channel reliability, R, to obtain a channel measurement, Schannel. Channel reliability can be computed from the equation: R = 4 ( Ec No ) [ 1 Ec ]
    Figure US20040071199A1-20040415-M00004
  • The convergent searcher operation converges to the correct PN state using noisy chip measurements of the pilot. Channel measurements are used as a soft input and added to a soft output feedback from a soft combiner [0089] 91. This soft input is used to compute log-likelihoods. The soft combiner 91 performs a mod 2 addition to a group of channel measurements, Sn−1 though Sn−15. The soft combiner 91 can be implemented by a series of soft XOR operations as described with reference to FIG. 19. A soft XOR operation is a combining operation where the output ST from inputs S1 and S2 is defined by the following mathematical relationship: S T = ln ( S 1 + S 2 ( 1 + S 1 ) ( 1 + S 2 ) + - ( S 1 + S 2 ) ( 1 + - S 1 ) ( 1 + - S 2 ) S 1 - S 2 ( 1 + S 1 ) ( 1 + - S 2 ) + - ( S 1 - S 2 ) ( 1 + - S 1 ) ( 1 + S 2 ) )
    Figure US20040071199A1-20040415-M00005
  • In an exemplary embodiment, the soft XOR operation is implemented via a look-up-table. [0090]
  • Advantageously, the convergent searcher operation of FIG. 18 acquires PN synchronization without a priori knowledge of a last known PN like conventional searchers. The convergent searcher operation is capable of finding dominant multi-paths in fewer operations than a windowed searcher operation. Other advantages possible by the convergent searcher operation include the following. First, the operation provides for rapid acquisition of strong pilots that may be missed by a conventional windowed searcher when the path comes in rapidly. Second, the operation enables neighbor set maintenance during idle mode to be performed much more rapidly, which results in a 2×increase in stand-by time for a mobile device. Third, the operation provides for rapid acquisition. [0091]
  • FIG. 19 illustrates a detailed implementation of the soft combiner [0092] 91 of FIG. 18. The convergent searcher operation of FIG. 18 is specific to the PN I (In-Phase) sequence for and defined by the recursion:
  • I n =I n−15 +I n−10 +I n−8 +I n−7 +I n−6 +I n−2
  • The Ec/No for quick convergence (around 0 dB) of this technique is higher than the power at which the pilot currently operates. In an exemplary embodiment, the base station dedicates slots of time at which the pilot signal is transmitted at 100% of the operating power. [0093]
  • FIG. 20 illustrates an exemplary implementation of the convergent searcher operation by the [0094] processor 20. The convergent searcher 90 receives samples including a phase rotation from a subtraction of samples from the sample buffers 22 and known paths from a FIR block 98. FIR (finite impulse response) block 98 is a pulse shaping filter. Known paths 94 are re-modulated by a re-modulator 96 and provided to the FIR block 98 along with channel estimates.
  • FIG. 21 illustrates a state diagram depicting convergent searcher operations performed by the [0095] processor 20. In operations 100 and 102, the current set of known paths (which is empty during acquisition) is re-modulated and subtracted out. This separation aids in finding the weaker multi-paths once the stronger ones have been detected. In addition, the instantaneous fading of strong multi-paths aids in this process.
  • The phase rotation is introduced before the convergent searcher block because phase rotation of the multi-path is not known. In an [0096] operation 104, the phase rotation hypothesis is iterated upon. Once the phase rotation aligns with the phase of the strongest unknown pilot, convergence is indicated. Hard decisions are made on the soft-decision states, and this state is mapped to a PN phase in an operation 106 which is sent to the windowed searcher for verification and accurate measurement.
  • While the above exemplary embodiments have been described with regard to code division multiple access (CDMA), other communication protocols and techniques can be utilized. Further, system parameters and design criteria can effect the particulars of the design without departing from the scope of the invention. The invention is not limited to a particular embodiment, but extends to various modifications, combinations, and permutations that nevertheless fall within the scope and spirit of the appended claims. [0097]

Claims (31)

What is claimed is:
1. A method for demodulation of a composite signal containing a plurality of multi-path components, the method comprising:
buffering digital samples of a signal into a first memory element;
randomly accessing the digital samples from the first memory element to correlate a particular multi-path component from the signal; and
iteratively accumulating the correlated particular multi-path component into a second memory element.
2. The method of claim 1, wherein randomly accessing the digital samples from the first memory element to correlate a particular multi-path component comprises accessing digital samples according to paths corresponding to the digital samples.
3. The method of claim 1, wherein iteratively accumulating the correlated particular multi-path component into a second memory element defines a demodulation operation and comprises using information from the signal to determine an amount of demodulation processing to be performed.
4. The method of claim 1, where the determination of multi-path components to be iteratively processed varies dynamically between processing units.
5. The method of claim 1, further comprising performing channel estimation and demodulation via the non-sequential access of digital samples form the first memory element.
6. The method of claim 1, further comprising:
tuning to a non-original RF frequency;
buffering digital samples obtained while tuned at the non-original RF frequency;
retuning the RF frequency to the original frequency; and
performing searching and channel estimation via the random access of the digital samples stored in the first memory element while simultaneously operating on the digital samples of the original frequency.
7. An apparatus configured to demodulate a composite signal containing a plurality of multi-path components, the apparatus comprising:
buffers configured to be switchable between a write state with digital samples and a read state by a correlating element;
a despreading element that operates via random access of buffers that are currently in read state to accumulate energy for a particular multi-path component;
a weighting element that weights the despread energy for a particular multi-path component using a channel estimate of the particular multi-path component; and
an accumulator that iteratively accumulates the despread energy for each particular multi-path component into a buffer.
8. The apparatus of claim 7, further comprising a power control operable to power-down circuitry after the processing of all desired multi-path components and to power-up when the next buffer of sample data is ready to be processed.
9. The apparatus of claim 7, wherein there are three physically separate buffers such that at any given time, one of the three physically separate buffers is receiving data, and two of the three physically separate buffers comprise a logical buffer for random access by a correlator.
10. The apparatus of claim 7, wherein there are five physically separate buffers such that at any given time, two of the five physically separate buffers comprise a logically addressable space that is receiving data, and the other three of the five physically separate buffers comprise a logically addressable space for random access by a correlator.
11. The apparatus of claim 7, wherein the accumulator that iteratively accumulates the despread energy for each particular multi-path component into a buffer selectively locates the despread energy into an output memory buffer or an intermediate results buffer.
12. The apparatus of claim 7, further comprising circuitry to perform searches for multi-path components by correlating against a timing hypothesis.
13. The apparatus of claim 7, further comprising separate sets of physical buffers for even and odd digital samples followed by a permutation block capable of mapping to one set of the separate sets of physical buffers to the searching element and one set of the separate sets of physical buffers to the demodulation element, whereby the permutation block manages contention between the searching element and the demodulation element for data in a same memory block.
14. The apparatus of claim 13, wherein the permutation block is selected by providing correct timing of digital samples to the demodulator, and by providing the searching element with the other set of digital samples.
15. The apparatus of claim 7, further comprising:
means for tuning to a non-original RF frequency;
means for buffering digital samples obtained while tuned at the non-original RF frequency;
means for retuning the RF frequency to the original frequency; and
means for performing searching and channel estimation via the random access of the digital samples stored in the first memory element while simultaneously operating on the digital samples of the original frequency.
16. The apparatus of claim 15, wherein the means for buffering digital samples obtained while tuned at the non-original RF frequency maintains digital samples from the non-original RF frequency after retuning the RF frequency to the original frequency.
17. The apparatus of claim 7, further comprising means for processing a plurality of sets of digital samples from a plurality of distinct receiver RF chains.
18. The apparatus of claim 7, further comprising means for processing multi-path components corresponding to transmit diversity.
19. The apparatus of claim 7, further comprising means for dynamically switching to optimal functionality based on channel estimates.
20. A demodulator operable with spread spectrum signals in a multi-path communication environment, the demodulator comprising:
a despreader that obtains digital samples from a first memory buffer by randomly accessing the first memory buffer, whereby the despreader is adaptable to arbitrary sample rates and symbol times;
a channel estimator that obtains digital sample information from the despreader and provides a channel estimate of a particular multi-path component; and
an accumulator that accumulates the digital samples from the despreader into a second memory buffer based on the channel estimate from the channel estimator.
21. The demodulator of claim 20, wherein an algorithm used to accumulate the digital samples into the second memory buffer is selected dynamically via the channel estimate.
22. The demodulator of claim 20, wherein the digital samples are randomly accessible from the first memory buffer.
23. The demodulator of claim 20, further comprising feedback in which data is read from the second memory buffer and used in the accumulation of the digital samples from the despreader into the second memory buffer.
24. The demodulator of claim 20, wherein the accumulated digital samples comprise partially processed symbols.
25. The demodulator of claim 20, further comprising a power controller configured to toggle between an off state and an on state.
26. The demodulator of claim 20, wherein the digital samples obtained from the first memory buffer include a burst-pilot signal that is time-division multiplexed, wherein the burst-pilot signal includes information relating to a cellular channel used to determine the channel estimate.
27. The demodulator of claim 20, wherein the digital samples obtained from the first memory buffer include a continuous-pilot signal, wherein the continuous-pilot signal includes information relating to a cellular channel used to determine the channel estimate.
28. The demodulator of claim 20, wherein the digital samples obtained from the first memory buffer include signals communicated in a multiple transmit, multiple receive antenna scheme.
29. The demodulator of claim 20, wherein the accumulator that accumulates the digital samples from the despreader selectively locates the digital samples into the second memory buffer or an intermediate results buffer.
30. A method of processing data based on programmed instructions, the method comprising:
demodulating a CDMA-compliant waveform, wherein the CDMA-compliant waveform is processed asynchronously to a sample rate associated with the waveform during processing of communication chips and based on programmed instructions in programmed memory.
31. The method of claim 30, wherein the entire demodulation processing is done asynchronously.
US10/613,825 2002-07-03 2003-07-02 Virtual finger method and apparatus for processing digital communication signals Abandoned US20040071199A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/613,825 US20040071199A1 (en) 2002-07-03 2003-07-02 Virtual finger method and apparatus for processing digital communication signals

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US39363302P 2002-07-03 2002-07-03
US10/613,825 US20040071199A1 (en) 2002-07-03 2003-07-02 Virtual finger method and apparatus for processing digital communication signals

Publications (1)

Publication Number Publication Date
US20040071199A1 true US20040071199A1 (en) 2004-04-15

Family

ID=30115615

Family Applications (5)

Application Number Title Priority Date Filing Date
US10/613,476 Active 2026-04-24 US7406102B2 (en) 2002-07-03 2003-07-02 Multi-mode method and apparatus for performing digital modulation and demodulation
US10/613,477 Active 2027-11-23 US7702035B2 (en) 2002-07-03 2003-07-02 Searching method and apparatus for processing digital communication signals
US10/613,825 Abandoned US20040071199A1 (en) 2002-07-03 2003-07-02 Virtual finger method and apparatus for processing digital communication signals
US10/613,853 Active 2028-06-15 US7596134B2 (en) 2002-07-03 2003-07-02 Flexible method and apparatus for performing digital modulation and demodulation
US10/613,897 Expired - Fee Related US7912999B2 (en) 2002-07-03 2003-07-02 Buffering method and apparatus for processing digital communication signals

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US10/613,476 Active 2026-04-24 US7406102B2 (en) 2002-07-03 2003-07-02 Multi-mode method and apparatus for performing digital modulation and demodulation
US10/613,477 Active 2027-11-23 US7702035B2 (en) 2002-07-03 2003-07-02 Searching method and apparatus for processing digital communication signals

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/613,853 Active 2028-06-15 US7596134B2 (en) 2002-07-03 2003-07-02 Flexible method and apparatus for performing digital modulation and demodulation
US10/613,897 Expired - Fee Related US7912999B2 (en) 2002-07-03 2003-07-02 Buffering method and apparatus for processing digital communication signals

Country Status (6)

Country Link
US (5) US7406102B2 (en)
EP (1) EP1540813B1 (en)
JP (1) JP4399623B2 (en)
CN (1) CN100349151C (en)
AU (1) AU2003256386A1 (en)
WO (1) WO2004006426A2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040071118A1 (en) * 2002-09-10 2004-04-15 Dabak Anand G. Multi-carrier reception for ultra-wideband (UWB) systems
US20050083998A1 (en) * 2003-10-17 2005-04-21 Tao Li Data demodulation for a CDMA communication system
US20070237213A1 (en) * 2006-04-11 2007-10-11 Sony Corporation Method for estimating one or more parameters of a ultra wideband signal and a receiver system for receiving ultra wideband signals
US20070297493A1 (en) * 2005-01-14 2007-12-27 Keel Alton S Efficient Maximal Ratio Combiner for Cdma Systems
US20080025376A1 (en) * 2005-01-14 2008-01-31 Keel Alton S Cell Search Using Rake Searcher to Perform Scrambling Code Determination
US20080130546A1 (en) * 2005-01-14 2008-06-05 Alton Shelborne Keel Hardware-Efficient Searcher Architecture For Cdma Cellular Receivers
US20080137776A1 (en) * 2005-01-14 2008-06-12 Alton Shelborne Keel Method And System For Sub-Chip Resolution For Secondary Cell Search
US20080137846A1 (en) * 2005-01-14 2008-06-12 Alton Shelborne Keel Ram- Based Scrambling Code Generator for Cdma

Families Citing this family (85)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8670390B2 (en) 2000-11-22 2014-03-11 Genghiscomm Holdings, LLC Cooperative beam-forming in wireless networks
US10425135B2 (en) 2001-04-26 2019-09-24 Genghiscomm Holdings, LLC Coordinated multipoint systems
US10355720B2 (en) 2001-04-26 2019-07-16 Genghiscomm Holdings, LLC Distributed software-defined radio
US9819449B2 (en) 2002-05-14 2017-11-14 Genghiscomm Holdings, LLC Cooperative subspace demultiplexing in content delivery networks
US9893774B2 (en) 2001-04-26 2018-02-13 Genghiscomm Holdings, LLC Cloud radio access network
US10931338B2 (en) 2001-04-26 2021-02-23 Genghiscomm Holdings, LLC Coordinated multipoint systems
AU2003903826A0 (en) 2003-07-24 2003-08-07 University Of South Australia An ofdm receiver structure
US10644916B1 (en) 2002-05-14 2020-05-05 Genghiscomm Holdings, LLC Spreading and precoding in OFDM
US10200227B2 (en) 2002-05-14 2019-02-05 Genghiscomm Holdings, LLC Pre-coding in multi-user MIMO
US10142082B1 (en) 2002-05-14 2018-11-27 Genghiscomm Holdings, LLC Pre-coding in OFDM
US9628231B2 (en) 2002-05-14 2017-04-18 Genghiscomm Holdings, LLC Spreading and precoding in OFDM
DE60334547D1 (en) * 2002-08-21 2010-11-25 Nxp Bv Delay line for receiving multiple propagation paths
US8194770B2 (en) 2002-08-27 2012-06-05 Qualcomm Incorporated Coded MIMO systems with selective channel inversion applied per eigenmode
US7324429B2 (en) 2002-10-25 2008-01-29 Qualcomm, Incorporated Multi-mode terminal in a wireless MIMO system
US7002900B2 (en) 2002-10-25 2006-02-21 Qualcomm Incorporated Transmit diversity processing for a multi-antenna communication system
US8134976B2 (en) 2002-10-25 2012-03-13 Qualcomm Incorporated Channel calibration for a time division duplexed communication system
US8170513B2 (en) * 2002-10-25 2012-05-01 Qualcomm Incorporated Data detection and demodulation for wireless communication systems
US8570988B2 (en) 2002-10-25 2013-10-29 Qualcomm Incorporated Channel calibration for a time division duplexed communication system
US20040081131A1 (en) * 2002-10-25 2004-04-29 Walton Jay Rod OFDM communication system with multiple OFDM symbol sizes
US8218609B2 (en) * 2002-10-25 2012-07-10 Qualcomm Incorporated Closed-loop rate control for a multi-channel communication system
US8208364B2 (en) 2002-10-25 2012-06-26 Qualcomm Incorporated MIMO system with multiple spatial multiplexing modes
US8169944B2 (en) * 2002-10-25 2012-05-01 Qualcomm Incorporated Random access for wireless multiple-access communication systems
US8320301B2 (en) 2002-10-25 2012-11-27 Qualcomm Incorporated MIMO WLAN system
US7986742B2 (en) 2002-10-25 2011-07-26 Qualcomm Incorporated Pilots for MIMO communication system
KR100492091B1 (en) * 2002-12-10 2005-06-01 삼성전자주식회사 The FFT Computation Circuits and Methods on Programmable Processors
US7916803B2 (en) 2003-04-10 2011-03-29 Qualcomm Incorporated Modified preamble structure for IEEE 802.11a extensions to allow for coexistence and interoperability between 802.11a devices and higher data rate, MIMO or otherwise extended devices
US8743837B2 (en) * 2003-04-10 2014-06-03 Qualcomm Incorporated Modified preamble structure for IEEE 802.11A extensions to allow for coexistence and interoperability between 802.11A devices and higher data rate, MIMO or otherwise extended devices
DE10334723A1 (en) 2003-07-30 2005-02-24 Bayer Materialscience Ag New binder combination for highly resistant plastic coatings
US7586884B2 (en) * 2003-08-15 2009-09-08 Qualcomm Incorporated Joint packet detection in wireless communication system with one or more receiver
US9473269B2 (en) 2003-12-01 2016-10-18 Qualcomm Incorporated Method and apparatus for providing an efficient control channel structure in a wireless communication system
US7260370B2 (en) * 2003-12-10 2007-08-21 James June-Ming Wang Wireless communication system using a plurality of antenna elements with adaptive weighting and combining techniques
US7787357B2 (en) * 2003-12-18 2010-08-31 Motorola, Inc. OFDM frequency offset estimation apparatus and method
SG126752A1 (en) * 2004-03-05 2006-11-29 Infineon Technologies Ag Protocols for transmission of data, in particular over telephone lines
US7330522B2 (en) * 2004-04-07 2008-02-12 Integrated System Solution Corp. Complementary code keying (CCK) sequentially decoding apparatus and process thereof
WO2005119922A2 (en) * 2004-05-27 2005-12-15 Airgo Networks, Inc. Modified ieee 802.11a for interoperability between 802.11a devices
US20050289537A1 (en) * 2004-06-29 2005-12-29 Lee Sam J System and method for installing software on a computing device
US11431386B1 (en) 2004-08-02 2022-08-30 Genghiscomm Holdings, LLC Transmit pre-coding
US11184037B1 (en) 2004-08-02 2021-11-23 Genghiscomm Holdings, LLC Demodulating and decoding carrier interferometry signals
US11552737B1 (en) 2004-08-02 2023-01-10 Genghiscomm Holdings, LLC Cooperative MIMO
US7539241B1 (en) * 2004-10-22 2009-05-26 Xilinx, Inc. Packet detector for a communication system
US7237712B2 (en) * 2004-12-01 2007-07-03 Alfred E. Mann Foundation For Scientific Research Implantable device and communication integrated circuit implementable therein
US7466749B2 (en) 2005-05-12 2008-12-16 Qualcomm Incorporated Rate selection with margin sharing
US8358714B2 (en) 2005-06-16 2013-01-22 Qualcomm Incorporated Coding and modulation for multiple data streams in a communication system
US7653675B2 (en) * 2005-08-08 2010-01-26 Freescale Semiconductor, Inc. Convolution operation in a multi-mode wireless processing system
US7802259B2 (en) * 2005-08-08 2010-09-21 Freescale Semiconductor, Inc. System and method for wireless broadband context switching
US7734674B2 (en) 2005-08-08 2010-06-08 Freescale Semiconductor, Inc. Fast fourier transform (FFT) architecture in a multi-mode wireless processing system
US8140110B2 (en) * 2005-08-08 2012-03-20 Freescale Semiconductor, Inc. Controlling input and output in a multi-mode wireless processing system
US20070033349A1 (en) * 2005-08-08 2007-02-08 Freescale Semiconductor, Inc. Multi-mode wireless processor interface
US20070140292A1 (en) * 2005-12-17 2007-06-21 Sestok Charles K Iv De-interleaver synchronization methods and apparatus
KR100906333B1 (en) * 2006-01-11 2009-07-06 삼성전자주식회사 Apparatus and method for allocation of aggregated band resource in space division multiple access system
FR2899408B1 (en) 2006-03-29 2008-07-18 Airbus France Sas METHODS FOR TRANSMITTING AND RECEIVING DATA, ESPECIALLY FOR SECURE EXCHANGES BETWEEN AN AIRCRAFT AND A GROUND BASE, ASSOCIATED DEVICES AND AIRCRAFT EQUIPPED WITH SUCH DEVICES
US8543629B2 (en) 2006-04-04 2013-09-24 Qualcomm Incorporated IFFT processing in wireless communications
US8612504B2 (en) 2006-04-04 2013-12-17 Qualcomm Incorporated IFFT processing in wireless communications
KR100773332B1 (en) * 2006-04-11 2007-11-05 한국전자통신연구원 Modulation Device, Demodulation Device and Wireless Modem
US8743676B2 (en) * 2006-05-10 2014-06-03 Apple Inc. Methods and systems for scheduling OFDM frames
US7839958B2 (en) * 2006-05-30 2010-11-23 Fujitsu Limited System and method for the adjustment of compensation applied to a signal
US7907673B2 (en) * 2006-10-26 2011-03-15 Telefonaktiebolaget L M Ericsson (Publ) Robust and low-complexity combined signal power estimation
US7929624B2 (en) * 2006-10-26 2011-04-19 Telefonaktiebolaget L M Ericsson (Publ) Cell ID detection in cellular communication systems
US8126408B2 (en) * 2008-01-22 2012-02-28 Provigent Ltd Multi-mode wireless communication link
EP2235921A2 (en) * 2008-01-22 2010-10-06 Provigent Ltd. Beamforming in mimo communication systems
US7965799B2 (en) * 2008-02-25 2011-06-21 Xilinx, Inc. Block boundary detection for a wireless communication system
KR101105399B1 (en) * 2008-12-22 2012-01-17 한국전자통신연구원 Apparatus and method for detecting time synchronization of ofdm system and apparatus for receiving
US8547941B2 (en) * 2009-04-16 2013-10-01 Qualcomm Incorporated Apparatus and method for improving WLAN spectrum efficiency and reducing interference by flow control
US8250431B2 (en) * 2009-07-30 2012-08-21 Lsi Corporation Systems and methods for phase dependent data detection in iterative decoding
KR101510454B1 (en) * 2010-09-20 2015-04-15 한국전자통신연구원 Bandpass sampling receiver and filter design and reconfiguration method thereof
CN102487286B (en) * 2010-12-01 2014-08-13 中兴通讯股份有限公司 Method and device for processing data
WO2012099561A1 (en) * 2011-01-18 2012-07-26 Thomson Licensing Method and apparatus for accelerated spectrum sensing of digital television signals
US8792601B2 (en) 2011-10-04 2014-07-29 Qualcomm Incorporated Non-coherent combining detection with reduced buffering requirements
US9031117B2 (en) * 2012-12-06 2015-05-12 Qualcomm Incorporated Methods and apparatus for handling fingers with large delay spread through utility optimization
WO2014090321A1 (en) * 2012-12-14 2014-06-19 Telefonaktiebolaget L M Ericsson (Publ) A receiver for multi carrier modulated signals
US9130786B2 (en) * 2013-03-15 2015-09-08 Qualcomm Incorporated Device and method for computing a channel estimate
EP3082364B1 (en) * 2013-12-11 2018-10-31 Hytera Communications Corp., Ltd. Communication method based on time division multiple access communication system, and terminal
US10355964B2 (en) 2014-10-31 2019-07-16 At&T Intellectual Property I, L.P. Method and system to capture selected network data
CN106293624A (en) * 2015-05-23 2017-01-04 上海芯豪微电子有限公司 A kind of data address produces system and method
US11005809B2 (en) * 2016-03-29 2021-05-11 Motorola Solutions, Inc. Methods, devices, and systems for generating a plurality of network addresses for a plurality of communication devices
US10637705B1 (en) 2017-05-25 2020-04-28 Genghiscomm Holdings, LLC Peak-to-average-power reduction for OFDM multiple access
US10243773B1 (en) 2017-06-30 2019-03-26 Genghiscomm Holdings, LLC Efficient peak-to-average-power reduction for OFDM and MIMO-OFDM
US11343823B2 (en) 2020-08-16 2022-05-24 Tybalt, Llc Orthogonal multiple access and non-orthogonal multiple access
WO2020154550A1 (en) 2019-01-25 2020-07-30 Genghiscomm Holdings, LLC Orthogonal multiple access and non-orthogonal multiple access
WO2020227865A1 (en) * 2019-05-10 2020-11-19 Qualcomm Incorporated Methods and apparatus to facilitate outlying subcarrier reduction for overlapping frequency resources of different radio access technologies
CN110308889B (en) * 2019-05-14 2021-01-12 北京思朗科技有限责任公司 Modulation processing apparatus and method
WO2020242898A1 (en) 2019-05-26 2020-12-03 Genghiscomm Holdings, LLC Non-orthogonal multiple access
US11502715B2 (en) * 2020-04-29 2022-11-15 Eagle Technology, Llc Radio frequency (RF) system including programmable processing circuit performing block coding computations and related methods
US11411593B2 (en) * 2020-04-29 2022-08-09 Eagle Technology, Llc Radio frequency (RF) system including programmable processing circuit performing butterfly computations and related methods
WO2023033828A1 (en) * 2021-09-02 2023-03-09 Zeku, Inc. Apparatus and method of parallel sample stream processing for radio frequency chip calibration

Citations (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4841574A (en) * 1985-10-11 1989-06-20 International Business Machines Corporation Voice buffer management
US4991088A (en) * 1988-11-30 1991-02-05 Vlsi Technology, Inc. Method for optimizing utilization of a cache memory
US5838671A (en) * 1995-06-23 1998-11-17 Ntt Mobile Communications Network Inc. Method and apparatus for call admission control in CDMA mobile communication system
US5864714A (en) * 1996-04-16 1999-01-26 Comsys Communication & Signal Processing Ltd. Communication system which dynamically switches sizes of sample buffer between first size for quick response time and second size for robustness to interrupt latency
US5892980A (en) * 1997-02-28 1999-04-06 Comsys Communication And Signal Processing Ltd. System for dynamically changing the length of transmit and receive sample buffers utilizing previous responding to an interrupt in a communications system
US5963563A (en) * 1996-04-26 1999-10-05 Matsushita Electric Industrial Co., Ltd. FM multiplex information receiving apparatus
US6115728A (en) * 1997-01-22 2000-09-05 Matsushita Electric Industrial Co., Ltd. Fast fourier transforming apparatus and method, variable bit reverse circuit, inverse fast fourier transforming apparatus and method, and OFDM receiver and transmitter
US6122444A (en) * 1996-11-27 2000-09-19 Intel Corporation Method and apparatus for manipulation of digital data in multiple parallel but incongruent buffers
US6167062A (en) * 1998-02-02 2000-12-26 Tellabs Operations, Inc. System and associated method for the synchronization and control of multiplexed payloads over a telecommunications network
US20010036195A1 (en) * 1999-12-10 2001-11-01 Garyantes Michael Francis Time division multiplexed rake finger for W-CDMA
US20010038633A1 (en) * 2000-02-29 2001-11-08 Iain Robertson Communications interface between clock domains with minimal latency
US20010055334A1 (en) * 1996-10-30 2001-12-27 Tiedemann Edward G. Method and apparatus for decoding variable rate data using hypothesis testing to determine data rate
US6351714B1 (en) * 1998-03-03 2002-02-26 Entek Ird International Corporation Order tracking signal sampling process
US6356581B1 (en) * 1999-05-28 2002-03-12 Philips Electronics North American Corporation Efficient method of providing symbol data from demodulator to a processor
US20020176489A1 (en) * 2001-05-23 2002-11-28 Sundararajan Sriram Method of time tracking in a vector correlator based rake receiver
US6496795B1 (en) * 1999-05-05 2002-12-17 Microsoft Corporation Modulated complex lapped transform for integrated signal enhancement and coding
US20030002199A1 (en) * 1999-12-01 2003-01-02 Au Hoan Andrew Method and apparatus for testing mr head instability using a criterion that removes normal head fluctuation from consideration
US20030021334A1 (en) * 2001-06-06 2003-01-30 Levin Jeffrey A. Method and apparatus for canceling pilot interference in a wireless communication system
US20030099210A1 (en) * 1996-05-13 2003-05-29 O'toole James E. Radio frequency data communications device
US6577649B1 (en) * 1999-11-12 2003-06-10 International Business Machines Corporation Multiplexer for asynchronous data
US20030128678A1 (en) * 2001-09-10 2003-07-10 Parvathanathan Subrahmanya Method and apparatus for performing frequency tracking based on diversity transmitted pilots in a CDMA communication system
US6603801B1 (en) * 1998-01-16 2003-08-05 Intersil Americas Inc. Spread spectrum transceiver for use in wireless local area network and having multipath mitigation
US6615307B1 (en) * 2000-05-10 2003-09-02 Micron Technology, Inc. Flash with consistent latency for read operations
US6647056B1 (en) * 1999-02-24 2003-11-11 Kokusai Electric Co., Ltd. Correlation circuit for spread spectrum communication, demodulation circuit and reception apparatus
US6650694B1 (en) * 2000-02-18 2003-11-18 Texas Instruments Incorporated Correlator co-processor for CDMA RAKE receiver operations
US6650140B2 (en) * 2001-03-19 2003-11-18 Altera Corporation Programmable logic device with high speed serial interface circuitry
US20030235238A1 (en) * 2002-06-24 2003-12-25 Comsys Communication & Signal Processing Ltd. Multipath channel tap delay estimation in a CDMA spread spectrum receiver
US6714527B2 (en) * 1999-09-21 2004-03-30 Interdigital Techology Corporation Multiuser detector for variable spreading factors
US6721295B1 (en) * 2000-08-25 2004-04-13 Texas Instruments Incorporated Triple data system for high data rate communication systems
US6748010B1 (en) * 1998-10-13 2004-06-08 Qualcomm Incorporated Combined searching and page monitoring using offline sample storage
US6795489B2 (en) * 2001-08-09 2004-09-21 Qualcomm Inc. Acquisition of a gated pilot
US6853839B2 (en) * 2000-05-24 2005-02-08 Ntt Docomo, Inc. Method of antenna-weight estimation and mobile communication terminal
US6985516B1 (en) * 2000-11-27 2006-01-10 Qualcomm Incorporated Method and apparatus for processing a received signal in a communications system
US7035318B2 (en) * 2001-10-05 2006-04-25 Fujitsu Limited Receiving unit and semiconductor device

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4347580A (en) * 1980-07-21 1982-08-31 The United States Of America As Represented By The Secretary Of The Navy Array convolver/correlator
US4484028A (en) * 1982-11-01 1984-11-20 Motorola, Inc. Digital loop transceiver having a power up/down circuit
US4550414A (en) * 1983-04-12 1985-10-29 Charles Stark Draper Laboratory, Inc. Spread spectrum adaptive code tracker
US4675754A (en) * 1984-02-21 1987-06-23 Mitsubishi Denki Kabushiki Kaisha Magnetic recorder/reproducer
US5164959A (en) * 1991-01-22 1992-11-17 Hughes Aircraft Company Digital equalization method and apparatus
US5732251A (en) * 1996-05-06 1998-03-24 Advanced Micro Devices DSP with register file and multi-function instruction sequencer for vector processing by MACU
US6122703A (en) * 1997-08-15 2000-09-19 Amati Communications Corporation Generalized fourier transform processing system
EP0913775A1 (en) * 1997-10-03 1999-05-06 CANAL+ Société Anonyme Modem control
JPH11120156A (en) * 1997-10-17 1999-04-30 Nec Corp Data communication system in multiprocessor system
US6304978B1 (en) * 1998-11-24 2001-10-16 Intel Corporation Method and apparatus for control of the rate of change of current consumption of an electronic component
AU3606000A (en) 1999-02-26 2000-09-14 Microsoft Corporation Modulated complex lapped transform for integrated signal enhancement and coding
US6928575B2 (en) * 2000-10-12 2005-08-09 Matsushita Electric Industrial Co., Ltd. Apparatus for controlling and supplying in phase clock signals to components of an integrated circuit with a multiprocessor architecture
US6834075B2 (en) * 2001-01-12 2004-12-21 Motorola, Inc. Method for improving multipath searcher speed
JP2002215599A (en) * 2001-01-18 2002-08-02 Mitsubishi Electric Corp Multiprocessor system and its control method
US6950642B2 (en) * 2001-07-03 2005-09-27 Microsoft Corporation System and method for reducing noise in a recording receiver
US7039000B2 (en) * 2001-11-16 2006-05-02 Mitsubishi Electric Research Laboratories, Inc. Timing synchronization for OFDM-based wireless networks
US7756085B2 (en) * 2001-11-20 2010-07-13 Qualcomm Incorporated Steps one and three W-CDMA and multi-mode searching

Patent Citations (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4841574A (en) * 1985-10-11 1989-06-20 International Business Machines Corporation Voice buffer management
US4991088A (en) * 1988-11-30 1991-02-05 Vlsi Technology, Inc. Method for optimizing utilization of a cache memory
US5838671A (en) * 1995-06-23 1998-11-17 Ntt Mobile Communications Network Inc. Method and apparatus for call admission control in CDMA mobile communication system
US5864714A (en) * 1996-04-16 1999-01-26 Comsys Communication & Signal Processing Ltd. Communication system which dynamically switches sizes of sample buffer between first size for quick response time and second size for robustness to interrupt latency
US5963563A (en) * 1996-04-26 1999-10-05 Matsushita Electric Industrial Co., Ltd. FM multiplex information receiving apparatus
US20030099210A1 (en) * 1996-05-13 2003-05-29 O'toole James E. Radio frequency data communications device
US20010055334A1 (en) * 1996-10-30 2001-12-27 Tiedemann Edward G. Method and apparatus for decoding variable rate data using hypothesis testing to determine data rate
US6122444A (en) * 1996-11-27 2000-09-19 Intel Corporation Method and apparatus for manipulation of digital data in multiple parallel but incongruent buffers
US6115728A (en) * 1997-01-22 2000-09-05 Matsushita Electric Industrial Co., Ltd. Fast fourier transforming apparatus and method, variable bit reverse circuit, inverse fast fourier transforming apparatus and method, and OFDM receiver and transmitter
US5892980A (en) * 1997-02-28 1999-04-06 Comsys Communication And Signal Processing Ltd. System for dynamically changing the length of transmit and receive sample buffers utilizing previous responding to an interrupt in a communications system
US6603801B1 (en) * 1998-01-16 2003-08-05 Intersil Americas Inc. Spread spectrum transceiver for use in wireless local area network and having multipath mitigation
US20010002199A1 (en) * 1998-02-02 2001-05-31 Hershey Paul C. System and associated method for the synchronization and control of multiplexed payloads over a telecommunications network
US6167062A (en) * 1998-02-02 2000-12-26 Tellabs Operations, Inc. System and associated method for the synchronization and control of multiplexed payloads over a telecommunications network
US6351714B1 (en) * 1998-03-03 2002-02-26 Entek Ird International Corporation Order tracking signal sampling process
US6748010B1 (en) * 1998-10-13 2004-06-08 Qualcomm Incorporated Combined searching and page monitoring using offline sample storage
US6647056B1 (en) * 1999-02-24 2003-11-11 Kokusai Electric Co., Ltd. Correlation circuit for spread spectrum communication, demodulation circuit and reception apparatus
US6496795B1 (en) * 1999-05-05 2002-12-17 Microsoft Corporation Modulated complex lapped transform for integrated signal enhancement and coding
US6356581B1 (en) * 1999-05-28 2002-03-12 Philips Electronics North American Corporation Efficient method of providing symbol data from demodulator to a processor
US6714527B2 (en) * 1999-09-21 2004-03-30 Interdigital Techology Corporation Multiuser detector for variable spreading factors
US20040165567A1 (en) * 1999-09-21 2004-08-26 Interdigital Technology Corporation Multiuser detector for variable spreading factors
US6577649B1 (en) * 1999-11-12 2003-06-10 International Business Machines Corporation Multiplexer for asynchronous data
US20030002199A1 (en) * 1999-12-01 2003-01-02 Au Hoan Andrew Method and apparatus for testing mr head instability using a criterion that removes normal head fluctuation from consideration
US20010036195A1 (en) * 1999-12-10 2001-11-01 Garyantes Michael Francis Time division multiplexed rake finger for W-CDMA
US6650694B1 (en) * 2000-02-18 2003-11-18 Texas Instruments Incorporated Correlator co-processor for CDMA RAKE receiver operations
US20010038633A1 (en) * 2000-02-29 2001-11-08 Iain Robertson Communications interface between clock domains with minimal latency
US6615307B1 (en) * 2000-05-10 2003-09-02 Micron Technology, Inc. Flash with consistent latency for read operations
US6853839B2 (en) * 2000-05-24 2005-02-08 Ntt Docomo, Inc. Method of antenna-weight estimation and mobile communication terminal
US6721295B1 (en) * 2000-08-25 2004-04-13 Texas Instruments Incorporated Triple data system for high data rate communication systems
US6985516B1 (en) * 2000-11-27 2006-01-10 Qualcomm Incorporated Method and apparatus for processing a received signal in a communications system
US6650140B2 (en) * 2001-03-19 2003-11-18 Altera Corporation Programmable logic device with high speed serial interface circuitry
US20020176489A1 (en) * 2001-05-23 2002-11-28 Sundararajan Sriram Method of time tracking in a vector correlator based rake receiver
US20030021334A1 (en) * 2001-06-06 2003-01-30 Levin Jeffrey A. Method and apparatus for canceling pilot interference in a wireless communication system
US6795489B2 (en) * 2001-08-09 2004-09-21 Qualcomm Inc. Acquisition of a gated pilot
US20030128678A1 (en) * 2001-09-10 2003-07-10 Parvathanathan Subrahmanya Method and apparatus for performing frequency tracking based on diversity transmitted pilots in a CDMA communication system
US7035318B2 (en) * 2001-10-05 2006-04-25 Fujitsu Limited Receiving unit and semiconductor device
US20030235238A1 (en) * 2002-06-24 2003-12-25 Comsys Communication & Signal Processing Ltd. Multipath channel tap delay estimation in a CDMA spread spectrum receiver

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7796574B2 (en) * 2002-09-10 2010-09-14 Texas Instruments Incorporated Multi-carrier reception for ultra-wideband (UWB) systems
US20040071118A1 (en) * 2002-09-10 2004-04-15 Dabak Anand G. Multi-carrier reception for ultra-wideband (UWB) systems
US7310367B2 (en) * 2003-10-17 2007-12-18 Qualcomm Incorporated Data demodulation for a CDMA communication system
US20050083998A1 (en) * 2003-10-17 2005-04-21 Tao Li Data demodulation for a CDMA communication system
US20080137846A1 (en) * 2005-01-14 2008-06-12 Alton Shelborne Keel Ram- Based Scrambling Code Generator for Cdma
US20070297493A1 (en) * 2005-01-14 2007-12-27 Keel Alton S Efficient Maximal Ratio Combiner for Cdma Systems
US20080025376A1 (en) * 2005-01-14 2008-01-31 Keel Alton S Cell Search Using Rake Searcher to Perform Scrambling Code Determination
US20080130546A1 (en) * 2005-01-14 2008-06-05 Alton Shelborne Keel Hardware-Efficient Searcher Architecture For Cdma Cellular Receivers
US20080137776A1 (en) * 2005-01-14 2008-06-12 Alton Shelborne Keel Method And System For Sub-Chip Resolution For Secondary Cell Search
US7903722B2 (en) * 2005-01-14 2011-03-08 Thomson Licensing Hardware-efficient searcher architecture for code division multiple access (CDMA) cellular receivers
US8059776B2 (en) 2005-01-14 2011-11-15 Thomson Licensing Method and system for sub-chip resolution for secondary cell search
US8442094B2 (en) 2005-01-14 2013-05-14 Thomson Licensing Cell search using rake searcher to perform scrambling code determination
SG136813A1 (en) * 2006-04-11 2007-11-29 Sony Corp A method for estimating one or more parameters of a ultra wideband signal and a receiver system for receiving ultra wideband signals
US7706426B2 (en) 2006-04-11 2010-04-27 Sony Corporation Method for estimating one or more parameters of a ultra wideband signal and a receiver system for receiving ultra wideband signals
US20070237213A1 (en) * 2006-04-11 2007-10-11 Sony Corporation Method for estimating one or more parameters of a ultra wideband signal and a receiver system for receiving ultra wideband signals

Also Published As

Publication number Publication date
US7702035B2 (en) 2010-04-20
JP2005532741A (en) 2005-10-27
WO2004006426A9 (en) 2004-06-24
AU2003256386A1 (en) 2004-01-23
US20040004997A1 (en) 2004-01-08
WO2004006426A3 (en) 2004-04-01
CN100349151C (en) 2007-11-14
US7406102B2 (en) 2008-07-29
EP1540813A4 (en) 2011-05-25
US20040004995A1 (en) 2004-01-08
AU2003256386A8 (en) 2004-01-23
EP1540813A2 (en) 2005-06-15
EP1540813B1 (en) 2018-10-10
JP4399623B2 (en) 2010-01-20
US20040071104A1 (en) 2004-04-15
WO2004006426A2 (en) 2004-01-15
US20040047405A1 (en) 2004-03-11
CN1678973A (en) 2005-10-05
US7596134B2 (en) 2009-09-29
US7912999B2 (en) 2011-03-22

Similar Documents

Publication Publication Date Title
US7702035B2 (en) Searching method and apparatus for processing digital communication signals
EP1719258B1 (en) Method and apparatus for finger placement in a rake receiver
AU767051B2 (en) Programmable matched filter searcher
US6363105B1 (en) Flexible sliding correlator for direct sequence spread spectrum systems
JP4295102B2 (en) Step 2 Method and Apparatus for W-CDMA Search
EP1082819A1 (en) Combining sub-chip resolution samples in fingers of a spread-spectrum rake receiver
JP3428637B2 (en) Multipath detection method and circuit for CDMA receiver
US7039134B1 (en) Reduced complexity correlator for use in a code division multiple access spread spectrum receiver
US6831956B1 (en) Wireless communications system with combining of multiple paths selected from sub-windows in response to the primary synchronization channel
US6829290B1 (en) Wireless communications system with combining of multiple paths selected from correlation to the primary synchronization channel
JP2001223611A (en) Receiver
CN101369823A (en) Rake receiver, path searcher and combination device and action communication device
US7027492B2 (en) Wireless communication system with processor requested RAKE finger tasks
US6834074B2 (en) Method of time tracking in a vector correlator based rake receiver
KR20010071566A (en) Method and apparatus for storing and accessing different chip sequences
EP1840928B1 (en) Multipath diversity receiving equipment of cdma system
US7675963B2 (en) Method and device for passing parameters to rake receiver
JP2002280928A (en) Spreading factor estimation system and method
EP1306980B1 (en) Wireless communication system with processor-controlled rake finger tasks

Legal Events

Date Code Title Description
AS Assignment

Owner name: COMMASIC, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BOESEL, ROBERT W.;MYERS, THEODORE J.;NGUYEN, TIEN Q.;REEL/FRAME:015119/0199

Effective date: 20040317

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COMMASIC LLC;REEL/FRAME:021054/0441

Effective date: 20080211

Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COMMASIC LLC;REEL/FRAME:021054/0441

Effective date: 20080211

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: APPLE INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZENITH INVESTMENTS, LLC;REEL/FRAME:034749/0791

Effective date: 20141219