US20040211957A1 - Method and apparatus for controlling metal doping of a chalcogenide memory element - Google Patents

Method and apparatus for controlling metal doping of a chalcogenide memory element Download PDF

Info

Publication number
US20040211957A1
US20040211957A1 US10/849,237 US84923704A US2004211957A1 US 20040211957 A1 US20040211957 A1 US 20040211957A1 US 84923704 A US84923704 A US 84923704A US 2004211957 A1 US2004211957 A1 US 2004211957A1
Authority
US
United States
Prior art keywords
silver
glass layer
selenide
chalcogenide glass
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/849,237
Inventor
John Moore
Kristy Campbell
Terry Gilton
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/849,237 priority Critical patent/US20040211957A1/en
Publication of US20040211957A1 publication Critical patent/US20040211957A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0009RRAM elements whose operation depends upon chemical change
    • G11C13/0011RRAM elements whose operation depends upon chemical change comprising conductive bridging RAM [CBRAM] or programming metallization cells [PMCs]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/023Formation of the switching material, e.g. layer deposition by chemical vapor deposition, e.g. MOCVD, ALD
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/026Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • H10N70/245Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • H10N70/8416Electrodes adapted for supplying ionic species
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8825Selenides, e.g. GeSe

Definitions

  • the invention relates to the field of random access memory (RAM) devices formed using a resistance variable material, and in particular to controlling silver incorporation into a resistance variable memory element formed using chalcogenide glass.
  • RAM random access memory
  • RAM random access memory
  • DRAM dynamic random access memory
  • SDRAM synchronized dynamic random access memory
  • SRAM static random access memory
  • DRAM dynamic random access memory
  • DRAM dynamic random access memory
  • SDRAM synchronized dynamic random access memory
  • SRAM static random access memory
  • DRAMS and SDRAMS also typically store data in capacitors which require periodic refreshing to maintain the stored data.
  • resistance variable memory elements have been investigated for suitability as semi-volatile and non-volatile random access memory elements.
  • a conductive material such as silver
  • the resistance of the conductive material containing dielectric material can be changed between high resistance and low resistance states.
  • the resistance variable memory element is normally in a high resistance state when at rest.
  • a write operation to a low resistance state is performed by applying a voltage potential across the two electrodes.
  • One preferred resistance variable material comprises a chalcogenide glass.
  • a specific example is germanium-selenide (Ge x Se 100 ⁇ x ) containing a silver (Ag) component.
  • One method of providing silver to the germanium-selenide composition is to initially form a germanium-selenide glass and then deposit a thin layer of silver upon the glass, for example by sputtering, physical vapor deposition, or other known techniques in the art.
  • the layer of silver is irradiated, preferably with electromagnetic energy at a wavelength less than 600 nanometers, so that the energy passes through the silver and to the silver/glass interface, to break a chalcogenide bond of the chalcogenide material such that the glass is doped or photodoped with silver.
  • Another method for providing silver to the glass is to provide a layer of silver-selenide on a germanium-selenide glass.
  • a top electrode comprising silver is then formed over the silver-germanium-selenide glass or in the case where a silver-selenide layer is provided over a germanium-selenide glass, the top electrode is formed over the silver-selenide layer.
  • the element undergoes thermal cycling or heat processing.
  • Heat processing can result in substantial amounts of silver migrating into the memory element uncontrollably. Too much silver incorporated into the memory element may result in faster degradation, i.e., a short life, and eventually device failure.
  • the present invention is a method of controlling silver doping of a chalcogenide glass in a resistance variable memory element.
  • the method includes forming a first chalcogenide glass layer; forming a first silver-selenide layer in contact with the first chalcogenide glass layer; forming a second chalcogenide glass layer in contact with the first silver-selenide layer; forming a silver layer in contact with the second chalcogenide glass layer; processing the silver layer and second chalcogenide glass layer to incorporate silver into the second chalcogenide glass layer, thereby forming one or more silver containing layers; and removing any remaining portions of the silver layer. Electrodes are provided in contact with the first chalcogenide layer and the one or more silver containing layers. Forming a resistance variable memory element in accordance with the invention limits the amount of silver available for diffusion into the first glass layer.
  • the silver layer and second chalcogenide glass layer may be processed by heat treating, light irradiation or a combination of both heat treating and light irradiation.
  • Heat treating the silver layer will cause silver to be incorporated into the second chalcogenide glass interstitially.
  • Processing the second chalcogenide glass layer with light irradiation will cause the formation of a silver doped chalcogenide glass layer having silver-selenide formed therein.
  • Combining a heat treating process with light irradiation will result in silver-selenide formed in a chalcogenide glass layer having silver interstitially formed in the chalcogenide glass layer.
  • FIG. 1 illustrates a cross-sectional view of a memory element fabricated in accordance with a first embodiment of the invention and at an initial stage of processing.
  • FIG. 2 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 1.
  • FIG. 3 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 2.
  • FIG. 4 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 3.
  • FIG. 5 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 4.
  • FIG. 6 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 5.
  • FIG. 7 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a first embodiment of the inventor.
  • FIG. 8A illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a second embodiment of the inventor.
  • FIG. 8B illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 8A in accordance with a second embodiment of the inventor.
  • FIG. 8C illustrates a cross-sectional view of the memory element of FIG. 1 at a state of processing subsequent to that shown in FIG. 8B in accordance with a second embodiment of the inventor.
  • FIG. 9 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a third embodiment of the inventor.
  • FIG. 10 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 7.
  • FIG. 11 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 10.
  • FIG. 12 illustrates a processor-based system having a memory element formed according to the invention.
  • substrate used in the following description may include any supporting structure including, but not limited to, a plastic or a semiconductor substrate that has an exposed substrate surface.
  • a semiconductor substrate should be understood to include silicon, silicon-on-insulator (SOI), silicon-on-sapphire (SOS), doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures.
  • SOI silicon-on-insulator
  • SOS silicon-on-sapphire
  • doped and undoped semiconductors silicon supported by a base semiconductor foundation
  • previous process steps may have been utilized to form regions or junctions in or over the base semiconductor or foundation.
  • silver is intended to include not only elemental silver, but silver with other trace metals or in various alloyed combinations with other metals as known in the semiconductor industry, as long as such silver alloy is conductive, and as long as the physical and electrical properties of the silver remain unchanged.
  • silver-selenide is intended to include various species of silver-selenide, including some species which have a slight excess or deficit of silver, for instance, Ag 2 Se, Ag 2+x Se, and Ag 2 ⁇ x Se.
  • chalcogenide glass is intended to include glasses that comprise an element from group VIA (or group 16) of the periodic table.
  • Group VIA elements also referred to as chalcogens, include sulfur (S), selenium (Se), tellurium (Te), polonium (Po), and oxygen (O).
  • FIG. 1 depicts a portion of an insulating layer 12 formed over a semiconductor substrate 10 , for example, a silicon substrate.
  • the resistance variable memory element can be formed on a variety of substrate materials and not just semiconductor substrates such as silicon.
  • the insulating layer 12 may be formed on a plastic substrate.
  • the insulating layer 12 may be formed by any known deposition methods, such as sputtering by chemical vapor deposition (CVD), plasma enhanced CVD (PECVD) or physical vapor deposition (PVD).
  • the insulating layer 12 may be formed of a conventional insulating oxide, such as silicon oxide (SiO 2 ), a silicon nitride (Si 3 N 4 ), or a low dielectric constant material, among many others.
  • a first electrode 14 is next formed over the insulating layer 12 , as also illustrated in FIG. 1.
  • the first electrode 14 may comprise any conductive material, for example, tungsten, nickel, tantalum, aluminum, or platinum, among many others.
  • a first dielectric layer 15 is next formed over the first electrode 14 .
  • the first dielectric layer 15 may comprise the same or different materials as those described above with reference to the insulating layer 12 .
  • an opening 13 extending to the first electrode 14 is formed in the first dielectric layer 15 .
  • the opening 13 may be formed by known methods in the art, for example, by a conventional patterning and etching process.
  • a first chalcogenide glass layer 17 is next formed over the first dielectric layer 15 , to fill in the opening 13 , as shown in FIG. 3.
  • the first chalcogenide glass layer 17 is preferably a germanium-selenide glass having a Ge x Se 100 ⁇ x stoichiometry.
  • the preferred stoichiometric range is between about Ge 18 Se 82 to about Ge 43 Se 57 and is more preferably about Ge 40 Se 60 .
  • the first chalcogenide glass layer 17 preferably has a thickness from about 100 ⁇ to about 1000 ⁇ and is more preferably between about 150 ⁇ to about 200 ⁇ .
  • a metal containing layer such as a silver-selenide layer
  • a metal (silver) doped chalcogenide glass makes it unnecessary to provide a metal (silver) doped chalcogenide glass, which would require photodoping of the substrate with light radiation.
  • the formation of the first chalcogenide glass layer 17 may be accomplished by any suitable method. For instance, evaporation, co-sputtering germanium and selenium in the appropriate ratios, sputtering using a germanium-selenide target having the desired stoichiometry, or chemical vapor deposition with stoichiometric amounts of GeH 4 and SeH 2 gases (or various compositions of these gases), which result in a germanium-selenide film of the desired stoichiometry are examples of methods which may be used to form the first chalcogenide glass layer 17 .
  • a first metal containing layer 18 is deposited over the first chalcogenide glass layer 17 .
  • Other suitable metal containing layers 18 may include silver-chalcogenide layers, for example, silver sulfide, silver oxide, and silver telluride.
  • a variety of processes can be used to form the metal containing layer 18 . For instance, physical vapor deposition techniques such as evaporative deposition and sputtering may be used. Other processes such as chemical vapor deposition, co-evaporation or depositing a layer of selenium above a layer of silver to form silver-selenide can also be used.
  • the layers may be any suitable thickness and depends upon the desired electrical switching characteristics.
  • the thickness of the layers is such that the metal containing layer 18 is thicker than the first chalcogenide glass layer 17 .
  • the metal containing layer 18 is also thicker than a second glass layer, described below.
  • the first metal containing layer 18 preferably has a thickness from about 300 ⁇ to about 600 ⁇ .
  • a second chalcogenide glass layer 20 is formed over the first metal containing layer 18 .
  • the second chalcogenide glass layer 20 allows deposition of silver above the metal containing layer 18 , for example, a silver-selenide layer, since silver cannot be directly deposited on silver-selenide.
  • the second chalcogenide glass layer 20 is preferably a germanium-selenide glass having a Ge x Se 100 ⁇ x stoichiometry.
  • the preferred stoichiometric range of the second glass layer depends on the type of processing the layer will undergo, i.e., thermal, light irradiation or a combination of thermal and light irradiation.
  • the second chalcogenide glass layer 20 preferably has a thickness between about 150 ⁇ to about 500 ⁇ and is more preferably 200 ⁇ .
  • the formation of the second chalcogenide glass layer 20 may be accomplished by any suitable method. For instance, chemical vapor deposition, evaporation, co-sputtering, or sputtering using a target having the desired stoichiometry, may be used.
  • a silver layer 22 is formed over the second chalcogenide glass layer 20 .
  • the silver layer is preferably between about 150 ⁇ to about 300 ⁇ thick.
  • the silver layer may be deposited by any suitable mechanism, for instance, physical vapor deposition (PVD) or evaporation.
  • PVD physical vapor deposition
  • the silver layer 22 is thermally treated, irradiated with light, or thermally treated in combination with the irradiation treatment to cause sufficient diffusion of silver into the second chalcogenide glass layer 20 .
  • the silver layer 22 and the second chalcogenide glass layer 20 are thermally treated, preferably by heat annealing in order to form a silver-containing chalcogenide glass layer 20 a wherein silver is incorporated interstitially.
  • the preferred stoichiometric range of the second chalcogenide glass layer 20 for thermal processing is between about Ge 18 Se 82 to about Ge 43 Se 57 and is more preferably about Ge 40 Se 60 .
  • a suitable annealing temperature is an elevated temperature close to or slightly below the thin film glass transition temperature of the second chalcogenide glass layer 20 .
  • the annealing temperature may be as low as 50° C. and as high as about 350° C.
  • the preferred annealing temperature depends on the chosen glass stoichiometry.
  • the substrate is preferably annealed for about 5 to about 15 minutes and more preferably about 10 minutes.
  • the annealing preferably takes place in an atmosphere containing oxygen.
  • a wet etch in nitric acid is then performed to remove any remaining portion of silver layer 22 .
  • silver from the silver layer 22 may be incorporated into the second chalcogenide glass layer 20 via irradiation with light.
  • the silver layer 22 is irradiated with light to cause diffusion of silver ions from silver layer 22 into the second chalcogenide glass layer 20 thereby forming a silver doped chalcogenide glass layer 20 d .
  • irradiation further causes the formation of regions of silver-selenide 20 e in the silver doped chalcogenide glass layer 20 d .
  • the preferred stoichiometric range for light irradiation processing is between about Ge 18 Se 82 to about Ge 33 Se 67 and is more preferably about Ge 25 Se 75 .
  • about 1% to about 10% less than the maximum amount of silver necessary to keep the glass layer 20 in an amorphous state is diffused into the glass layer.
  • Any residual glass 23 will preferably have a lower stoichiometry than the pre-processing second chalcogenide glass layer 20 . Accordingly, a silver-doped germanium-selenide glass layer having regions of silver-selenide 20 b incorporated therein, and a layer containing any remaining undoped glass 23 are formed.
  • the silver layer 22 may be irradiated with any suitable light, for example, visible light or ultraviolet light.
  • the silver layer 22 may be irradiated for about 5 to about 15 minutes at about 1 to about 10 mw/cm 2 with light between 200-600 nm. Any remaining silver layer is then removed, for example, via wet etching in nitric acid.
  • silver-chalcogenide 20 e will be further described herein as silver-selenide. However, it should be understood that other silver-chalcogenides could also be used. Ideally with further irradiation, the silver layer 22 will be completely diffused into the silver doped chalcogenide glass layer 20 d leaving no undoped remaining GeSe glass and forming a silver doped chalcogenide glass layer 20 d having regions of silver-selenide 20 e formed therein as shown in FIG. 8C.
  • silver from layer 22 may be incorporated into the glass layer 20 by light irradiation as described above in combination with the thermal treatment described above.
  • thermal treating would be done first to saturate a portion of the glass layer 20 with silver to form a silver containing germanium-selenide glass layer 20 a wherein silver is incorporated interstitially. Then the substrate would be irradiated to form regions of silver-selenide 20 e within the glass layer having silver incorporated interstitially therein 20 a .
  • the silver be driven into the glass by thermal processing first then light irradiation
  • the process may be reversed, in that silver may be driven into the glass by light irradiation first then thermal processing can be applied.
  • light irradiation and thermal processing may be performed simultaneously.
  • Combining a light irradiation process with a thermal process to process silver into the glass layer provides an interstitially formed silver containing glass layer 20 a having silver-selenide regions 20 e formed therein. Any remaining silver from layer 22 is then removed, for example, using wet etching in nitric acid.
  • the preferred stoichiometric range for a combination of light irradiation and thermal processing is between about Ge 18 Se 82 to about Ge 33 Se 67 and is more preferably about Ge 25 Se 75 .
  • a second conductive electrode material 24 is formed over the resulting silver containing chalcogenide glass layer 20 a (FIG. 7) or 20 d / 20 e (FIG. 8C) or 20 a / 20 e (FIG. 9).
  • the second conductive electrode 24 is formed over the resulting interstially formed silver containing chalcogenide glass layer 20 a , if light irradiation is used, the second conductive electrode 24 is formed over the silver doped chalcogenide glass layer 20 d having silver-selenide regions 20 e formed therein, or if a combination of thermal treatment and light irradiation is used, the second conductive electrode 24 is formed over the resulting interstitially formed silver containing glass layer 20 a having silver-selenide regions 20 e formed therein.
  • the second conductive electrode material 22 may comprise any electrically conductive material, for example, tungsten, tantalum or titanium, among many others, but does not contain silver.
  • one or more additional dielectric layers 30 may be formed over the second electrode 24 and the first dielectric layer 15 to isolate the resistance variable memory element 100 from other structure fabrication over the substrate 10 . Conventional processing steps can then be carried out to electrically couple the first and second electrodes 14 , 24 to various circuits of memory arrays.
  • Devices fabricated in accordance with the invention limit the amount of silver available to migrate into the first chalcogenide glass layer 17 by removing any remaining silver layer 22 and by using a second electrode that does not contain silver.
  • FIG. 12 illustrates an exemplary processing system 900 which utilizes a resistance variable memory random access device 101 containing an array of resistance variable memory elements constructed as described above with reference to FIGS. 1-11.
  • the processing system 900 includes one or more processors 901 coupled to a local bus 904 .
  • a memory controller 902 and a primary bus bridge 903 are also coupled the local bus 904 .
  • the processing system 900 may include multiple memory controllers 902 and/or multiple primary bus bridges 903 .
  • the memory controller 902 and the primary bus bridge 903 may be integrated as a single device 906 .
  • the memory controller 902 is also coupled to one or more memory buses 907 .
  • Each memory bus accepts memory components 908 , which include at least one memory device 101 of the invention.
  • the memory controller 902 may be omitted and the memory components directly coupled to one or more processors 901 .
  • the memory components 908 may be a memory card or a memory module.
  • the memory components 908 may include one or more additional devices 909 .
  • the additional device 909 might be a configuration memory.
  • the memory controller 902 may also be coupled to a cache memory 905 .
  • the cache memory 905 may be the only cache memory in the processing system.
  • processors 901 may also include cache memories, which may form a cache hierarchy with cache memory 905 .
  • the processing system 900 include peripherals or controllers which are bus masters or which support direct memory access (DMA), the memory controller 902 may implement a cache coherency protocol. If the memory controller 902 is coupled to a plurality of memory buses 907 , each memory bus 907 may be operated in parallel, or different address ranges may be mapped to different memory buses 907 .
  • DMA direct memory access
  • the primary bus bridge 903 is coupled to at least one peripheral bus 910 .
  • Various devices such as peripherals or additional bus bridges may be coupled to the peripheral bus 910 . These devices may include a storage controller 911 , an miscellaneous I/O device 914 , a secondary bus bridge 915 , a multimedia processor 918 , and an legacy device interface 920 .
  • the primary bus bridge 903 may also coupled to one or more special purpose high speed ports 922 . In a personal computer, for example, the special purpose port might be the Accelerated Graphics Port (AGP), used to couple a high performance video card to the processing system 900 .
  • AGP Accelerated Graphics Port
  • the storage controller 911 couples one or more storage devices 913 , via a storage bus 912 , to the peripheral bus 910 .
  • the storage controller 911 may be a SCSI controller and storage devices 913 may be SCSI discs.
  • the I/O device 914 may be any sort of peripheral.
  • the I/O device 914 may be an local area network interface, such as an Ethernet card.
  • the secondary bus bridge may be used to interface additional devices via another bus to the processing system.
  • the secondary bus bridge may be an universal serial port (USB) controller used to couple USB devices 917 via to the processing system 900 .
  • USB universal serial port
  • the multimedia processor 918 may be a sound card, a video capture card, or any other type of media interface, which may also be coupled to one additional devices such as speakers 919 .
  • the legacy device interface 920 is used to couple legacy devices, for example, older styled keyboards and mice, to the processing system 900 .
  • FIG. 12 illustrates a processing architecture especially suitable for a general purpose computer, such as a personal computer or a workstation, it should be recognized that well known modifications can be made to configure the processing system 900 to become more suitable for use in a variety of applications. For example, many electronic devices which require processing may be implemented using a simpler architecture which relies on a CPU 901 coupled to memory components 908 and/or memory elements 100 .
  • These electronic devices may include, but are not limited to audio/video processors and recorders, gaming consoles, digital television sets, wired or wireless telephones, navigation devices (including system based on the global positioning system (GPS) and/or inertial navigation), and digital cameras and/or recorders.
  • the modifications may include, for example, elimination of unnecessary components, addition of specialized devices or circuits, and/or integration of a plurality of devices.

Abstract

A method for controlling silver doping of a chalcogenide glass in a resistance variable memory element is disclosed herein. The method includes forming a silver layer over a chalcogenide glass layer. Processing the silver layer via heat treating, light irradiation, or a combination of both to form a layer comprising silver interstitially formed in a chalcogenide glass layer; silver-selenide formed in a layer comprising silver interstitially formed in a chalcogenide glass layer; or a silver doped chalcogenide glass layer having silver-selenide formed therein.

Description

    FIELD OF THE INVENTION
  • The invention relates to the field of random access memory (RAM) devices formed using a resistance variable material, and in particular to controlling silver incorporation into a resistance variable memory element formed using chalcogenide glass. [0001]
  • BACKGROUND OF THE INVENTION
  • A well known semiconductor memory component is random access memory (RAM). RAM permits repeated read and write operations on memory elements. Typically, RAM devices are volatile, in that stored data is lost once the power source is disconnected or removed. Non-limiting examples of RAM devices include dynamic random access memory (DRAM), synchronized dynamic random access memory (SDRAM) and static random access memory (SRAM). In addition, DRAMS and SDRAMS also typically store data in capacitors which require periodic refreshing to maintain the stored data. [0002]
  • Recently resistance variable memory elements have been investigated for suitability as semi-volatile and non-volatile random access memory elements. In a resistance variable memory element, a conductive material, such as silver, is incorporated into a dielectric material. The resistance of the conductive material containing dielectric material can be changed between high resistance and low resistance states. The resistance variable memory element is normally in a high resistance state when at rest. A write operation to a low resistance state is performed by applying a voltage potential across the two electrodes. [0003]
  • One preferred resistance variable material comprises a chalcogenide glass. A specific example is germanium-selenide (Ge[0004] xSe100−x) containing a silver (Ag) component. One method of providing silver to the germanium-selenide composition is to initially form a germanium-selenide glass and then deposit a thin layer of silver upon the glass, for example by sputtering, physical vapor deposition, or other known techniques in the art. The layer of silver is irradiated, preferably with electromagnetic energy at a wavelength less than 600 nanometers, so that the energy passes through the silver and to the silver/glass interface, to break a chalcogenide bond of the chalcogenide material such that the glass is doped or photodoped with silver. Another method for providing silver to the glass is to provide a layer of silver-selenide on a germanium-selenide glass. A top electrode comprising silver is then formed over the silver-germanium-selenide glass or in the case where a silver-selenide layer is provided over a germanium-selenide glass, the top electrode is formed over the silver-selenide layer.
  • It has been found that over time devices fabricated via the above described methods fail if excess silver from a top silver containing electrode continues to diffuse into the silver germanium-selenide glass or into the silver-selenide layer and eventually into the germanium-selenide glass layer (the primary switching area) below the silver-selenide layer. [0005]
  • Furthermore, during semiconductor processing and/or packaging of a fabricated structure that incorporates the memory element, the element undergoes thermal cycling or heat processing. Heat processing can result in substantial amounts of silver migrating into the memory element uncontrollably. Too much silver incorporated into the memory element may result in faster degradation, i.e., a short life, and eventually device failure. [0006]
  • Control of the amount of available silver which enters the glass would be highly desirable to prevent premature memory cell failure. [0007]
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention is a method of controlling silver doping of a chalcogenide glass in a resistance variable memory element. The method includes forming a first chalcogenide glass layer; forming a first silver-selenide layer in contact with the first chalcogenide glass layer; forming a second chalcogenide glass layer in contact with the first silver-selenide layer; forming a silver layer in contact with the second chalcogenide glass layer; processing the silver layer and second chalcogenide glass layer to incorporate silver into the second chalcogenide glass layer, thereby forming one or more silver containing layers; and removing any remaining portions of the silver layer. Electrodes are provided in contact with the first chalcogenide layer and the one or more silver containing layers. Forming a resistance variable memory element in accordance with the invention limits the amount of silver available for diffusion into the first glass layer. [0008]
  • The silver layer and second chalcogenide glass layer may be processed by heat treating, light irradiation or a combination of both heat treating and light irradiation. Heat treating the silver layer will cause silver to be incorporated into the second chalcogenide glass interstitially. Processing the second chalcogenide glass layer with light irradiation will cause the formation of a silver doped chalcogenide glass layer having silver-selenide formed therein. Combining a heat treating process with light irradiation will result in silver-selenide formed in a chalcogenide glass layer having silver interstitially formed in the chalcogenide glass layer.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features and advantages of the invention will be better understood from the following detailed description, which is provided in connection with the accompanying drawings. [0010]
  • FIG. 1 illustrates a cross-sectional view of a memory element fabricated in accordance with a first embodiment of the invention and at an initial stage of processing. [0011]
  • FIG. 2 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 1. [0012]
  • FIG. 3 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 2. [0013]
  • FIG. 4 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 3. [0014]
  • FIG. 5 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 4. [0015]
  • FIG. 6 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 5. [0016]
  • FIG. 7 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a first embodiment of the inventor. [0017]
  • FIG. 8A illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a second embodiment of the inventor. [0018]
  • FIG. 8B illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 8A in accordance with a second embodiment of the inventor. [0019]
  • FIG. 8C illustrates a cross-sectional view of the memory element of FIG. 1 at a state of processing subsequent to that shown in FIG. 8B in accordance with a second embodiment of the inventor. [0020]
  • FIG. 9 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 6 in accordance with a third embodiment of the inventor. [0021]
  • FIG. 10 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 7. [0022]
  • FIG. 11 illustrates a cross-sectional view of the memory element of FIG. 1 at a stage of processing subsequent to that shown in FIG. 10. [0023]
  • FIG. 12 illustrates a processor-based system having a memory element formed according to the invention.[0024]
  • DETAILED DESCRIPTION OF THE INVENTION
  • In the following detailed description, reference is made to various specific embodiments of the invention. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that other embodiments may be employed, and that various structural, logical and electrical changes may be made without departing from the spirit or scope of the invention. [0025]
  • The term “substrate” used in the following description may include any supporting structure including, but not limited to, a plastic or a semiconductor substrate that has an exposed substrate surface. A semiconductor substrate should be understood to include silicon, silicon-on-insulator (SOI), silicon-on-sapphire (SOS), doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. When reference is made to a semiconductor substrate or wafer in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor or foundation. [0026]
  • The term “silver” is intended to include not only elemental silver, but silver with other trace metals or in various alloyed combinations with other metals as known in the semiconductor industry, as long as such silver alloy is conductive, and as long as the physical and electrical properties of the silver remain unchanged. [0027]
  • The term “silver-selenide” is intended to include various species of silver-selenide, including some species which have a slight excess or deficit of silver, for instance, Ag[0028] 2Se, Ag2+xSe, and Ag2−xSe.
  • The term “chalcogenide glass” is intended to include glasses that comprise an element from group VIA (or group 16) of the periodic table. Group VIA elements, also referred to as chalcogens, include sulfur (S), selenium (Se), tellurium (Te), polonium (Po), and oxygen (O). [0029]
  • The invention will now be explained with reference to FIGS. 1-10, which illustrate exemplary embodiments of a resistance [0030] variable memory element 100 fabricated in accordance with the invention. FIG. 1 depicts a portion of an insulating layer 12 formed over a semiconductor substrate 10, for example, a silicon substrate. It should be understood that the resistance variable memory element can be formed on a variety of substrate materials and not just semiconductor substrates such as silicon. For example, the insulating layer 12 may be formed on a plastic substrate. The insulating layer 12 may be formed by any known deposition methods, such as sputtering by chemical vapor deposition (CVD), plasma enhanced CVD (PECVD) or physical vapor deposition (PVD). The insulating layer 12 may be formed of a conventional insulating oxide, such as silicon oxide (SiO2), a silicon nitride (Si3N4), or a low dielectric constant material, among many others.
  • A [0031] first electrode 14 is next formed over the insulating layer 12, as also illustrated in FIG. 1. The first electrode 14 may comprise any conductive material, for example, tungsten, nickel, tantalum, aluminum, or platinum, among many others. A first dielectric layer 15 is next formed over the first electrode 14. The first dielectric layer 15 may comprise the same or different materials as those described above with reference to the insulating layer 12.
  • Referring now to FIG. 2, an [0032] opening 13 extending to the first electrode 14 is formed in the first dielectric layer 15. The opening 13 may be formed by known methods in the art, for example, by a conventional patterning and etching process. A first chalcogenide glass layer 17 is next formed over the first dielectric layer 15, to fill in the opening 13, as shown in FIG. 3.
  • The first [0033] chalcogenide glass layer 17 is preferably a germanium-selenide glass having a GexSe100−x stoichiometry. The preferred stoichiometric range is between about Ge18Se82 to about Ge43Se57 and is more preferably about Ge40Se60. The first chalcogenide glass layer 17 preferably has a thickness from about 100 Å to about 1000 Å and is more preferably between about 150 Å to about 200 Å.
  • The use of a metal containing layer, such as a silver-selenide layer, in contact with the chalcogenide glass layer makes it unnecessary to provide a metal (silver) doped chalcogenide glass, which would require photodoping of the substrate with light radiation. [0034]
  • The formation of the first [0035] chalcogenide glass layer 17, having a stoichiometric composition in accordance with the invention may be accomplished by any suitable method. For instance, evaporation, co-sputtering germanium and selenium in the appropriate ratios, sputtering using a germanium-selenide target having the desired stoichiometry, or chemical vapor deposition with stoichiometric amounts of GeH4 and SeH2 gases (or various compositions of these gases), which result in a germanium-selenide film of the desired stoichiometry are examples of methods which may be used to form the first chalcogenide glass layer 17.
  • Referring now to FIG. 4, a first [0036] metal containing layer 18, preferably silver-selenide, is deposited over the first chalcogenide glass layer 17. Other suitable metal containing layers 18 may include silver-chalcogenide layers, for example, silver sulfide, silver oxide, and silver telluride. A variety of processes can be used to form the metal containing layer 18. For instance, physical vapor deposition techniques such as evaporative deposition and sputtering may be used. Other processes such as chemical vapor deposition, co-evaporation or depositing a layer of selenium above a layer of silver to form silver-selenide can also be used.
  • The layers may be any suitable thickness and depends upon the desired electrical switching characteristics. The thickness of the layers is such that the [0037] metal containing layer 18 is thicker than the first chalcogenide glass layer 17. The metal containing layer 18 is also thicker than a second glass layer, described below. The first metal containing layer 18 preferably has a thickness from about 300 Å to about 600 Å.
  • Referring now to FIG. 5 a second [0038] chalcogenide glass layer 20 is formed over the first metal containing layer 18. The second chalcogenide glass layer 20 allows deposition of silver above the metal containing layer 18, for example, a silver-selenide layer, since silver cannot be directly deposited on silver-selenide.
  • The second [0039] chalcogenide glass layer 20 is preferably a germanium-selenide glass having a GexSe100−x stoichiometry. The preferred stoichiometric range of the second glass layer depends on the type of processing the layer will undergo, i.e., thermal, light irradiation or a combination of thermal and light irradiation. The second chalcogenide glass layer 20 preferably has a thickness between about 150 Å to about 500 Å and is more preferably 200 Å.
  • The formation of the second [0040] chalcogenide glass layer 20 may be accomplished by any suitable method. For instance, chemical vapor deposition, evaporation, co-sputtering, or sputtering using a target having the desired stoichiometry, may be used.
  • Referring now to FIG. 6, a [0041] silver layer 22 is formed over the second chalcogenide glass layer 20. The silver layer is preferably between about 150 Å to about 300 Å thick. The silver layer may be deposited by any suitable mechanism, for instance, physical vapor deposition (PVD) or evaporation. Next the silver layer 22 is thermally treated, irradiated with light, or thermally treated in combination with the irradiation treatment to cause sufficient diffusion of silver into the second chalcogenide glass layer 20.
  • Referring now to FIG. 7, the [0042] silver layer 22 and the second chalcogenide glass layer 20 are thermally treated, preferably by heat annealing in order to form a silver-containing chalcogenide glass layer 20a wherein silver is incorporated interstitially. The preferred stoichiometric range of the second chalcogenide glass layer 20 for thermal processing is between about Ge18Se82 to about Ge43Se57 and is more preferably about Ge40Se60. A suitable annealing temperature is an elevated temperature close to or slightly below the thin film glass transition temperature of the second chalcogenide glass layer 20. The annealing temperature may be as low as 50° C. and as high as about 350° C. The preferred annealing temperature depends on the chosen glass stoichiometry. The substrate is preferably annealed for about 5 to about 15 minutes and more preferably about 10 minutes. The annealing preferably takes place in an atmosphere containing oxygen. A wet etch in nitric acid is then performed to remove any remaining portion of silver layer 22.
  • Referring now to FIGS. 8A-8C, alternatively silver from the [0043] silver layer 22 may be incorporated into the second chalcogenide glass layer 20 via irradiation with light. The silver layer 22 is irradiated with light to cause diffusion of silver ions from silver layer 22 into the second chalcogenide glass layer 20 thereby forming a silver doped chalcogenide glass layer 20 d. For example, when the second chalcogenide glass layer includes germanium-selenide, irradiation further causes the formation of regions of silver-selenide 20 e in the silver doped chalcogenide glass layer 20 d. Research in this area is reported in the article “Dual Chemical Role of Ag as an Additive in Chalcogenide Glasses” by Mitkova et al., Physical Review Letters, Vol. 83, No. 19 (1999), pgs. 3848-3851, the disclosure of which is incorporated herein by reference.
  • The preferred stoichiometric range for light irradiation processing is between about Ge[0044] 18Se82 to about Ge33Se67 and is more preferably about Ge25Se75. Preferably, about 1% to about 10% less than the maximum amount of silver necessary to keep the glass layer 20 in an amorphous state is diffused into the glass layer. Any residual glass 23 will preferably have a lower stoichiometry than the pre-processing second chalcogenide glass layer 20. Accordingly, a silver-doped germanium-selenide glass layer having regions of silver-selenide 20 b incorporated therein, and a layer containing any remaining undoped glass 23 are formed. The silver layer 22 may be irradiated with any suitable light, for example, visible light or ultraviolet light. The silver layer 22 may be irradiated for about 5 to about 15 minutes at about 1 to about 10 mw/cm2 with light between 200-600 nm. Any remaining silver layer is then removed, for example, via wet etching in nitric acid.
  • Not to be held to any particular theory, it is believed that as the [0045] silver layer 22 and second chalcogenide glass layer 20 are irradiated with light over time there is an initial doping of silver into the second chalcogenide glass layer 20 forming a structure having a silver doped chalcogenide glass layer 20d formed between the silver layer 22 and any remaining undoped second chalcogenide glass layer 23 as shown in FIG. 8A. With further irradiation, regions of silver-chalcogenide, for example, silver-selenide, 20 e are formed in the silver doped chalcogenide glass layer 20 d as show in FIG. 8B. For purposes of simplified discussion, silver-chalcogenide 20 e will be further described herein as silver-selenide. However, it should be understood that other silver-chalcogenides could also be used. Ideally with further irradiation, the silver layer 22 will be completely diffused into the silver doped chalcogenide glass layer 20 d leaving no undoped remaining GeSe glass and forming a silver doped chalcogenide glass layer 20 d having regions of silver-selenide 20 e formed therein as shown in FIG. 8C.
  • Referring now to FIG. 9, alternatively silver from [0046] layer 22 may be incorporated into the glass layer 20 by light irradiation as described above in combination with the thermal treatment described above. Preferably thermal treating would be done first to saturate a portion of the glass layer 20 with silver to form a silver containing germanium-selenide glass layer 20 a wherein silver is incorporated interstitially. Then the substrate would be irradiated to form regions of silver-selenide 20 e within the glass layer having silver incorporated interstitially therein 20 a. However, although it is preferred that the silver be driven into the glass by thermal processing first then light irradiation, it is to be understood that the process may be reversed, in that silver may be driven into the glass by light irradiation first then thermal processing can be applied. Alternatively, light irradiation and thermal processing may be performed simultaneously. Combining a light irradiation process with a thermal process to process silver into the glass layer provides an interstitially formed silver containing glass layer 20 a having silver-selenide regions 20 e formed therein. Any remaining silver from layer 22 is then removed, for example, using wet etching in nitric acid. The preferred stoichiometric range for a combination of light irradiation and thermal processing is between about Ge18Se82 to about Ge33Se67 and is more preferably about Ge25Se75.
  • Referring now to FIG. 10, a second [0047] conductive electrode material 24 is formed over the resulting silver containing chalcogenide glass layer 20 a (FIG. 7) or 20 d/20 e (FIG. 8C) or 20 a/20 e (FIG. 9). For example, if a thermal treatment is used, the second conductive electrode 24 is formed over the resulting interstially formed silver containing chalcogenide glass layer 20 a, if light irradiation is used, the second conductive electrode 24 is formed over the silver doped chalcogenide glass layer 20 d having silver-selenide regions 20 e formed therein, or if a combination of thermal treatment and light irradiation is used, the second conductive electrode 24 is formed over the resulting interstitially formed silver containing glass layer 20 a having silver-selenide regions 20 e formed therein. The second conductive electrode material 22 may comprise any electrically conductive material, for example, tungsten, tantalum or titanium, among many others, but does not contain silver.
  • Referring now to FIG. 11, one or more additional [0048] dielectric layers 30 may be formed over the second electrode 24 and the first dielectric layer 15 to isolate the resistance variable memory element 100 from other structure fabrication over the substrate 10. Conventional processing steps can then be carried out to electrically couple the first and second electrodes 14, 24 to various circuits of memory arrays.
  • Devices fabricated in accordance with the invention, limit the amount of silver available to migrate into the first [0049] chalcogenide glass layer 17 by removing any remaining silver layer 22 and by using a second electrode that does not contain silver.
  • The resistance [0050] variable memory element 100 of the invention may be used in a random access memory device. FIG. 12 illustrates an exemplary processing system 900 which utilizes a resistance variable memory random access device 101 containing an array of resistance variable memory elements constructed as described above with reference to FIGS. 1-11. The processing system 900 includes one or more processors 901 coupled to a local bus 904. A memory controller 902 and a primary bus bridge 903 are also coupled the local bus 904. The processing system 900 may include multiple memory controllers 902 and/or multiple primary bus bridges 903. The memory controller 902 and the primary bus bridge 903 may be integrated as a single device 906.
  • The [0051] memory controller 902 is also coupled to one or more memory buses 907. Each memory bus accepts memory components 908, which include at least one memory device 101 of the invention. Alternatively, in a simplified system, the memory controller 902 may be omitted and the memory components directly coupled to one or more processors 901. The memory components 908 may be a memory card or a memory module. The memory components 908 may include one or more additional devices 909. For example, the additional device 909 might be a configuration memory. The memory controller 902 may also be coupled to a cache memory 905. The cache memory 905 may be the only cache memory in the processing system. Alternatively, other devices, for example, processors 901 may also include cache memories, which may form a cache hierarchy with cache memory 905. If the processing system 900 include peripherals or controllers which are bus masters or which support direct memory access (DMA), the memory controller 902 may implement a cache coherency protocol. If the memory controller 902 is coupled to a plurality of memory buses 907, each memory bus 907 may be operated in parallel, or different address ranges may be mapped to different memory buses 907.
  • The [0052] primary bus bridge 903 is coupled to at least one peripheral bus 910. Various devices, such as peripherals or additional bus bridges may be coupled to the peripheral bus 910. These devices may include a storage controller 911, an miscellaneous I/O device 914, a secondary bus bridge 915, a multimedia processor 918, and an legacy device interface 920. The primary bus bridge 903 may also coupled to one or more special purpose high speed ports 922. In a personal computer, for example, the special purpose port might be the Accelerated Graphics Port (AGP), used to couple a high performance video card to the processing system 900.
  • The [0053] storage controller 911 couples one or more storage devices 913, via a storage bus 912, to the peripheral bus 910. For example, the storage controller 911 may be a SCSI controller and storage devices 913 may be SCSI discs. The I/O device 914 may be any sort of peripheral. For example, the I/O device 914 may be an local area network interface, such as an Ethernet card. The secondary bus bridge may be used to interface additional devices via another bus to the processing system. For example, the secondary bus bridge may be an universal serial port (USB) controller used to couple USB devices 917 via to the processing system 900. The multimedia processor 918 may be a sound card, a video capture card, or any other type of media interface, which may also be coupled to one additional devices such as speakers 919. The legacy device interface 920 is used to couple legacy devices, for example, older styled keyboards and mice, to the processing system 900.
  • The [0054] processing system 900 illustrated in FIG. 12 is only an exemplary processing system with which the invention may be used. While FIG. 12 illustrates a processing architecture especially suitable for a general purpose computer, such as a personal computer or a workstation, it should be recognized that well known modifications can be made to configure the processing system 900 to become more suitable for use in a variety of applications. For example, many electronic devices which require processing may be implemented using a simpler architecture which relies on a CPU 901 coupled to memory components 908 and/or memory elements 100. These electronic devices may include, but are not limited to audio/video processors and recorders, gaming consoles, digital television sets, wired or wireless telephones, navigation devices (including system based on the global positioning system (GPS) and/or inertial navigation), and digital cameras and/or recorders. The modifications may include, for example, elimination of unnecessary components, addition of specialized devices or circuits, and/or integration of a plurality of devices.
  • The invention is not limited to the details of the illustrated embodiment. Accordingly, the above description and drawings are only to be considered illustrative of exemplary embodiments which achieve the features and advantages of the invention. Modifications and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims. [0055]

Claims (58)

1-53. (Cancelled).
54. A resistance variable memory element comprising:
a first chalcogenide glass layer;
a first metal-chalcogenide layer overlying and in electrical communication with said first chalcogenide glass layer, said first metal-chalcogenide layer represented by MxC, wherein M is a metal, C is a chalcogenide chemical element, and x is about 2; and
a metal containing chalcogenide glass layer overlying and in electrical communication with said first metal-chalcogenide layer.
55. The element of claim 54 wherein said metal containing chalcogenide glass layer has metal incorporated interstitially therein.
56. The element of claim 54 wherein said metal containing chalcogenide glass layer comprises silver-selenide formed in a chalcogenide glass layer having silver incorporated interstitially therein.
57. The element of claim 56 wherein said metal containing chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 43.
58. The element of claim 57 wherein said metal containing chalcogenide glass layer has a stoichiometry of about Ge40Se60.
59. The element of claim 54 wherein said metal containing chalcogenide glass layer comprises a metal doped chalcogenide glass layer having silver-selenide incorporated therein.
60. The element of claim 59 wherein said metal containing chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 33.
61. The element of claim 60 wherein said metal containing chalcogenide glass layer has a stoichiometry of about Ge25Se75.
62. The element of claim 54 wherein said metal comprises silver.
63. The element of claim 54 wherein said first chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 43.
64. The element of claim 63 wherein said first chalcogenide glass layer has a stoichiometry of about Ge40Se60.
65. The element of claim 54 wherein said first metal-chalcogenide layer comprises silver-selenide.
66. The element of claim 54 wherein said first chalcogenide glass layer has a thickness of from about 100 Å to about 400 Å.
67. The element of claim 54 wherein said first metal-chalcogenide layer has a thickness from about 300 Å to about 600 Å.
68. The element of claim 54 wherein said second chalcogenide glass layer has a thickness of from about 150 Å to about 500 Å.
69. The element of claim 54 wherein said metal containing chalcogenide glass layer comprises metal-selenide.
70. The element of claim 69 wherein said metal containing chalcogenide glass layer comprises silver-selenide.
71. The element of claim 54 wherein said metal containing chalcogenide glass layer comprises metal-germanium-selenide.
72. The element of claim 71 wherein said metal containing chalcogenide glass layer comprises silver-germanium-selenide.
73. A resistance variable memory element comprising:
a first electrode;
a first germanium-selenide glass layer overlying and in electrical communication with said first electrode;
a first silver-selenide layer overlying and in electrical communication with said first germanium-selenide glass layer;
a silver containing chalcogenide glass layer overlying and in electrical communication with said first silver-selenide layer; and
a second electrode overlying and in electrical communication with said silver containing chalcogenide glass layer.
74. The element of claim 73 wherein said second electrode does not comprise silver.
75. The element of claim 73 wherein said silver containing chalcogenide glass layer comprises a chalcogenide glass layer having silver formed interstitially therein.
76. The element of claim 75 wherein said silver containing chalcogenide glass layer comprises a germanium-selenide glass layer having silver formed interstitially therein.
77. The element of claim 73 wherein said silver containing chalcogenide glass layer comprises silver-selenide formed in a chalcogenide glass layer having silver formed interstitially therein.
78. The element of claim 76 wherein said silver containing chalcogenide glass layer comprises silver-selenide formed in a germanium-selenide glass layer having silver formed interstitially therein.
79. The element of claim 73 wherein said silver containing chalcogenide glass layer comprises a silver doped chalcogenide glass layer having silver-selenide incorporated therein.
80. The element of claim 78 wherein said silver containing chalcogenide glass layer comprises a silver doped germanium-selenide glass layer having silver-selenide incorporated therein.
81. The element of claim 73 wherein said first germanium-selenide glass layer has a stoichiometry of between about Ge18Se82 to about Ge43Se57.
82. The element of claim 81 wherein said first germanium-selenide glass layer has a stoichiometry of about Ge40Se60.
83. The element of claim 73 wherein said first germanium-selenide glass layer has a thickness of from about 100 Å to about 400 Å.
84. The element of claim 83 wherein said first germanium-selenide glass layer has a thickness of from about 150 Å to about 200 Å.
85. The element of claim 73 wherein said first silver-selenide layer has a thickness of from about 300 Å to about 600 Å.
86. The element of claim 78 wherein said second germanium-selenide glass layer has a stoichiometry of between about Ge18Se82 to about Ge43Se57.
87. The element of claim 86 wherein second germanium-selenide glass layer has a stoichiometry of about Ge40Se60.
88. The element of claim 63 wherein said second germanium-selenide glass layer has a thickness of from about 150 Å to about 500 Å.
89. The element of claim 78 wherein said second germanium-selenide glass layer has a thickness about 200 Å.
90. The element of claim 80 wherein said silver containing chalcogenide glass layer has a germanium-selenide stoichiometry of about Ge18Se82 to about Ge33Se67.
91. The element of claim 90 wherein said silver containing chalcogenide glass layer has a stoichiometry of about Ge25Se75.
92. A processor-based system, comprising:
a processor; and
a memory circuit connected to said processor, said memory circuit including a resistance variable memory element comprising:
a first chalcogenide glass layer;
a first metal-chalcogenide layer overlying and in electrical communication with said first chalcogenide glass layer said first metal-chalcogenide layer represented by MxC, wherein M is a metal, C is a chalcogenide chemical element, and x is about 2; and
a metal containing chalcogenide glass layer overlying and in electrical communication with said first metal-chalcogenide layer.
93. The system of claim 92 wherein said metal containing chalcogenide glass layer has metal incorporated interstitially therein.
94. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises silver-selenide layer formed in a germanium-selenide layer having silver incorporated interstitially therein.
95. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises a silver doped germanium-selenide layer having silver-selenide incorporated therein.
96. The system of claim 92 wherein said metal comprises silver.
97. The system of claim 92 wherein said first chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 43.
98. The system of claim 97 wherein said first chalcogenide glass layer has a stoichiometry of about Ge40Se60.
99. The system of claim 92 wherein said first metal-chalcogenide layer comprises silver-selenide.
100. The system of claim 92 wherein said first chalcogenide glass layer has a thickness of from about 100 Å to about 400 Å.
101. The system of claim 92 wherein said first metal-chalcogenide layer has a thickness from about 300 Å to about 600 Å.
102. The system of claim 92 wherein said second chalcogenide glass layer has a thickness of from about 150 Å to about 500 Å.
103. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises metal-selenide.
104. The system of claim 103 wherein said metal containing chalcogenide glass layer comprises silver-selenide.
105. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises a metal-germanium-selenide layer.
106. The system of claim 105 wherein said metal containing chalcogenide glass layer comprises a silver-germanium-selenide layer.
107. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 33.
108. The system of claim 107 wherein said metal containing chalcogenide glass layer has a stoichiometry of about Ge25Se75.
109. The system of claim 92 wherein said metal containing chalcogenide glass layer comprises a material having the formula GexSe100−x, wherein x is between about 18 to about 43.
110. The system of claim 109 wherein said metal containing chalcogenide glass layer has a stoichiometry of about Ge40Se60.
US10/849,237 2002-08-29 2004-05-20 Method and apparatus for controlling metal doping of a chalcogenide memory element Abandoned US20040211957A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/849,237 US20040211957A1 (en) 2002-08-29 2004-05-20 Method and apparatus for controlling metal doping of a chalcogenide memory element

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/230,189 US7163837B2 (en) 2002-08-29 2002-08-29 Method of forming a resistance variable memory element
US10/849,237 US20040211957A1 (en) 2002-08-29 2004-05-20 Method and apparatus for controlling metal doping of a chalcogenide memory element

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/230,189 Division US7163837B2 (en) 2002-08-29 2002-08-29 Method of forming a resistance variable memory element

Publications (1)

Publication Number Publication Date
US20040211957A1 true US20040211957A1 (en) 2004-10-28

Family

ID=31976422

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/230,189 Expired - Lifetime US7163837B2 (en) 2002-08-29 2002-08-29 Method of forming a resistance variable memory element
US10/849,237 Abandoned US20040211957A1 (en) 2002-08-29 2004-05-20 Method and apparatus for controlling metal doping of a chalcogenide memory element

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/230,189 Expired - Lifetime US7163837B2 (en) 2002-08-29 2002-08-29 Method of forming a resistance variable memory element

Country Status (1)

Country Link
US (2) US7163837B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080121859A1 (en) * 2006-10-19 2008-05-29 Boise State University Forced ion migration for chalcogenide phase change memory device
US20090194764A1 (en) * 2008-01-07 2009-08-06 Lee Jung-Hyun Multi-layer storage node, resistive random access memory device including a multi-layer storage node and methods of manufacturing the same
US20100027324A1 (en) * 2008-08-01 2010-02-04 Boise State University Variable integrated analog resistor
US20100190291A1 (en) * 2005-03-16 2010-07-29 Lee Jung-Hyun Semiconductor memory device with three dimensional solid electrolyte structure, and manufacturing method thereof
US20110079709A1 (en) * 2009-10-07 2011-04-07 Campbell Kristy A Wide band sensor
US8284590B2 (en) 2010-05-06 2012-10-09 Boise State University Integratable programmable capacitive device
US8467236B2 (en) 2008-08-01 2013-06-18 Boise State University Continuously variable resistor

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7151273B2 (en) * 2002-02-20 2006-12-19 Micron Technology, Inc. Silver-selenide/chalcogenide glass stack for resistance variable memory
US7050327B2 (en) * 2003-04-10 2006-05-23 Micron Technology, Inc. Differential negative resistance memory
EP1513144A2 (en) * 2003-08-26 2005-03-09 Matsushita Electric Industrial Co., Ltd. Method for producing a master disk of a recording medium, method for producing a stamper, method for producing a recording medium, master disk of a recording medium, stamper of a recording medium, and recording medium
US7190048B2 (en) * 2004-07-19 2007-03-13 Micron Technology, Inc. Resistance variable memory device and method of fabrication
US20060045974A1 (en) * 2004-08-25 2006-03-02 Campbell Kristy A Wet chemical method to form silver-rich silver-selenide
DE102004041894B3 (en) * 2004-08-30 2006-03-09 Infineon Technologies Ag A memory device (CBRAM) having memory cells based on a resistance variable active solid electrolyte material and method of manufacturing the same
US7317200B2 (en) * 2005-02-23 2008-01-08 Micron Technology, Inc. SnSe-based limited reprogrammable cell
KR100650753B1 (en) * 2005-06-10 2006-11-27 주식회사 하이닉스반도체 Phase change ram device and method of manufacturing the same
US20070045606A1 (en) * 2005-08-30 2007-03-01 Michele Magistretti Shaping a phase change layer in a phase change memory cell
KR100675289B1 (en) * 2005-11-14 2007-01-29 삼성전자주식회사 Phase changeable memory cell array region and methods of forming the same
US8268664B2 (en) * 2007-03-05 2012-09-18 Altis Semiconductor Methods of manufacturing a semiconductor device; method of manufacturing a memory cell; semiconductor device; semiconductor processing device; integrated circuit having a memory cell
US7825479B2 (en) * 2008-08-06 2010-11-02 International Business Machines Corporation Electrical antifuse having a multi-thickness dielectric layer
US8426839B1 (en) * 2009-04-24 2013-04-23 Adesto Technologies Corporation Conducting bridge random access memory (CBRAM) device structures
CN112458420B (en) * 2020-11-30 2022-10-14 北京信息科技大学 Silver telluride-silver sulfide film with nanorod array and preparation method thereof

Citations (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3271591A (en) * 1963-09-20 1966-09-06 Energy Conversion Devices Inc Symmetrical current controlling device
US3961314A (en) * 1974-03-05 1976-06-01 Energy Conversion Devices, Inc. Structure and method for producing an image
US3966317A (en) * 1974-04-08 1976-06-29 Energy Conversion Devices, Inc. Dry process production of archival microform records from hard copy
US3983542A (en) * 1970-08-13 1976-09-28 Energy Conversion Devices, Inc. Method and apparatus for recording information
US4267261A (en) * 1971-07-15 1981-05-12 Energy Conversion Devices, Inc. Method for full format imaging
US4597162A (en) * 1983-01-18 1986-07-01 Energy Conversion Devices, Inc. Method for making, parallel preprogramming or field programming of electronic matrix arrays
US4637895A (en) * 1985-04-01 1987-01-20 Energy Conversion Devices, Inc. Gas mixtures for the vapor deposition of semiconductor material
US4646266A (en) * 1984-09-28 1987-02-24 Energy Conversion Devices, Inc. Programmable semiconductor structures and methods for using the same
US4664939A (en) * 1985-04-01 1987-05-12 Energy Conversion Devices, Inc. Vertical semiconductor processor
US4668968A (en) * 1984-05-14 1987-05-26 Energy Conversion Devices, Inc. Integrated circuit compatible thin film field effect transistor and method of making same
US4670763A (en) * 1984-05-14 1987-06-02 Energy Conversion Devices, Inc. Thin film field effect transistor
US4673957A (en) * 1984-05-14 1987-06-16 Energy Conversion Devices, Inc. Integrated circuit compatible thin film field effect transistor and method of making same
US4678679A (en) * 1984-06-25 1987-07-07 Energy Conversion Devices, Inc. Continuous deposition of activated process gases
US4728406A (en) * 1986-08-18 1988-03-01 Energy Conversion Devices, Inc. Method for plasma - coating a semiconductor body
US4737379A (en) * 1982-09-24 1988-04-12 Energy Conversion Devices, Inc. Plasma deposited coatings, and low temperature plasma method of making same
US4766471A (en) * 1986-01-23 1988-08-23 Energy Conversion Devices, Inc. Thin film electro-optical devices
US4769338A (en) * 1984-05-14 1988-09-06 Energy Conversion Devices, Inc. Thin film field effect transistor and method of making same
US4775425A (en) * 1987-07-27 1988-10-04 Energy Conversion Devices, Inc. P and n-type microcrystalline semiconductor alloy material including band gap widening elements, devices utilizing same
US4788594A (en) * 1986-10-15 1988-11-29 Energy Conversion Devices, Inc. Solid state electronic camera including thin film matrix of photosensors
US4809044A (en) * 1986-08-22 1989-02-28 Energy Conversion Devices, Inc. Thin film overvoltage protection devices
US4818717A (en) * 1986-06-27 1989-04-04 Energy Conversion Devices, Inc. Method for making electronic matrix arrays
US4843443A (en) * 1984-05-14 1989-06-27 Energy Conversion Devices, Inc. Thin film field effect transistor and method of making same
US4845533A (en) * 1986-08-22 1989-07-04 Energy Conversion Devices, Inc. Thin film electrical devices with amorphous carbon electrodes and method of making same
US4853785A (en) * 1986-10-15 1989-08-01 Energy Conversion Devices, Inc. Electronic camera including electronic signal storage cartridge
US4891330A (en) * 1987-07-27 1990-01-02 Energy Conversion Devices, Inc. Method of fabricating n-type and p-type microcrystalline semiconductor alloy material including band gap widening elements
US5128099A (en) * 1991-02-15 1992-07-07 Energy Conversion Devices, Inc. Congruent state changeable optical memory material and device
US5159661A (en) * 1990-10-05 1992-10-27 Energy Conversion Devices, Inc. Vertically interconnected parallel distributed processor
US5166758A (en) * 1991-01-18 1992-11-24 Energy Conversion Devices, Inc. Electrically erasable phase change memory
US5177567A (en) * 1991-07-19 1993-01-05 Energy Conversion Devices, Inc. Thin-film structure for chalcogenide electrical switching devices and process therefor
US5196716A (en) * 1990-05-21 1993-03-23 Mitsui Mining & Smelting Co., Ltd. Method and apparatus for measuring internal defects for position and depth
US5335219A (en) * 1991-01-18 1994-08-02 Ovshinsky Stanford R Homogeneous composition of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5341328A (en) * 1991-01-18 1994-08-23 Energy Conversion Devices, Inc. Electrically erasable memory elements having reduced switching current requirements and increased write/erase cycle life
US5359205A (en) * 1991-11-07 1994-10-25 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5406509A (en) * 1991-01-18 1995-04-11 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5414271A (en) * 1991-01-18 1995-05-09 Energy Conversion Devices, Inc. Electrically erasable memory elements having improved set resistance stability
US5534711A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5534712A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5536947A (en) * 1991-01-18 1996-07-16 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory element and arrays fabricated therefrom
US5543737A (en) * 1995-02-10 1996-08-06 Energy Conversion Devices, Inc. Logical operation circuit employing two-terminal chalcogenide switches
US5591501A (en) * 1995-12-20 1997-01-07 Energy Conversion Devices, Inc. Optical recording medium having a plurality of discrete phase change data recording points
US5596522A (en) * 1991-01-18 1997-01-21 Energy Conversion Devices, Inc. Homogeneous compositions of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5687112A (en) * 1996-04-19 1997-11-11 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US5714768A (en) * 1995-10-24 1998-02-03 Energy Conversion Devices, Inc. Second-layer phase change memory array on top of a logic device
US5825046A (en) * 1996-10-28 1998-10-20 Energy Conversion Devices, Inc. Composite memory material comprising a mixture of phase-change memory material and dielectric material
US5912839A (en) * 1998-06-23 1999-06-15 Energy Conversion Devices, Inc. Universal memory element and method of programming same
US5933365A (en) * 1997-06-19 1999-08-03 Energy Conversion Devices, Inc. Memory element with energy control mechanism
US6011757A (en) * 1998-01-27 2000-01-04 Ovshinsky; Stanford R. Optical recording media having increased erasability
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US6141241A (en) * 1998-06-23 2000-10-31 Energy Conversion Devices, Inc. Universal memory element with systems employing same and apparatus and method for reading, writing and programming same
US6339544B1 (en) * 2000-09-29 2002-01-15 Intel Corporation Method to enhance performance of thermal resistor device
US6404665B1 (en) * 2000-09-29 2002-06-11 Intel Corporation Compositionally modified resistive electrode
US6429064B1 (en) * 2000-09-29 2002-08-06 Intel Corporation Reduced contact area of sidewall conductor
US6437383B1 (en) * 2000-12-21 2002-08-20 Intel Corporation Dual trench isolation for a phase-change memory cell and method of making same
US6462984B1 (en) * 2001-06-29 2002-10-08 Intel Corporation Biasing scheme of floating unselected wordlines and bitlines of a diode-based memory array
US6480438B1 (en) * 2001-06-12 2002-11-12 Ovonyx, Inc. Providing equal cell programming conditions across a large and high density array of phase-change memory cells
US6487113B1 (en) * 2001-06-29 2002-11-26 Ovonyx, Inc. Programming a phase-change memory with slow quench time
US6507061B1 (en) * 2001-08-31 2003-01-14 Intel Corporation Multiple layer phase-change memory
US6512241B1 (en) * 2001-12-31 2003-01-28 Intel Corporation Phase change material memory device
US6511867B2 (en) * 2001-06-30 2003-01-28 Ovonyx, Inc. Utilizing atomic layer deposition for programmable device
US6511862B2 (en) * 2001-06-30 2003-01-28 Ovonyx, Inc. Modified contact for programmable devices
US6514805B2 (en) * 2001-06-30 2003-02-04 Intel Corporation Trench sidewall profile for device isolation
US6531373B2 (en) * 2000-12-27 2003-03-11 Ovonyx, Inc. Method of forming a phase-change memory cell using silicon on insulator low electrode in charcogenide elements
US6534781B2 (en) * 2000-12-26 2003-03-18 Ovonyx, Inc. Phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact
US6545287B2 (en) * 2001-09-07 2003-04-08 Intel Corporation Using selective deposition to form phase-change memory cells
US6545907B1 (en) * 2001-10-30 2003-04-08 Ovonyx, Inc. Technique and apparatus for performing write operations to a phase change material memory device
US6555860B2 (en) * 2000-09-29 2003-04-29 Intel Corporation Compositionally modified resistive electrode
US6563164B2 (en) * 2000-09-29 2003-05-13 Ovonyx, Inc. Compositionally modified resistive electrode
US6566700B2 (en) * 2001-10-11 2003-05-20 Ovonyx, Inc. Carbon-containing interfacial layer for phase-change memory
US6567293B1 (en) * 2000-09-29 2003-05-20 Ovonyx, Inc. Single level metal memory cell using chalcogenide cladding
US6570784B2 (en) * 2001-06-29 2003-05-27 Ovonyx, Inc. Programming a phase-change material memory
US6569705B2 (en) * 2000-12-21 2003-05-27 Intel Corporation Metal structure for a phase-change memory device
US6576921B2 (en) * 2001-11-08 2003-06-10 Intel Corporation Isolating phase change material memory cells
US6586761B2 (en) * 2001-09-07 2003-07-01 Intel Corporation Phase change material memory device
US6589714B2 (en) * 2001-06-26 2003-07-08 Ovonyx, Inc. Method for making programmable resistance memory element using silylated photoresist
US6590807B2 (en) * 2001-08-02 2003-07-08 Intel Corporation Method for reading a structural phase-change memory
US6605527B2 (en) * 2001-06-30 2003-08-12 Intel Corporation Reduced area intersection between electrode and programming element
US20030155589A1 (en) * 2002-02-20 2003-08-21 Campbell Kristy A. Silver-selenide/chalcogenide glass stack for resistance variable memory
US6613604B2 (en) * 2001-08-02 2003-09-02 Ovonyx, Inc. Method for making small pore for use in programmable resistance memory element
US6625054B2 (en) * 2001-12-28 2003-09-23 Intel Corporation Method and apparatus to program a phase change memory
US6642102B2 (en) * 2001-06-30 2003-11-04 Intel Corporation Barrier material encapsulation of programmable material
US6646297B2 (en) * 2000-12-26 2003-11-11 Ovonyx, Inc. Lower electrode isolation in a double-wide trench
US20030212725A1 (en) * 2002-05-10 2003-11-13 Ovshinsky Stanford R. Methods of factoring and modular arithmetic
US6673700B2 (en) * 2001-06-30 2004-01-06 Ovonyx, Inc. Reduced area intersection between electrode and programming element
US6687427B2 (en) * 2000-12-29 2004-02-03 Intel Corporation Optic switch
US6690026B2 (en) * 2001-09-28 2004-02-10 Intel Corporation Method of fabricating a three-dimensional array of active media
US6696355B2 (en) * 2000-12-14 2004-02-24 Ovonyx, Inc. Method to selectively increase the top resistance of the lower programming electrode in a phase-change memory
US20040035401A1 (en) * 2002-08-26 2004-02-26 Subramanian Ramachandran Hydrogen powered scooter

Family Cites Families (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3622319A (en) 1966-10-20 1971-11-23 Western Electric Co Nonreflecting photomasks and methods of making same
US3743847A (en) 1971-06-01 1973-07-03 Motorola Inc Amorphous silicon film as a uv filter
US4177474A (en) 1977-05-18 1979-12-04 Energy Conversion Devices, Inc. High temperature amorphous semiconductor member and method of making the same
JPS5565365A (en) 1978-11-07 1980-05-16 Nippon Telegr & Teleph Corp <Ntt> Pattern forming method
DE2901303C2 (en) 1979-01-15 1984-04-19 Max Planck Gesellschaft Zur Foerderung Der Wissenschaften E.V., 3400 Goettingen Solid ionic conductor material, its use and process for its manufacture
US4312938A (en) 1979-07-06 1982-01-26 Drexler Technology Corporation Method for making a broadband reflective laser recording and data storage medium with absorptive underlayer
US4269935A (en) 1979-07-13 1981-05-26 Ionomet Company, Inc. Process of doping silver image in chalcogenide layer
US4316946A (en) 1979-12-03 1982-02-23 Ionomet Company, Inc. Surface sensitized chalcogenide product and process for making and using the same
US4499557A (en) 1980-10-28 1985-02-12 Energy Conversion Devices, Inc. Programmable cell for use in programmable electronic arrays
US4405710A (en) 1981-06-22 1983-09-20 Cornell Research Foundation, Inc. Ion beam exposure of (g-Gex -Se1-x) inorganic resists
US4608296A (en) 1983-12-06 1986-08-26 Energy Conversion Devices, Inc. Superconducting films and devices exhibiting AC to DC conversion
US4795657A (en) 1984-04-13 1989-01-03 Energy Conversion Devices, Inc. Method of fabricating a programmable array
US4710899A (en) 1985-06-10 1987-12-01 Energy Conversion Devices, Inc. Data storage medium incorporating a transition metal for increased switching speed
US4671618A (en) 1986-05-22 1987-06-09 Wu Bao Gang Liquid crystalline-plastic material having submillisecond switch times and extended memory
US4847674A (en) 1987-03-10 1989-07-11 Advanced Micro Devices, Inc. High speed interconnect system with refractory non-dogbone contacts and an active electromigration suppression mechanism
US4800526A (en) 1987-05-08 1989-01-24 Gaf Corporation Memory element for information storage and retrieval system and associated process
US5272359A (en) 1988-04-07 1993-12-21 California Institute Of Technology Reversible non-volatile switch based on a TCNQ charge transfer complex
GB8910854D0 (en) 1989-05-11 1989-06-28 British Petroleum Co Plc Semiconductor device
US5314772A (en) 1990-10-09 1994-05-24 Arizona Board Of Regents High resolution, multi-layer resist for microlithography and method therefor
JPH0770731B2 (en) 1990-11-22 1995-07-31 松下電器産業株式会社 Electroplastic element
US5296716A (en) 1991-01-18 1994-03-22 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5219788A (en) 1991-02-25 1993-06-15 Ibm Corporation Bilayer metallization cap for photolithography
US5238862A (en) 1992-03-18 1993-08-24 Micron Technology, Inc. Method of forming a stacked capacitor with striated electrode
KR940004732A (en) 1992-08-07 1994-03-15 가나이 쯔또무 Pattern formation method and thin film formation method used for pattern formation
US5350484A (en) 1992-09-08 1994-09-27 Intel Corporation Method for the anisotropic etching of metal films in the fabrication of interconnects
US5818749A (en) 1993-08-20 1998-10-06 Micron Technology, Inc. Integrated circuit memory device
BE1007902A3 (en) 1993-12-23 1995-11-14 Philips Electronics Nv Switching element with memory with schottky barrier tunnel.
US5500532A (en) 1994-08-18 1996-03-19 Arizona Board Of Regents Personal electronic dosimeter
JP2643870B2 (en) 1994-11-29 1997-08-20 日本電気株式会社 Method for manufacturing semiconductor memory device
US5751012A (en) 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US5869843A (en) 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US5789758A (en) 1995-06-07 1998-08-04 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US6420725B1 (en) 1995-06-07 2002-07-16 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
JP3363154B2 (en) 1995-06-07 2003-01-08 ミクロン テクノロジー、インコーポレイテッド Stack / trench diode for use with multi-state material in a non-volatile memory cell
US5694054A (en) 1995-11-28 1997-12-02 Energy Conversion Devices, Inc. Integrated drivers for flat panel displays employing chalcogenide logic elements
US5851882A (en) 1996-05-06 1998-12-22 Micron Technology, Inc. ZPROM manufacture and design and methods for forming thin structures using spacers as an etching mask
US5761115A (en) 1996-05-30 1998-06-02 Axon Technologies Corporation Programmable metallization cell structure and method of making same
US5814527A (en) 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US5789277A (en) 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US5846889A (en) 1997-03-14 1998-12-08 The United States Of America As Represented By The Secretary Of The Navy Infrared transparent selenide glasses
US5998066A (en) 1997-05-16 1999-12-07 Aerial Imaging Corporation Gray scale mask and depth pattern transfer technique using inorganic chalcogenide glass
US6031287A (en) 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US6072716A (en) 1999-04-14 2000-06-06 Massachusetts Institute Of Technology Memory structures and methods of making same
US6143604A (en) 1999-06-04 2000-11-07 Taiwan Semiconductor Manufacturing Company Method for fabricating small-size two-step contacts for word-line strapping on dynamic random access memory (DRAM)
US6806206B2 (en) * 2001-03-29 2004-10-19 Sony Corporation Etching method and etching liquid

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3271591A (en) * 1963-09-20 1966-09-06 Energy Conversion Devices Inc Symmetrical current controlling device
US3983542A (en) * 1970-08-13 1976-09-28 Energy Conversion Devices, Inc. Method and apparatus for recording information
US3988720A (en) * 1970-08-13 1976-10-26 Energy Conversion Devices, Inc. Recording and retrieving information in an amorphous memory material using a catalytic material
US4267261A (en) * 1971-07-15 1981-05-12 Energy Conversion Devices, Inc. Method for full format imaging
US3961314A (en) * 1974-03-05 1976-06-01 Energy Conversion Devices, Inc. Structure and method for producing an image
US3966317A (en) * 1974-04-08 1976-06-29 Energy Conversion Devices, Inc. Dry process production of archival microform records from hard copy
US4737379A (en) * 1982-09-24 1988-04-12 Energy Conversion Devices, Inc. Plasma deposited coatings, and low temperature plasma method of making same
US4597162A (en) * 1983-01-18 1986-07-01 Energy Conversion Devices, Inc. Method for making, parallel preprogramming or field programming of electronic matrix arrays
US4843443A (en) * 1984-05-14 1989-06-27 Energy Conversion Devices, Inc. Thin film field effect transistor and method of making same
US4668968A (en) * 1984-05-14 1987-05-26 Energy Conversion Devices, Inc. Integrated circuit compatible thin film field effect transistor and method of making same
US4670763A (en) * 1984-05-14 1987-06-02 Energy Conversion Devices, Inc. Thin film field effect transistor
US4673957A (en) * 1984-05-14 1987-06-16 Energy Conversion Devices, Inc. Integrated circuit compatible thin film field effect transistor and method of making same
US4769338A (en) * 1984-05-14 1988-09-06 Energy Conversion Devices, Inc. Thin film field effect transistor and method of making same
US4678679A (en) * 1984-06-25 1987-07-07 Energy Conversion Devices, Inc. Continuous deposition of activated process gases
US4646266A (en) * 1984-09-28 1987-02-24 Energy Conversion Devices, Inc. Programmable semiconductor structures and methods for using the same
US4696758A (en) * 1985-04-01 1987-09-29 Energy Conversion Devices, Inc. Gas mixtures for the vapor deposition of semiconductor material
US4698234A (en) * 1985-04-01 1987-10-06 Energy Conversion Devices, Inc. Vapor deposition of semiconductor material
US4664939A (en) * 1985-04-01 1987-05-12 Energy Conversion Devices, Inc. Vertical semiconductor processor
US4637895A (en) * 1985-04-01 1987-01-20 Energy Conversion Devices, Inc. Gas mixtures for the vapor deposition of semiconductor material
US4766471A (en) * 1986-01-23 1988-08-23 Energy Conversion Devices, Inc. Thin film electro-optical devices
US4818717A (en) * 1986-06-27 1989-04-04 Energy Conversion Devices, Inc. Method for making electronic matrix arrays
US4728406A (en) * 1986-08-18 1988-03-01 Energy Conversion Devices, Inc. Method for plasma - coating a semiconductor body
US4809044A (en) * 1986-08-22 1989-02-28 Energy Conversion Devices, Inc. Thin film overvoltage protection devices
US4845533A (en) * 1986-08-22 1989-07-04 Energy Conversion Devices, Inc. Thin film electrical devices with amorphous carbon electrodes and method of making same
US4788594A (en) * 1986-10-15 1988-11-29 Energy Conversion Devices, Inc. Solid state electronic camera including thin film matrix of photosensors
US4853785A (en) * 1986-10-15 1989-08-01 Energy Conversion Devices, Inc. Electronic camera including electronic signal storage cartridge
US4775425A (en) * 1987-07-27 1988-10-04 Energy Conversion Devices, Inc. P and n-type microcrystalline semiconductor alloy material including band gap widening elements, devices utilizing same
US4891330A (en) * 1987-07-27 1990-01-02 Energy Conversion Devices, Inc. Method of fabricating n-type and p-type microcrystalline semiconductor alloy material including band gap widening elements
US5196716A (en) * 1990-05-21 1993-03-23 Mitsui Mining & Smelting Co., Ltd. Method and apparatus for measuring internal defects for position and depth
US5159661A (en) * 1990-10-05 1992-10-27 Energy Conversion Devices, Inc. Vertically interconnected parallel distributed processor
US5534711A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5536947A (en) * 1991-01-18 1996-07-16 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory element and arrays fabricated therefrom
US5166758A (en) * 1991-01-18 1992-11-24 Energy Conversion Devices, Inc. Electrically erasable phase change memory
US5335219A (en) * 1991-01-18 1994-08-02 Ovshinsky Stanford R Homogeneous composition of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5341328A (en) * 1991-01-18 1994-08-23 Energy Conversion Devices, Inc. Electrically erasable memory elements having reduced switching current requirements and increased write/erase cycle life
US5406509A (en) * 1991-01-18 1995-04-11 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5414271A (en) * 1991-01-18 1995-05-09 Energy Conversion Devices, Inc. Electrically erasable memory elements having improved set resistance stability
US5534712A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5596522A (en) * 1991-01-18 1997-01-21 Energy Conversion Devices, Inc. Homogeneous compositions of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5128099A (en) * 1991-02-15 1992-07-07 Energy Conversion Devices, Inc. Congruent state changeable optical memory material and device
US5177567A (en) * 1991-07-19 1993-01-05 Energy Conversion Devices, Inc. Thin-film structure for chalcogenide electrical switching devices and process therefor
US5359205A (en) * 1991-11-07 1994-10-25 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5543737A (en) * 1995-02-10 1996-08-06 Energy Conversion Devices, Inc. Logical operation circuit employing two-terminal chalcogenide switches
US5714768A (en) * 1995-10-24 1998-02-03 Energy Conversion Devices, Inc. Second-layer phase change memory array on top of a logic device
US5591501A (en) * 1995-12-20 1997-01-07 Energy Conversion Devices, Inc. Optical recording medium having a plurality of discrete phase change data recording points
US5687112A (en) * 1996-04-19 1997-11-11 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US5825046A (en) * 1996-10-28 1998-10-20 Energy Conversion Devices, Inc. Composite memory material comprising a mixture of phase-change memory material and dielectric material
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US5933365A (en) * 1997-06-19 1999-08-03 Energy Conversion Devices, Inc. Memory element with energy control mechanism
US6011757A (en) * 1998-01-27 2000-01-04 Ovshinsky; Stanford R. Optical recording media having increased erasability
US5912839A (en) * 1998-06-23 1999-06-15 Energy Conversion Devices, Inc. Universal memory element and method of programming same
US6141241A (en) * 1998-06-23 2000-10-31 Energy Conversion Devices, Inc. Universal memory element with systems employing same and apparatus and method for reading, writing and programming same
US6555860B2 (en) * 2000-09-29 2003-04-29 Intel Corporation Compositionally modified resistive electrode
US6563164B2 (en) * 2000-09-29 2003-05-13 Ovonyx, Inc. Compositionally modified resistive electrode
US6621095B2 (en) * 2000-09-29 2003-09-16 Ovonyx, Inc. Method to enhance performance of thermal resistor device
US6429064B1 (en) * 2000-09-29 2002-08-06 Intel Corporation Reduced contact area of sidewall conductor
US6339544B1 (en) * 2000-09-29 2002-01-15 Intel Corporation Method to enhance performance of thermal resistor device
US6404665B1 (en) * 2000-09-29 2002-06-11 Intel Corporation Compositionally modified resistive electrode
US6567293B1 (en) * 2000-09-29 2003-05-20 Ovonyx, Inc. Single level metal memory cell using chalcogenide cladding
US6597009B2 (en) * 2000-09-29 2003-07-22 Intel Corporation Reduced contact area of sidewall conductor
US6696355B2 (en) * 2000-12-14 2004-02-24 Ovonyx, Inc. Method to selectively increase the top resistance of the lower programming electrode in a phase-change memory
US6569705B2 (en) * 2000-12-21 2003-05-27 Intel Corporation Metal structure for a phase-change memory device
US6437383B1 (en) * 2000-12-21 2002-08-20 Intel Corporation Dual trench isolation for a phase-change memory cell and method of making same
US6593176B2 (en) * 2000-12-26 2003-07-15 Ovonyx, Inc. Method for forming phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact
US6534781B2 (en) * 2000-12-26 2003-03-18 Ovonyx, Inc. Phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact
US6646297B2 (en) * 2000-12-26 2003-11-11 Ovonyx, Inc. Lower electrode isolation in a double-wide trench
US6531373B2 (en) * 2000-12-27 2003-03-11 Ovonyx, Inc. Method of forming a phase-change memory cell using silicon on insulator low electrode in charcogenide elements
US6687427B2 (en) * 2000-12-29 2004-02-03 Intel Corporation Optic switch
US6480438B1 (en) * 2001-06-12 2002-11-12 Ovonyx, Inc. Providing equal cell programming conditions across a large and high density array of phase-change memory cells
US6589714B2 (en) * 2001-06-26 2003-07-08 Ovonyx, Inc. Method for making programmable resistance memory element using silylated photoresist
US6687153B2 (en) * 2001-06-29 2004-02-03 Ovonyx, Inc. Programming a phase-change material memory
US6487113B1 (en) * 2001-06-29 2002-11-26 Ovonyx, Inc. Programming a phase-change memory with slow quench time
US6570784B2 (en) * 2001-06-29 2003-05-27 Ovonyx, Inc. Programming a phase-change material memory
US6462984B1 (en) * 2001-06-29 2002-10-08 Intel Corporation Biasing scheme of floating unselected wordlines and bitlines of a diode-based memory array
US6511862B2 (en) * 2001-06-30 2003-01-28 Ovonyx, Inc. Modified contact for programmable devices
US6642102B2 (en) * 2001-06-30 2003-11-04 Intel Corporation Barrier material encapsulation of programmable material
US6511867B2 (en) * 2001-06-30 2003-01-28 Ovonyx, Inc. Utilizing atomic layer deposition for programmable device
US6673700B2 (en) * 2001-06-30 2004-01-06 Ovonyx, Inc. Reduced area intersection between electrode and programming element
US6605527B2 (en) * 2001-06-30 2003-08-12 Intel Corporation Reduced area intersection between electrode and programming element
US6514805B2 (en) * 2001-06-30 2003-02-04 Intel Corporation Trench sidewall profile for device isolation
US6590807B2 (en) * 2001-08-02 2003-07-08 Intel Corporation Method for reading a structural phase-change memory
US6613604B2 (en) * 2001-08-02 2003-09-02 Ovonyx, Inc. Method for making small pore for use in programmable resistance memory element
US6707712B2 (en) * 2001-08-02 2004-03-16 Intel Corporation Method for reading a structural phase-change memory
US6674115B2 (en) * 2001-08-31 2004-01-06 Intel Corporation Multiple layer phrase-change memory
US6507061B1 (en) * 2001-08-31 2003-01-14 Intel Corporation Multiple layer phase-change memory
US6545287B2 (en) * 2001-09-07 2003-04-08 Intel Corporation Using selective deposition to form phase-change memory cells
US6586761B2 (en) * 2001-09-07 2003-07-01 Intel Corporation Phase change material memory device
US6690026B2 (en) * 2001-09-28 2004-02-10 Intel Corporation Method of fabricating a three-dimensional array of active media
US6566700B2 (en) * 2001-10-11 2003-05-20 Ovonyx, Inc. Carbon-containing interfacial layer for phase-change memory
US6545907B1 (en) * 2001-10-30 2003-04-08 Ovonyx, Inc. Technique and apparatus for performing write operations to a phase change material memory device
US6673648B2 (en) * 2001-11-08 2004-01-06 Intel Corporation Isolating phase change material memory cells
US6576921B2 (en) * 2001-11-08 2003-06-10 Intel Corporation Isolating phase change material memory cells
US6625054B2 (en) * 2001-12-28 2003-09-23 Intel Corporation Method and apparatus to program a phase change memory
US6512241B1 (en) * 2001-12-31 2003-01-28 Intel Corporation Phase change material memory device
US20030155589A1 (en) * 2002-02-20 2003-08-21 Campbell Kristy A. Silver-selenide/chalcogenide glass stack for resistance variable memory
US20030212724A1 (en) * 2002-05-10 2003-11-13 Ovshinsky Stanford R. Methods of computing with digital multistate phase change materials
US20030212725A1 (en) * 2002-05-10 2003-11-13 Ovshinsky Stanford R. Methods of factoring and modular arithmetic
US6714954B2 (en) * 2002-05-10 2004-03-30 Energy Conversion Devices, Inc. Methods of factoring and modular arithmetic
US20040035401A1 (en) * 2002-08-26 2004-02-26 Subramanian Ramachandran Hydrogen powered scooter

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100190291A1 (en) * 2005-03-16 2010-07-29 Lee Jung-Hyun Semiconductor memory device with three dimensional solid electrolyte structure, and manufacturing method thereof
US8536560B2 (en) 2005-03-16 2013-09-17 Samsung Electronics Co., Ltd. Semiconductor memory device with three dimensional solid electrolyte structure, and manufacturing method thereof
US8295081B2 (en) 2006-10-19 2012-10-23 Boise State University Forced ion migration for chalcogenide phase change memory device
US7924608B2 (en) 2006-10-19 2011-04-12 Boise State University Forced ion migration for chalcogenide phase change memory device
US20080121859A1 (en) * 2006-10-19 2008-05-29 Boise State University Forced ion migration for chalcogenide phase change memory device
US8611146B2 (en) 2006-10-19 2013-12-17 Boise State University Forced ion migration for chalcogenide phase change memory device
US8106394B2 (en) * 2008-01-07 2012-01-31 Samsung Electronics Co., Ltd. Multi-layer storage node, resistive random access memory device including a multi-layer storage node and methods of manufacturing the same
US20090194764A1 (en) * 2008-01-07 2009-08-06 Lee Jung-Hyun Multi-layer storage node, resistive random access memory device including a multi-layer storage node and methods of manufacturing the same
US20100027324A1 (en) * 2008-08-01 2010-02-04 Boise State University Variable integrated analog resistor
US8238146B2 (en) 2008-08-01 2012-08-07 Boise State University Variable integrated analog resistor
US8467236B2 (en) 2008-08-01 2013-06-18 Boise State University Continuously variable resistor
US20110079709A1 (en) * 2009-10-07 2011-04-07 Campbell Kristy A Wide band sensor
US8284590B2 (en) 2010-05-06 2012-10-09 Boise State University Integratable programmable capacitive device

Also Published As

Publication number Publication date
US20040042265A1 (en) 2004-03-04
US7163837B2 (en) 2007-01-16

Similar Documents

Publication Publication Date Title
US7692177B2 (en) Resistance variable memory element and its method of formation
US7163837B2 (en) Method of forming a resistance variable memory element
US8466445B2 (en) Silver-selenide/chalcogenide glass stack for resistance variable memory and manufacturing method thereof
US6867064B2 (en) Method to alter chalcogenide glass for improved switching characteristics
US7550818B2 (en) Method of manufacture of a PCRAM memory cell
US7087454B2 (en) Fabrication of single polarity programmable resistance structure
US7087919B2 (en) Layered resistance variable memory device and method of fabrication
US20030156468A1 (en) Resistance variable &#39;on&#39; memory
US7061004B2 (en) Resistance variable memory elements and methods of formation
US7304368B2 (en) Chalcogenide-based electrokinetic memory element and method of forming the same
US6825135B2 (en) Elimination of dendrite formation during metal/chalcogenide glass deposition

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION