US20040256661A1 - Nonvolatile memory capable of storing multibits binary information and the method of forming the same - Google Patents
Nonvolatile memory capable of storing multibits binary information and the method of forming the same Download PDFInfo
- Publication number
- US20040256661A1 US20040256661A1 US10/895,001 US89500104A US2004256661A1 US 20040256661 A1 US20040256661 A1 US 20040256661A1 US 89500104 A US89500104 A US 89500104A US 2004256661 A1 US2004256661 A1 US 2004256661A1
- Authority
- US
- United States
- Prior art keywords
- gate
- spacer
- forming
- isolation layer
- gate structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000015654 memory Effects 0.000 title claims abstract description 48
- 238000000034 method Methods 0.000 title claims description 28
- 125000006850 spacer group Chemical group 0.000 claims abstract description 60
- 239000000758 substrate Substances 0.000 claims abstract description 28
- 238000002955 isolation Methods 0.000 claims description 21
- 239000004065 semiconductor Substances 0.000 claims description 15
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 10
- 229910021332 silicide Inorganic materials 0.000 claims description 10
- 238000005530 etching Methods 0.000 claims description 8
- 239000000463 material Substances 0.000 claims description 5
- 239000000377 silicon dioxide Substances 0.000 claims description 5
- 238000004519 manufacturing process Methods 0.000 claims description 4
- 229910018999 CoSi2 Inorganic materials 0.000 claims description 3
- 229910005883 NiSi Inorganic materials 0.000 claims description 3
- 229910008479 TiSi2 Inorganic materials 0.000 claims description 3
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 claims description 3
- 229910052681 coesite Inorganic materials 0.000 claims description 3
- 229910052906 cristobalite Inorganic materials 0.000 claims description 3
- 230000006870 function Effects 0.000 claims description 3
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 3
- 238000005468 ion implantation Methods 0.000 claims description 3
- 150000004767 nitrides Chemical class 0.000 claims description 3
- 229910052682 stishovite Inorganic materials 0.000 claims description 3
- 229910052905 tridymite Inorganic materials 0.000 claims description 3
- 238000000059 patterning Methods 0.000 claims 1
- 230000005641 tunneling Effects 0.000 description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 239000000969 carrier Substances 0.000 description 4
- 230000005684 electric field Effects 0.000 description 4
- 239000002784 hot electron Substances 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000007599 discharging Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910003818 SiH2Cl2 Inorganic materials 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 230000001133 acceleration Effects 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000010893 electron trap Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000003472 neutralizing effect Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000000754 repressing effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
- H01L29/7923—Programmable transistors with more than two possible different levels of programmation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- the present invention relates to a semiconductor device, and more specifically, to a method of fabricating nonvolatile memory capable of storing multi-bits binary information and the novel device structure.
- the semiconductor industry has been advanced to the field of Ultra Large Scale Integrated Circuit (ULSI) technologies.
- the fabrication of the nonvolatile memories also follows the trend of the reduction in the size of a device.
- the nonvolatile memories include various types of devices. Different types of devices have been developed for specific applications' requirements in each of these segments.
- Flash memory is one of the segments of nonvolatile memory devices.
- the device includes a floating gate to storage charges and an element for electrically placing charge in and removing the charges from the floating gate.
- BIOS One of the applications of flash memory
- BIOS BIOS for computers.
- the high-density nonvolatile memories can be applied as the mass storage of portable handy terminals, solid-state camera and PC cards. It is because that the nonvolatile memories exhibit many advantages, such as memory retention without power, fast access time, low power dissipation in operation, and robustness.
- Flash memory needs the charges to be hold in the floating gate for a long period of time. Therefore, the dielectric that is used for insulating the floating gate needs to be high quality in insulation and good durability in writing.
- the low voltage flash memory is applied with a voltage of about 5V to 10V during charging or discharging the floating gate.
- the tunneling effect is a basic technology in charging or discharging. In order to attain high tunneling efficiency, the thickness of the dielectric between the floating gate and substrate have to be scaled down due to the supply voltage is reduced.
- the data program method of a non-volatile memory device includes a method using Fowler-Nordheim (FN) tunneling or a method using hot electron injection.
- FN tunneling a high voltage is applied to a control gate to induce a high electric field in a tunnel oxide layer, and electrons of a semiconductor substrate pass the tunnel oxide layer and are injected into a floating gate.
- the bias may apply on the source to discharge the electron from the floating gate to the source of a memory device.
- Conventional memory cell consists of a source region, a drain region, a floating gate (FG), a control gate (CG) and insulation films. A plurality of sectors are arranged in the two-dimensional manner on a semiconductor substrate of the flash memory. Memory cells are separated from one another by an element isolation region of LOCOS (local oxidization of silicon) or STI (shallow trench isolation).
- LOCOS local oxidization of silicon
- STI shallow trench isolation
- the prior art single bit charge trapping dielectric flash EEPROM memory cells are constructed with a charge trapping ONO layer.
- the memory cell generally includes a P-type silicon substrate and two PN junctions between N+ source and drain regions and P type substrate, a nitride layer sandwiched between two oxide layers and a polycrystalline layer.
- voltages are applied to the drain and the gate and the source is grounded. These voltages generate a vertical and lateral electric field along the length of the channel from the source to the drain. This electric field causes electrons to be drawn off the source and begin accelerating towards the drain.
- the hot electrons are generated at the boundary between drain and channel during the acceleration. These hot electrons are then redirected vertically into the ONO layer.
- Two of the ONO memories capable for storing two bits binary can refer to U.S. Pat. No. 6,011,725 to Boaz and U.S. Pat. No. 6,335,554 to Yoshikawa.
- FIG. 1A it illustrates the well-known programming of the flash device.
- positive bias is applied on the control gate 105 for tunneling the carriers through the oxide 102 from the source 101 a of the substrate 101 to the floating gate 103 .
- negative bias for example, is introduced on the control gate 105 while positive bias is applied on the drain 101 b to force the electron out of the floating gate to the source, as shown in FIG. 1 b.
- a set of data can be programmed or erased at one time.
- the number of the memory units in the flash memory means the number of cells that can be programmed or erased. If there exist two sectors to store the data in a single cell, respectively, the device may program or erase two sets of data. Therefore, the capacity of the data set that is programmed or erased by this flash device is twice of the number of the traditional memory units in the flash memory.
- the object of the present invention is to disclose a flash device with multi-bits cell capable of storing multi binary information bits.
- the further object of the present invention is to provide the method of forming the memory.
- a method for manufacturing a nonvolatile memory capable of storing multi-bits binary information comprises the steps of forming an oxide on the semiconductor substrate.
- a conductive layer is formed on the oxide layer.
- a conductive layer is patterned to form a gate structure to act as a control gate.
- a first isolation layer is formed over the gate structure.
- a second isolation layer is formed over the first isolation layer. Then, performing an etching to etch the first isolation layer and the second isolation layer, thereby forming a L-shape structure attached on sidewall of the gate structure and a spacer on the L-shape structure, wherein the spacer functions as floating gate.
- an ion implantation is performed using the gate structure and the spacer as a mask to form source and drain regions in the semiconductor substrate adjacent to the spacer, wherein a channel under the gate structure keeps a distance from the source and drain regions.
- This distance connected between channel and drain region (or source region) is known as “fringing field induced channel” which is to be turned on by the gate voltage induced electric fringing field.
- a silicide material is further formed on the gate structure and the source and drain regions.
- the silicide material includes TiSi 2 , CoSi 2 or NiSi.
- the spacer is formed by an anisotropical etching and the first isolation layer includes SiO 2 or HfO 2 .
- the second isolation layer includes nitride.
- a nonvolatile memory capable of storing multi-bits binary information bits includes an oxide formed on a substrate.
- a control gate is formed on the oxide.
- a L-shape structure is attached on sidewall of the control gate.
- Spacers are formed on the L-shape structure to act as a floating gate.
- a first doped region and a second doped region is formed in the substrate adjacent to the spacers. Wherein the spacers represent a first binary status by injecting and storing electrical charge in the spacers or to represent a second binary status by not injecting electrical charge into the spacer.
- a first and a second fringing field induced channels are under the first and the second spacers, wherein the first and the second fringing field induced channels are located between the main gate-induced channel.
- the first and the second doped regions sit adjacent to the first and the second fringing field induced channels, respectively.
- the main gate-induced channel is referred to the channel generated under the gate by conventional fashion.
- the fringing field induced channels are referred to the hot carrier injection channel under the spacers.
- the cell includes at least four sidewall spacers around a square gate structure. Under such arrangement, the present invention is capable of storing 4-bits information rather than two bits.
- a method of programming a nonvolatile memory capable of storing multi-bits binary information is disclosed.
- the memory cell includes a plurality of doped regions with a channel there between. It also includes a gate above the channel, a L-shape dielectric layer is formed on side wall of the gate.
- the spacers is attached on the L-shape dielectric layer, the method comprising: programming a first bit by applying programming voltages to the first doped region and to the gate and applying programming current or ground potential on the second doped region, thereby injecting and storing electrical charge in a first spacer close to the first doped region to represent the first binary status, or to represent a second binary status by not injecting electrical charge into the first spacer; programming a second bit by applying programming voltages to the second doped region, to the gate and applying the first doped region with programming current or ground potential, thereby injecting and storing electrical charge in a second spacer close to the second doped region, or by not injecting electrical charge into the second spacer; programming a third bit by applying programming voltages to the third doped region of the plurality of doped regions and to the gate while applying the fourth doped region with programming current or ground potential, thereby injecting and storing electrical charge in a third spacer adjacent to the third doped region, or by not injecting electrical charge into the third spacer.
- the programming may further comprises programming a fourth bit by applying programming voltages to the fourth doped region and applying the same bias to the gate while applying the third doped region with programming current or ground potential, thereby injecting and storing electrical charge in a fourth spacer adjacent to the fourth doped region, or by not injecting electrical charge into the fourth spacer.
- FIG. 1A is a cross sectional view of a semiconductor wafer illustrating the programming mode of memory according to the prior art.
- FIG. 1B is a cross sectional view of a semiconductor wafer illustrating the erasing mode of memory according to the prior art.
- FIGS. 2A-2H are cross sectional views of a semiconductor wafer illustrating the steps of forming the memory according to the present invention.
- FIGS. 3A-3B is cross sectional views of a semiconductor wafer illustrating the programming mode according to the present invention.
- FIG. 3C is a cross sectional view of a semiconductor wafer illustrating the step of erasing mode of memory according to the present invention.
- the present invention proposes a novel method to fabricate a flash nonvolatile memory.
- the cell capacity for storing data can be increased by the cell structure.
- a semiconductor substrate is provided for the present invention.
- a single crystal silicon substrate 201 with a ⁇ 100> or ⁇ 111> crystallographic orientation is provided.
- the substrate 201 includes a pattern of active areas comprising separated doped region such as the source/drain regions.
- a thin dielectric layer 202 consisted of silicon dioxide is formed on the substrate 201 to act as gate oxide. Typically, the oxide 202 can be grown in oxygen ambient at a temperature of about 700 to 1100 degrees centigrade.
- the thickness of the silicon dioxide layer 202 is approximately 50-500 angstroms.
- a conductive layer 203 is formed on the oxide 202 .
- the conductive layer 203 may be formed of doped polysilicon, in-situ doped polysilicon or epitaxy silicon.
- the doped polysilicon layer 20 is doped by phosphorus using a PH 3 source.
- a photo-resist pattern 204 is formed on the conductive layer 203 followed by etching the conductive layer 203 by using the photo-resist pattern 204 as etching mask, thereby forming the gate structure 203 a on the silicon substrate 201 .
- the silicon substrate 201 is removed by conventional manner, as shown in FIG. 2B.
- the gate oxide 202 exposed by the gate structure 203 a is removed in FIG. 2C, it can also be removed during the etching for forming the gate structure 203 a .
- the residual gate oxide 202 a is under the gate structure 203 a.
- an isolation layer 205 is conformally formed on the substrate 201 and the gate structure 203 a .
- the material for forming the isolation layer 205 can be oxide (SiO 2 ) or (HfO 2 ).
- One suitable method for the oxide layer 205 includes thermal oxidation and deposition by CVD. For example, Low Pressure Chemical Vapor Deposition (LPCVD), Plasma Enhance Chemical Vapor Deposition (PECVD), High Density Plasma Chemical Vapor Deposition (HDPCVD).
- a further isolation layer 206 is next formed on the isolation layer 205 as shown in FIG. 2E.
- Silicon nitride may be used to act the isolation layer 206 .
- the reaction gases of the step to form silicon nitride layer include, for example, SiH 4 , NH3, N 2 or SiH 2 Cl 2 , NH 3 , N 2 .
- an isotropically etching is performed to create sidewall spacers 206 a on the sidewall of the gate structure 203 a .
- Reactive ion etching (RIE) or plasma etching is the typical way to achieve the purpose.
- L-shape structure 205 a is formed on the sidewall of the gate structure 203 a after the formation of sidewall spacers 206 a.
- the source and drain is formed by performing an ion implantation to dope ions into the substrate 201 using the gate structure 203 a and sidewall spacers 206 a as a mask.
- a typical silicide process is introduced on the exposed surface of the silicon substrate 201 on the source and drain regions to reduce the resistance.
- the silicide 207 can be TiSi 2 , CoSi 2 or NiSi.
- the gate structure 203 a is used as the control gate and the nitride spacers 206 a acting as floating gate.
- FIG. 3A A sectional view of a two-bit nonvolatile memory cell in accordance with the present invention is shown in FIG. 3A.
- the memory cell includes a substrate 201 having two buried PN junctions, one is the left junction and the other is the right junction. Channels are located between the two junctions during operation. Above the main channel is an oxide 202 a . On top of the oxide layer 202 a is a control gate 203 a . L-shape structure 205 a is formed on the sidewall of the gate structure 203 a . The vertical portion of the L-shape structure 205 a is attached on the side wall of the gate, and the lateral portion where tunneling will be occurred is formed on the substrate.
- Spacer 206 a is used for charge trapping and is preferably comprised of silicon nitride. The hot electrons are trapped as they are injected into the Spacer 206 a.
- the memory cell is capable of storing two bits of data, a right bit and a left bit.
- the two bit memory cell is a symmetrical device.
- the left junction serves as the source terminal and the right junction serves as the drain terminal for the right bit programming.
- the right junction serves as the source terminal and the left junction serves as the drain terminal.
- FIGS. 3A-3B illustrate the operating mode of the present invention.
- a bias Vgp ranging from 1 to 10 volts is applied on the silicide 207 over the gate structure 203 a for writing, while 1 to 10 volts bias Vdp is also introduced on the silicide over the drain region.
- the source node has 1 nA -1 mA current Isp.
- Channel hot carrier current is generated in the substrate 201 under the spacer 206 a between the gate structure 203 a and the drain.
- the channel hot carrier current will injects into the spacer 206 a via the lateral portion of the L-shape structure adjacent to the drain side due to the source, drain keep a distance from the channel under the gate 203 a .
- the electron trapping occurs in a spacer region near the drain. Electrons are trapped in the portion of nitride spacer 203 a near but above and self-aligned with the drain region because the strongest electric field forms there.
- the threshold voltage of the cell device whose fringing induced channel under the influence of trapped charge increases as additional electrons are injected into the nitride spacer 203 a near the drain side.
- the carriers are therefore stored in the nitride spacer 206 a that functions as the floating gate of the nonvolatile memory.
- the nitride spacer 206 a on the drain side is defined as “digital one”, while the spacer 206 a without carrier therein on the drain side is referred to “digital zero”.
- a set of memory unit “XY” is written as “X 1 ” or “X 0 ”.
- each bit i.e., the left or the right bit is treated as if the device is a single bit device.
- a bias Vgp ranging from 1 to 10 volts is applied on the silicide 207 over the gate structure 203 a for writing, while 1 to 10 volts bias Vdp is also introduced on the silicide over the drain region.
- the source node has 1 nA -1 mA current Isp.
- Channel hot carrier current is generated in the substrate 201 under the spacer 206 a between the gate structure 203 a and the drain. The channel hot carrier current will injects into the spacer 206 a adjacent to the drain side.
- the data status can be programmed or defined as “00”, “01”, “10” or “11” by applying the drain-write voltage Vdp and source current Isp depending on the right bit cell or left bit cell. If the two-bits are desired to be programmed as “11”, the drain-write voltage Vdp and source current Isp are introduced on the left bit and right bit, respectively.
- the cell is operated based upon “forward program and reverse read” scheme. The read current in the channel is reverse compared to the one of programming.
- the cell shows totally different channel sections, source/drain and SiN spacer arrangement. One of the key features is that the source/drain regions keep a distance to the channel under the gate.
- the cell includes at least four sidewall spacers around the square gate structure. Under such arrangement, the present invention is capable of storing 4-bits information rather than two bits.
- FIG. 3C it shows a cross sectional view illustrating the erasing mode according to the present invention.
- a negative 10 to ground erasing voltage is applied on the gate 203 a , while 1 nA to 1 mA current Ide or 1 to 10 Volts bias Vde is on the drain and the source is applied to have 1 nA to 1 mA current Ise or 1 to 10 Volts bias Vse.
- An opposite type of carriers will be injected into the spacers on drain side with initial carriers, thereby neutralizing the initial carrier.
- an erase is performed by removing electrons from the charge trapping nitride spacer either through the gate 203 a via the vertical portion of the L-shape oxide or through the drain via the lateral portion of the L-shape oxide.
- the erasing of the left bit is similar to the right bit.
- one technique of erasing is to apply a negative potential to the gate 206 a and a positive potential to the drain, simultaneously, such that electron tunneling occurs from the charge trapping spacer to the drain.
- the present invention may be used for EPROMs that are electrically programmed, but for erasing, EPROMs require exposure to ultraviolet (UV) light.
- the erasing mode includes erasing the binary state by removing charge from the first spacer by exposing the device in UV environment; and erasing the binary state by removing charge from the second spacer by exposing the device in UV environment.
Abstract
A nonvolatile memory capable of storing multi-bits binary information is provided. The memory includes an oxide formed on a substrate. A control gate is formed on the oxide. An L-shape structure is attached on sidewall of the control gate. Spacers are formed on the L-shape structure to act as a floating gate. A first doped region and a second doped region is formed in the substrate adjacent to the spacers with a channel between the two doped regions. Wherein the spacer represent a first binary status by injecting and storing electrical charges in the spacers. Or to represent a second binary status by not injecting electrical charges into the spacer.
Description
- The present invention relates to a semiconductor device, and more specifically, to a method of fabricating nonvolatile memory capable of storing multi-bits binary information and the novel device structure.
- The semiconductor industry has been advanced to the field of Ultra Large Scale Integrated Circuit (ULSI) technologies. The fabrication of the nonvolatile memories also follows the trend of the reduction in the size of a device. The nonvolatile memories include various types of devices. Different types of devices have been developed for specific applications' requirements in each of these segments. Flash memory is one of the segments of nonvolatile memory devices. The device includes a floating gate to storage charges and an element for electrically placing charge in and removing the charges from the floating gate. One of the applications of flash memory is BIOS for computers. Typically, the high-density nonvolatile memories can be applied as the mass storage of portable handy terminals, solid-state camera and PC cards. It is because that the nonvolatile memories exhibit many advantages, such as memory retention without power, fast access time, low power dissipation in operation, and robustness.
- The formation of nonvolatile memories toward the trends of low supply power and fast access, because these requirements are necessary for the application of the mobile computing system. Flash memory needs the charges to be hold in the floating gate for a long period of time. Therefore, the dielectric that is used for insulating the floating gate needs to be high quality in insulation and good durability in writing. At present, the low voltage flash memory is applied with a voltage of about 5V to 10V during charging or discharging the floating gate. As known in the art, the tunneling effect is a basic technology in charging or discharging. In order to attain high tunneling efficiency, the thickness of the dielectric between the floating gate and substrate have to be scaled down due to the supply voltage is reduced. The data program method of a non-volatile memory device includes a method using Fowler-Nordheim (FN) tunneling or a method using hot electron injection. In FN tunneling, a high voltage is applied to a control gate to induce a high electric field in a tunnel oxide layer, and electrons of a semiconductor substrate pass the tunnel oxide layer and are injected into a floating gate. During the mode of erasing, the bias may apply on the source to discharge the electron from the floating gate to the source of a memory device.
- Conventional memory cell consists of a source region, a drain region, a floating gate (FG), a control gate (CG) and insulation films. A plurality of sectors are arranged in the two-dimensional manner on a semiconductor substrate of the flash memory. Memory cells are separated from one another by an element isolation region of LOCOS (local oxidization of silicon) or STI (shallow trench isolation). When writing a new data or rewriting a data stored in the flash memory, the stored data in memory cells are erased on the sector basis immediately before the writing. The device is called flash due to the data is erased sector by sector.
- The prior art single bit charge trapping dielectric flash EEPROM memory cells are constructed with a charge trapping ONO layer. The memory cell generally includes a P-type silicon substrate and two PN junctions between N+ source and drain regions and P type substrate, a nitride layer sandwiched between two oxide layers and a polycrystalline layer. To program or write the cell, voltages are applied to the drain and the gate and the source is grounded. These voltages generate a vertical and lateral electric field along the length of the channel from the source to the drain. This electric field causes electrons to be drawn off the source and begin accelerating towards the drain. The hot electrons are generated at the boundary between drain and channel during the acceleration. These hot electrons are then redirected vertically into the ONO layer. Two of the ONO memories capable for storing two bits binary can refer to U.S. Pat. No. 6,011,725 to Boaz and U.S. Pat. No. 6,335,554 to Yoshikawa.
- To further understand the role of “floating gate”, please refer to FIG. 1A, it illustrates the well-known programming of the flash device. During the mode of programming, positive bias is applied on the
control gate 105 for tunneling the carriers through theoxide 102 from the source 101 a of thesubstrate 101 to thefloating gate 103. In the erasing mode, negative bias, for example, is introduced on thecontrol gate 105 while positive bias is applied on thedrain 101 b to force the electron out of the floating gate to the source, as shown in FIG. 1b. - In the prior art, a set of data can be programmed or erased at one time. The number of the memory units in the flash memory means the number of cells that can be programmed or erased. If there exist two sectors to store the data in a single cell, respectively, the device may program or erase two sets of data. Therefore, the capacity of the data set that is programmed or erased by this flash device is twice of the number of the traditional memory units in the flash memory.
- The object of the present invention is to disclose a flash device with multi-bits cell capable of storing multi binary information bits. The further object of the present invention is to provide the method of forming the memory.
- A method for manufacturing a nonvolatile memory capable of storing multi-bits binary information is disclosed. The method comprises the steps of forming an oxide on the semiconductor substrate. A conductive layer is formed on the oxide layer. A conductive layer is patterned to form a gate structure to act as a control gate. A first isolation layer is formed over the gate structure. A second isolation layer is formed over the first isolation layer. Then, performing an etching to etch the first isolation layer and the second isolation layer, thereby forming a L-shape structure attached on sidewall of the gate structure and a spacer on the L-shape structure, wherein the spacer functions as floating gate. Subsequently, an ion implantation is performed using the gate structure and the spacer as a mask to form source and drain regions in the semiconductor substrate adjacent to the spacer, wherein a channel under the gate structure keeps a distance from the source and drain regions. This distance connected between channel and drain region (or source region) is known as “fringing field induced channel” which is to be turned on by the gate voltage induced electric fringing field.
- A silicide material is further formed on the gate structure and the source and drain regions. The silicide material includes TiSi2, CoSi2 or NiSi. Wherein the spacer is formed by an anisotropical etching and the first isolation layer includes SiO2 or HfO2. The second isolation layer includes nitride.
- A nonvolatile memory capable of storing multi-bits binary information bits is provided. The memory includes an oxide formed on a substrate. A control gate is formed on the oxide. A L-shape structure is attached on sidewall of the control gate. Spacers are formed on the L-shape structure to act as a floating gate. A first doped region and a second doped region is formed in the substrate adjacent to the spacers. Wherein the spacers represent a first binary status by injecting and storing electrical charge in the spacers or to represent a second binary status by not injecting electrical charge into the spacer. A first and a second fringing field induced channels are under the first and the second spacers, wherein the first and the second fringing field induced channels are located between the main gate-induced channel. The first and the second doped regions sit adjacent to the first and the second fringing field induced channels, respectively. The main gate-induced channel is referred to the channel generated under the gate by conventional fashion. The fringing field induced channels are referred to the hot carrier injection channel under the spacers.
- Method of Programming
- In the scheme according to the present invention called “Forward Program and Reverse Read”, a high voltage is performed to program at one doped region side where charges are stored in the same side of spacer. Another high voltage is performed at the reverse side of doped region to read these charges. Furthermore, depending upon the geometry of the gate, the cell includes at least four sidewall spacers around a square gate structure. Under such arrangement, the present invention is capable of storing 4-bits information rather than two bits. A method of programming a nonvolatile memory capable of storing multi-bits binary information is disclosed. The memory cell includes a plurality of doped regions with a channel there between. It also includes a gate above the channel, a L-shape dielectric layer is formed on side wall of the gate. The spacers is attached on the L-shape dielectric layer, the method comprising: programming a first bit by applying programming voltages to the first doped region and to the gate and applying programming current or ground potential on the second doped region, thereby injecting and storing electrical charge in a first spacer close to the first doped region to represent the first binary status, or to represent a second binary status by not injecting electrical charge into the first spacer; programming a second bit by applying programming voltages to the second doped region, to the gate and applying the first doped region with programming current or ground potential, thereby injecting and storing electrical charge in a second spacer close to the second doped region, or by not injecting electrical charge into the second spacer; programming a third bit by applying programming voltages to the third doped region of the plurality of doped regions and to the gate while applying the fourth doped region with programming current or ground potential, thereby injecting and storing electrical charge in a third spacer adjacent to the third doped region, or by not injecting electrical charge into the third spacer.
- The programming may further comprises programming a fourth bit by applying programming voltages to the fourth doped region and applying the same bias to the gate while applying the third doped region with programming current or ground potential, thereby injecting and storing electrical charge in a fourth spacer adjacent to the fourth doped region, or by not injecting electrical charge into the fourth spacer.
- Method of Erasing
- A method of programming a nonvolatile memory capable of storing multi-bits binary information bits, the memory cell having a first doped region and a second doped region with a channel therebetween and having a gate above the channel, a L-shape dielectric layer formed on side wall of the gate, spacers attached on the L-shape dielectric layer, the method comprising: erasing a first bit of the two binary information bits by applying erasing voltages to the gate and a first doped region such that to cause charge representing a first binary status to be removed from a first spacer of the spacers for charge trapping; erasing a second bit of the two binary information bits by applying erasing voltages to the gate and a second doped region such that to cause charge representing a second binary status to be removed from a second spacer of the spacers for charge trapping.
- Method of Reading
- A method of reading an nonvolatile memory capable of storing multi-bits binary information bits, the memory cell having a first doped region and a second doped region with a channel therebetween and having a gate above the channel, a L-shape dielectric layer formed on side wall of the gate, spacers attached on the L-shape dielectric layer, the method comprising: applying a reading bias on the gate and a second doped region, the reading bias having levels lower than the voltages applied during programming for sensing a channel current to determine whether the channel current is significant representing a first binary status in the spacer adjacent to the first doped region or the channel current is relative low to the significant channel current representing a second binary status in the spacer adjacent to the first doped region; applying the reading bias on the gate and a first doped region, the reading bias having levels lower than the voltages applied during programming for sensing the channel current to determine whether the channel current is significant representing the first binary status in the spacer adjacent to the second doped region or the channel current is relative low to the significant channel current repressing the second binary status in the spacer adjacent to the second doped region.
- The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
- FIG. 1A is a cross sectional view of a semiconductor wafer illustrating the programming mode of memory according to the prior art.
- FIG. 1B is a cross sectional view of a semiconductor wafer illustrating the erasing mode of memory according to the prior art.
- FIGS. 2A-2H are cross sectional views of a semiconductor wafer illustrating the steps of forming the memory according to the present invention.
- FIGS. 3A-3B is cross sectional views of a semiconductor wafer illustrating the programming mode according to the present invention.
- FIG. 3C is a cross sectional view of a semiconductor wafer illustrating the step of erasing mode of memory according to the present invention.
- The present invention proposes a novel method to fabricate a flash nonvolatile memory. In the method, the cell capacity for storing data can be increased by the cell structure. The detail description will be seen as follows. A semiconductor substrate is provided for the present invention. In a preferred embodiment, as shown in the FIG. 2A, a single
crystal silicon substrate 201 with a <100> or <111> crystallographic orientation is provided. Thesubstrate 201 includes a pattern of active areas comprising separated doped region such as the source/drain regions. Athin dielectric layer 202 consisted of silicon dioxide is formed on thesubstrate 201 to act as gate oxide. Typically, theoxide 202 can be grown in oxygen ambient at a temperature of about 700 to 1100 degrees centigrade. Other method, such as chemical vapor deposition, can also form the oxide. In the embodiment, the thickness of thesilicon dioxide layer 202 is approximately 50-500 angstroms. Subsequently, aconductive layer 203 is formed on theoxide 202. Theconductive layer 203 may be formed of doped polysilicon, in-situ doped polysilicon or epitaxy silicon. For an embodiment, the doped polysilicon layer 20 is doped by phosphorus using a PH3 source. A photo-resist pattern 204 is formed on theconductive layer 203 followed by etching theconductive layer 203 by using the photo-resist pattern 204 as etching mask, thereby forming the gate structure 203 a on thesilicon substrate 201. Then, thesilicon substrate 201 is removed by conventional manner, as shown in FIG. 2B. Thegate oxide 202 exposed by the gate structure 203 a is removed in FIG. 2C, it can also be removed during the etching for forming the gate structure 203 a . Theresidual gate oxide 202 a is under the gate structure 203 a. - Please refer to FIG. 2D, an
isolation layer 205 is conformally formed on thesubstrate 201 and the gate structure 203 a. The material for forming theisolation layer 205 can be oxide (SiO2) or (HfO2). One suitable method for theoxide layer 205 includes thermal oxidation and deposition by CVD. For example, Low Pressure Chemical Vapor Deposition (LPCVD), Plasma Enhance Chemical Vapor Deposition (PECVD), High Density Plasma Chemical Vapor Deposition (HDPCVD). - A
further isolation layer 206 is next formed on theisolation layer 205 as shown in FIG. 2E. Silicon nitride may be used to act theisolation layer 206. In the preferred embodiment, the reaction gases of the step to form silicon nitride layer include, for example, SiH4, NH3, N2 or SiH2Cl2, NH3, N2. - Next, still referring to FIG. 2F, an isotropically etching is performed to create
sidewall spacers 206 a on the sidewall of the gate structure 203 a. Reactive ion etching (RIE) or plasma etching is the typical way to achieve the purpose. L-shape structure 205 a is formed on the sidewall of the gate structure 203 a after the formation ofsidewall spacers 206 a. - Turning to FIG. 2G, the source and drain is formed by performing an ion implantation to dope ions into the
substrate 201 using the gate structure 203 a andsidewall spacers 206 a as a mask. - Please turning to FIG. 2H, a typical silicide process is introduced on the exposed surface of the
silicon substrate 201 on the source and drain regions to reduce the resistance. Preferably, thesilicide 207 can be TiSi2, CoSi2 or NiSi. The gate structure 203 a is used as the control gate and thenitride spacers 206 a acting as floating gate. - A sectional view of a two-bit nonvolatile memory cell in accordance with the present invention is shown in FIG. 3A. The memory cell includes a
substrate 201 having two buried PN junctions, one is the left junction and the other is the right junction. Channels are located between the two junctions during operation. Above the main channel is anoxide 202 a. On top of theoxide layer 202 a is a control gate 203 a. L-shape structure 205 a is formed on the sidewall of the gate structure 203 a. The vertical portion of the L-shape structure 205 a is attached on the side wall of the gate, and the lateral portion where tunneling will be occurred is formed on the substrate.Spacer 206 a is used for charge trapping and is preferably comprised of silicon nitride. The hot electrons are trapped as they are injected into theSpacer 206 a. - The memory cell is capable of storing two bits of data, a right bit and a left bit. The two bit memory cell is a symmetrical device. The left junction serves as the source terminal and the right junction serves as the drain terminal for the right bit programming. Similarly, for the left bit programming, the right junction serves as the source terminal and the left junction serves as the drain terminal. When the distinction between left and right bits is not crucial to the particular discussion, the terms source and drain are utilized as conventional manner.
- FIGS. 3A-3B illustrate the operating mode of the present invention. For the right bit, turning to FIG. 3A, a bias Vgp ranging from 1 to 10 volts is applied on the
silicide 207 over the gate structure 203 a for writing, while 1 to 10 volts bias Vdp is also introduced on the silicide over the drain region. The source node has 1 nA -1 mA current Isp. Channel hot carrier current is generated in thesubstrate 201 under thespacer 206 a between the gate structure 203 a and the drain. The channel hot carrier current will injects into thespacer 206 a via the lateral portion of the L-shape structure adjacent to the drain side due to the source, drain keep a distance from the channel under the gate 203 a. For the right bit, for example, the electron trapping occurs in a spacer region near the drain. Electrons are trapped in the portion of nitride spacer 203 a near but above and self-aligned with the drain region because the strongest electric field forms there. The threshold voltage of the cell device whose fringing induced channel under the influence of trapped charge increases as additional electrons are injected into the nitride spacer 203 a near the drain side. The carriers are therefore stored in thenitride spacer 206 a that functions as the floating gate of the nonvolatile memory. Thenitride spacer 206 a on the drain side is defined as “digital one”, while thespacer 206 a without carrier therein on the drain side is referred to “digital zero”. Hence, a set of memory unit “XY” is written as “X1” or “X0”. - It should be understood that the source and drain terminals for the second bit are reversed compared to the source and drain terminals for the first bit. In programming, each bit, i.e., the left or the right bit is treated as if the device is a single bit device. Referring to FIG. 3B, for the left bit, similarly, when “1Y” is desired to be written into the cells, a bias Vgp ranging from 1 to 10 volts is applied on the
silicide 207 over the gate structure 203 a for writing, while 1 to 10 volts bias Vdp is also introduced on the silicide over the drain region. The source node has 1 nA -1 mA current Isp. Channel hot carrier current is generated in thesubstrate 201 under thespacer 206 a between the gate structure 203 a and the drain. The channel hot carrier current will injects into thespacer 206 a adjacent to the drain side. - Therefore, the data status can be programmed or defined as “00”, “01”, “10” or “11” by applying the drain-write voltage Vdp and source current Isp depending on the right bit cell or left bit cell. If the two-bits are desired to be programmed as “11”, the drain-write voltage Vdp and source current Isp are introduced on the left bit and right bit, respectively. The cell is operated based upon “forward program and reverse read” scheme. The read current in the channel is reverse compared to the one of programming. The cell shows totally different channel sections, source/drain and SiN spacer arrangement. One of the key features is that the source/drain regions keep a distance to the channel under the gate. In the scheme of “Forward Program and Reverse Read”, there are a high voltage Program at one doped region side where charge stored and a high voltage Read at the other doped region side. From the square shape of the gate, the cell includes at least four sidewall spacers around the square gate structure. Under such arrangement, the present invention is capable of storing 4-bits information rather than two bits.
- During reading, voltages having levels lower than the voltages applied during programming are applied to the gate and drain. The channel current is sensed to determine whether the channel current is very low or significant. As known, when there is significant channel current generated, it stands for binary one. If the channel current is relative low to the significant channel current, it represents binary zero.
- Turning to FIG. 3C, it shows a cross sectional view illustrating the erasing mode according to the present invention. A negative10 to ground erasing voltage is applied on the gate 203 a, while 1 nA to 1 mA current Ide or 1 to 10 Volts bias Vde is on the drain and the source is applied to have 1 nA to 1 mA current Ise or 1 to 10 Volts bias Vse. An opposite type of carriers will be injected into the spacers on drain side with initial carriers, thereby neutralizing the initial carrier.
- For the right bit, an erase is performed by removing electrons from the charge trapping nitride spacer either through the gate203 a via the vertical portion of the L-shape oxide or through the drain via the lateral portion of the L-shape oxide. The erasing of the left bit is similar to the right bit. Alternatively, using the right bit as an example, one technique of erasing is to apply a negative potential to the
gate 206 a and a positive potential to the drain, simultaneously, such that electron tunneling occurs from the charge trapping spacer to the drain. The present invention may be used for EPROMs that are electrically programmed, but for erasing, EPROMs require exposure to ultraviolet (UV) light. These devices are constructed with windows transparent to UV light to allow the die to be exposed for erasing. The erasing mode includes erasing the binary state by removing charge from the first spacer by exposing the device in UV environment; and erasing the binary state by removing charge from the second spacer by exposing the device in UV environment. - As will be understood by persons skilled in the art, the foregoing preferred embodiment of the present invention is illustrative of the present invention rather than limiting the present invention. Having described the invention in connection with a preferred embodiment, modification will now suggest itself to those skilled in the art. Thus, the invention is not to be limited to this embodiment, but rather the invention is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims, the scope of which should be accorded the broadest interpretation so as to encompass all such modifications and similar structures.
- While the preferred embodiment of the invention has been illustrated and described, it will be appreciated that various changes can be made therein without departing from the spirit and scope of the invention.
Claims (7)
1. A method for manufacturing a nonvolatile memory capable of storing multi-bits binary information on a semiconductor substrate, said method comprising the steps of:
forming an oxide on said semiconductor substrate;
forming a conductive layer on said oxide layer;
patterning said conductive layer to form a gate structure to act as a control gate;
forming a first isolation layer over said gate structure;
forming a second isolation layer over said first isolation layer;
performing an etching to etch said second isolation layer and said first isolation layer, thereby forming a L-shape structure attached on sidewall of said gate structure and spacers on said L-shape structure, wherein said spacers functions as floating gates;
performing an ion implantation using said gate structure and said spacer as a mask to form a first and a second doped regions in said semiconductor substrate adjacent to said spacers, wherein a channel under said gate structure keeps a distance from said first and said second doped regions.
2. The method of claim 1 , further comprising forming silicide material on said gate structure and said source and drain regions.
3. The method of claim 1 , wherein said spacer is formed by an anisotropical etching.
4. The method of claim 1 , wherein said first isolation layer includes SiO2 or HfO2.
5. The method of claim 1 , wherein said second isolation layer includes nitride.
6. The method of claim 1 , wherein said silicide material includes TiSi2, CoSi2 or NiSi.
7 - 20. (Cancelled)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/895,001 US20040256661A1 (en) | 2003-01-06 | 2004-07-20 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/338,108 US6740927B1 (en) | 2003-01-06 | 2003-01-06 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
US10/763,773 US6903968B2 (en) | 2003-01-06 | 2004-01-22 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
US10/895,001 US20040256661A1 (en) | 2003-01-06 | 2004-07-20 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/763,773 Division US6903968B2 (en) | 2003-01-06 | 2004-01-22 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040256661A1 true US20040256661A1 (en) | 2004-12-23 |
Family
ID=32312337
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/338,108 Expired - Lifetime US6740927B1 (en) | 2003-01-06 | 2003-01-06 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
US10/763,773 Expired - Fee Related US6903968B2 (en) | 2003-01-06 | 2004-01-22 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
US10/895,001 Abandoned US20040256661A1 (en) | 2003-01-06 | 2004-07-20 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/338,108 Expired - Lifetime US6740927B1 (en) | 2003-01-06 | 2003-01-06 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
US10/763,773 Expired - Fee Related US6903968B2 (en) | 2003-01-06 | 2004-01-22 | Nonvolatile memory capable of storing multibits binary information and the method of forming the same |
Country Status (1)
Country | Link |
---|---|
US (3) | US6740927B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080123430A1 (en) * | 2006-06-29 | 2008-05-29 | Applied Intellectual Property Co., Ltd. | Non-volatile memory unit and array |
US20090027942A1 (en) * | 2004-04-26 | 2009-01-29 | Applied Interllectual Properties | Semiconductor memory unit and array |
Families Citing this family (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004342927A (en) * | 2003-05-16 | 2004-12-02 | Sharp Corp | Semiconductor memory device and portable electronic equipment |
JP2004342281A (en) * | 2003-05-19 | 2004-12-02 | Sharp Corp | Semiconductor memory device having simultaneous read and write function, and microprocessor device |
JP2004342275A (en) * | 2003-05-19 | 2004-12-02 | Sharp Corp | Programming method for nonvolatile memory device, semiconductor memory device, and portable electronic device provided with the same |
JP2004349341A (en) * | 2003-05-20 | 2004-12-09 | Sharp Corp | Semiconductor storage element, semiconductor device, their manufacturing methods, portable electronic equipment, and ic card |
JP2004348789A (en) * | 2003-05-20 | 2004-12-09 | Sharp Corp | Semiconductor memory device and portable electronic equipment |
JP2004348788A (en) * | 2003-05-20 | 2004-12-09 | Sharp Corp | Semiconductor memory device and portable electronic equipment |
US7057928B2 (en) * | 2003-07-08 | 2006-06-06 | Hewlett-Packard Development Company, L.P. | System and method for erasing high-density non-volatile fast memory |
CN1591823A (en) * | 2003-08-27 | 2005-03-09 | 上海宏力半导体制造有限公司 | Mfg. Method of increasing IC assembling density |
US7235848B2 (en) * | 2003-12-09 | 2007-06-26 | Applied Intellectual Properties Co., Ltd. | Nonvolatile memory with spacer trapping structure |
US7072210B2 (en) * | 2004-04-26 | 2006-07-04 | Applied Intellectual Properties Co., Ltd. | Memory array |
US7457154B2 (en) * | 2004-03-15 | 2008-11-25 | Applied Intellectual Properties Co., Ltd. | High density memory array system |
US20060094170A1 (en) * | 2004-10-29 | 2006-05-04 | Jeng Erik S | Memory capable of storing information and the method of forming and operating the same |
KR100571419B1 (en) * | 2004-12-23 | 2006-04-14 | 동부아남반도체 주식회사 | A semiconductor device with shallow trench isolation, and a manufacturing method thereof |
US7636257B2 (en) | 2005-06-10 | 2009-12-22 | Macronix International Co., Ltd. | Methods of operating p-channel non-volatile memory devices |
US7307882B2 (en) * | 2005-06-29 | 2007-12-11 | Macronix International Co., Ltd. | Non-volatile memory |
US7835196B2 (en) * | 2005-10-03 | 2010-11-16 | Nscore Inc. | Nonvolatile memory device storing data based on change in transistor characteristics |
US7483290B2 (en) * | 2007-02-02 | 2009-01-27 | Nscore Inc. | Nonvolatile memory utilizing hot-carrier effect with data reversal function |
US7518917B2 (en) * | 2007-07-11 | 2009-04-14 | Nscore Inc. | Nonvolatile memory utilizing MIS memory transistors capable of multiple store operations |
US7542341B2 (en) * | 2007-08-20 | 2009-06-02 | Nscore, Inc. | MIS-transistor-based nonvolatile memory device with verify function |
US7460400B1 (en) | 2007-08-22 | 2008-12-02 | Nscore Inc. | Nonvolatile memory utilizing MIS memory transistors with bit mask function |
US7463519B1 (en) | 2007-08-22 | 2008-12-09 | Nscore Inc. | MIS-transistor-based nonvolatile memory device for authentication |
US8369148B2 (en) | 2007-11-06 | 2013-02-05 | Macronix International Co., Ltd. | Operation methods for memory cell and array thereof immune to punchthrough leakage |
US7511999B1 (en) | 2007-11-06 | 2009-03-31 | Nscore Inc. | MIS-transistor-based nonvolatile memory with reliable data retention capability |
US7630247B2 (en) * | 2008-02-25 | 2009-12-08 | Nscore Inc. | MIS-transistor-based nonvolatile memory |
US7639546B2 (en) * | 2008-02-26 | 2009-12-29 | Nscore Inc. | Nonvolatile memory utilizing MIS memory transistors with function to correct data reversal |
US7733714B2 (en) | 2008-06-16 | 2010-06-08 | Nscore Inc. | MIS-transistor-based nonvolatile memory for multilevel data storage |
US7821806B2 (en) * | 2008-06-18 | 2010-10-26 | Nscore Inc. | Nonvolatile semiconductor memory circuit utilizing a MIS transistor as a memory cell |
US7791927B1 (en) * | 2009-02-18 | 2010-09-07 | Nscore Inc. | Mis-transistor-based nonvolatile memory circuit with stable and enhanced performance |
US8213247B2 (en) * | 2009-11-16 | 2012-07-03 | Nscore Inc. | Memory device with test mechanism |
US8259505B2 (en) | 2010-05-28 | 2012-09-04 | Nscore Inc. | Nonvolatile memory device with reduced current consumption |
US8912080B2 (en) | 2011-01-12 | 2014-12-16 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of the semiconductor device |
US20120178224A1 (en) * | 2011-01-12 | 2012-07-12 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
JP5977523B2 (en) | 2011-01-12 | 2016-08-24 | 株式会社半導体エネルギー研究所 | Method for manufacturing transistor |
US8536571B2 (en) | 2011-01-12 | 2013-09-17 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US8451657B2 (en) | 2011-02-14 | 2013-05-28 | Nscore, Inc. | Nonvolatile semiconductor memory device using MIS transistor |
US9425267B2 (en) * | 2013-03-14 | 2016-08-23 | Freescale Semiconductor, Inc. | Transistor with charge enhanced field plate structure and method |
US9159404B2 (en) | 2014-02-26 | 2015-10-13 | Nscore, Inc. | Nonvolatile memory device |
KR102169634B1 (en) * | 2014-09-30 | 2020-10-23 | 삼성전자주식회사 | Nonvolatile memory device |
US9484072B1 (en) | 2015-10-06 | 2016-11-01 | Nscore, Inc. | MIS transistors configured to be placed in programmed state and erased state |
US9966141B2 (en) * | 2016-02-19 | 2018-05-08 | Nscore, Inc. | Nonvolatile memory cell employing hot carrier effect for data storage |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5200351A (en) * | 1989-10-23 | 1993-04-06 | Advanced Micro Devices, Inc. | Method of fabricating field effect transistors having lightly doped drain regions |
US5338952A (en) * | 1991-06-07 | 1994-08-16 | Sharp Kabushiki Kaisha | Non-volatile memory |
US6144062A (en) * | 1997-03-19 | 2000-11-07 | Hitachi, Ltd. | Semiconductor device having thin electrode layer adjacent gate insulator and method of manufacture |
US6329687B1 (en) * | 2000-01-27 | 2001-12-11 | Advanced Micro Devices, Inc. | Two bit flash cell with two floating gate regions |
US6531350B2 (en) * | 2001-02-22 | 2003-03-11 | Halo, Inc. | Twin MONOS cell fabrication method and array organization |
US20030067030A1 (en) * | 2001-03-29 | 2003-04-10 | Fujitsu Limited | Non-volatile semiconductor memory and its driving method |
US6596590B1 (en) * | 1997-04-25 | 2003-07-22 | Nippon Steel Corporation | Method of making multi-level type non-volatile semiconductor memory device |
US20030178671A1 (en) * | 2002-03-20 | 2003-09-25 | Fujitsu Limited | Semiconductor memory device and manufacturing method thereof |
US20040004863A1 (en) * | 2002-07-05 | 2004-01-08 | Chih-Hsin Wang | Nonvolatile electrically alterable memory device and array made thereby |
US6714454B2 (en) * | 1999-12-10 | 2004-03-30 | Yueh Yale Ma | Method of operation of a dual-bit double-polysilicon source-side injection flash EEPROM cell |
US6734055B1 (en) * | 2002-11-15 | 2004-05-11 | Taiwan Semiconductor Manufactoring Company | Multi-level (4 state/2-bit) stacked gate flash memory cell |
US6756271B1 (en) * | 2002-03-12 | 2004-06-29 | Halo Lsi, Inc. | Simplified twin monos fabrication method with three extra masks to standard CMOS |
US6774432B1 (en) * | 2003-02-05 | 2004-08-10 | Advanced Micro Devices, Inc. | UV-blocking layer for reducing UV-induced charging of SONOS dual-bit flash memory devices in BEOL |
US6777757B2 (en) * | 2002-04-26 | 2004-08-17 | Kilopass Technologies, Inc. | High density semiconductor memory cell and memory array using a single transistor |
US6799256B2 (en) * | 2002-04-12 | 2004-09-28 | Advanced Micro Devices, Inc. | System and method for multi-bit flash reads using dual dynamic references |
-
2003
- 2003-01-06 US US10/338,108 patent/US6740927B1/en not_active Expired - Lifetime
-
2004
- 2004-01-22 US US10/763,773 patent/US6903968B2/en not_active Expired - Fee Related
- 2004-07-20 US US10/895,001 patent/US20040256661A1/en not_active Abandoned
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5200351A (en) * | 1989-10-23 | 1993-04-06 | Advanced Micro Devices, Inc. | Method of fabricating field effect transistors having lightly doped drain regions |
US5338952A (en) * | 1991-06-07 | 1994-08-16 | Sharp Kabushiki Kaisha | Non-volatile memory |
US6144062A (en) * | 1997-03-19 | 2000-11-07 | Hitachi, Ltd. | Semiconductor device having thin electrode layer adjacent gate insulator and method of manufacture |
US6596590B1 (en) * | 1997-04-25 | 2003-07-22 | Nippon Steel Corporation | Method of making multi-level type non-volatile semiconductor memory device |
US6714454B2 (en) * | 1999-12-10 | 2004-03-30 | Yueh Yale Ma | Method of operation of a dual-bit double-polysilicon source-side injection flash EEPROM cell |
US6329687B1 (en) * | 2000-01-27 | 2001-12-11 | Advanced Micro Devices, Inc. | Two bit flash cell with two floating gate regions |
US6531350B2 (en) * | 2001-02-22 | 2003-03-11 | Halo, Inc. | Twin MONOS cell fabrication method and array organization |
US20030067030A1 (en) * | 2001-03-29 | 2003-04-10 | Fujitsu Limited | Non-volatile semiconductor memory and its driving method |
US6756271B1 (en) * | 2002-03-12 | 2004-06-29 | Halo Lsi, Inc. | Simplified twin monos fabrication method with three extra masks to standard CMOS |
US20030178671A1 (en) * | 2002-03-20 | 2003-09-25 | Fujitsu Limited | Semiconductor memory device and manufacturing method thereof |
US6799256B2 (en) * | 2002-04-12 | 2004-09-28 | Advanced Micro Devices, Inc. | System and method for multi-bit flash reads using dual dynamic references |
US6777757B2 (en) * | 2002-04-26 | 2004-08-17 | Kilopass Technologies, Inc. | High density semiconductor memory cell and memory array using a single transistor |
US20040004863A1 (en) * | 2002-07-05 | 2004-01-08 | Chih-Hsin Wang | Nonvolatile electrically alterable memory device and array made thereby |
US6734055B1 (en) * | 2002-11-15 | 2004-05-11 | Taiwan Semiconductor Manufactoring Company | Multi-level (4 state/2-bit) stacked gate flash memory cell |
US6774432B1 (en) * | 2003-02-05 | 2004-08-10 | Advanced Micro Devices, Inc. | UV-blocking layer for reducing UV-induced charging of SONOS dual-bit flash memory devices in BEOL |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090027942A1 (en) * | 2004-04-26 | 2009-01-29 | Applied Interllectual Properties | Semiconductor memory unit and array |
US20080123430A1 (en) * | 2006-06-29 | 2008-05-29 | Applied Intellectual Property Co., Ltd. | Non-volatile memory unit and array |
Also Published As
Publication number | Publication date |
---|---|
US6740927B1 (en) | 2004-05-25 |
US20040151021A1 (en) | 2004-08-05 |
US6903968B2 (en) | 2005-06-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6903968B2 (en) | Nonvolatile memory capable of storing multibits binary information and the method of forming the same | |
US6674120B2 (en) | Nonvolatile semiconductor memory device and method of operation thereof | |
JP4923318B2 (en) | Nonvolatile semiconductor memory device and operation method thereof | |
US6885072B1 (en) | Nonvolatile memory with undercut trapping structure | |
US6406960B1 (en) | Process for fabricating an ONO structure having a silicon-rich silicon nitride layer | |
KR100634266B1 (en) | Non-volatile memory device, method of manufacturing the same and method of operating the same | |
US7391078B2 (en) | Non-volatile memory and manufacturing and operating method thereof | |
KR101136140B1 (en) | Bitline implant utilizing dual poly | |
US6808989B2 (en) | Self-aligned floating gate flash cell system and method | |
US6794711B2 (en) | Non-volatile memory device having select transistor structure and SONOS cell structure and method for fabricating the device | |
US6046086A (en) | Method to improve the capacity of data retention and increase the coupling ratio of source to floating gate in split-gate flash | |
JPH10189776A (en) | Nonvolatile semiconductor memory and fabrication thereof | |
US7563676B2 (en) | NOR-type flash memory cell array and method for manufacturing the same | |
US7235848B2 (en) | Nonvolatile memory with spacer trapping structure | |
KR100806787B1 (en) | Method of Manufacturing Flash Semiconductor Device | |
US6008087A (en) | Method to form high density NAND structure nonvolatile memories | |
US20110169069A1 (en) | Hto offset and bl trench process for memory device to improve device performance | |
US20080237682A1 (en) | Semiconductor memory with conductive carbon | |
US6242773B1 (en) | Self-aligning poly 1 ono dielectric for non-volatile memory | |
US6620687B2 (en) | Method of making non-volatile memory with sharp corner | |
WO2001017031A1 (en) | Easy shrinkable novel non-volatile semiconductor memory cell utilizing split dielectric floating gate and method for making same | |
US20060039200A1 (en) | Non-volatile memory cell, fabrication method and operating method thereof | |
US6091100A (en) | High density NAND structure nonvolatile memories | |
KR100660022B1 (en) | 2-bit non-volatile memory device and method of manufacturing the same | |
KR100731077B1 (en) | Method for forming common source line in nor-type flash memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |