US20050006786A1 - Semiconductor device and method of fabricating the same - Google Patents

Semiconductor device and method of fabricating the same Download PDF

Info

Publication number
US20050006786A1
US20050006786A1 US10/915,431 US91543104A US2005006786A1 US 20050006786 A1 US20050006786 A1 US 20050006786A1 US 91543104 A US91543104 A US 91543104A US 2005006786 A1 US2005006786 A1 US 2005006786A1
Authority
US
United States
Prior art keywords
substrate
semiconductor chips
resin
silicon interposer
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/915,431
Inventor
Kanako Sawada
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US10/915,431 priority Critical patent/US20050006786A1/en
Publication of US20050006786A1 publication Critical patent/US20050006786A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5385Assembly of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83192Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • This invention relates to semiconductor devices of the multiple chip mount type with a plurality of semiconductor chips mounted on or above a substrate.
  • the invention also relates to methodology of fabricating the multi-chip type semiconductor devices.
  • Si-IP silicon interposer
  • a semiconductor device comprises a first substrate with wiring formed thereon, a second substrate mounted above the first substrate with a conductive plug buried in the second substrate to penetrate between upper and lower surfaces thereof, a plurality of semiconductor chips mounted above the second substrate and having a terminal electrode as electrically connected to the first substrate through the conductive plug of the second substrate, and a resin buried in an empty space between adjacent ones of the plurality of semiconductor chips.
  • a method of fabricating a semiconductor device comprises mounting above a first substrate with wiring formed thereon a second substrate with a conductive plug buried therein to penetrate between upper and lower surfaces thereof, mounting above said second substrate a plurality of semiconductor chips having a terminal electrode as electrically connected through said conductive plug to said wiring, and burying a resin in an empty space between adjacent ones of said plurality of semiconductor chips.
  • FIG. 1 is a drawing showing a cross-sectional structure of a semiconductor device in accordance with an embodiment 1 of this invention.
  • FIG. 2 is a diagram showing a perspective view of a notched specimen for use in compact tension tests, for explanation of an effect of the embodiment 1 of this invention.
  • FIG. 3A is a cross-sectional diagram showing a process step of forming a hole of a silicon interposer and a wiring groove of the embodiment.
  • FIG. 3B is a sectional diagram showing a step of forming a dielectric film of the silicon interposer of the embodiment.
  • FIG. 3C is a sectional diagram showing a metal burying step of the silicon interposer of the embodiment.
  • FIG. 3D is a sectional diagram showing a grinding, polishing step of the silicon interposer of the embodiment.
  • FIG. 3E is a sectional diagram showing a dielectric film fabrication step of the silicon interposer of the embodiment.
  • FIG. 4A is a sectional diagram showing a silicon interposer mounting step of the embodiment.
  • FIG. 4B is a sectional diagram showing a semiconductor chip mounting step of the embodiment.
  • FIG. 4C is a sectional diagram showing a step of burying resin material between semiconductor chips of the embodiment.
  • FIG. 5A is a sectional diagram for explanation of a semiconductor chip mounting step in accordance with an embodiment 2 of the invention.
  • FIG. 5B is a sectional diagram for explanation of a semiconductor chip mount step in accordance with the embodiment.
  • FIG. 6 is a sectional diagram of a semiconductor device in accordance with an embodiment 3.
  • FIG. 7 is a sectional diagram of a semiconductor device in accordance with an embodiment 4.
  • FIG. 8 is a sectional diagram of a multi-chip semiconductor device in accordance with an example for comparison purposes.
  • FIG. 9A is a diagram showing one possible form of a warped state occurring at low temperatures due to thermal stress of the semiconductor device shown in FIG. 8 when this device is regarded as a laminate plate with a multilayer structure.
  • FIG. 9B is a diagram showing a form of the warped state occurring at high temperatures due to thermal stress of the semiconductor device shown in FIG. 8 when this device is regarded as a multilayer plate.
  • FIG. 10A is a diagram showing one possible form of the semiconductor device shown in FIG. 8 upon generation of a crack therein at low temperatures.
  • FIG. 10B is a diagram showing another form of the semiconductor device shown in FIG. 8 when cracked at high temperatures.
  • FIG. 1 illustrates, in cross-section, a structure of a semiconductor device in accordance with an embodiment of this invention.
  • This device includes a dielectric substrate 11 for use as an underlay or base substrate.
  • An intermediate substrate 12 made for example of silicon is mounted above the dielectric substrate 11 .
  • This silicon substrate 12 is for use as a repeater or interexchange substrate as will be referred to as “silicon interposer” hereinafter.
  • Si-IP silicon interposer
  • each semiconductor chip 13 thus mounted has its terminal electrodes which are connected through conductive plugs of the silicon interposer 12 to corresponding ones of the wiring leads of dielectric substrate 11 .
  • bumps are used to connect between the dielectric substrate 11 and the silicon interposer 12 and also between the silicon interposer 12 and the semiconductor chips 13 .
  • a chosen resin material 14 is sealed between the dielectric substrate 11 and silicon interposer 12 ; similarly, a resin 15 is between the silicon interposer 12 and semiconductor chips 13 .
  • an empty space or gap between neighboring semiconductor chips 13 also is filled with resin material 16 . Burying the resin 16 in the gap of semiconductor chips 13 as mounted on the silicon interposer 12 in this way results in that the silicon interposer 12 is enhanced in its resistance to cracking due to thermal stress-say, anti-cracking property. This point will be explained in detail below.
  • FIG. 8 An explanation will first be given of a semiconductor device which is for use as an example for mere comparison purposes, called comparative example.
  • a semiconductor chip-mounting structure is depicted in FIG. 8 .
  • This example has a three-layer structure including a base substrate 1 and an intermediate silicon interposer substrate 2 with a plurality of semiconductor chips 3 mounted on the silicon interposer 2 .
  • This multi-chip semiconductor device is to be mounted on a mother board (not shown) after attachment of a heat-sink cap or else in the event that this device is in practical use.
  • a resin 4 is sandwiched for sealing purposes between the substrate 1 and the silicon interposer 2 and also between the silicon interposer 2 and each semiconductor chip 3 .
  • One typical fabrication method of it is as follows. Firstly, attach by bonding the silicon interposer 2 onto the dielectric substrate 1 . Then, use an underfill material or agent to seal by resin between the substrate 1 and silicon interposer 2 . Next, cure the resin. Further, bond multiple chips 3 thereon; then, apply resin-sealing thereto by underfill material, thus curing the resin.
  • Si-IP silicon interposer
  • more than one conductive plug is buried in the form of penetration between the upper and lower surfaces of it.
  • a typical approach to burying such interconnect plug is to employ a method having the steps of first defining ultrafine holes by etching in the surface of a Si substrate, burying a metal therein, and thereafter performing polishing to permit the bottom face of each conductive plug to be exposed from the back surface of the Si substrate.
  • polishing to permit the bottom face of each conductive plug to be exposed from the back surface of the Si substrate.
  • the semiconductor device with multiple semiconductor chips mounted on the silicon interposer in the manner stated above is such that each of the constituent layers must be different in thermal expansion coefficient from the others, resulting in occurrence of thermal stress therein.
  • the silicon interposer which is thin and brittle-i.e. hard and easily crackable-among the three layers involved, is high in the risk of cracking upon application of a load such as temperature cycles.
  • a laminated or multilayered plate can experience unwanted curving distortion, called the warp, due to the presence of thermal stress. For instance, at low temperatures, a “convex” warp takes place as shown in FIG. 9A ; at high temperatures, a “concave” warp occurs as shown in FIG. 9B .
  • the silicon interposer with multiple chips mounted thereon its chip-mounting portions will hardly crack. This can be said because such chip mount portions stay high in physical strength or stiffness due to the fact that semiconductor chips thicker than the silicon interposer and the underfill material are mounted at these portions. For this reason, the stress is locally concentrated to a silicon interposer portion at part corresponding to a gap between adjacent chips.
  • the mechanism of crack generation of the silicon interposer used in the structure of the semiconductor device in accordance with the comparative example discussed above with reference to FIGS. 10A and 10B is much similar to the extension or “growth” of a crack fissure of a compact tension test specimem for use in fracture mechanics, which is shown in FIG. 2 .
  • This specimem being tested has its top surface in which a cutaway groove 201 is formed.
  • Groove 201 has its bottom at which a crack 202 is present.
  • a plain-strain fracture toughness value KIC is used to represent the extendability of a crack of this specimen being tested.
  • Equation (1) in order to make the specimem with its fracture toughness value KIC, the load required increases with an increase in a specimem thickness B and also with a decrease in length or distance “a” spanning from the load-applied position of a cutaway portion (notch) up to the tip of a crack.
  • the structures shown in FIGS. 10A-10B are such that the empty space or gap between neighboring semiconductor chips corresponds to the cutaway groove 201 of the specimem shown in FIG. 2 .
  • a crack growth mechanism of the specimem that a crack tends to generate and grow up in the silicon interposer from its gap space portion.
  • any crackable surface portion of the silicon interposer 12 is fully covered with the buried resin 16 resulting in the absence of cutaway grooves therein. Accordingly, the silicon interposer 12 may be noticeably improved in anti-cracking property.
  • the semiconductor chip mounted are less in planar layout pitch, there are no margins for creation of an elastic distortion which serves to suppresses or “relaxes” the thermal stress among the semiconductor chips, resulting in cracks being easily occurrable. Consequently, expected effects and advantages become greater in particular in case the semiconductor chip mount pitch is as small as 1 mm or less.
  • chip mount pitch becomes 1 mm or less.
  • the layout interval or pitch between laterally adjacent semiconductor chips must be set as small as possible. The result of this is a semiconductor device of the structure with chip mount pitch (i.e. the width of an empty space between semiconductor chips) being set at 1 mm or less.
  • FIGS. 3A through 3E illustrate, in cross-section, some major process steps in the manufacture of the silicon interposer 12 stated supra.
  • etching to the top surface of a silicon substrate 120 to thereby define a hole 121 therein.
  • Cu copper
  • the dielectric film 123 is a chemical vapor deposition (CVD) oxide film, by way of example.
  • CVD chemical vapor deposition
  • This metal 124 is for use as a conductive plug and an interconnect wiring lead(s). In case this metal burying process is performed by plating techniques, a process is necessary of forming a seed layer on a top surface of the dielectric film 123 , although this seed layer is not depicted herein.
  • FIGS. 4A to 4 C depict, in cross-section, major steps in the process of mounting semiconductor chips by using the silicon interposer 12 thus obtained in the way stated above.
  • This bonding and resin sealing processes may be arranged so that an underfill resin material is sealed by use of capillarity after completion of the bonding; or alternatively, bonding and sealing are done simultaneously while letting a non-flow underfill material and/or a film-shaped resin be mounted in advance or “pre-mounted” on the substrate. Thereafter, perform after-cure treatment of the resin. This curing may alternatively be done at a later resin cure step in an all-at-once fashion.
  • FIG. 4B mount multiple semiconductor chips 13 on the silicon interposer 12 .
  • This process step also is similar to the step of mounting the silicon interposer 12 to the substrate 11 in that any empty space between them is filled with resin material 15 for sealing purposes.
  • the chip 13 and/or the silicon interposer 12 is/are such that a bump 22 is formed at the individual terminal electrode thereof.
  • This bonding and resin sealing processes may be arranged so that an underfill resin material is sealed by use of capillarity after completion of the bonding; or alternatively, bonding and sealing are done simultaneously while letting a non-flow underfill material and/or a film-shaped resin be pre-mounted on the substrate. Thereafter, perform after-cure treatment of the resin.
  • the process up to the step of bonding a silicon interposer 12 onto a dielectric substrate 11 followed by resin sealing is the same as that of the previous embodiment.
  • the step of mounting semiconductor chips 13 onto the silicon interposer 12 is as follows. As shown in FIG. 5A , place a painted film or sheet-like resin material 15 on the silicon interposer 12 prior to execution of bonding. This resin film or sheet 15 is thicker than its inherently required thickness for semiconductor chip sealing purposes. And, when bonding the individual semiconductor chip 13 , extruded portions of the resin 16 from the bottom of semiconductor chip 13 is filled into a gap space between adjacent semiconductor chips 13 as shown in FIG. 5B .
  • FIG. 6 shows a cross-sectional view of a semiconductor device in accordance with an embodiment 3 of this invention. Parts or components corresponding to those of the embodiment 1 shown in FIG. 1 are referenced with the same reference characters, and a detailed explanation thereof is omitted.
  • the semiconductor device in accordance with the embodiment 3 has at a portion a structure with semiconductor chips mounted and multilayered into a three-stage form-say, partial three-layer lamination structure.
  • a number of semiconductor chips 13 are mounted on and above a silicon interposer 12 .
  • a pair of neighboring semiconductor chips 13 ( 13 a , 13 b ) is arranged so that two semiconductor chips 17 are stacked or laminated above one semiconductor chip 13 a to thereby form a laminate body 19 a while letting two semiconductor chips 17 be stacked above the remaining semiconductor chip 13 b of the chip pair to thereby form a laminate body 19 b .
  • Resin 16 is buried in an empty space or gap between these laminate bodies 19 a , 19 b.
  • the gap between the laminate bodies 19 a - 19 b becomes greater in depth when compared to the case of FIG. 1 . This would result in an increase in influenceability of cutaway effects. In view of this, filling the gap between the laminate bodies 19 a - b with the buried resin 16 makes it possible to prevent or at least greatly suppress crack creation.
  • the laminate bodies are made up of mere two units, the inventive concepts as disclosed herein may also be applicable to the case of more than three laminate bodies used.
  • the inventive concepts as disclosed herein may also be applicable to the case of more than three laminate bodies used.
  • resin is buried into a gap between this body and the laminate body 19 b .
  • the above-stated semiconductor chips are organized into the three-layer structure, this multilayer structure may alternatively be modified into a two-layer or four-layer structure when a need arises.
  • FIG. 7 shows a sectional view of a semiconductor device in accordance with the embodiment 4. Parts or components corresponding to those of the embodiment 1 shown in FIG. 1 are referenced with the same reference characters, and a detailed explanation thereof is omitted.
  • the semiconductor device of the embodiment 4 is arranged to have a semiconductor chip 17 atop a pair of neighboring semiconductor chips 13 .
  • This chip 17 is laid out in such a manner as to bridge between two laterally adjacent chips 13 a , 13 b .
  • chip 17 has its a side edge overlying one chip 13 a and an opposite side edge overlying the other chip 13 b . With such an arrangement, it is possible to further enhance the resistance to cracking or anti-crack property at a specific portion of the silicon interposer 12 which lies between the semiconductor chips 13 .
  • the semiconductor chip for example, chip 13 a and 13 b ) on which another semiconductor chip is located has the (almost) same thickness as that of the silicon interposer 12 in the embodiments 3 and 4.
  • the second substrate in which more than one conductive plug penetrating between its upper and lower surfaces is buried is employed as the silicon interposer 12 .
  • the second substrate is less in thickness (e.g. 50 ⁇ m) and is made of relatively brittle material, these embodiments may be applied thereto while not limiting to silicon.
  • a typical example of such material is glass and ceramic.

Abstract

A semiconductor device is disclosed which has a first substrate with wiring formed thereon, a second substrate mounted above the first substrate with a conductive plug buried in the second substrate to penetrate between upper and lower surfaces thereof, a plurality of semiconductor chips mounted above the second substrate and having a terminal electrode as electrically connected to the first substrate through the conductive plug of the second substrate, and a resin buried in an empty space or gap between adjacent ones of the plurality of semiconductor chips.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2002-055285, filed on Mar. 1, 2002, the entire content of which is incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • This invention relates to semiconductor devices of the multiple chip mount type with a plurality of semiconductor chips mounted on or above a substrate. The invention also relates to methodology of fabricating the multi-chip type semiconductor devices.
  • 2. Description of Related Art
  • In recent years, multi-chip semiconductor devices with a plurality of semiconductor chips mounted on a substrate are becoming more and more important. Use of such multi-chip semiconductor devices is aimed at enhancement of performance and reliability of the equipment. Especially, in order to connect together a plurality of multi-pin/ultrafine-pitch semiconductor chips while permitting them to offer high-speed signal transmission capabilities, what is called the silicon interposer (Si-IP) technology attracts the attention of skilled persons, which employs a silicon substrate for use as an intermediate repeater or interexchange substrate that is interposed between an underlying base substrate and an overlying semiconductor chip or chips. A typical silicon interposer substrate is arranged so that more than one conductive through-going plug which penetrates between the upper and lower surfaces is buried to thereby achieve electrical interconnection between the semiconductor chip(s) being mounted thereon and the base or “underlay” substrate.
  • SUMMARY OF THE INVENTION
  • In accordance with one aspect of this invention, a semiconductor device comprises a first substrate with wiring formed thereon, a second substrate mounted above the first substrate with a conductive plug buried in the second substrate to penetrate between upper and lower surfaces thereof, a plurality of semiconductor chips mounted above the second substrate and having a terminal electrode as electrically connected to the first substrate through the conductive plug of the second substrate, and a resin buried in an empty space between adjacent ones of the plurality of semiconductor chips.
  • In accordance with another aspect of the invention, a method of fabricating a semiconductor device comprises mounting above a first substrate with wiring formed thereon a second substrate with a conductive plug buried therein to penetrate between upper and lower surfaces thereof, mounting above said second substrate a plurality of semiconductor chips having a terminal electrode as electrically connected through said conductive plug to said wiring, and burying a resin in an empty space between adjacent ones of said plurality of semiconductor chips.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a drawing showing a cross-sectional structure of a semiconductor device in accordance with an embodiment 1 of this invention.
  • FIG. 2 is a diagram showing a perspective view of a notched specimen for use in compact tension tests, for explanation of an effect of the embodiment 1 of this invention.
  • FIG. 3A is a cross-sectional diagram showing a process step of forming a hole of a silicon interposer and a wiring groove of the embodiment.
  • FIG. 3B is a sectional diagram showing a step of forming a dielectric film of the silicon interposer of the embodiment.
  • FIG. 3C is a sectional diagram showing a metal burying step of the silicon interposer of the embodiment.
  • FIG. 3D is a sectional diagram showing a grinding, polishing step of the silicon interposer of the embodiment.
  • FIG. 3E is a sectional diagram showing a dielectric film fabrication step of the silicon interposer of the embodiment.
  • FIG. 4A is a sectional diagram showing a silicon interposer mounting step of the embodiment.
  • FIG. 4B is a sectional diagram showing a semiconductor chip mounting step of the embodiment.
  • FIG. 4C is a sectional diagram showing a step of burying resin material between semiconductor chips of the embodiment.
  • FIG. 5A is a sectional diagram for explanation of a semiconductor chip mounting step in accordance with an embodiment 2 of the invention.
  • FIG. 5B is a sectional diagram for explanation of a semiconductor chip mount step in accordance with the embodiment.
  • FIG. 6 is a sectional diagram of a semiconductor device in accordance with an embodiment 3.
  • FIG. 7 is a sectional diagram of a semiconductor device in accordance with an embodiment 4.
  • FIG. 8 is a sectional diagram of a multi-chip semiconductor device in accordance with an example for comparison purposes.
  • FIG. 9A is a diagram showing one possible form of a warped state occurring at low temperatures due to thermal stress of the semiconductor device shown in FIG. 8 when this device is regarded as a laminate plate with a multilayer structure.
  • FIG. 9B is a diagram showing a form of the warped state occurring at high temperatures due to thermal stress of the semiconductor device shown in FIG. 8 when this device is regarded as a multilayer plate.
  • FIG. 10A is a diagram showing one possible form of the semiconductor device shown in FIG. 8 upon generation of a crack therein at low temperatures.
  • FIG. 10B is a diagram showing another form of the semiconductor device shown in FIG. 8 when cracked at high temperatures.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Several illustrative embodiments of this invention will be explained with reference to the accompanying drawings below.
  • Embodiment 1
  • FIG. 1 illustrates, in cross-section, a structure of a semiconductor device in accordance with an embodiment of this invention. This device includes a dielectric substrate 11 for use as an underlay or base substrate. An intermediate substrate 12 made for example of silicon is mounted above the dielectric substrate 11. This silicon substrate 12 is for use as a repeater or interexchange substrate as will be referred to as “silicon interposer” hereinafter. On this silicon interposer (Si-IP) substrate 12, a plurality of semiconductor chips 13 are mounted. Laterally extending wiring leads for electrical interconnection are formed on the silicon interposer 12; in addition, conductive plugs are buried in the silicon interposer 12 so that each vertically goes through the silicon interposer 12 and penetrates between the upper and lower surfaces thereof as will be explained in detail later. Wiring leads and through-going plugs are formed on and in the dielectric substrate 11 also. And, each semiconductor chip 13 thus mounted has its terminal electrodes which are connected through conductive plugs of the silicon interposer 12 to corresponding ones of the wiring leads of dielectric substrate 11.
  • Practically, bumps are used to connect between the dielectric substrate 11 and the silicon interposer 12 and also between the silicon interposer 12 and the semiconductor chips 13. A chosen resin material 14 is sealed between the dielectric substrate 11 and silicon interposer 12; similarly, a resin 15 is between the silicon interposer 12 and semiconductor chips 13. Let a space gap 16 between laterally adjacent ones of the semiconductor chips 13 be as small as possible for high-speed signal transmission applications. For example, the chip gap measures 1 millimeter (mm) or less. And in the case of this embodiment, unlike the prior art, an empty space or gap between neighboring semiconductor chips 13 also is filled with resin material 16. Burying the resin 16 in the gap of semiconductor chips 13 as mounted on the silicon interposer 12 in this way results in that the silicon interposer 12 is enhanced in its resistance to cracking due to thermal stress-say, anti-cracking property. This point will be explained in detail below.
  • An explanation will first be given of a semiconductor device which is for use as an example for mere comparison purposes, called comparative example. Such a semiconductor chip-mounting structure is depicted in FIG. 8. This example has a three-layer structure including a base substrate 1 and an intermediate silicon interposer substrate 2 with a plurality of semiconductor chips 3 mounted on the silicon interposer 2. This multi-chip semiconductor device is to be mounted on a mother board (not shown) after attachment of a heat-sink cap or else in the event that this device is in practical use.
  • In the structure of FIG. 8, a resin 4 is sandwiched for sealing purposes between the substrate 1 and the silicon interposer 2 and also between the silicon interposer 2 and each semiconductor chip 3. One typical fabrication method of it is as follows. Firstly, attach by bonding the silicon interposer 2 onto the dielectric substrate 1. Then, use an underfill material or agent to seal by resin between the substrate 1 and silicon interposer 2. Next, cure the resin. Further, bond multiple chips 3 thereon; then, apply resin-sealing thereto by underfill material, thus curing the resin.
  • Although during resin sealing processes a resin-injection technique utilizing capillary action was employed after completion of the bonding process in the prior art, an alternative method has recently been developed which performs the bonding and sealing processes simultaneously in such a way as to perform deposition of a coating film of non-flow underfill material and disposal of a resin sheet prior to the bonding and then perform chip-bonding from above them.
  • In the silicon interposer (Si-IP), more than one conductive plug is buried in the form of penetration between the upper and lower surfaces of it. A typical approach to burying such interconnect plug is to employ a method having the steps of first defining ultrafine holes by etching in the surface of a Si substrate, burying a metal therein, and thereafter performing polishing to permit the bottom face of each conductive plug to be exposed from the back surface of the Si substrate. Thus, the resulting silicon interposer 2 becomes thinner.
  • The semiconductor device with multiple semiconductor chips mounted on the silicon interposer in the manner stated above is such that each of the constituent layers must be different in thermal expansion coefficient from the others, resulting in occurrence of thermal stress therein. In particular, the silicon interposer, which is thin and brittle-i.e. hard and easily crackable-among the three layers involved, is high in the risk of cracking upon application of a load such as temperature cycles.
  • A more practical explanation is as follows. Generally, a laminated or multilayered plate can experience unwanted curving distortion, called the warp, due to the presence of thermal stress. For instance, at low temperatures, a “convex” warp takes place as shown in FIG. 9A; at high temperatures, a “concave” warp occurs as shown in FIG. 9B. However, in the case of the silicon interposer with multiple chips mounted thereon, its chip-mounting portions will hardly crack. This can be said because such chip mount portions stay high in physical strength or stiffness due to the fact that semiconductor chips thicker than the silicon interposer and the underfill material are mounted at these portions. For this reason, the stress is locally concentrated to a silicon interposer portion at part corresponding to a gap between adjacent chips. The result of such stress concentration is that this portion is bent causing a crack 5 to easily occur as shown in FIG. 10A (at low temperatures) and FIG. 10B (high temperatures). Especially, in cases where the layout interval or pitch of the semiconductor chips being mounted decreases to 1 mm or less, that is, in the case of ultrafine chip-mount pitches, the silicon interposer becomes easily crackable because it no longer elastically bends while absorbing thermal stress between chips.
  • The mechanism of crack generation of the silicon interposer used in the structure of the semiconductor device in accordance with the comparative example discussed above with reference to FIGS. 10A and 10B is much similar to the extension or “growth” of a crack fissure of a compact tension test specimem for use in fracture mechanics, which is shown in FIG. 2. This specimem being tested has its top surface in which a cutaway groove 201 is formed. Groove 201 has its bottom at which a crack 202 is present. As known among those skilled in the art, a plain-strain fracture toughness value KIC is used to represent the extendability of a crack of this specimen being tested. This fracture toughness value is given as:
    KIC=(Pc/B·W 1/2)f(á)  (1)
    á=a/W,  f(á)=á 1/2(29.6−185.5á+655.7á 2−1017á3+638.9á 4).
    where Pc is the load the specimen sustains at the time of fracture.
  • It would be readily seen from Equation (1) that in order to make the specimem with its fracture toughness value KIC, the load required increases with an increase in a specimem thickness B and also with a decrease in length or distance “a” spanning from the load-applied position of a cutaway portion (notch) up to the tip of a crack. The structures shown in FIGS. 10A-10B are such that the empty space or gap between neighboring semiconductor chips corresponds to the cutaway groove 201 of the specimem shown in FIG. 2. Thus it is readily understandable from the analogy of the crack growth mechanism of the specimem that a crack tends to generate and grow up in the silicon interposer from its gap space portion. On the contrary, as in the embodiment device structure shown in FIG. 1, when the resin material 16 is buried in the gap space between the semiconductor chips 13, any crackable surface portion of the silicon interposer 12 is fully covered with the buried resin 16 resulting in the absence of cutaway grooves therein. Accordingly, the silicon interposer 12 may be noticeably improved in anti-cracking property. In particular, when the semiconductor chip mounted are less in planar layout pitch, there are no margins for creation of an elastic distortion which serves to suppresses or “relaxes” the thermal stress among the semiconductor chips, resulting in cracks being easily occurrable. Consequently, expected effects and advantages become greater in particular in case the semiconductor chip mount pitch is as small as 1 mm or less.
  • A brief explanation will be given of the reason why the chip mount pitch becomes 1 mm or less. In the case where signals are transmitted among the semiconductor chips at ultrahigh speeds, it is required to maximally shorten the wiring leads used for interconnection among these semiconductor chips. To do this, the layout interval or pitch between laterally adjacent semiconductor chips must be set as small as possible. The result of this is a semiconductor device of the structure with chip mount pitch (i.e. the width of an empty space between semiconductor chips) being set at 1 mm or less.
  • An explanation will next be given of a method of fabricating the semiconductor device of this embodiment.
  • FIGS. 3A through 3E illustrate, in cross-section, some major process steps in the manufacture of the silicon interposer 12 stated supra. First, as shown in FIG. 3A, apply etching to the top surface of a silicon substrate 120 to thereby define a hole 121 therein. In the case of forming by copper (Cu) burying techniques both a conductive plug to be later buried in this hole 121 and its associated wiring lead coupled thereto, further etch the silicon substrate 120 to form a wiring groove 122. Whereby, a dual damascene structure is obtained.
  • Next, as shown in FIG. 3B, form a dielectric film 123 on the substrate surface of the hole 121 and wiring groove 122 thus etched. The dielectric film 123 is a chemical vapor deposition (CVD) oxide film, by way of example. Then as shown in FIG. 3C, bury a metal 124 such as Cu or the like within the hole 121 and the wiring groove 122. This metal 124 is for use as a conductive plug and an interconnect wiring lead(s). In case this metal burying process is performed by plating techniques, a process is necessary of forming a seed layer on a top surface of the dielectric film 123, although this seed layer is not depicted herein. Note that in the case of forming the metal 124 by Cu-plating, a Cu layer is formed on the entire surface. In this case, let any unnecessary Cu layer be removed away by chemical-mechanical polishing (CMP) techniques, thus obtaining the structure of FIG. 3C.
  • Next as shown in FIG. 3D, apply polishing and rubbing processes to the bottom or back surface of the silicon substrate 120, causing the metal 124 for use as a conductive plug to be exposed to the back surface. Lastly, as shown in FIG. 3E, form a dielectric film 125 also on the back face of the silicon substrate 120 for improvement in reliability, resulting in only the conductive plug being exposed.
  • FIGS. 4A to 4C depict, in cross-section, major steps in the process of mounting semiconductor chips by using the silicon interposer 12 thus obtained in the way stated above. First, as shown in FIG. 4A, connect a prewired dielectric substrate 11 with wiring leads preformed thereon and the silicon interposer 12 together by bonding techniques; then, seal between them by a resin material 14. In order to perform such bonding with increased reliability, it is desirable that either one or both of the substrate 11 and the silicon interposer 12 is/are such that a bump 21 is formed at the individual terminal electrode thereof.
  • This bonding and resin sealing processes may be arranged so that an underfill resin material is sealed by use of capillarity after completion of the bonding; or alternatively, bonding and sealing are done simultaneously while letting a non-flow underfill material and/or a film-shaped resin be mounted in advance or “pre-mounted” on the substrate. Thereafter, perform after-cure treatment of the resin. This curing may alternatively be done at a later resin cure step in an all-at-once fashion.
  • Next, as shown in FIG. 4B, mount multiple semiconductor chips 13 on the silicon interposer 12. This process step also is similar to the step of mounting the silicon interposer 12 to the substrate 11 in that any empty space between them is filled with resin material 15 for sealing purposes. To perform bonding with increased reliability, it is desirable that the chip 13 and/or the silicon interposer 12 is/are such that a bump 22 is formed at the individual terminal electrode thereof. This bonding and resin sealing processes may be arranged so that an underfill resin material is sealed by use of capillarity after completion of the bonding; or alternatively, bonding and sealing are done simultaneously while letting a non-flow underfill material and/or a film-shaped resin be pre-mounted on the substrate. Thereafter, perform after-cure treatment of the resin.
  • Lastly as shown in FIG. 4C, dispense resin material 16 at a gap between adjacent ones of the multiple semiconductor chips 13 to thereby fill the gap with the resin. Further, apply after-curing to the resin. Principally the above-stated process up to this step is the process unique to this invention. Thereafter, any required components may be added in a way depending upon specifications of the semiconductor device, including but not limited to a cap for heat release and warp correction purposes.
  • Embodiment 2
  • Although in the above embodiment the resin filling to semiconductor chip bottoms and the resin filling into gaps or voids between adjacent semiconductor chips are done at separate steps, these may also be done at a single step. An embodiment employing such scheme will be explained with reference to FIGS. 5A and 5B below.
  • The process up to the step of bonding a silicon interposer 12 onto a dielectric substrate 11 followed by resin sealing is the same as that of the previous embodiment. The step of mounting semiconductor chips 13 onto the silicon interposer 12 is as follows. As shown in FIG. 5A, place a painted film or sheet-like resin material 15 on the silicon interposer 12 prior to execution of bonding. This resin film or sheet 15 is thicker than its inherently required thickness for semiconductor chip sealing purposes. And, when bonding the individual semiconductor chip 13, extruded portions of the resin 16 from the bottom of semiconductor chip 13 is filled into a gap space between adjacent semiconductor chips 13 as shown in FIG. 5B.
  • In this way, in case multiple chips to be mounted on the silicon interposer 12 are narrow in layout gap space, it is possible by controlling the amount of chip-sealing resin material to eliminate the step of filling the gap between semiconductor chips with the resin as buried therein.
  • Embodiment 3
  • FIG. 6 shows a cross-sectional view of a semiconductor device in accordance with an embodiment 3 of this invention. Parts or components corresponding to those of the embodiment 1 shown in FIG. 1 are referenced with the same reference characters, and a detailed explanation thereof is omitted. The semiconductor device in accordance with the embodiment 3 has at a portion a structure with semiconductor chips mounted and multilayered into a three-stage form-say, partial three-layer lamination structure.
  • More specifically, in the embodiment 3, a number of semiconductor chips 13 are mounted on and above a silicon interposer 12. A pair of neighboring semiconductor chips 13 (13 a, 13 b) is arranged so that two semiconductor chips 17 are stacked or laminated above one semiconductor chip 13 a to thereby form a laminate body 19 a while letting two semiconductor chips 17 be stacked above the remaining semiconductor chip 13 b of the chip pair to thereby form a laminate body 19 b. Resin 16 is buried in an empty space or gap between these laminate bodies 19 a, 19 b.
  • The gap between the laminate bodies 19 a-19 b becomes greater in depth when compared to the case of FIG. 1. This would result in an increase in influenceability of cutaway effects. In view of this, filling the gap between the laminate bodies 19 a-b with the buried resin 16 makes it possible to prevent or at least greatly suppress crack creation.
  • It should be noted that although in the embodiment 3 the laminate bodies are made up of mere two units, the inventive concepts as disclosed herein may also be applicable to the case of more than three laminate bodies used. For example, in case two semiconductor chips are stacked above the semiconductor chip 13 (13 c) to form a laminate body, resin is buried into a gap between this body and the laminate body 19 b. Also note that the above-stated semiconductor chips are organized into the three-layer structure, this multilayer structure may alternatively be modified into a two-layer or four-layer structure when a need arises.
  • Embodiment 4
  • Lastly, an embodiment 4 will be explained with reference to FIG. 7. This drawing shows a sectional view of a semiconductor device in accordance with the embodiment 4. Parts or components corresponding to those of the embodiment 1 shown in FIG. 1 are referenced with the same reference characters, and a detailed explanation thereof is omitted. The semiconductor device of the embodiment 4 is arranged to have a semiconductor chip 17 atop a pair of neighboring semiconductor chips 13. This chip 17 is laid out in such a manner as to bridge between two laterally adjacent chips 13 a, 13 b. In other words, chip 17 has its a side edge overlying one chip 13 a and an opposite side edge overlying the other chip 13 b. With such an arrangement, it is possible to further enhance the resistance to cracking or anti-crack property at a specific portion of the silicon interposer 12 which lies between the semiconductor chips 13.
  • It should be noted that the semiconductor chip (for example, chip 13 a and 13 b) on which another semiconductor chip is located has the (almost) same thickness as that of the silicon interposer 12 in the embodiments 3 and 4.
  • In the embodiments 1 to 4 stated supra, the second substrate in which more than one conductive plug penetrating between its upper and lower surfaces is buried is employed as the silicon interposer 12. However, in case the second substrate is less in thickness (e.g. 50 μm) and is made of relatively brittle material, these embodiments may be applied thereto while not limiting to silicon. A typical example of such material is glass and ceramic.
  • It has been stated that according to this invention, in multi-chip semiconductor device structures with a plurality of semiconductor chips mounted, it is possible by filling an empty space between adjacent semiconductor chips with the buried resin material to preclude or at least greatly suppress unwanted creation of cracks due to thermal stress.
  • While the present invention has been particularly shown and described with reference to the embodiments, it will be understood by those skilled in the art that various changes in form and in detail may be made without departing from the spirit, scope and teachings of the invention.

Claims (4)

1.-6. (Canceled)
7. A method of fabricating a semiconductor device comprising:
mounting above a first substrate with wiring formed thereon a second substrate with a conductive plug buried therein to penetrate between upper and lower surfaces thereof;
mounting above said second substrate a plurality of semiconductor chips having a terminal electrode as electrically connected through said conductive plug to said wiring; and
burying a resin in an empty space between adjacent ones of said plurality of semiconductor chips.
8. The method according to claim 7, further comprising:
performing resin sealing between said second substrate and said first substrate; and
performing resin sealing between said semiconductor chips and said second substrate.
9. The method according to claim 8, wherein
said burying the resin in the empty space between said plurality of semiconductor chips is done as a causing a resin component extruded during resin sealing between said second substrate and said semiconductor chips to fill said empty space.
US10/915,431 2002-03-01 2004-08-11 Semiconductor device and method of fabricating the same Abandoned US20050006786A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/915,431 US20050006786A1 (en) 2002-03-01 2004-08-11 Semiconductor device and method of fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2002055285A JP2003258189A (en) 2002-03-01 2002-03-01 Semiconductor device and method of manufacturing the same
JP2002-55285 2002-03-01
US10/375,146 US7045886B2 (en) 2002-03-01 2003-02-28 Semiconductor device and method of fabricating the same
US10/915,431 US20050006786A1 (en) 2002-03-01 2004-08-11 Semiconductor device and method of fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/375,146 Division US7045886B2 (en) 2002-03-01 2003-02-28 Semiconductor device and method of fabricating the same

Publications (1)

Publication Number Publication Date
US20050006786A1 true US20050006786A1 (en) 2005-01-13

Family

ID=28666162

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/375,146 Expired - Fee Related US7045886B2 (en) 2002-03-01 2003-02-28 Semiconductor device and method of fabricating the same
US10/915,431 Abandoned US20050006786A1 (en) 2002-03-01 2004-08-11 Semiconductor device and method of fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/375,146 Expired - Fee Related US7045886B2 (en) 2002-03-01 2003-02-28 Semiconductor device and method of fabricating the same

Country Status (2)

Country Link
US (2) US7045886B2 (en)
JP (1) JP2003258189A (en)

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040018305A1 (en) * 2002-04-15 2004-01-29 Pagano John Chris Apparatus for depositing a multilayer coating on discrete sheets
US20050176181A1 (en) * 1999-10-25 2005-08-11 Burrows Paul E. Method for edge sealing barrier films
US20050202646A1 (en) * 1999-10-25 2005-09-15 Burrows Paul E. Method for edge sealing barrier films
US20050227217A1 (en) * 2004-03-31 2005-10-13 Wilson Andrew D Template matching on interactive surface
US20050239294A1 (en) * 2002-04-15 2005-10-27 Rosenblum Martin P Apparatus for depositing a multilayer coating on discrete sheets
US20050277071A1 (en) * 2004-06-14 2005-12-15 Microsoft Corporation Method for controlling an intensity of an infrared source used to detect objects adjacent to an interactive display surface
US20060092170A1 (en) * 2004-10-19 2006-05-04 Microsoft Corporation Using clear-coded, see-through objects to manipulate virtual objects
US20060216951A1 (en) * 2003-04-11 2006-09-28 Lorenza Moro Method of making an encapsulated sensitive device
US20060244719A1 (en) * 2005-04-29 2006-11-02 Microsoft Corporation Using a light pointer for input on an interactive display surface
US20060289760A1 (en) * 2005-06-28 2006-12-28 Microsoft Corporation Using same optics to image, illuminate, and project
US20070046625A1 (en) * 2005-08-31 2007-03-01 Microsoft Corporation Input method for surface of interactive display
US20070196682A1 (en) * 1999-10-25 2007-08-23 Visser Robert J Three dimensional multilayer barrier and method of making
US20070281174A1 (en) * 2003-04-11 2007-12-06 Vitex Systems, Inc. Multilayer barrier stacks and methods of making multilayer barrier stacks
US20080185709A1 (en) * 2007-02-05 2008-08-07 Sharp Kabushiki Kaisha Semiconductor device including semiconductor elements and method of producing semiconductor device
US20080193043A1 (en) * 2004-06-16 2008-08-14 Microsoft Corporation Method and system for reducing effects of undesired signals in an infrared imaging system
US20090191342A1 (en) * 1999-10-25 2009-07-30 Vitex Systems, Inc. Method for edge sealing barrier films
US20090208754A1 (en) * 2001-09-28 2009-08-20 Vitex Systems, Inc. Method for edge sealing barrier films
US20100159792A1 (en) * 2008-12-22 2010-06-24 Vitex Systems, Inc. Encapsulated white oleds having enhanced optical output
US20100156277A1 (en) * 2008-12-22 2010-06-24 Vitex Systems, Inc. Encapsulated rgb oleds having enhanced optical output
US20100167002A1 (en) * 2008-12-30 2010-07-01 Vitex Systems, Inc. Method for encapsulating environmentally sensitive devices
US7767498B2 (en) 2005-08-25 2010-08-03 Vitex Systems, Inc. Encapsulated devices and method of making
US20100330748A1 (en) * 1999-10-25 2010-12-30 Xi Chu Method of encapsulating an environmentally sensitive device
US20110154854A1 (en) * 2009-12-31 2011-06-30 Vitex Systems, Inc. Evaporator with internal restriction
US8060840B2 (en) 2005-12-29 2011-11-15 Microsoft Corporation Orientation free user interface
US20130288474A1 (en) * 2012-04-27 2013-10-31 Applied Materials, Inc. Methods for fabricating dual damascene interconnect structures
US20190237461A1 (en) * 2009-10-12 2019-08-01 Monolithic 3D Inc. 3d semiconductor device
US11018133B2 (en) * 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6984583B2 (en) * 2003-09-16 2006-01-10 Micron Technology, Inc. Stereolithographic method for forming insulative coatings for via holes in semiconductor devices
JP3896112B2 (en) * 2003-12-25 2007-03-22 エルピーダメモリ株式会社 Semiconductor integrated circuit device
WO2005093827A1 (en) 2004-03-26 2005-10-06 Fujikura Ltd. Through wiring board and method for producing the same
CN1957465B (en) * 2004-05-21 2011-04-06 日本电气株式会社 Semiconductor device and wiring board
KR100652554B1 (en) * 2005-01-07 2006-12-01 재단법인서울대학교산학협력재단 Flip-chip bonding structure using multi chip module-deposited substrate
JP5179046B2 (en) 2006-11-22 2013-04-10 新光電気工業株式会社 Electronic component and method for manufacturing electronic component
US8350382B2 (en) * 2007-09-21 2013-01-08 Infineon Technologies Ag Semiconductor device including electronic component coupled to a backside of a chip
US7880310B2 (en) * 2007-09-28 2011-02-01 Intel Corporation Direct device attachment on dual-mode wirebond die
JP4759582B2 (en) 2008-02-15 2011-08-31 Okiセミコンダクタ株式会社 Semiconductor device manufacturing method and semiconductor device
US8168470B2 (en) * 2008-12-08 2012-05-01 Stats Chippac, Ltd. Semiconductor device and method of forming vertical interconnect structure in substrate for IPD and baseband circuit separated by high-resistivity molding compound
JP5210944B2 (en) * 2009-04-02 2013-06-12 日立オートモティブシステムズ株式会社 Semiconductor device
JP5579108B2 (en) 2011-03-16 2014-08-27 株式会社東芝 Semiconductor device
SE538069C2 (en) 2012-03-12 2016-02-23 Silex Microsystems Ab Method of manufacturing tightly packed vias with routing in-plane
SE537874C2 (en) * 2012-04-13 2015-11-03 Silex Microsystems Ab CTE-adapted interposer and method of manufacturing one
JP2014060185A (en) 2012-09-14 2014-04-03 Toshiba Corp Semiconductor device manufacturing method and semiconductor device
US20140147984A1 (en) * 2012-11-27 2014-05-29 United Microelectronics Corp. Semiconductor device and method of fabricating through silicon via structure
US10475766B2 (en) * 2017-03-29 2019-11-12 Intel Corporation Microelectronics package providing increased memory component density
US10622311B2 (en) * 2017-08-10 2020-04-14 International Business Machines Corporation High-density interconnecting adhesive tape
JP6511123B2 (en) * 2017-12-19 2019-05-15 東芝メモリ株式会社 Semiconductor device
US11114308B2 (en) 2018-09-25 2021-09-07 International Business Machines Corporation Controlling of height of high-density interconnection structure on substrate
JP6942227B2 (en) * 2019-04-03 2021-09-29 キオクシア株式会社 Semiconductor device
JP2019125806A (en) * 2019-04-03 2019-07-25 東芝メモリ株式会社 Semiconductor device
JP7163464B2 (en) * 2020-08-31 2022-10-31 キオクシア株式会社 semiconductor equipment

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5870289A (en) * 1994-12-15 1999-02-09 Hitachi, Ltd. Chip connection structure having diret through-hole connections through adhesive film and wiring substrate
US20010020739A1 (en) * 2000-03-09 2001-09-13 Nec Corporation Flip chip type semiconductor device and method for manufacturing the same
US6335565B1 (en) * 1996-12-04 2002-01-01 Hitachi, Ltd. Semiconductor device
US6429114B1 (en) * 1997-10-14 2002-08-06 Matsushita Electric Industrial Co., Ltd. Method for fabricating a multilayer ceramic substrate

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3823636B2 (en) 1999-09-22 2006-09-20 カシオ計算機株式会社 Semiconductor chip module and manufacturing method thereof

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5870289A (en) * 1994-12-15 1999-02-09 Hitachi, Ltd. Chip connection structure having diret through-hole connections through adhesive film and wiring substrate
US6335565B1 (en) * 1996-12-04 2002-01-01 Hitachi, Ltd. Semiconductor device
US6429114B1 (en) * 1997-10-14 2002-08-06 Matsushita Electric Industrial Co., Ltd. Method for fabricating a multilayer ceramic substrate
US20010020739A1 (en) * 2000-03-09 2001-09-13 Nec Corporation Flip chip type semiconductor device and method for manufacturing the same

Cited By (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8955217B2 (en) 1999-10-25 2015-02-17 Samsung Display Co., Ltd. Method for edge sealing barrier films
US20050176181A1 (en) * 1999-10-25 2005-08-11 Burrows Paul E. Method for edge sealing barrier films
US20050202646A1 (en) * 1999-10-25 2005-09-15 Burrows Paul E. Method for edge sealing barrier films
US20100330748A1 (en) * 1999-10-25 2010-12-30 Xi Chu Method of encapsulating an environmentally sensitive device
US20090191342A1 (en) * 1999-10-25 2009-07-30 Vitex Systems, Inc. Method for edge sealing barrier films
US7727601B2 (en) 1999-10-25 2010-06-01 Vitex Systems, Inc. Method for edge sealing barrier films
US20070210459A1 (en) * 1999-10-25 2007-09-13 Burrows Paul E Method for edge sealing barrier films
US20070196682A1 (en) * 1999-10-25 2007-08-23 Visser Robert J Three dimensional multilayer barrier and method of making
US20090208754A1 (en) * 2001-09-28 2009-08-20 Vitex Systems, Inc. Method for edge sealing barrier films
US20050239294A1 (en) * 2002-04-15 2005-10-27 Rosenblum Martin P Apparatus for depositing a multilayer coating on discrete sheets
US20040018305A1 (en) * 2002-04-15 2004-01-29 Pagano John Chris Apparatus for depositing a multilayer coating on discrete sheets
US8900366B2 (en) 2002-04-15 2014-12-02 Samsung Display Co., Ltd. Apparatus for depositing a multilayer coating on discrete sheets
US9839940B2 (en) 2002-04-15 2017-12-12 Samsung Display Co., Ltd. Apparatus for depositing a multilayer coating on discrete sheets
US8808457B2 (en) 2002-04-15 2014-08-19 Samsung Display Co., Ltd. Apparatus for depositing a multilayer coating on discrete sheets
US20060216951A1 (en) * 2003-04-11 2006-09-28 Lorenza Moro Method of making an encapsulated sensitive device
US20070281174A1 (en) * 2003-04-11 2007-12-06 Vitex Systems, Inc. Multilayer barrier stacks and methods of making multilayer barrier stacks
US7648925B2 (en) 2003-04-11 2010-01-19 Vitex Systems, Inc. Multilayer barrier stacks and methods of making multilayer barrier stacks
US20050227217A1 (en) * 2004-03-31 2005-10-13 Wilson Andrew D Template matching on interactive surface
US20050277071A1 (en) * 2004-06-14 2005-12-15 Microsoft Corporation Method for controlling an intensity of an infrared source used to detect objects adjacent to an interactive display surface
US7593593B2 (en) 2004-06-16 2009-09-22 Microsoft Corporation Method and system for reducing effects of undesired signals in an infrared imaging system
US20090262070A1 (en) * 2004-06-16 2009-10-22 Microsoft Corporation Method and System for Reducing Effects of Undesired Signals in an Infrared Imaging System
US20080193043A1 (en) * 2004-06-16 2008-08-14 Microsoft Corporation Method and system for reducing effects of undesired signals in an infrared imaging system
US20060092170A1 (en) * 2004-10-19 2006-05-04 Microsoft Corporation Using clear-coded, see-through objects to manipulate virtual objects
US20060244719A1 (en) * 2005-04-29 2006-11-02 Microsoft Corporation Using a light pointer for input on an interactive display surface
US20060289760A1 (en) * 2005-06-28 2006-12-28 Microsoft Corporation Using same optics to image, illuminate, and project
US7767498B2 (en) 2005-08-25 2010-08-03 Vitex Systems, Inc. Encapsulated devices and method of making
US20070046625A1 (en) * 2005-08-31 2007-03-01 Microsoft Corporation Input method for surface of interactive display
US8060840B2 (en) 2005-12-29 2011-11-15 Microsoft Corporation Orientation free user interface
US10950821B2 (en) 2007-01-26 2021-03-16 Samsung Display Co., Ltd. Method of encapsulating an environmentally sensitive device
US20080185709A1 (en) * 2007-02-05 2008-08-07 Sharp Kabushiki Kaisha Semiconductor device including semiconductor elements and method of producing semiconductor device
US9184410B2 (en) 2008-12-22 2015-11-10 Samsung Display Co., Ltd. Encapsulated white OLEDs having enhanced optical output
US9362530B2 (en) 2008-12-22 2016-06-07 Samsung Display Co., Ltd. Encapsulated white OLEDs having enhanced optical output
US20100156277A1 (en) * 2008-12-22 2010-06-24 Vitex Systems, Inc. Encapsulated rgb oleds having enhanced optical output
US9337446B2 (en) 2008-12-22 2016-05-10 Samsung Display Co., Ltd. Encapsulated RGB OLEDs having enhanced optical output
US20100159792A1 (en) * 2008-12-22 2010-06-24 Vitex Systems, Inc. Encapsulated white oleds having enhanced optical output
US20100167002A1 (en) * 2008-12-30 2010-07-01 Vitex Systems, Inc. Method for encapsulating environmentally sensitive devices
US20190237461A1 (en) * 2009-10-12 2019-08-01 Monolithic 3D Inc. 3d semiconductor device
US10910364B2 (en) * 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US11018133B2 (en) * 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US8904819B2 (en) 2009-12-31 2014-12-09 Samsung Display Co., Ltd. Evaporator with internal restriction
US20110154854A1 (en) * 2009-12-31 2011-06-30 Vitex Systems, Inc. Evaporator with internal restriction
US8590338B2 (en) 2009-12-31 2013-11-26 Samsung Mobile Display Co., Ltd. Evaporator with internal restriction
US20130288474A1 (en) * 2012-04-27 2013-10-31 Applied Materials, Inc. Methods for fabricating dual damascene interconnect structures

Also Published As

Publication number Publication date
JP2003258189A (en) 2003-09-12
US20030222350A1 (en) 2003-12-04
US7045886B2 (en) 2006-05-16

Similar Documents

Publication Publication Date Title
US7045886B2 (en) Semiconductor device and method of fabricating the same
US7135765B2 (en) Semiconductor device package and method of making the same
US9704788B2 (en) Power overlay structure and method of making same
US8896121B2 (en) Chip assembly system
US7196407B2 (en) Semiconductor device having a multi-chip stacked structure and reduced thickness
KR102419302B1 (en) Power overlay structure having wirebonds and method of manufacturing the same
US8404586B2 (en) Manufacturing method for semiconductor device
JP4551255B2 (en) Semiconductor device
US8526186B2 (en) Electronic assembly including die on substrate with heat spreader having an open window on the die
KR100943009B1 (en) Semiconductor device and method of manufacturing the same
US6667225B2 (en) Wafer-bonding using solder and method of making the same
US10490515B2 (en) Semiconductor substrate having stress-absorbing surface layer
TW200826265A (en) Semiconductor package assembly and silicon-based package substrate
KR101496920B1 (en) Semiconductor device
US20040201396A1 (en) Floating interposer
DE102010040065B4 (en) Stress reduction in a chip package using a chip-package connection scheme at low temperature
TWI657546B (en) Wiring board with electrical isolator and base board incorporated therein and semiconductor assembly and manufacturing method thereof
US20110101531A1 (en) Thermo-mechanical stress in semiconductor wafers
KR101124547B1 (en) Method for production of semiconductor package
US20210280534A1 (en) Semiconductor device and method for manufacturing semiconductor device
WO2007055263A1 (en) Semiconductor device
JP4303279B2 (en) Semiconductor device
JPH10107084A (en) Semiconductor device and its manufacture
TW200427020A (en) High density substrate for flip chip
JPH01214031A (en) Electric circuit device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION