US20050012137A1 - Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing - Google Patents
Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing Download PDFInfo
- Publication number
- US20050012137A1 US20050012137A1 US10/622,855 US62285503A US2005012137A1 US 20050012137 A1 US20050012137 A1 US 20050012137A1 US 62285503 A US62285503 A US 62285503A US 2005012137 A1 US2005012137 A1 US 2005012137A1
- Authority
- US
- United States
- Prior art keywords
- gate
- region
- insulated
- trench
- floating gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 8
- 239000000758 substrate Substances 0.000 claims abstract description 43
- 238000000034 method Methods 0.000 claims abstract description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 28
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 27
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 15
- 235000012239 silicon dioxide Nutrition 0.000 claims description 13
- 239000000377 silicon dioxide Substances 0.000 claims description 13
- 239000011810 insulating material Substances 0.000 claims description 11
- 239000000463 material Substances 0.000 claims description 5
- 239000004065 semiconductor Substances 0.000 claims description 4
- 238000005530 etching Methods 0.000 claims description 3
- 229910021419 crystalline silicon Inorganic materials 0.000 claims 2
- 230000005689 Fowler Nordheim tunneling Effects 0.000 abstract description 4
- 238000002347 injection Methods 0.000 abstract description 4
- 239000007924 injection Substances 0.000 abstract description 4
- 238000003860 storage Methods 0.000 abstract description 2
- 230000002457 bidirectional effect Effects 0.000 abstract 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 33
- 229920005591 polysilicon Polymers 0.000 description 33
- 230000008021 deposition Effects 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 230000005641 tunneling Effects 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- 238000009792 diffusion process Methods 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 238000009413 insulation Methods 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- -1 Arsenic ions Chemical class 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 230000001010 compromised effect Effects 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 239000002784 hot electron Substances 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42324—Gate electrodes for transistors with a floating gate
- H01L29/42328—Gate electrodes for transistors with a floating gate with at least one additional gate other than the floating gate and the control gate, e.g. program gate, erase gate or select gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7881—Programmable transistors with only two possible levels of programmation
- H01L29/7884—Programmable transistors with only two possible levels of programmation charging by hot carrier injection
- H01L29/7885—Hot carrier injection from the channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- the present invention relates to a nonvolatile floating gate memory cell having a control gate and a separate erase gate, an array of such cells, and a method of manufacturing.
- Nonvolatile memory cells have a floating gate for the storage of charges thereon to control the conduction of current in a channel in a substrate of a semiconductive material is well known in the art. See, for example, U.S. Pat. No. 5,029,130 whose disclosure is incorporated herein by reference in its entirety.
- a split gate nonvolatile memory cell having a floating gate with source side injection and poly to poly tunneling is disclosed.
- the memory cell has a first region and a second region with a channel region therebetween with the channel region having a first portion and a second portion.
- a floating gate is disposed over a first portion of the channel region is insulated therefrom and controls the conduction of current in the channel region depending upon the charges stored in the floating gate.
- a word line/erase gate is disposed over a second portion of the channel region and is insulated therefrom and controls the conduction of current in the second portion of the channel region.
- the cell is programmed when electrons through the mechanism of hot electron channel injection are injected from the channel region onto the floating gate.
- the cell is erased by electrons from the floating gate tunneling to the erase gate through the mechanism of Fowler-Nordheim tunneling.
- the floating gate is characterized by having a sharp tip to facilitate the tunneling of electrons from the floating gate to the control gate.
- the control gate/erase gate performs two functions. First, it controls the conduction of current in the second portion of the channel region during the operations of programming and read. Secondly, it is supplied with a high voltage during the erase operation to attract the electrons from the spaced apart and insulated floating gate. These two functions have compromised the design of a single member which must perform both functions. Specifically, during programming and read, the word line/control gate receives low voltage whereas during erase, it must receive a high voltage.
- a nonvolatile memory cell comprises a substrate of substantially single crystalline semiconductive material having a first conductivity type.
- a first region of a second conductivity type is in the substrate.
- a second region of the second conductivity type is in the substrate spaced apart from the first region.
- a channel region is between the first region and second region with the channel region having a first portion and a second portion.
- a control gate is insulated from the second portion of the channel region.
- a floating gate is adjacent to the control gate and is insulated therefrom. The floating gate is also insulated from the first portion of the channel region.
- the floating gate has a tip which is closest to the control gate.
- An erase gate is insulated from the control gate and the tip of the floating gate.
- An insulating material is between the tip and the erase gate to permit charges to tunnel from the tip to the erase gate.
- the present invention also relates to an array of the foregoing described nonvolatile memory cells. Finally, the present invention relates to a method of manufacturing an array of nonvolatile memory cells.
- FIG. 1A is a cross-sectional view of a first embodiment of a nonvolatile memory cell of the present invention, in which the nonvolatile memory cell is unidirectional in operation and is formed on a planar surface of a semiconductor substrate.
- FIG. 1B is a schematic circuit diagram of an array of memory cells of the first embodiment shown in FIG. 1A .
- FIG. 2A is a second embodiment of a non-volatile memory cell of the present invention in which the nonvolatile memory cell is bi-directional in operation and formed in a trench and a planar surface portion of a semiconductor substrate.
- FIG. 2B is a schematic circuit diagram of an array of memory cells of the second embodiment shown in FIG. 2A .
- FIGS. 3A-3J are the steps showing a method of manufacturing the nonvolatile memory cell of the first embodiment shown in FIG. 1A and the array shown in FIG. 1B .
- FIG. 3K is a cross-sectional view taken along the line 3 k - 3 k in FIG. 4 .
- FIG. 4 is a top view of an array of nonvolatile memory cells of the first embodiment shown in FIG. 1A in which cells are offset to accommodate strapping lines.
- FIGS. 5A-5K are cross-sectional views showing the process of making the nonvolatile memory cells of the second embodiment shown in FIG. 2A , and the array shown in FIG. 2B .
- FIG. 1A there is shown a cross-sectional view of a first embodiment of a nonvolatile memory cell 10 of the present invention. Similar to the cell shown and described in U.S. Pat. No. 5,029,130, whose disclosure is incorporated herein in its entirety by reference, the memory cell 10 is formed in a substantially single crystalline semiconductor substrate 12 , such as silicon.
- the substrate 12 is of a first conductivity type.
- the substrate 12 also has a planar surface 8 .
- Within the substrate 12 is a first region 14 of a second conductivity type.
- a second region 16 of a second conductivity type is spaced apart from the first region 14 . Between the first region 14 and the second region 16 is a channel region.
- the channel region comprises two portions: a first portion 4 which is adjacent to the first region 14 and a second portion 6 which is adjacent to the second region 16 .
- a floating gate 18 Spaced apart from the substrate 12 is a floating gate 18 which is on a insulating layer 20 .
- the floating gate 18 is positioned over the second portion 6 of the channel region and is capacitively coupled to the second region 16 .
- the floating gate 18 has a tip 22 .
- a source contact 28 contacts the second region 16 while a drain contact 30 contacts the first region 14 .
- Spaced apart and insulated from the floating gate 18 is a word line 24 or control gate 24 .
- the word line 24 /control gate 24 is also on the insulating layer 20 and is spaced apart from the substrate 12 .
- the control gate 24 is positioned over the first portion 4 of the channel region and is closest to the tip 22 .
- the nonvolatile memory cell 10 further comprises an erase gate 26 .
- the erase gate is spaced apart and is insulated from the word line 24 .
- the erase gate 26 is insulated and spaced apart from the tip 22 of the floating gate 20 .
- Between the erase gate 26 and the tip 22 of the floating gate 20 is an insulating material. The insulating material permits Fowler-Nordheim tunneling of electrons from the floating gate 18 to the erase gate 26 . Because the erase gate 26 can be separately controlled, the functions of erase and read/program can be separated, thereby creating a greater degree of control over the program and read operations than over the erase operations.
- the array 210 comprises a plurality of memory cells 10 arranged in a plurality of rows and columns.
- the cells 10 are arranged such that each pair of immediately adjacent cells are mirror images of one another.
- a first region 14 is common to a pair of cells 10 A and 10 B
- a second region 16 is common to a pair of cells 10 B and 10 C.
- Cells 10 that are arranged in the same row such as cells 10 A, 10 B and 10 C have their first regions 14 connected in common.
- Cells 10 that are arranged in the same column, such as cells 10 A and 10 E have their erase gates 26 connected in common, and have their second regions 16 connected in common.
- the terms rows and columns can be interchanged.
- FIG. 3A there is shown one step in the manufacturing of the nonvolatile memory cell 10 and array 210 of the present invention.
- the initial steps for creating the isolation regions are described in U.S. Pat. No. 6,329,685 whose disclosure is incorporated herein by reference in its entirety.
- the steps shown in FIGS. 1A-1 through 1 C- 4 and from 2 A- 4 through 2 F- 4 of U.S. Pat. No. 6,329,685 are initially formed.
- the second region 16 is formed with source contacts 28 made thereto.
- the floating gates 18 are formed, each having a sharp tip 22 .
- an oxide layer 20 of approximately 30-50 angstrom is deposited.
- a layer of silicon nitride 32 is formed laterally to the floating gate 18 . Although silicon nitride 32 is formed, silicon oxide may also be used.
- Polysilicon 24 is then deposited. After the polysilicon 24 is deposited, through CMP or chemical mechanical polishing, it is etched to a level 34 . Thereafter, the polysilicon 24 is anisotropically etched to level 36 . The end point for the etch stop 36 is reached when on the periphery of the array (not shown) the etch stops on the STI in the periphery. The thickness of the remaining polysilicon 24 should be approximately 500 angstroms.
- the STI level in the periphery should be approximately 500 angstroms above silicon surface to serve as the end point.
- the STI level in the cell array area should be flat with the silicon surface. From the structure shown in FIG. 3B , the silicon nitride 32 is removed by isotropic dry etch. However, silicon nitride 32 remains between the polysilicon 24 and the floating gate 18 . The resultant structure is shown in FIG. 3C .
- FIG. 3C The structure in FIG. 3C is then subjected to CMP and etch back with a final thickness of the word line 24 being approximately 500 angstroms.
- the resultant structure is shown in FIG. 3D .
- the structure shown in FIG. 3D is then dipped in hydrofluoric acid to remove a portion of the oxide spacer 36 to expose the tip 22 .
- the structure is then subject to an IPO (interpoly oxide) deposition forming a tunnel oxide layer 38 on the polysilicon 24 and covering the tip 22 .
- the hydrofluoric acid dip occurs immediately prior to the deposition of layer 32 .
- a tunneling dielectric 38 is formed by a combination of thermal oxidation and CVD deposition. This dielectric 38 will eventually insulate the erase gate 26 from the floating gate 18 and the word line 24 .
- the resultant structure is shown in FIG. 3E .
- polysilicon 26 is deposited everywhere in a conformal deposition. This polysilicon 26 will eventually form the erase gate.
- the polysilicon 26 deposited includes a region over the tunnel oxide 38 and over the word line 24 but is insulated therefrom. The resultant structure is shown in FIG. 3F .
- the polysilicon 26 is etched with an anisotropic etch. As is well known, the combination of conformal deposition followed by anisotropic etch results in a well defined spacer at the vertical edges 36 .
- the polysilicon layer 26 is etched until the interpolyoxide layer 38 is reached. The resultant structure is shown in FIG. 3G .
- the interpoly oxide 38 is then etched and the word line or control gate 24 poly is then etched and the word line oxide layer 20 is etched until the planar surface 8 of the substrate 12 is reached.
- the resultant structure is shown in FIG. 3H .
- Appropriate implantation and spacers are made using the edges of the erase agtes 26 and the word line gates 24 to form the LDD structure for the first region 14 .
- the resultant structure is shown in FIG. 3I .
- the erase gate 26 and the word line gate 24 in the same row are connected in the same direction.
- the erase gate 26 is “over” the word line gate 24 , there is difficulty in accessing the word gate 24 for strapping. Accordingly, periodically, in a preferred embodiment this is 128 cells, the word line gate 24 is extended in a direction such that strapping can occur.
- a top planar view of the array 210 is shown in FIG. 4 .
- the erase gate 26 is “indented” permitting the word line 24 to be laterally extended to be connected to a strap.
- a cross-sectional view taken along the line 3 K- 3 K is shown in FIG. 3K showing the strapping to the word line 24 .
- each cell 110 has two floating gates and operates bidirectionally.
- the cell 110 has a control gate 24 and a separate erase gate 26 for each cell 110 .
- each cell 110 has a first region 14 and a second region 16 spaced apart from one another with a channel region therebetween, in a substrate 12 .
- Each of the first region 14 and a second region 16 lies in a trench in the substrate 12 with a portion of the channel region being a planar surface 8 .
- Each of the trenches has a bottom and a side wall with the first region 14 and the second region 16 being at the bottom of the trench.
- a first floating gate 18 A and a second floating gate 18 B are along the side of the sidewalls, spaced apart therefrom and insulated therefrom. Thus, each of the floating gate 18 A and 18 B controls the conduction of the channel region which is along the sidewall of the trench.
- the channel region of the cell 110 is similar to the channel region of the cell 10 in that it has a first portion 4 and a second portion 6 .
- the floating gate controls the second portion 6 of the channel which is along the sidewall of the trench.
- a control gate 24 is substantially parallel to the planar surface 8 and controls the first portion 4 of the channel region which is along the planar surface 8 .
- a first contact 30 contacts the first region 14 and a second contact 28 contacts the second region 16 .
- each of the contacts 30 and 28 extend into the trench.
- a contact 29 electrically connects to the control gate 24 .
- Each of the floating gates 18 A and 18 B has a tip 22 A and 22 B respectively which are pointed away from the bottom of the trenches where the first region 14 and 16 lie. Thus, the tips 22 A and 22 B are adjacent to but spaced apart from the control gate 24 .
- An erase gate 26 is substantially above the control gate 24 and is positioned to intercept electrons or charges emitted from the floating gate 18 A and 18 B. The erase gate 26 is insulated and separate from the control gate 24 .
- the operation of the cell 110 is as follows.
- the first region 14 is held at a small positive voltage such as 0.1 volts
- the word line 24 is at a voltage sufficient to turn on the second portion 4 of the channel region
- the second region 16 is held at a programming voltage such as +6 volts.
- the erase gate 26 is held at a moderate positive voltage such as +3.0V.
- the voltages on the erase gate 26 and word lines 24 capacitively couple voltage on the first floating gate 18 A. That voltage together with the initial charge state of the floating gate 18 A are sufficient to invert the second portion 6 of the channel.
- the first region 14 and the second region 16 are held at ground.
- the erase gate 26 is held at a high potential such as +12 volts.
- the control gate 24 is held at floating. In such a case, the electrons stored on the floating gate 18 A and 18 B are attracted by the high positive potential on the erase gate 26 and through the mechanism of Fowler-Nordheim tunneling, they tunnel through the interpoly oxide to the erase gate 26 .
- the second region 16 is held to ground.
- the word line 24 is held at +2 volts sufficient to turn on the first portion 4 of the channel region.
- a positive potential such as +3 volts is applied to the first region 14 .
- the depletion region would extend to the first portion 4 of the channel region. Conduction of the electrons in the channel region between the first region 14 and the second region 16 would then depend upon the state of the floating gate 18 B.
- the channel region adjacent to the second floating gate 18 B would conduct and a read current would pass from the first region 14 to the second region 16 . If the second floating gate 18 B were programmed, then the negatively charged electrons on the second floating gate 18 B would prevent a read current from passing between the first region 14 and the second region 16 .
- the voltages applied to the first region 14 and the second region 16 are reversed. During read, a moderate voltage, +3.0V may be applied to the erase gate 26 to capacitively couple voltage to the floating gates 18 A and 18 B. This shifts the voltage operating window as may be convenient for circuit operation.
- the operation of the cell 110 is similar to the operation of cell 10 , except cell 110 operates bidirectionally.
- FIG. 2B A schematic view of an array 310 employing the cells 110 of the present invention is shown in FIG. 2B .
- the array 310 comprises a plurality of cells 110 arranged in a plurality of rows and columns. Again, the term “row” and “column” are interchangeable.
- the erase gate 26 is connected together.
- the control gate 24 connects cells 110 that are in the same row.
- the contact line 30 connects the first regions 14 together.
- the contact line 28 connects the second region 16 together.
- the voltages applied to the various selected and unselected cells and portions thereof for the operations of program, erase and read are as follows: Control First Second Erase Gate 24 Region 14 Region 16 gate 26 Sel Unused Sel Unused Sel Unused Erase +12 v 0 0 0 0 0 0 0 Program 3-5 v V t 0 +6 v 0 0 ⁇ 0.5 0 gate 18a Program 3-5 v V t 0 0 ⁇ 0.5 0 +6 v 0 gate 18b Read 3-5 v 2 ⁇ 4 v 0 0 0 2 ⁇ 3 v 0 gate 18a Read 3-5 v 2 ⁇ 4 v 0 2 ⁇ 3 v 0 0 0 gate 18b
- a method of manufacturing the cell 110 and the array 310 is as follows. Referring to FIG. 5A there is shown a cross-sectional view of the first step in the process of making the cell 110 and the array 310 .
- the layers of materials that are on the substrate 12 consist of an oxide layer 20 of approximately 20-50 angstroms, a polysilicon layer 24 of approximately 500-1000 angstroms (which may also be polysilicide), and an oxide layer 50 of approximately 500-1000 angstroms on the polysilicon 24 .
- a layer 52 of 200-400 angstroms of silicon nitride is on the second layer of oxide 50 .
- the structure shown in FIG. 5A is then subject to a masking operation in which portions of the structure are masked and the unmasked portions are etched. The etching occurs through the silicon nitride layer 52 , the second layer of oxide 50 , and the polysilicon 24 .
- the resultant structure is shown in FIG. 5B .
- the photo resist (not shown) is then stripped from the region above the silicon nitride 52 .
- the silicon nitride 52 the second oxide 50 and the polysilicon 24 as a mask, the first oxide region 20 is then etched and the underlying silicon substrate 12 is also etched to form trenches that are approximately 300-500 angstroms.
- the resultant structure is shown in FIG. 5C .
- the structure shown in FIG. 5C is then subject to a shallow N+ diffusion implant forming the first region 14 and the second region 16 .
- the resultant structure is shown in FIG. 6D .
- the first and second regions 14 and 16 are shown as being implanted into the substrate 12 , they can also be implanted into a well within a substrate 12 .
- the implant can occur with Arsenic ions at 1 ⁇ 10 15 /cm 2 dosage at 20 keV.
- each of the first region 14 and the second region 16 forms a continuous buried diffusion line.
- the resultant structure is shown in FIG. 5D .
- a layer of oxide 54 is then conformally deposited onto the structure shown in FIG. 5D . This would cover the substrate 12 as well as the “side” of the polysilicon 24 . Alternatively, the “exposed” polysilicon 24 and silicon substrate 12 can be oxidized in situ to form silicon dioxide. A second layer of polysilicon 18 is then conformally deposited on the layer 54 of oxide. The resultant structure is shown in FIG. 5E .
- the polysilicon 18 is then anisotropically etched stopping at the oxide layer 54 forming the resultant first floating gate 18 A and the second floating gate 18 B.
- Each floating gate 18 has a tip 22 .
- the oxide layer 54 serves to insulate the floating gate 18 A and 18 B from the control gate 24 .
- the resultant structure is shown in FIG. 5F .
- the structure shown in FIG. 5F is then subject to a high temperature oxide deposition step in which a layer 56 of high temperature deposit oxide is conformally deposited on the structure shown in FIG. 5F .
- the structure is then subject to a CMP step stopping on the silicon nitride layer 52 .
- the resultant structure is shown in FIG. 5G .
- a masking step using photoresist is then applied.
- Photoresist is applied across the surface of the structure shown in FIG. 5G .
- a mask is applied exposing strips of photoresist that lie above and below the plane of the paper of FIG. 5G .
- the strips of photoresist are removed.
- the exposed nitride 52 , oxide 54 are anisotropically removed.
- the exposed polysilicon 24 and polysilicon 18 are then removed thereby cutting their continuity. This forms rows of insulation, i.e., rows in which there is no polysilicon 24 and polysilicon 18 , although the diffusion regions 14 / 16 continue to pass through the insulation row.
- Middle Of Line oxide layer (MOL) 58 such as BPSG, is then deposited everywhere to a depth of approximately 500-1000 angstroms. The resulting structure is shown in FIG. 5H .
- CMP is then applied to the structure shown in FIG. 5H with the silicon nitride layer 52 used as the polished stop.
- the resultant structure is shown in FIG. 5I .
- the silicon nitride 52 is then removed by wet etch or dry etch. Further, a short amount of an oxide wet etch is employed on the structure to further expose the tip 22 A and 22 B of the first and second floating gates 18 A and 18 B, respectively.
- the resultant structure is shown in FIG. 5J .
- a layer 60 of high temperature oxide is then deposited everywhere covering the tips 22 A and 22 B.
- the high temperature oxide is deposited to a depth of approximately 120-200 angstroms.
- polysilicon 26 to form the erase gate is deposited on the tunneling oxide 60 .
- the resultant structure is shown in FIG. 5K .
- the polysilicon 26 is a continuous sheet covering over many rows of cells, since the polysilicon 26 is the erase gate and a sector of cells can be erased at a time in a flash device.
- Contacts are then formed to the structure shown in FIG. 5K forming the cross-section view shown in FIG. 2A .
- the contacts 30 and 28 contact the buried diffusion 14 and 16 , respectively, through the polysilicon 26 .
- the metal lines (not shown) to which the contacts 30 and 28 are attached would run in a direction perpendicular to the paper as shown in FIG. 2B .
- the contact 29 is also made through the polysilicon 26 and the polysilicon 24 . They are made to each cell.
- the metal line (not shown) to which the contacts 29 are attached would run in a direction parallel to the row direction, as shown in FIG. 2B . Because all the contacts 28 , 29 and 30 are made through the polysilicon 26 , the polysilicon 26 is fairly “holey.” The structural integrity and electrically continuity of the polysilicon 26 is maintained by the polysilicon 26 being continuous over the adjacent insulation rows.
Abstract
A nonvolatile memory cell having a floating gate for the storage of charges thereon has a control gate and a separate erase gate. The cell is programmed by hot channel electron injection and is erased by poly to poly Fowler-Nordheim tunneling. A method for making an array of unidirectional cells in a planar substrate, as well as an array of bidirectional cells in a substrate having a trench, is disclosed. An array of such cells and a method of making such an array is also disclosed.
Description
- The present invention relates to a nonvolatile floating gate memory cell having a control gate and a separate erase gate, an array of such cells, and a method of manufacturing.
- Nonvolatile memory cells have a floating gate for the storage of charges thereon to control the conduction of current in a channel in a substrate of a semiconductive material is well known in the art. See, for example, U.S. Pat. No. 5,029,130 whose disclosure is incorporated herein by reference in its entirety. In U.S. Pat. No. 5,029,130, a split gate nonvolatile memory cell having a floating gate with source side injection and poly to poly tunneling is disclosed. The memory cell has a first region and a second region with a channel region therebetween with the channel region having a first portion and a second portion. A floating gate is disposed over a first portion of the channel region is insulated therefrom and controls the conduction of current in the channel region depending upon the charges stored in the floating gate. A word line/erase gate is disposed over a second portion of the channel region and is insulated therefrom and controls the conduction of current in the second portion of the channel region. The cell is programmed when electrons through the mechanism of hot electron channel injection are injected from the channel region onto the floating gate. The cell is erased by electrons from the floating gate tunneling to the erase gate through the mechanism of Fowler-Nordheim tunneling. The floating gate is characterized by having a sharp tip to facilitate the tunneling of electrons from the floating gate to the control gate. In U.S. Pat. No. 5,029,130, the control gate/erase gate performs two functions. First, it controls the conduction of current in the second portion of the channel region during the operations of programming and read. Secondly, it is supplied with a high voltage during the erase operation to attract the electrons from the spaced apart and insulated floating gate. These two functions have compromised the design of a single member which must perform both functions. Specifically, during programming and read, the word line/control gate receives low voltage whereas during erase, it must receive a high voltage.
- It is therefore, an object of the present invention to overcome this and other difficulties.
- Accordingly, in the present invention, a nonvolatile memory cell comprises a substrate of substantially single crystalline semiconductive material having a first conductivity type. A first region of a second conductivity type is in the substrate. A second region of the second conductivity type is in the substrate spaced apart from the first region. A channel region is between the first region and second region with the channel region having a first portion and a second portion. A control gate is insulated from the second portion of the channel region. A floating gate is adjacent to the control gate and is insulated therefrom. The floating gate is also insulated from the first portion of the channel region. The floating gate has a tip which is closest to the control gate. An erase gate is insulated from the control gate and the tip of the floating gate. An insulating material is between the tip and the erase gate to permit charges to tunnel from the tip to the erase gate.
- The present invention also relates to an array of the foregoing described nonvolatile memory cells. Finally, the present invention relates to a method of manufacturing an array of nonvolatile memory cells.
-
FIG. 1A is a cross-sectional view of a first embodiment of a nonvolatile memory cell of the present invention, in which the nonvolatile memory cell is unidirectional in operation and is formed on a planar surface of a semiconductor substrate.FIG. 1B is a schematic circuit diagram of an array of memory cells of the first embodiment shown inFIG. 1A . -
FIG. 2A is a second embodiment of a non-volatile memory cell of the present invention in which the nonvolatile memory cell is bi-directional in operation and formed in a trench and a planar surface portion of a semiconductor substrate.FIG. 2B is a schematic circuit diagram of an array of memory cells of the second embodiment shown inFIG. 2A . -
FIGS. 3A-3J are the steps showing a method of manufacturing the nonvolatile memory cell of the first embodiment shown inFIG. 1A and the array shown inFIG. 1B .FIG. 3K is a cross-sectional view taken along the line 3 k-3 k inFIG. 4 . -
FIG. 4 is a top view of an array of nonvolatile memory cells of the first embodiment shown inFIG. 1A in which cells are offset to accommodate strapping lines. -
FIGS. 5A-5K are cross-sectional views showing the process of making the nonvolatile memory cells of the second embodiment shown inFIG. 2A , and the array shown inFIG. 2B . - Referring to
FIG. 1A , there is shown a cross-sectional view of a first embodiment of anonvolatile memory cell 10 of the present invention. Similar to the cell shown and described in U.S. Pat. No. 5,029,130, whose disclosure is incorporated herein in its entirety by reference, thememory cell 10 is formed in a substantially singlecrystalline semiconductor substrate 12, such as silicon. Thesubstrate 12 is of a first conductivity type. Thesubstrate 12 also has aplanar surface 8. Within thesubstrate 12 is afirst region 14 of a second conductivity type. Asecond region 16 of a second conductivity type is spaced apart from thefirst region 14. Between thefirst region 14 and thesecond region 16 is a channel region. The channel region comprises two portions: afirst portion 4 which is adjacent to thefirst region 14 and asecond portion 6 which is adjacent to thesecond region 16. Spaced apart from thesubstrate 12 is a floatinggate 18 which is on a insulatinglayer 20. The floatinggate 18 is positioned over thesecond portion 6 of the channel region and is capacitively coupled to thesecond region 16. The floatinggate 18 has atip 22. Asource contact 28 contacts thesecond region 16 while adrain contact 30 contacts thefirst region 14. Spaced apart and insulated from the floatinggate 18 is aword line 24 orcontrol gate 24. Theword line 24/control gate 24 is also on the insulatinglayer 20 and is spaced apart from thesubstrate 12. Thecontrol gate 24 is positioned over thefirst portion 4 of the channel region and is closest to thetip 22. Thus far, the structure shown and described is fully disclosed in U.S. Pat. No. 5,029,130. - In the improvement, the
nonvolatile memory cell 10 further comprises an erasegate 26. The erase gate is spaced apart and is insulated from theword line 24. In addition, the erasegate 26 is insulated and spaced apart from thetip 22 of the floatinggate 20. Between the erasegate 26 and thetip 22 of the floatinggate 20 is an insulating material. The insulating material permits Fowler-Nordheim tunneling of electrons from the floatinggate 18 to the erasegate 26. Because the erasegate 26 can be separately controlled, the functions of erase and read/program can be separated, thereby creating a greater degree of control over the program and read operations than over the erase operations. - Referring to
FIG. 1B , there is shown anarray 210 of thememory cells 10 of the present invention. As shown inFIG. 1B , thearray 210 comprises a plurality ofmemory cells 10 arranged in a plurality of rows and columns. As is well known in the art, thecells 10 are arranged such that each pair of immediately adjacent cells are mirror images of one another. Thus, afirst region 14 is common to a pair of cells 10A and 10B, whereas asecond region 16 is common to a pair of cells 10B and 10C.Cells 10 that are arranged in the same row such as cells 10A, 10B and 10C have theirfirst regions 14 connected in common.Cells 10 that are arranged in the same column, such as cells 10A and 10E, have their erasegates 26 connected in common, and have theirsecond regions 16 connected in common. As is well known to those skilled in the art, the terms rows and columns can be interchanged. - In the operation of the
memory array 210, the following voltages are applied.Erase Control Gate 24First Region 14Second gate 26 Sel Unused Sel Unused Region 16 Erase +12 v 0 0 0 0 0 Pro- 1.4 v 1.4 v 0 .5 v 1.8 v +12 v gram Read 1.6-2.2 v 1.6-2.2 v 0 .8 v 0 0 - Referring to
FIG. 3A , there is shown one step in the manufacturing of thenonvolatile memory cell 10 andarray 210 of the present invention. The initial steps for creating the isolation regions are described in U.S. Pat. No. 6,329,685 whose disclosure is incorporated herein by reference in its entirety. In particular, initially, the steps shown inFIGS. 1A-1 through 1C-4 and from 2A-4 through 2F-4 of U.S. Pat. No. 6,329,685 are initially formed. As a result, as shown inFIG. 3A , thesecond region 16 is formed withsource contacts 28 made thereto. In addition, the floatinggates 18 are formed, each having asharp tip 22. Finally, anoxide layer 20 of approximately 30-50 angstrom is deposited. A layer ofsilicon nitride 32 is formed laterally to the floatinggate 18. Althoughsilicon nitride 32 is formed, silicon oxide may also be used. -
Polysilicon 24 is then deposited. After thepolysilicon 24 is deposited, through CMP or chemical mechanical polishing, it is etched to alevel 34. Thereafter, thepolysilicon 24 is anisotropically etched tolevel 36. The end point for theetch stop 36 is reached when on the periphery of the array (not shown) the etch stops on the STI in the periphery. The thickness of the remainingpolysilicon 24 should be approximately 500 angstroms. The STI level in the periphery should be approximately 500 angstroms above silicon surface to serve as the end point. The STI level in the cell array area should be flat with the silicon surface. From the structure shown inFIG. 3B , thesilicon nitride 32 is removed by isotropic dry etch. However,silicon nitride 32 remains between thepolysilicon 24 and the floatinggate 18. The resultant structure is shown inFIG. 3C . - The structure in
FIG. 3C is then subjected to CMP and etch back with a final thickness of theword line 24 being approximately 500 angstroms. The resultant structure is shown inFIG. 3D . - The structure shown in
FIG. 3D is then dipped in hydrofluoric acid to remove a portion of theoxide spacer 36 to expose thetip 22. The structure is then subject to an IPO (interpoly oxide) deposition forming atunnel oxide layer 38 on thepolysilicon 24 and covering thetip 22. Alternatively, the hydrofluoric acid dip occurs immediately prior to the deposition oflayer 32. Atunneling dielectric 38 is formed by a combination of thermal oxidation and CVD deposition. This dielectric 38 will eventually insulate the erasegate 26 from the floatinggate 18 and theword line 24. The resultant structure is shown inFIG. 3E . - Thereafter,
polysilicon 26 is deposited everywhere in a conformal deposition. Thispolysilicon 26 will eventually form the erase gate. Thepolysilicon 26 deposited includes a region over thetunnel oxide 38 and over theword line 24 but is insulated therefrom. The resultant structure is shown inFIG. 3F . - The
polysilicon 26 is etched with an anisotropic etch. As is well known, the combination of conformal deposition followed by anisotropic etch results in a well defined spacer at the vertical edges 36. Thepolysilicon layer 26 is etched until theinterpolyoxide layer 38 is reached. The resultant structure is shown inFIG. 3G . - Using the erase
gate 26 as a mask, theinterpoly oxide 38 is then etched and the word line orcontrol gate 24 poly is then etched and the wordline oxide layer 20 is etched until theplanar surface 8 of thesubstrate 12 is reached. The resultant structure is shown inFIG. 3H . - Appropriate implantation and spacers are made using the edges of the erase agtes 26 and the
word line gates 24 to form the LDD structure for thefirst region 14. The resultant structure is shown inFIG. 3I . -
Contact formation 30 is then made to thefirst region 14. The resultant structure is shown inFIG. 3J . - As can be seen from
FIG. 1B , the erasegate 26 and theword line gate 24 in the same row are connected in the same direction. Thus, since the erasegate 26 is “over” theword line gate 24, there is difficulty in accessing theword gate 24 for strapping. Accordingly, periodically, in a preferred embodiment this is 128 cells, theword line gate 24 is extended in a direction such that strapping can occur. A top planar view of thearray 210 is shown inFIG. 4 . As can be seen, where thecross-sectional line 3K-3K is shown, the erasegate 26 is “indented” permitting theword line 24 to be laterally extended to be connected to a strap. A cross-sectional view taken along theline 3K-3K is shown inFIG. 3K showing the strapping to theword line 24. - Referring to
FIG. 2A , there is shown a second embodiment of anonvolatile memory cell 110 of the present invention. Thecell 110 is similar to thecell 10 shown inFIG. 1A , with the exception that eachcell 110 has two floating gates and operates bidirectionally. In addition, thecell 110 has acontrol gate 24 and a separate erasegate 26 for eachcell 110. More specifically, eachcell 110 has afirst region 14 and asecond region 16 spaced apart from one another with a channel region therebetween, in asubstrate 12. Each of thefirst region 14 and asecond region 16, however, lies in a trench in thesubstrate 12 with a portion of the channel region being aplanar surface 8. Each of the trenches has a bottom and a side wall with thefirst region 14 and thesecond region 16 being at the bottom of the trench. A first floating gate 18A and a second floating gate 18B are along the side of the sidewalls, spaced apart therefrom and insulated therefrom. Thus, each of the floating gate 18A and 18B controls the conduction of the channel region which is along the sidewall of the trench. The channel region of thecell 110 is similar to the channel region of thecell 10 in that it has afirst portion 4 and asecond portion 6. The floating gate controls thesecond portion 6 of the channel which is along the sidewall of the trench. Acontrol gate 24 is substantially parallel to theplanar surface 8 and controls thefirst portion 4 of the channel region which is along theplanar surface 8. Afirst contact 30 contacts thefirst region 14 and asecond contact 28 contacts thesecond region 16. Thus, each of thecontacts contact 29 electrically connects to thecontrol gate 24. Each of the floating gates 18A and 18B has a tip 22A and 22B respectively which are pointed away from the bottom of the trenches where thefirst region control gate 24. An erasegate 26 is substantially above thecontrol gate 24 and is positioned to intercept electrons or charges emitted from the floating gate 18A and 18B. The erasegate 26 is insulated and separate from thecontrol gate 24. - The operation of the
cell 110 is as follows. - To program, the
first region 14 is held at a small positive voltage such as 0.1 volts, theword line 24 is at a voltage sufficient to turn on thesecond portion 4 of the channel region, and thesecond region 16 is held at a programming voltage such as +6 volts. The erasegate 26 is held at a moderate positive voltage such as +3.0V. The voltages on the erasegate 26 andword lines 24 capacitively couple voltage on the first floating gate 18A. That voltage together with the initial charge state of the floating gate 18A are sufficient to invert thesecond portion 6 of the channel. With thesecond portion 6 of the channel region being turned on, and thefirst portion 4 being turned on, electrons are accelerated as they traverse to thesecond region 16 and are injected onto the second floating gate 18B through the mechanism of hot channel electron injection similar to the operation described for thecell 10 shown inFIG. 1A . To program the first floating gate 18A, the voltages on thefirst region 14 and thesecond region 16 are reversed. - To erase both the first floating gate 18A and the second floating gate 18B, the
first region 14 and thesecond region 16 are held at ground. The erasegate 26 is held at a high potential such as +12 volts. Thecontrol gate 24 is held at floating. In such a case, the electrons stored on the floating gate 18A and 18B are attracted by the high positive potential on the erasegate 26 and through the mechanism of Fowler-Nordheim tunneling, they tunnel through the interpoly oxide to the erasegate 26. - To read the
cell 110 and to determine if the floating gate 18B is programmed, thesecond region 16 is held to ground. Theword line 24 is held at +2 volts sufficient to turn on thefirst portion 4 of the channel region. A positive potential such as +3 volts is applied to thefirst region 14. With thefirst region 14 at +3 volts and thecontact 30 at +3 volts, even if the first floating gate 18A were charged, the depletion region would extend to thefirst portion 4 of the channel region. Conduction of the electrons in the channel region between thefirst region 14 and thesecond region 16 would then depend upon the state of the floating gate 18B. If floating gate 18B were erased, then the channel region adjacent to the second floating gate 18B would conduct and a read current would pass from thefirst region 14 to thesecond region 16. If the second floating gate 18B were programmed, then the negatively charged electrons on the second floating gate 18B would prevent a read current from passing between thefirst region 14 and thesecond region 16. To read thecell 110 to determine whether the first floating gate 18A is programmed, the voltages applied to thefirst region 14 and thesecond region 16 are reversed. During read, a moderate voltage, +3.0V may be applied to the erasegate 26 to capacitively couple voltage to the floating gates 18A and 18B. This shifts the voltage operating window as may be convenient for circuit operation. - From the foregoing, it is seen that the operation of the
cell 110 is similar to the operation ofcell 10, exceptcell 110 operates bidirectionally. - A schematic view of an
array 310 employing thecells 110 of the present invention is shown inFIG. 2B . As shown inFIG. 2B , thearray 310 comprises a plurality ofcells 110 arranged in a plurality of rows and columns. Again, the term “row” and “column” are interchangeable. For thecells 110 that are in the same row such as cells 110A, 110B and 110C, the erasegate 26 is connected together. In addition, thecontrol gate 24 connectscells 110 that are in the same row. For cells that are in the same column, i.e. cells 110A, 110E and 101I, thecontact line 30 connects thefirst regions 14 together. In addition, thecontact line 28 connects thesecond region 16 together. - Consistent with the foregoing, the voltages applied to the various selected and unselected cells and portions thereof for the operations of program, erase and read are as follows:
Control First Second Erase Gate 24Region 14Region 16gate 26Sel Unused Sel Unused Sel Unused Erase +12 v 0 0 0 0 0 0 Program 3-5 v Vt 0 +6 v 0 0˜0.5 0 gate 18aProgram 3-5 v Vt 0 0˜0.5 0 +6 v 0 gate 18bRead 3-5 v 2˜4 v 0 0 0 2˜3 v 0 gate 18aRead 3-5 v 2˜4 v 0 2˜3 v 0 0 0 gate 18b - A method of manufacturing the
cell 110 and thearray 310 is as follows. Referring toFIG. 5A there is shown a cross-sectional view of the first step in the process of making thecell 110 and thearray 310. The layers of materials that are on the substrate 12 (having a first conductivity, typically P type) consist of anoxide layer 20 of approximately 20-50 angstroms, apolysilicon layer 24 of approximately 500-1000 angstroms (which may also be polysilicide), and anoxide layer 50 of approximately 500-1000 angstroms on thepolysilicon 24. Finally, alayer 52 of 200-400 angstroms of silicon nitride is on the second layer ofoxide 50. - The structure shown in
FIG. 5A is then subject to a masking operation in which portions of the structure are masked and the unmasked portions are etched. The etching occurs through thesilicon nitride layer 52, the second layer ofoxide 50, and thepolysilicon 24. The resultant structure is shown inFIG. 5B . - The photo resist (not shown) is then stripped from the region above the
silicon nitride 52. Using thesilicon nitride 52, thesecond oxide 50 and thepolysilicon 24 as a mask, thefirst oxide region 20 is then etched and theunderlying silicon substrate 12 is also etched to form trenches that are approximately 300-500 angstroms. The resultant structure is shown inFIG. 5C . - The structure shown in
FIG. 5C is then subject to a shallow N+ diffusion implant forming thefirst region 14 and thesecond region 16. The resultant structure is shown inFIG. 6D . Although the first andsecond regions substrate 12, they can also be implanted into a well within asubstrate 12. The implant can occur with Arsenic ions at 1×1015/cm2 dosage at 20 keV. Thus, each of thefirst region 14 and thesecond region 16 forms a continuous buried diffusion line. The resultant structure is shown inFIG. 5D . - A layer of
oxide 54 is then conformally deposited onto the structure shown inFIG. 5D . This would cover thesubstrate 12 as well as the “side” of thepolysilicon 24. Alternatively, the “exposed”polysilicon 24 andsilicon substrate 12 can be oxidized in situ to form silicon dioxide. A second layer ofpolysilicon 18 is then conformally deposited on thelayer 54 of oxide. The resultant structure is shown inFIG. 5E . - The
polysilicon 18 is then anisotropically etched stopping at theoxide layer 54 forming the resultant first floating gate 18A and the second floating gate 18B. Each floatinggate 18 has atip 22. Theoxide layer 54 serves to insulate the floating gate 18A and 18B from thecontrol gate 24. The resultant structure is shown inFIG. 5F . - The structure shown in
FIG. 5F is then subject to a high temperature oxide deposition step in which alayer 56 of high temperature deposit oxide is conformally deposited on the structure shown inFIG. 5F . The structure is then subject to a CMP step stopping on thesilicon nitride layer 52. The resultant structure is shown inFIG. 5G . - A masking step using photoresist is then applied. Photoresist is applied across the surface of the structure shown in
FIG. 5G . A mask is applied exposing strips of photoresist that lie above and below the plane of the paper ofFIG. 5G . The strips of photoresist (either exposed or unexposed) are removed. The exposednitride 52,oxide 54 are anisotropically removed. The exposedpolysilicon 24 andpolysilicon 18 are then removed thereby cutting their continuity. This forms rows of insulation, i.e., rows in which there is nopolysilicon 24 andpolysilicon 18, although thediffusion regions 14/16 continue to pass through the insulation row. - Middle Of Line oxide layer (MOL) 58, such as BPSG, is then deposited everywhere to a depth of approximately 500-1000 angstroms. The resulting structure is shown in
FIG. 5H . - CMP is then applied to the structure shown in
FIG. 5H with thesilicon nitride layer 52 used as the polished stop. The resultant structure is shown inFIG. 5I . - The
silicon nitride 52 is then removed by wet etch or dry etch. Further, a short amount of an oxide wet etch is employed on the structure to further expose the tip 22A and 22B of the first and second floating gates 18A and 18B, respectively. The resultant structure is shown inFIG. 5J . - A
layer 60 of high temperature oxide is then deposited everywhere covering the tips 22A and 22B. The high temperature oxide is deposited to a depth of approximately 120-200 angstroms. Thereafter,polysilicon 26 to form the erase gate is deposited on thetunneling oxide 60. The resultant structure is shown inFIG. 5K . Thepolysilicon 26 is a continuous sheet covering over many rows of cells, since thepolysilicon 26 is the erase gate and a sector of cells can be erased at a time in a flash device. - Contacts are then formed to the structure shown in
FIG. 5K forming the cross-section view shown inFIG. 2A . As is apparent, although three contacts per cell are formed, adjacent cells share the same eitherfirst region contact 30 or thesecond contact region 28. Thecontacts diffusion polysilicon 26. Thus, they are used for strapping purpose and need not be applied to every row of cells. The metal lines (not shown) to which thecontacts FIG. 2B . Thecontact 29 is also made through thepolysilicon 26 and thepolysilicon 24. They are made to each cell. The metal line (not shown) to which thecontacts 29 are attached would run in a direction parallel to the row direction, as shown inFIG. 2B . Because all thecontacts polysilicon 26, thepolysilicon 26 is fairly “holey.” The structural integrity and electrically continuity of thepolysilicon 26 is maintained by thepolysilicon 26 being continuous over the adjacent insulation rows.
Claims (35)
1. A non-volatile memory cell comprising:
a substrate of a substantially single crystalline semiconductive material having a first conductivity type;
a first region of a second conductivity type in said substrate;
a second region of said second conductivity type in said substrate, spaced apart from said first region;
a channel region between said first region and said second region, said channel region having a first portion and a second portion;
a control gate insulated from said second portion of said channel region;
a floating gate adjacent to said control gate and insulated therefrom, and insulated from said first portion of said channel region, said floating gate having a tip adjacent to said control gate;
an erase gate insulated from said control gate and said tip of said floating gate; and
an insulating material between said tip and said erase gate permitting charges to tunnel from said tip to said erase gate.
2. The cell of claim 1 wherein said substrate is single crystalline silicon.
3. The cell of claim 2 wherein said substrate has a substantially planar surface and wherein said first region, said second region, and said channel region are along said planar surface.
4. The cell of claim 3 wherein said insulating material is silicon dioxide.
5. The cell of claim 4 wherein said floating gate is insulated from said planar surface by a layer of silicon dioxide.
6. The cell of claim 5 wherein said floating gate is insulated from said control gate by a layer of silicon nitride.
7. The cell of claim 6 wherein said control gate is insulated from said planar surface by a layer of silicon dioxide.
8. The cell of claim 7 wherein said floating gate is capacitively coupled to said first region.
9. The cell of claim 2 wherein said substrate has a substantially planar surface with a first trench and a second trench in said surface, with each trench having a bottom and a sidewall; and wherein said channel region having three portions: a first portion along a sidewall of said first trench, a second portion along said planar surface, and a third portion along a sidewall of said second trench; wherein said floating gate insulated from said first portion of said channel region gate and is in said first trench; wherein said cell further comprising:
a second floating gate adjacent to said control gate and insulated therefrom, and in said second trench and insulated from said third portion of said channel region, said second floating gate having a tip adjacent to said control gate; and
wherein said erase gate is insulated from said control gate and said tip of said first floating gate and said tip of said second floating gate;
an insulating material between said tip of said second floating gate and said erase gate permitting charges to tunnel from said tip of said second floating gate to said erase gate; and
wherein said first region is along said bottom of said first trench and said second region is along said bottom of said second trench.
10. The cell of claim 9 wherein said insulating material is silicon dioxide.
11. The cell of claim 10 wherein each of said first and second floating gates is insulated from said substrate by a layer of silicon dioxide.
12. The cell of claim 11 wherein each of said first and second floating gates is insulated from said control gate by a layer of silicon nitride.
13. The cell of claim 12 wherein said control gate is insulated from said planar surface by a layer of silicon dioxide.
14. An array of non-volatile memory cells comprising:
a substrate of a substantially single crystalline semiconductive material having a first conductivity type;
a plurality of non-volatile memory cells arranged in a plurality of columns and rows in said substrate, each of said non-volatile memory cells comprising:
a first region of a second conductivity type in said substrate;
a second region of said second conductivity type in said substrate, spaced apart from said first region;
a channel region between said first region and said second region, said channel region having a first portion and a second portion;
a control gate insulated from said second portion of said channel region;
a floating gate adjacent to said control gate and insulated therefrom, and insulated from said first portion of said channel region, said floating gate having a tip adjacent to said control gate;
an erase gate insulated from said control gate and said tip of said floating gate; and
an insulating material between said tip and said erase gate permitting charges to tunnel from said tip to said erase gate;
wherein the cells in the same row have their first regions connected together.
15. The array of claim 14 wherein said substrate is single crystalline silicon.
16. The array of claim 15 wherein the cells in the same row have their control gates connected together and have their erase gates connected together, and wherein cells in the same column have their second regions connected together.
17. The array of claim 16 wherein said substrate has a substantially planar surface and wherein said first region, said second region, and said channel region are along said planar surface.
18. The array of claim 17 wherein said insulating material is silicon dioxide.
19. The array of claim 18 wherein said floating gate is insulated from said substrate by a layer of silicon dioxide.
20. The array of claim 19 wherein said floating gate is insulated from said control gate by a layer of silicon nitride.
21. The array of claim 20 wherein said control gate is insulated from said planar surface by a layer of silicon dioxide.
22. The array of claim 21 wherein said floating gate is capacitively coupled to said first region.
23. The array of claim 15 wherein the cells in the same row have their second regions connected together, and wherein cells in the same column have their control gates connected together and have their erase gates connected together.
24. The array of claim 23 wherein said substrate has a substantially planar surface with a first trench and a second trench in said surface with each trench having a bottom and a sidewall; and wherein said channel region having three portions: a first portion along a sidewall of said first trench, a second portion along said planar surface, and a third portion along a sidewall of said second trench; wherein said floating gate is insulated from said first portion of said channel region and is in said first trench; wherein said cell further comprising:
a second floating gate adjacent to said control gate and insulated therefrom, and in said second trench and insulated from said third portion of said channel region, said second floating gate having a tip adjacent to said control gate; and
wherein said erase gate is insulated from said control gate and said tip of said first floating gate and said tip of said second floating gate;
an insulating material between said tip of said second floating gate and said erase gate permitting charges to tunnel from said tip of said second floating gate to said erase gate; and
wherein said first region is along said bottom of said first trench and said second region is along said bottom of said second trench.
25. The array of claim 24 wherein said insulating material is silicon dioxide.
26. The array of claim 25 wherein each of said first and second floating gates is insulated from said planar surface by a layer of silicon dioxide.
27. The array of claim 26 wherein each of said first and second floating gates is insulated from said control gate by a layer of silicon nitride.
28. The array of claim 27 wherein said control gate is insulated from said planar surface by a layer of silicon dioxide.
29. A method of making an array of non-volatile memory cells in a semiconductor substrate of a first conductivity having a planar surface, with a plurality of spaced apart floating gates insulated from said substrate with each floating gate capacitively coupled to a first region of a second conductivity in said substrate, said method comprising:
forming a plurality of word lines on said surface and insulated therefrom, each word line being between a pair of floating gates and adjacent and insulated from said floating gates;
forming a tunnel oxide layer on said word line and said floating gates; and
forming an erase gate on said tunnel oxide layer.
30. The method of claim 29 wherein each floating gate has a tip adjacent to said word line.
31. The method of claim 30 wherein said tunnel oxide layer is between said tip and said erase gate.
32. The method of claim 31 further comprising:
etching said erase gate and said word line in a region between said floating gates to form an erase gate and a word line associated with each floating gate and adjacent thereto; and
forming a second region of a second conductivity in said substrate between a pair of word lines.
33. The method of claim 32 further comprising:
wherein said word line connects cells in the same row in a first direction;
said erase gate connects cells in the same row in said first direction;
said first region connects cells in the same row in said first direction; and
said second region connects cells in the same column in a second direction substantially perpendicular to said first direction.
34. The method of claim 31 further comprising:
etching said substrate to form a first trench and a second trench with each trench having a bottom and a side wall;
forming said first region along said bottom of said first trench;
forming a second region of said second conductivity type along said bottom of said second trench;
wherein said floating gate is formed in said first trench, spaced apart and insulated from said sidewall; and
forming a second floating gate in said second trench, spaced apart and insulated from said sidewall.
35. The method of claim 34 further comprising:
wherein said word line connects cells in the same row in a first direction;
wherein said first region connects cells in the same column in a second direction, substantially perpendicular to said first direction;
said second region connects cells in the same column in said second direction; and
wherein said erase gate connects a plurality of cells from a plurality of adjacent columns and a plurality of adjacent rows.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/622,855 US20050012137A1 (en) | 2003-07-18 | 2003-07-18 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
US11/078,562 US7227217B2 (en) | 2003-07-18 | 2005-02-28 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/622,855 US20050012137A1 (en) | 2003-07-18 | 2003-07-18 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/078,562 Division US7227217B2 (en) | 2003-07-18 | 2005-02-28 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050012137A1 true US20050012137A1 (en) | 2005-01-20 |
Family
ID=34063258
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/622,855 Abandoned US20050012137A1 (en) | 2003-07-18 | 2003-07-18 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
US11/078,562 Expired - Lifetime US7227217B2 (en) | 2003-07-18 | 2005-02-28 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/078,562 Expired - Lifetime US7227217B2 (en) | 2003-07-18 | 2005-02-28 | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing |
Country Status (1)
Country | Link |
---|---|
US (2) | US20050012137A1 (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7192832B2 (en) * | 2003-08-22 | 2007-03-20 | Powerchip Semiconductor Corp. | Flash memory cell and fabricating method thereof |
US20080128775A1 (en) * | 2006-11-30 | 2008-06-05 | Dongbu Hitek Co., Ltd. | Semiconductor device and method of manufacturing the same |
US8513728B2 (en) | 2011-11-17 | 2013-08-20 | Silicon Storage Technology, Inc. | Array of split gate non-volatile floating gate memory cells having improved strapping of the coupling gates |
US20170040334A1 (en) * | 2015-08-03 | 2017-02-09 | Tzung-Wen Cheng | Non-volatile memory and manufacturing method thereof |
US20170117285A1 (en) * | 2015-10-21 | 2017-04-27 | Silicon Storage Technology, Inc. | Method Of Forming Flash Memory With Separate Wordline And Erase Gates |
WO2017189179A1 (en) * | 2016-04-29 | 2017-11-02 | Silicon Storage Technology, Inc. | Split-gate, twin-bit non-volatile memory cell |
US10312247B1 (en) * | 2018-03-22 | 2019-06-04 | Silicon Storage Technology, Inc. | Two transistor FinFET-based split gate non-volatile floating gate flash memory and method of fabrication |
US10388378B2 (en) * | 2010-02-07 | 2019-08-20 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US10468428B1 (en) | 2018-04-19 | 2019-11-05 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells and logic devices with FinFET structure, and method of making same |
CN110739312A (en) * | 2018-07-19 | 2020-01-31 | 合肥晶合集成电路有限公司 | Split-gate type nonvolatile memory and preparation method thereof |
CN110797344A (en) * | 2019-11-08 | 2020-02-14 | 武汉新芯集成电路制造有限公司 | Method for manufacturing semiconductor device |
US20200098877A1 (en) * | 2018-09-26 | 2020-03-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Control gate strap layout to improve a word line etch process window |
US10644012B2 (en) | 2018-07-05 | 2020-05-05 | Silicon Storage Technology, Inc. | Method of making split gate non-volatile memory cells with three-dimensional FinFET structure, and method of making same |
US10797142B2 (en) | 2018-12-03 | 2020-10-06 | Silicon Storage Technology, Inc. | FinFET-based split gate non-volatile flash memory with extended source line FinFET, and method of fabrication |
US10937794B2 (en) | 2018-12-03 | 2021-03-02 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells with FinFET structure and HKMG memory and logic gates, and method of making same |
CN113782437A (en) * | 2021-08-12 | 2021-12-10 | 上海华力集成电路制造有限公司 | Method for manufacturing flash memory |
WO2022071982A1 (en) * | 2020-09-30 | 2022-04-07 | Silicon Storage Technology, Inc. | Split-gate non-volatile memory cells with erase gates disposed over word line gates, and method of making same |
US11315635B2 (en) | 2020-09-30 | 2022-04-26 | Silicon Storage Technology, Inc. | Split-gate, 2-bit non-volatile memory cell with erase gate disposed over word line gate, and method of making same |
US11362100B2 (en) | 2020-03-24 | 2022-06-14 | Silicon Storage Technology, Inc. | FinFET split gate non-volatile memory cells with enhanced floating gate to floating gate capacitive coupling |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050259467A1 (en) * | 2004-05-18 | 2005-11-24 | Micron Technology, Inc. | Split gate flash memory cell with ballistic injection |
US8320191B2 (en) | 2007-08-30 | 2012-11-27 | Infineon Technologies Ag | Memory cell arrangement, method for controlling a memory cell, memory array and electronic device |
US7701767B2 (en) * | 2008-07-09 | 2010-04-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strap-contact scheme for compact array of memory cells |
US9685339B2 (en) | 2013-04-30 | 2017-06-20 | Nxp Usa, Inc. | Scalable split gate memory cell array |
US9054208B2 (en) | 2013-09-10 | 2015-06-09 | Freescale Semiconductor, Inc. | Methods for forming contact landing regions in split-gate non-volatile memory (NVM) cell arrays |
CN107026171A (en) * | 2016-01-29 | 2017-08-08 | 联华电子股份有限公司 | Flash memories and preparation method thereof |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US56870A (en) * | 1866-07-31 | Improved disinfecting-commode | ||
US163031A (en) * | 1875-05-11 | Improvement in station-indicators | ||
US5021999A (en) * | 1987-12-17 | 1991-06-04 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device with facility of storing tri-level data |
US5029130A (en) * | 1990-01-22 | 1991-07-02 | Silicon Storage Technology, Inc. | Single transistor non-valatile electrically alterable semiconductor memory device |
US5768192A (en) * | 1996-07-23 | 1998-06-16 | Saifun Semiconductors, Ltd. | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
US6002152A (en) * | 1992-01-14 | 1999-12-14 | Sandisk Corporation | EEPROM with split gate source side injection with sidewall spacers |
US6011725A (en) * | 1997-08-01 | 2000-01-04 | Saifun Semiconductors, Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6093945A (en) * | 1998-07-09 | 2000-07-25 | Windbond Electronics Corp. | Split gate flash memory with minimum over-erase problem |
US6103573A (en) * | 1999-06-30 | 2000-08-15 | Sandisk Corporation | Processing techniques for making a dual floating gate EEPROM cell array |
US6151248A (en) * | 1999-06-30 | 2000-11-21 | Sandisk Corporation | Dual floating gate EEPROM cell array with steering gates shared by adjacent cells |
US6281545B1 (en) * | 1997-11-20 | 2001-08-28 | Taiwan Semiconductor Manufacturing Company | Multi-level, split-gate, flash memory cell |
US6329685B1 (en) * | 1999-09-22 | 2001-12-11 | Silicon Storage Technology, Inc. | Self aligned method of forming a semiconductor memory array of floating gate memory cells and a memory array made thereby |
US6331721B1 (en) * | 1996-12-09 | 2001-12-18 | Mosel Vitelic Inc | Memory cell with built in erasure feature |
US6426896B1 (en) * | 2000-05-22 | 2002-07-30 | Actrans System Inc. | Flash memory cell with contactless bit line, and process of fabrication |
US6541815B1 (en) * | 2001-10-11 | 2003-04-01 | International Business Machines Corporation | High-density dual-cell flash memory structure |
US6597036B1 (en) * | 2000-04-15 | 2003-07-22 | Samsung Electronics Co., Ltd. | Multi-value single electron memory using double-quantum dot and driving method thereof |
US20040087084A1 (en) * | 2002-11-05 | 2004-05-06 | Taiwan Semiconductor Manufacturing Company | Self-aligned structure with unique erasing gate in split gate flash |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5386132A (en) * | 1992-11-02 | 1995-01-31 | Wong; Chun C. D. | Multimedia storage system with highly compact memory device |
KR20010004990A (en) * | 1999-06-30 | 2001-01-15 | 김영환 | Flash EEPROM cell and method of manufacturing the same |
US20020163031A1 (en) * | 2001-05-02 | 2002-11-07 | Chien-Hung Liu | Dual-bit flash memory built from a discontinuous floating gate |
TW530416B (en) * | 2002-03-26 | 2003-05-01 | Nanya Technology Corp | Structure and manufacturing method of split gate flash memory |
US6952034B2 (en) * | 2002-04-05 | 2005-10-04 | Silicon Storage Technology, Inc. | Semiconductor memory array of floating gate memory cells with buried source line and floating gate |
US6894339B2 (en) * | 2003-01-02 | 2005-05-17 | Actrans System Inc. | Flash memory with trench select gate and fabrication process |
US6861315B1 (en) * | 2003-08-14 | 2005-03-01 | Silicon Storage Technology, Inc. | Method of manufacturing an array of bi-directional nonvolatile memory cells |
US6906379B2 (en) * | 2003-08-28 | 2005-06-14 | Silicon Storage Technology, Inc. | Semiconductor memory array of floating gate memory cells with buried floating gate |
US7242050B2 (en) * | 2003-11-13 | 2007-07-10 | Silicon Storage Technology, Inc. | Stacked gate memory cell with erase to gate, array, and method of manufacturing |
US7129536B2 (en) * | 2004-09-02 | 2006-10-31 | Silicon Storage Technology, Inc. | Non-planar non-volatile memory cell with an erase gate, an array therefor, and a method of making same |
-
2003
- 2003-07-18 US US10/622,855 patent/US20050012137A1/en not_active Abandoned
-
2005
- 2005-02-28 US US11/078,562 patent/US7227217B2/en not_active Expired - Lifetime
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US56870A (en) * | 1866-07-31 | Improved disinfecting-commode | ||
US163031A (en) * | 1875-05-11 | Improvement in station-indicators | ||
US5021999A (en) * | 1987-12-17 | 1991-06-04 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device with facility of storing tri-level data |
US5029130A (en) * | 1990-01-22 | 1991-07-02 | Silicon Storage Technology, Inc. | Single transistor non-valatile electrically alterable semiconductor memory device |
US6002152A (en) * | 1992-01-14 | 1999-12-14 | Sandisk Corporation | EEPROM with split gate source side injection with sidewall spacers |
US5768192A (en) * | 1996-07-23 | 1998-06-16 | Saifun Semiconductors, Ltd. | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
US6331721B1 (en) * | 1996-12-09 | 2001-12-18 | Mosel Vitelic Inc | Memory cell with built in erasure feature |
US6011725A (en) * | 1997-08-01 | 2000-01-04 | Saifun Semiconductors, Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6281545B1 (en) * | 1997-11-20 | 2001-08-28 | Taiwan Semiconductor Manufacturing Company | Multi-level, split-gate, flash memory cell |
US6093945A (en) * | 1998-07-09 | 2000-07-25 | Windbond Electronics Corp. | Split gate flash memory with minimum over-erase problem |
US6103573A (en) * | 1999-06-30 | 2000-08-15 | Sandisk Corporation | Processing techniques for making a dual floating gate EEPROM cell array |
US6151248A (en) * | 1999-06-30 | 2000-11-21 | Sandisk Corporation | Dual floating gate EEPROM cell array with steering gates shared by adjacent cells |
US6420231B1 (en) * | 1999-06-30 | 2002-07-16 | Sandisk Corporation | Processing techniques for making a dual floating gate EEPROM cell array |
US6329685B1 (en) * | 1999-09-22 | 2001-12-11 | Silicon Storage Technology, Inc. | Self aligned method of forming a semiconductor memory array of floating gate memory cells and a memory array made thereby |
US6597036B1 (en) * | 2000-04-15 | 2003-07-22 | Samsung Electronics Co., Ltd. | Multi-value single electron memory using double-quantum dot and driving method thereof |
US6426896B1 (en) * | 2000-05-22 | 2002-07-30 | Actrans System Inc. | Flash memory cell with contactless bit line, and process of fabrication |
US6541815B1 (en) * | 2001-10-11 | 2003-04-01 | International Business Machines Corporation | High-density dual-cell flash memory structure |
US20040087084A1 (en) * | 2002-11-05 | 2004-05-06 | Taiwan Semiconductor Manufacturing Company | Self-aligned structure with unique erasing gate in split gate flash |
Cited By (47)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7192832B2 (en) * | 2003-08-22 | 2007-03-20 | Powerchip Semiconductor Corp. | Flash memory cell and fabricating method thereof |
US20080128775A1 (en) * | 2006-11-30 | 2008-06-05 | Dongbu Hitek Co., Ltd. | Semiconductor device and method of manufacturing the same |
DE102007056590B4 (en) * | 2006-11-30 | 2010-04-08 | Dongbu Hitek Co., Ltd. | Semiconductor device with a nonvolatile memory function and method for its production |
US7923768B2 (en) | 2006-11-30 | 2011-04-12 | Dongbu Hitek, Co., Ltd. | Semiconductor device with non-volatile memory function and method of manufacturing the same |
US11887666B2 (en) | 2010-02-07 | 2024-01-30 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US10497443B2 (en) | 2010-02-07 | 2019-12-03 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US10622069B2 (en) | 2010-02-07 | 2020-04-14 | Zeno Semiconductor Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US11551754B2 (en) | 2010-02-07 | 2023-01-10 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US10388378B2 (en) * | 2010-02-07 | 2019-08-20 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
US11004512B2 (en) | 2010-02-07 | 2021-05-11 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
WO2013074250A3 (en) * | 2011-11-17 | 2014-12-04 | Silicon Storage Technology, Inc. | Improved coupling gates strapping of split gate array non-volatile floating gate memory cells |
CN104335334A (en) * | 2011-11-17 | 2015-02-04 | 硅存储技术公司 | An array of split gate non-volatile floating gate memory cells having improved strapping of the coupling gates |
US8513728B2 (en) | 2011-11-17 | 2013-08-20 | Silicon Storage Technology, Inc. | Array of split gate non-volatile floating gate memory cells having improved strapping of the coupling gates |
US9859291B2 (en) * | 2015-08-03 | 2018-01-02 | Iotmemory Technology Inc. | Non-volatile memory and manufacturing method thereof |
US20170040334A1 (en) * | 2015-08-03 | 2017-02-09 | Tzung-Wen Cheng | Non-volatile memory and manufacturing method thereof |
KR20180074738A (en) * | 2015-10-21 | 2018-07-03 | 실리콘 스토리지 테크놀로지 인크 | Method for forming a flash memory having separate word lines and erase gates |
US10141321B2 (en) * | 2015-10-21 | 2018-11-27 | Silicon Storage Technology, Inc. | Method of forming flash memory with separate wordline and erase gates |
US20170117285A1 (en) * | 2015-10-21 | 2017-04-27 | Silicon Storage Technology, Inc. | Method Of Forming Flash Memory With Separate Wordline And Erase Gates |
TWI645544B (en) * | 2015-10-21 | 2018-12-21 | 超捷公司 | Method of forming flash memory with separate wordline and erase gates |
KR102051766B1 (en) * | 2015-10-21 | 2019-12-03 | 실리콘 스토리지 테크놀로지 인크 | How to Form Flash Memory with Separate Word Lines and Erase Gates |
US9972632B2 (en) | 2016-04-29 | 2018-05-15 | Silicon Storage Technology, Inc. | Split-gate, twin-bit non-volatile memory cell |
KR101992590B1 (en) | 2016-04-29 | 2019-06-24 | 실리콘 스토리지 테크놀로지 인크 | Detachable-gate, twin-bit non-volatile memory cells |
WO2017189179A1 (en) * | 2016-04-29 | 2017-11-02 | Silicon Storage Technology, Inc. | Split-gate, twin-bit non-volatile memory cell |
TWI632669B (en) * | 2016-04-29 | 2018-08-11 | 超捷公司 | Split-gate, twin-bit non-volatile memory cell |
US10056398B1 (en) | 2016-04-29 | 2018-08-21 | Silicon Storage Technology, Inc. | Method of forming split-gate, twin-bit non-volatile memory cell |
KR20180132950A (en) * | 2016-04-29 | 2018-12-12 | 실리콘 스토리지 테크놀로지 인크 | Detachable-gate, twin-bit non-volatile memory cells |
US10312247B1 (en) * | 2018-03-22 | 2019-06-04 | Silicon Storage Technology, Inc. | Two transistor FinFET-based split gate non-volatile floating gate flash memory and method of fabrication |
US10468428B1 (en) | 2018-04-19 | 2019-11-05 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells and logic devices with FinFET structure, and method of making same |
US10818680B2 (en) | 2018-04-19 | 2020-10-27 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells and logic devices with FINFET structure, and method of making same |
US10644012B2 (en) | 2018-07-05 | 2020-05-05 | Silicon Storage Technology, Inc. | Method of making split gate non-volatile memory cells with three-dimensional FinFET structure, and method of making same |
US10727240B2 (en) | 2018-07-05 | 2020-07-28 | Silicon Store Technology, Inc. | Split gate non-volatile memory cells with three-dimensional FinFET structure |
CN110739312A (en) * | 2018-07-19 | 2020-01-31 | 合肥晶合集成电路有限公司 | Split-gate type nonvolatile memory and preparation method thereof |
TWI720350B (en) * | 2018-07-19 | 2021-03-01 | 大陸商合肥晶合集成電路股份有限公司 | Split-gate type non-volatile memory and manufacturing method thereof |
TWI717738B (en) * | 2018-09-26 | 2021-02-01 | 台灣積體電路製造股份有限公司 | Integrated chip and method for forming integrated chip |
US20200098877A1 (en) * | 2018-09-26 | 2020-03-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Control gate strap layout to improve a word line etch process window |
US11869951B2 (en) | 2018-09-26 | 2024-01-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Control gate strap layout to improve a word line etch process window |
CN110957322A (en) * | 2018-09-26 | 2020-04-03 | 台湾积体电路制造股份有限公司 | Controlling gate strap layout to improve wordline etch process window |
US11127827B2 (en) * | 2018-09-26 | 2021-09-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Control gate strap layout to improve a word line etch process window |
US10797142B2 (en) | 2018-12-03 | 2020-10-06 | Silicon Storage Technology, Inc. | FinFET-based split gate non-volatile flash memory with extended source line FinFET, and method of fabrication |
US10937794B2 (en) | 2018-12-03 | 2021-03-02 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells with FinFET structure and HKMG memory and logic gates, and method of making same |
CN110797344A (en) * | 2019-11-08 | 2020-02-14 | 武汉新芯集成电路制造有限公司 | Method for manufacturing semiconductor device |
US11362100B2 (en) | 2020-03-24 | 2022-06-14 | Silicon Storage Technology, Inc. | FinFET split gate non-volatile memory cells with enhanced floating gate to floating gate capacitive coupling |
WO2022071982A1 (en) * | 2020-09-30 | 2022-04-07 | Silicon Storage Technology, Inc. | Split-gate non-volatile memory cells with erase gates disposed over word line gates, and method of making same |
US11316024B2 (en) | 2020-09-30 | 2022-04-26 | Silicon Storage Technology, Inc. | Split-gate non-volatile memory cells with erase gates disposed over word line gates, and method of making same |
US11315635B2 (en) | 2020-09-30 | 2022-04-26 | Silicon Storage Technology, Inc. | Split-gate, 2-bit non-volatile memory cell with erase gate disposed over word line gate, and method of making same |
US11621335B2 (en) | 2020-09-30 | 2023-04-04 | Silicon Storage Technology, Inc. | Method of making split-gate non-volatile memory cells with erase gates disposed over word line gates |
CN113782437A (en) * | 2021-08-12 | 2021-12-10 | 上海华力集成电路制造有限公司 | Method for manufacturing flash memory |
Also Published As
Publication number | Publication date |
---|---|
US20050213386A1 (en) | 2005-09-29 |
US7227217B2 (en) | 2007-06-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7227217B2 (en) | Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing | |
US6861315B1 (en) | Method of manufacturing an array of bi-directional nonvolatile memory cells | |
US5284785A (en) | Diffusionless source/drain conductor electrically-erasable, electrically-programmable read-only memory and methods for making and using the same | |
US5459091A (en) | Method for fabricating a non-volatile memory device | |
US7256448B2 (en) | Split gate type nonvolatile semiconductor memory device, and method of fabricating the same | |
US6621115B2 (en) | Scalable flash EEPROM memory cell with floating gate spacer wrapped by control gate | |
US5567635A (en) | Method of making a three dimensional trench EEPROM cell structure | |
EP2987183B1 (en) | Non-volatile memory cell with self aligned floating and erase gates, and method of making same | |
US20050173756A1 (en) | Nonvolatile memory device and method of manufacturing the same | |
US7329578B2 (en) | Method of forming floating-gate tip for split-gate flash memory process | |
JP2005223340A (en) | Self aligned split gate-type nonvolatile semiconductor memory element, and manufacturing method of the same | |
US6200860B1 (en) | Process for preventing the reverse tunneling during programming in split gate flash | |
TW202038238A (en) | Memory cell with floating gate, coupling gate and erase gate, and method of making same | |
EP1076916A1 (en) | Flash memory cell with self-aligned gates and fabrication process | |
US7439133B2 (en) | Memory structure and method of manufacturing a memory array | |
US7439572B2 (en) | Stacked gate memory cell with erase to gate, array, and method of manufacturing | |
US20070215931A1 (en) | Non-volatile memory cell in a trench having a first portion deeper than a second portion, an array of such memory cells, and method of manufacturing | |
US20040071025A1 (en) | Flash memory device and fabricating method therefor | |
KR20230029954A (en) | Split Gate Non-Volatile Memory Cell with Erase Gate Disposed on Word Line Gate, and Manufacturing Method Thereof | |
US6878986B2 (en) | Embedded flash memory cell having improved programming and erasing efficiency | |
KR100672718B1 (en) | A flash memory and a method for fabricating the same | |
US6091100A (en) | High density NAND structure nonvolatile memories | |
KR101004814B1 (en) | Method for manufacturing Non-volatile memory device | |
KR20000039091A (en) | Flash memory device and method for manufacturing the same | |
KR20050059915A (en) | Non-voltaile memory device with single gate structure and fabricating method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEVI, AMITAY;KLINGER, PAVEL;CHEN, BOMY;AND OTHERS;REEL/FRAME:014304/0821;SIGNING DATES FROM 20030619 TO 20030715 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |