US20050041399A1 - Volumetrically efficient electronic circuit module - Google Patents

Volumetrically efficient electronic circuit module Download PDF

Info

Publication number
US20050041399A1
US20050041399A1 US10/643,332 US64333203A US2005041399A1 US 20050041399 A1 US20050041399 A1 US 20050041399A1 US 64333203 A US64333203 A US 64333203A US 2005041399 A1 US2005041399 A1 US 2005041399A1
Authority
US
United States
Prior art keywords
dies
electronic circuit
circuit module
efficient electronic
volumetrically efficient
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/643,332
Other versions
US6862191B1 (en
Inventor
Nick Youker
Ronald Anderson
John Hansen
Melburn Kjear
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cardiac Pacemakers Inc
Original Assignee
Cardiac Pacemakers Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cardiac Pacemakers Inc filed Critical Cardiac Pacemakers Inc
Priority to US10/643,332 priority Critical patent/US6862191B1/en
Assigned to CARDIAC PACEMAKERS, INC. reassignment CARDIAC PACEMAKERS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ANDERSON, RONALD L., HANSEN, JOHN E., KJEAR, MELBURN, YOUKER, NICK
Publication of US20050041399A1 publication Critical patent/US20050041399A1/en
Application granted granted Critical
Publication of US6862191B1 publication Critical patent/US6862191B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/189Printed circuits structurally associated with non-printed electric components characterised by the use of a flexible or folded printed circuit
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5387Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06579TAB carriers; beam leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • H05K1/141One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/28Applying non-metallic protective coatings
    • H05K3/284Applying non-metallic protective coatings for encapsulating mounted components

Definitions

  • This invention relates generally to packaging of electronic components, and more particularly to a way of effecting overall volumetric efficiency resulting in significant size reduction while still maintaining the requirement for electrically conductive pathways for active components.
  • prior art packaging arrangements used in such devices typically have hybrid circuits whose sizes, surface areas, and volumes are defined by the X-axis and Y-axis area consumed by the necessary electrical components that are populated in a planar format lying parallel to the main hybrid motherboard assembly.
  • the Z-axis utilization is neglected, being determined strictly by the thickest (tallest) electrical component on the assembly.
  • the present invention offers a unique, three-dimensional substrate packaging design that utilizes multiple planes, including but not limited to, the XY plane, the YZ plane and the XZ plane as surfaces on which electronic components, both active and passive, can be mounted to thereby significantly reduce the total hybrid surface area and total hybrid volume required for a given hybrid assembly.
  • a plurality of integrated circuit dies are mounted on the first outer layer of the substrate in spaced-apart rows and the dies in each of the rows are over molded with plastic, leaving a space between adjacent rows which function as preferential fold zones.
  • Disposed on the intermediate layer and exposed through a window formed through the second outer layer on a surface defined between two of the preferential fold lines is a plurality of terminal interconnect points, commonly referred to as a “ball grid array” or BGA.
  • Printed wiring conductors on the intermediate layer connect selective ones of the plurality of terminal interconnect points in the grid pattern to the integrated circuit dies and to test pads that are removed from the substrate following testing of the assembly.
  • the plastic over molding is geometrically shaped to permit and assist in the folding of the printed circuit substrate along the preferential fold zones such that the second outer layer is exposed and is in surrounding relation to the rows of over molded integrated circuit dies.
  • the folded module may then be bonded to a motherboard, via the BGA. When the substrate is appropriately folded, it forms a polyhedron with the over molded components wrapped within the substrate with only the BGA on the second outer layer exposed.
  • FIG. 1 is a top plan view of a typical prior art hybrid array
  • FIG. 2 is a side elevation thereof
  • FIG. 3 is a top perspective view of a laminated printed circuit substrate having active and passive components mounted thereon prior to their being over molded;
  • FIG. 4 is a bottom plan view of the printed circuit assembly of FIG. 3 ;
  • FIG. 5 shows the circuit subassembly after the integrated circuit dies and other components are over molded with plastic
  • FIG. 6 is a perspective view of the electronics module after the folding thereof.
  • FIG. 7 is a perspective view showing the module of FIG. 6 affixed to a motherboard along with other circuit components.
  • FIG. 3 there is indicated generally by numeral 10 an electronic circuit module of the present invention at an early stage of manufacture in which a plurality of integrated circuit dies are bonded to a multi-layer printed circuit substrate 12 at its upper major surface 13 .
  • the printed circuit substrate is partitioned into a plurality of rectangular strips 14 - 20 by cut lines 22 and 24 formed through a lower multiple surface 26 ( FIG. 4 ) and by preferential fold zones 30 - 33 .
  • the lower major surface 26 supports a copper ground plane coextensive with strips 15 , 16 , 18 and 19 .
  • the substrate may also include an intermediate layer 28 .
  • a BGA comprising a plurality of terminal interconnect points is formed on either the lower major surface 26 or on the intermediate layer 28 of rectangular strip 17 and if on the intermediate layer, is exposed through a window 34 formed through the lower major surface 26 .
  • Individual ones of the terminal points of the BGA are connected by printed wiring (not shown) on either the intermediate layer 28 or one of the major surfaces to electrically connect the terminal points in the BGA to the integrated circuit dies and to test points, as at 36 , 38 and 40 , located on the upper major surface 12 in the rectangular strips 14 and 20 at opposed ends of the substrate 12 and in the rectangular strip 16 of FIG. 3 .
  • the IC circuit dies 42 , 44 , 46 , 48 , 50 and other components are located in the rectangular strips 15 , 16 , 18 and 19 and are appropriately bonded using conventional techniques known in the art. For example, thermal compression bonding on a gang basis may be used to create a diffusion bond between printed circuit leads and gold bumped bond pads on the individual ICs. Multichip modules, as at 52 , are also electrically and mechanically bonded to the substrate as in the rectangular strip 17 .
  • FIG. 5 shows that all of the IC dies 42 occupying rectangular strip 15 in FIG. 3 are all encapsulated in a single rectangular block of plastic 54 .
  • the plastic over molding 54 is dimensioned such that it does not encroach upon the cut line 22 or a fold zone 30 ( FIG. 3 ) allowed for between rectangular strips 15 and 16 .
  • the over molding of the test points 38 and the die in rectangular strip 16 is shaped so as to exhibit beveled side edges 56 and 58 ( FIG. 5 ).
  • the dies 52 and 53 on rectangular strip 17 are over molded with plastic so as to exhibit beveled side edges 60 and 62 and a somewhat flat upper surface 64 .
  • the flat surface 64 includes inwardly directed dimples, as at 66 and 68 , for reasons which will become apparent as the description of the highly volumetrically efficient electronic circuit module 10 of the present invention continues.
  • the shape of the plastic over molding in the rectangular strip 18 covering the IC dies 46 and 47 is similar in shape to that used in forming the over molding used in rectangular strip 17 , except that instead of having recess dimples 66 and 68 , the otherwise flat top of the over molding in rectangular strip 19 has outwardly extending protrusions, as at 70 and 72 .
  • connection are made between the test pads 36 and 40 on the rectangular strips 14 and 20 ( FIG. 3 ) and the test instrumentation employed. Following such testing, and presuming that the test criteria have been met, the substrate 12 is severed along the cut lines 22 and 24 to thereby remove the test pads, further decreasing the hybrid surface area consumption and effective physical size of the module. Following this operation, the remaining circuit module is folded in the preferential fold zones 30 , 31 , 32 and 33 to yield the configuration shown in the perspective view of FIG. 6 where the over molding members nest with one another to form a six-sided polyhedron.
  • the BGA resides on the exposed lower surface of the rectangular strip 17 , providing a convenient way for the circuit module of FIG. 6 to be solder bonded to a motherboard.
  • solder balls as at 74 ( FIG. 6 ), are seen on the lower major surface 26 and are used to connect the module 10 to the motherboard as seen in FIG. 7 .
  • the copper ground planes that are supported on the lower outer surface effectively surround the encapsulated ICs and other components when the module is folded, thereby shielding the components from noise.

Abstract

A miniaturized microelectronic, hybrid circuit package having either a single or a multi-layer, flexible, printed circuit substrate with printed conductors interconnecting a plurality of integrated circuit (IC) dies with a ball grid array (BGA) of contacts. The IC dies are arranged on parallel strips defined between preferential fold zones formed in the substrate. The dies are over molded with plastic that is shaped to facilitate the substrate being folded to form a polyhedron. When so folded, the over molded IC dies face inward and BGA is exposed on an outwardly facing surface to facilitate attachment of the folded package to a motherboard.

Description

    BACKGROUND OF THE INVENTION
  • I. Field of the Invention
  • This invention relates generally to packaging of electronic components, and more particularly to a way of effecting overall volumetric efficiency resulting in significant size reduction while still maintaining the requirement for electrically conductive pathways for active components.
  • II. Discussion of the Prior Art
  • In the field of implantable medical devices, such as automatic implantable cardiac defibrillators, cardiac pacemakers, neural stimulators and the like, there has been an on-going effort to reduce the physical size of the implantable devices while continuing to increase the functional capabilities of such devices.
  • Referring to FIG. 1, prior art packaging arrangements used in such devices typically have hybrid circuits whose sizes, surface areas, and volumes are defined by the X-axis and Y-axis area consumed by the necessary electrical components that are populated in a planar format lying parallel to the main hybrid motherboard assembly. Typically, the Z-axis utilization is neglected, being determined strictly by the thickest (tallest) electrical component on the assembly. Thus, a need exists for a packaging arrangement that more effectively utilizes hybrid area and volume parameters to achieve an overall device size reduction.
  • SUMMARY OF THE INVENTION
  • The present invention offers a unique, three-dimensional substrate packaging design that utilizes multiple planes, including but not limited to, the XY plane, the YZ plane and the XZ plane as surfaces on which electronic components, both active and passive, can be mounted to thereby significantly reduce the total hybrid surface area and total hybrid volume required for a given hybrid assembly.
  • A reduced volume electronic circuit module that is adapted for attachment to a motherboard comprises a multi-layer, flexible, laminated, printed circuit substrate having single or multiple conductive layers. A plurality of integrated circuit dies are mounted on the first outer layer of the substrate in spaced-apart rows and the dies in each of the rows are over molded with plastic, leaving a space between adjacent rows which function as preferential fold zones. Disposed on the intermediate layer and exposed through a window formed through the second outer layer on a surface defined between two of the preferential fold lines is a plurality of terminal interconnect points, commonly referred to as a “ball grid array” or BGA. Printed wiring conductors on the intermediate layer connect selective ones of the plurality of terminal interconnect points in the grid pattern to the integrated circuit dies and to test pads that are removed from the substrate following testing of the assembly. A further feature of the invention is that the plastic over molding is geometrically shaped to permit and assist in the folding of the printed circuit substrate along the preferential fold zones such that the second outer layer is exposed and is in surrounding relation to the rows of over molded integrated circuit dies. The folded module may then be bonded to a motherboard, via the BGA. When the substrate is appropriately folded, it forms a polyhedron with the over molded components wrapped within the substrate with only the BGA on the second outer layer exposed.
  • DESCRIPTION OF THE DRAWINGS
  • The foregoing features, objects, and advantages of the invention will become apparent to those skilled in the art from the following detailed description of a preferred embodiment, especially when considered in conjunction with the accompanying drawings in which like numerals in the several views refer to corresponding parts.
  • FIG. 1 is a top plan view of a typical prior art hybrid array;
  • FIG. 2 is a side elevation thereof;
  • FIG. 3 is a top perspective view of a laminated printed circuit substrate having active and passive components mounted thereon prior to their being over molded;
  • FIG. 4 is a bottom plan view of the printed circuit assembly of FIG. 3;
  • FIG. 5 shows the circuit subassembly after the integrated circuit dies and other components are over molded with plastic;
  • FIG. 6 is a perspective view of the electronics module after the folding thereof, and
  • FIG. 7 is a perspective view showing the module of FIG. 6 affixed to a motherboard along with other circuit components.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Referring to FIG. 3 there is indicated generally by numeral 10 an electronic circuit module of the present invention at an early stage of manufacture in which a plurality of integrated circuit dies are bonded to a multi-layer printed circuit substrate 12 at its upper major surface 13. The printed circuit substrate is partitioned into a plurality of rectangular strips 14-20 by cut lines 22 and 24 formed through a lower multiple surface 26 (FIG. 4) and by preferential fold zones 30-33. The lower major surface 26 supports a copper ground plane coextensive with strips 15, 16, 18 and 19. The substrate may also include an intermediate layer 28.
  • As can be seen in FIG. 4, a BGA comprising a plurality of terminal interconnect points is formed on either the lower major surface 26 or on the intermediate layer 28 of rectangular strip 17 and if on the intermediate layer, is exposed through a window 34 formed through the lower major surface 26. Individual ones of the terminal points of the BGA are connected by printed wiring (not shown) on either the intermediate layer 28 or one of the major surfaces to electrically connect the terminal points in the BGA to the integrated circuit dies and to test points, as at 36, 38 and 40, located on the upper major surface 12 in the rectangular strips 14 and 20 at opposed ends of the substrate 12 and in the rectangular strip 16 of FIG. 3.
  • With continued reference to FIG. 3, the IC circuit dies 42, 44, 46, 48, 50 and other components are located in the rectangular strips 15, 16, 18 and 19 and are appropriately bonded using conventional techniques known in the art. For example, thermal compression bonding on a gang basis may be used to create a diffusion bond between printed circuit leads and gold bumped bond pads on the individual ICs. Multichip modules, as at 52, are also electrically and mechanically bonded to the substrate as in the rectangular strip 17.
  • Once the IC dies are bonded in place on the substrate, they are over molded with a suitable plastic. FIG. 5 shows that all of the IC dies 42 occupying rectangular strip 15 in FIG. 3 are all encapsulated in a single rectangular block of plastic 54. The plastic over molding 54 is dimensioned such that it does not encroach upon the cut line 22 or a fold zone 30 (FIG. 3) allowed for between rectangular strips 15 and 16.
  • The over molding of the test points 38 and the die in rectangular strip 16 is shaped so as to exhibit beveled side edges 56 and 58 (FIG. 5). Likewise, the dies 52 and 53 on rectangular strip 17 are over molded with plastic so as to exhibit beveled side edges 60 and 62 and a somewhat flat upper surface 64. The flat surface 64 includes inwardly directed dimples, as at 66 and 68, for reasons which will become apparent as the description of the highly volumetrically efficient electronic circuit module 10 of the present invention continues.
  • The shape of the plastic over molding in the rectangular strip 18 covering the IC dies 46 and 47 is similar in shape to that used in forming the over molding used in rectangular strip 17, except that instead of having recess dimples 66 and 68, the otherwise flat top of the over molding in rectangular strip 19 has outwardly extending protrusions, as at 70 and 72.
  • During electrical testing of the circuit subassembly 10, connections are made between the test pads 36 and 40 on the rectangular strips 14 and 20 (FIG. 3) and the test instrumentation employed. Following such testing, and presuming that the test criteria have been met, the substrate 12 is severed along the cut lines 22 and 24 to thereby remove the test pads, further decreasing the hybrid surface area consumption and effective physical size of the module. Following this operation, the remaining circuit module is folded in the preferential fold zones 30, 31, 32 and 33 to yield the configuration shown in the perspective view of FIG. 6 where the over molding members nest with one another to form a six-sided polyhedron. The BGA resides on the exposed lower surface of the rectangular strip 17, providing a convenient way for the circuit module of FIG. 6 to be solder bonded to a motherboard.
  • While the preferred embodiment depicted in the drawings results in a six-sided polyhedron when the substrate is folded in the manner described, it is envisioned that a polyhedron of more or less than six sides can be realized. This is achieved by providing additional strips and fold zones and by over molding so that the side edges are beveled at an angle greater or less than 45°.
  • When the printed circuit substrate shown in FIG. 5 is folded, the male protrusions 70 and 72 on the over molded ICs on rectangular strip 19 (FIG. 3) become registered with the female recessions 66 and 68 of the over molded ICs in the rectangular strip 17, not unlike the way LEGO® blocks are interconnected. A suitable bonding agent may be used to prevent the module from becoming unfolded.
  • It is apparent from observing the folded module illustrated in FIG. 6 that full advantage is taken of the XZ, YZ and XY planes as locations where active and passive electrical components may be placed to thereby increase the circuit component density while reducing the total hybrid area and volume required for the hybrid assembly. Solder balls, as at 74 (FIG. 6), are seen on the lower major surface 26 and are used to connect the module 10 to the motherboard as seen in FIG. 7. The copper ground planes that are supported on the lower outer surface effectively surround the encapsulated ICs and other components when the module is folded, thereby shielding the components from noise.
  • This invention has been described herein in considerable detail in order to comply with the patent statutes and to provide those skilled in the art with the information needed to apply the novel principles and to construct and use such specialized components as are required. However, it is to be understood that the invention can be carried out by specifically different equipment and devices, and that various modifications, both as to the equipment and operating procedures, can be accomplished without departing from the scope of the invention itself

Claims (14)

1. A volumetrically efficient electronic circuit module adapted for attachment to a motherboard, said module comprising:
(a) a flexible, laminated, printed circuit substrate having first and second major surfaces;
(b) a plurality of integrated circuit dies mounted on the first major surface in spaced-apart rows, the dies in each row being overmolded with plastic leaving a space between adjacent rows;
(c) a BGA disposed on the second major surface defined between two of said spaces;
(d) printed wiring conductors on one of said first and second major surfaces connecting selected ones of a plurality of terminal points in the BGA to said integrated circuit dies; and
(e) said plastic overmolding being shaped along opposed side edges to permit folding of the printed circuit substrate along the spaces between adjacent rows such that only the second major surface is exposed and is in surrounding relation to the rows of overmolded integrated circuit dies.
2. The volumetrically efficient electronic circuit module as in claim 1 wherein the spaces between adjacent rows comprise preferential fold zones.
3. The volumetrically efficient electronic circuit module as in claim 1 and further including a mother board having a plurality of contacts arranged in a grid pattern corresponding to that of the BGA on the second major surface of the printed circuit substrate; and
a plurality of solder balls joining the plurality of contacts individually to the BGA.
4. The volumetrically efficient electronic circuit module as in claim 2 wherein folding the printed circuit substrate along said preferential fold zones converts the electronic circuit module to a polyhedron.
5. The volumetrically efficient electronic circuit module as in claim 4 wherein the polyhedron is a rectangular parallelepiped.
6. The volumetrically efficient electronic circuit module as in claim 4 wherein the second major surface incorporates a conductive ground plane on a flexible insulating sheet, said conductive ground plane surrounding the plurality of integrated circuit dies when the printed circuit substrate is folded along the preferential fold zones.
7. The volumetrically efficient electronic circuit module as in claim 4 wherein the over molded plastic covering the dies in a first row include a protuberance and the over molded plastic covering the dies in a second row include a recess for receiving the protuberance when the printed circuit substrate is folded to form the rectangular parallelepiped.
8. A volumetrically efficient electronic circuit module adapted for attachment to a motherboard, said module comprising:
(a) a multi-layer, flexible, laminated, printed circuit substrate having first and second outer layers and at least one intermediate layer;
(b) a plurality of integrated circuit dies mounted on the first outer layer in spaced-apart rows, the dies in each row being overmolded with plastic leaving a space between adjacent rows;
(c) a plurality of terminal points disposed in a grid pattern on the intermediate layer on a surface defined between two of said spaces and exposed through a window formed in the second outer layer;
(d) printed wiring conductors on the intermediate layer connecting selected ones of the plurality of terminal points in the grid pattern to said integrated circuit dies;
(e) said plastic overmolding being shaped along opposed side edges to permit folding of the printed circuit substrate along the spaces between adjacent rows such that only the second outer layer is exposed and is in surrounding relation to the rows of overmolded integrated circuit dies.
9. The volumetrically efficient electronic circuit module as in claim 8 wherein the spaces between adjacent rows comprise preferential fold zones.
10. The volumetrically efficient electronic circuit module as in claim 8 and further including a mother board having a plurality of contacts arranged in a grid pattern corresponding to that of the plurality of terminal points on the second outer layer of the printed circuit substrate; and
a plurality of solder balls joining the plurality of contacts individually to the plurality of terminal points.
11. The volumetrically efficient electronic circuit module as in claim 9 wherein folding the printed circuit substrate along said preferential fold zones converts the electronic circuit module to a polyhedron.
12. The volumetrically efficient electronic circuit module as in claim 11 wherein the polyhedron is a rectangular parallelepiped.
13. The volumetrically efficient electronic circuit module as in claim 11 wherein the second outer layer incorporates a conductive ground plane on a flexible insulating sheet, said conductive ground plane surrounding the plurality of integrated circuit dies when the printed circuit substrate is folded along the preferential fold zones.
14. The volumetrically efficient electronic circuit module as in claim 11 wherein the over molded plastic covering the dies in a first row include a protuberance and the over molded plastic covering the dies in a second row include a recess for receiving the protuberance when the printed circuit substrate is folded to form the rectangular parallelepiped.
US10/643,332 2003-08-19 2003-08-19 Volumetrically efficient electronic circuit module Expired - Lifetime US6862191B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/643,332 US6862191B1 (en) 2003-08-19 2003-08-19 Volumetrically efficient electronic circuit module

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/643,332 US6862191B1 (en) 2003-08-19 2003-08-19 Volumetrically efficient electronic circuit module

Publications (2)

Publication Number Publication Date
US20050041399A1 true US20050041399A1 (en) 2005-02-24
US6862191B1 US6862191B1 (en) 2005-03-01

Family

ID=34193845

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/643,332 Expired - Lifetime US6862191B1 (en) 2003-08-19 2003-08-19 Volumetrically efficient electronic circuit module

Country Status (1)

Country Link
US (1) US6862191B1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090136068A1 (en) * 2007-11-20 2009-05-28 Siemens Medical Instruments Pte. Ltd. Shielding device for a hearing aid
CN102101456A (en) * 2009-12-22 2011-06-22 汽车照明罗伊特林根有限公司 Electronic control device and gas discharge lamp for a lighting device of a motor vehicle with such a control device
US20120119393A1 (en) * 2010-11-17 2012-05-17 Chi Heejo Integrated circuit packaging system with flexible substrate and method of manufacture thereof
EP3027275A1 (en) * 2013-08-01 2016-06-08 Zoll Medical Corporation Compact controller device for defibrillator
WO2017139285A1 (en) * 2016-02-10 2017-08-17 Qualcomm Incorporated Integrated device comprising flexible connector between integrated circuit (ic) packages
US20180013095A1 (en) * 2016-07-05 2018-01-11 Samsung Display Co., Ltd. Display device
RU2798048C1 (en) * 2023-02-07 2023-06-14 Акционерное общество "Научно-производственное предприятие "Исток" имени А. И. Шокина" Hybrid shf-band integral circuit

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4285339B2 (en) * 2004-06-15 2009-06-24 パナソニック株式会社 Circuit module and method of manufacturing circuit module

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5224023A (en) * 1992-02-10 1993-06-29 Smith Gary W Foldable electronic assembly module
US5448511A (en) * 1994-06-01 1995-09-05 Storage Technology Corporation Memory stack with an integrated interconnect and mounting structure
US6699730B2 (en) * 1996-12-13 2004-03-02 Tessers, Inc. Stacked microelectronic assembly and method therefor
US6753616B2 (en) * 2001-02-02 2004-06-22 Texas Instruments Incorporated Flip chip semiconductor device in a molded chip scale package

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5224023A (en) * 1992-02-10 1993-06-29 Smith Gary W Foldable electronic assembly module
US5448511A (en) * 1994-06-01 1995-09-05 Storage Technology Corporation Memory stack with an integrated interconnect and mounting structure
US6699730B2 (en) * 1996-12-13 2004-03-02 Tessers, Inc. Stacked microelectronic assembly and method therefor
US6753616B2 (en) * 2001-02-02 2004-06-22 Texas Instruments Incorporated Flip chip semiconductor device in a molded chip scale package

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090136068A1 (en) * 2007-11-20 2009-05-28 Siemens Medical Instruments Pte. Ltd. Shielding device for a hearing aid
US8081788B2 (en) * 2007-11-20 2011-12-20 Siemens Medical Instruments Pte. Ltd. Shielding device for a hearing aid
EP2063666A3 (en) * 2007-11-20 2013-05-15 Siemens Medical Instruments Pte. Ltd. Shielding device for a hearing aid
CN102101456A (en) * 2009-12-22 2011-06-22 汽车照明罗伊特林根有限公司 Electronic control device and gas discharge lamp for a lighting device of a motor vehicle with such a control device
EP2348799A1 (en) * 2009-12-22 2011-07-27 Automotive Lighting Reutlingen GmbH Electronic control device and gas discharge lamp for a lighting device of a motor vehicle with such a control device
US20120119393A1 (en) * 2010-11-17 2012-05-17 Chi Heejo Integrated circuit packaging system with flexible substrate and method of manufacture thereof
US8421203B2 (en) * 2010-11-17 2013-04-16 Stats Chippac Ltd. Integrated circuit packaging system with foldable substrate and method of manufacture thereof
EP3027275A1 (en) * 2013-08-01 2016-06-08 Zoll Medical Corporation Compact controller device for defibrillator
WO2017139285A1 (en) * 2016-02-10 2017-08-17 Qualcomm Incorporated Integrated device comprising flexible connector between integrated circuit (ic) packages
US20180013095A1 (en) * 2016-07-05 2018-01-11 Samsung Display Co., Ltd. Display device
US10547025B2 (en) * 2016-07-05 2020-01-28 Samsung Display Co., Ltd. Display device
RU2798048C1 (en) * 2023-02-07 2023-06-14 Акционерное общество "Научно-производственное предприятие "Исток" имени А. И. Шокина" Hybrid shf-band integral circuit

Also Published As

Publication number Publication date
US6862191B1 (en) 2005-03-01

Similar Documents

Publication Publication Date Title
CN1282244C (en) Electronic module having 3-D array of carrier-mounted IC packages
US6572387B2 (en) Flexible circuit connector for stacked chip module
US7737545B2 (en) Multi-surface IC packaging structures and methods for their manufacture
US5273938A (en) Method for attaching conductive traces to plural, stacked, encapsulated semiconductor die using a removable transfer film
US7400032B2 (en) Module assembly for stacked BGA packages
US6869827B2 (en) Semiconductor/printed circuit board assembly, and computer system
US5448511A (en) Memory stack with an integrated interconnect and mounting structure
US7176506B2 (en) High frequency chip packages with connecting elements
US6841855B2 (en) Electronic package having a flexible substrate with ends connected to one another
US7061092B2 (en) High-density modularity for ICS
CN1685508B (en) Electronic module having canopy-type carriers
JP3308265B2 (en) IC laminate using flexible circuit with BGA contact
US20040217471A1 (en) Component and assemblies with ends offset downwardly
US20070096160A1 (en) High frequency chip packages with connecting elements
US20070013083A1 (en) Semiconductor device and a manufacturing method of the same
EP1573815A1 (en) Integrated circuit assembly
JPH0341752A (en) Ic chip carrier package
JPH07211816A (en) Packaged integrated circuit and manufacture thereof
US6992395B2 (en) Semiconductor device and semiconductor module having external electrodes on an outer periphery
US20030006491A1 (en) Single package containing multiple integrated circuit devices
US6862191B1 (en) Volumetrically efficient electronic circuit module
JP2000031617A (en) Memory module and its manufacture
US6512293B1 (en) Mechanically interlocking ball grid array packages and method of making
US20030155641A1 (en) Enhanced chip scale package for wire bond dies
JP2003078109A (en) Laminated memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: CARDIAC PACEMAKERS, INC., MINNESOTA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOUKER, NICK;ANDERSON, RONALD L.;HANSEN, JOHN E.;AND OTHERS;REEL/FRAME:014408/0544;SIGNING DATES FROM 20030811 TO 20030812

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12