US20050093558A1 - Carrier for cleaning sockets for semiconductor components having contact balls - Google Patents

Carrier for cleaning sockets for semiconductor components having contact balls Download PDF

Info

Publication number
US20050093558A1
US20050093558A1 US10/999,202 US99920204A US2005093558A1 US 20050093558 A1 US20050093558 A1 US 20050093558A1 US 99920204 A US99920204 A US 99920204A US 2005093558 A1 US2005093558 A1 US 2005093558A1
Authority
US
United States
Prior art keywords
carrier
terminal contacts
test
socket
solder
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/999,202
Inventor
David Hembree
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/999,202 priority Critical patent/US20050093558A1/en
Publication of US20050093558A1 publication Critical patent/US20050093558A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/325Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/04Housings; Supporting members; Arrangements of terminals
    • G01R1/0408Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
    • G01R1/0433Sockets for IC's or transistors
    • G01R1/0483Sockets for un-leaded IC's having matrix type contact fields, e.g. BGA or PGA devices; Sockets for unpackaged, naked chips
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R3/00Apparatus or processes specially adapted for the manufacture or maintenance of measuring instruments, e.g. of probe tips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01077Iridium [Ir]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01087Francium [Fr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections

Definitions

  • This invention relates generally to the manufacture and testing of semiconductor components. More particularly, this invention relates to systems and carriers for testing bumped semiconductor components such as bare semiconductor dice, chip scale packages, BGA devices, and semiconductor wafers, having contact balls.
  • Semiconductor components such as bare dice, chip scale packages, BGA devices and wafers can include terminal contacts in the form of contact balls. This type of component is sometimes referred to as a “bumped” component (e.g., bumped die, bumped wafer).
  • the contact balls provide a high input/output capability for a component, and permit the component to be surface mounted, or alternately flip chip mounted, to a mating substrate, such as a printed circuit board (PCB).
  • the contact balls comprise solder, which permits bonding to the mating substrate using a solder reflow process.
  • the contact balls can be arranged in a dense array, such as a ball grid array (BGA), or a fine ball grid array (FBGA).
  • solder contact balls are a relatively soft material, and the balls deform easily during handling and testing of the components.
  • the component is typically inserted into a test socket having electrical connectors, such as spring loaded pins (e.g., “POGO PINS”), that electrically engage the contact balls.
  • electrical connectors such as spring loaded pins (e.g., “POGO PINS”)
  • solder is a soft material, the electrical connectors on the test socket can deform the contact balls on the components. This problem is compounded during testing at elevated temperatures, such as burn-in testing, as heating further softens the solder.
  • deformed contact balls For performing subsequent test procedures, it may be difficult to make low resistance electrical connections with deformed contact balls. In particular, the electrical connectors on the test apparatus may not adequately engage the surfaces of the contact balls. Also, for subsequent bonding procedures, deformed balls can make alignment and bonding of the component with a mating substrate more difficult to perform. In addition, deformed contact balls are a cosmetic problem that can affect a users perception of a semiconductor component.
  • contact balls can alter test results by affecting electrical characteristics, such as contact resistance, inductance, and signal speed during the test procedure. Further, solder readily oxidizes, which adds resistance to the electrical connections with the contact balls.
  • solder contact balls Another problem with solder contact balls is the adverse affect that solder can have on a semiconductor test system. For example, solder flakes can break loose from the balls, contaminating test sockets, and other electrical components associated with the test system. This can change the calibration of the test system and affect test results on all of the components being tested.
  • solder is a contaminant to other semiconductor fabrication processes, and its presence requires special handling and segregation of the components. For some components, technicians may be required to wear gloves, and other protective clothing, to prevent lead from being deposited on their skin.
  • test carrier for temporarily packaging bumped semiconductor components in which contact balls on the components are protected during test procedures.
  • calibration carrier for calibrating, and a cleaning carrier for cleaning, test systems for bumped semiconductor components.
  • an improved test carrier for temporarily packaging bumped semiconductor components having contact balls is provided. Also provided are an improved method for testing semiconductor components using the test carrier, and an improved test system which incorporates the test carrier.
  • a calibration carrier for calibrating test systems for bumped semiconductor components is provided.
  • a cleaning carrier for removing solder contaminants from test systems for bumped semiconductor components is provided.
  • the test carrier simply stated, comprises: a base for retaining one or more components for testing; an alignment member for aligning the components on the base; and a force applying mechanism for biasing the components against the base.
  • the base includes contact members configured for electrical communication with contact balls on the components.
  • the contact members on the base comprise recesses covered with a conductive layer having either sharp edges or blades, for penetrating the contact balls.
  • the base also includes terminal contacts and conductive vias in electrical communication with the contact members.
  • the terminal contacts are configured for electrical communication with a test socket of a test system.
  • the terminal contacts can comprise hard metal balls, hard metal balls covered with non-oxidizing metal layers, or glass, ceramic or plastic members covered with a conductive material.
  • the test carrier can be configured for testing bare dice, chip scale packages, BGA devices, or wafers.
  • the contact members on the base make low resistance electrical connections with the contact balls on the components, and protect the contact balls from deformation.
  • the terminal contacts on the base make low resistance electrical connections with electrical connectors of a test socket, and resist wear, deformation, and oxide build up even with continued usage in a production environment.
  • the calibration carrier comprises a base having terminal contacts, and a semiconductor die mounted to the base in electrical communication with the terminal contacts.
  • the terminal contacts can comprise hard metal balls, hard metal balls covered with non-oxidizing metal layers, or glass, ceramic or plastic balls covered with a conductive material.
  • the calibration carrier is configured for placement in a test socket of a test system to simulate a conventional semiconductor component having solder contact balls.
  • the calibration carrier can be used to calibrate the test system, and to locate defective electrical connectors on the test socket.
  • the calibration carrier can also include on board circuitry for evaluating electrical characteristics of the test system, such as contact resistance between the terminal contacts on the carrier, and the electrical connectors on the test socket.
  • the cleaning carrier comprises a base having terminal contacts formed of a solder wettable metal such as pressed and sintered metal balls, braided metal wires, or metal bristles.
  • the cleaning carrier can be heated and placed into a socket of a test system, with the terminal contacts on the carrier in physical contact with electrical connectors on the test socket. Solder contaminants within the socket are attracted to the terminal contacts, and can be removed with the cleaning carrier.
  • the cleaning carrier can also include an on board heating element for heating the terminal contacts.
  • FIG. 1A is a schematic plan view of a prior art bumped semiconductor wafer
  • FIG. 1B is an enlarged schematic side elevation view of a bumped die which has been separated from the wafer;
  • FIG. 1C is a schematic bottom view of the die taken along section line 1 C- 1 C of FIG. 1B ;
  • FIG. 1D is an enlarged cross sectional view taken along section line 1 D- 1 D of FIG. 1B showing a contact ball bonded to a bonding site on the die;
  • FIG. 2 is an enlarged schematic cross sectional view of a prior art chip scale package having contact balls
  • FIG. 3 is an enlarged schematic cross sectional view of a prior art BGA device having contact balls
  • FIG. 4A is an exploded schematic perspective view of a test carrier constructed in accordance with the invention for testing bumped semiconductor dice, chip scale packages or BGA devices;
  • FIG. 4B is a schematic perspective view of the assembled test carrier of FIG. 4A ;
  • FIG. 4C is a cross sectional view of the assembled test carrier, with parts removed, taken along section line 4 C- 4 C of FIG. 4B ;
  • FIG. 4D is an enlarged cross sectional view taken along section line 4 D- 4 D of FIG. 4C showing a contact member on a base of the test carrier electrically engaging a contact ball on a component temporarily packaged in the carrier;
  • FIG. 4E is an enlarged cross sectional view taken along section line 4 E- 4 E of FIG. 4D ;
  • FIG. 4F is an enlarged cross sectional view equivalent to FIG. 4D of an alternate embodiment contact member
  • FIG. 4G is an enlarged cross sectional view taken along section line 4 G- 4 G of FIG. 4F ;
  • FIG. 4H is a cross sectional view taken along section line 4 H- 4 H of FIG. 4C illustrating a terminal contact on the base of the test carrier;
  • FIG. 4I is a cross sectional view equivalent to FIG. 4H illustrating an alternate embodiment terminal contact
  • FIG. 4J is a cross sectional view equivalent to FIG. 4H illustrating another alternate embodiment terminal contact
  • FIG. 5 is a plan view of an alternate embodiment wafer test carrier constructed in accordance with the invention.
  • FIG. 5A is a schematic cross sectional view of the wafer test carrier taken along section line 5 A- 5 A of FIG. 5 ;
  • FIG. 6 is a schematic plan view of a test system employing test carriers constructed in accordance with the invention.
  • FIG. 6A is a cross sectional view of an electrical connector on a test socket of the test system prior to electrical engagement of a terminal contact on the test carriers;
  • FIG. 6B is a cross sectional view equivalent to FIG. 6A showing the electrical connector electrically engaging the terminal contact;
  • FIG. 7 is a schematic view of an alternate embodiment electrical connector electrically engaging the terminal contact
  • FIG. 8 is a schematic cross sectional view of a calibration carrier constructed in accordance with the invention.
  • FIG. 8A is a schematic electrical diagram of a resistivity measuring circuit associated with the calibration carrier of FIG. 8 ;
  • FIG. 8B is a block diagram illustrating steps in a method for calibrating a test system using the calibration carrier of FIG. 8 ;
  • FIG. 9 is a schematic cross sectional view of a cleaning carrier constructed in accordance with the invention.
  • FIG. 9A is a cross sectional view taken along section line 9 A- 9 A of FIG. 9 illustrating a cleaning contact on the cleaning carrier;
  • FIG. 9B is a schematic cross sectional view equivalent to FIG. 9 of an alternate embodiment cleaning carrier.
  • FIG. 9C is a block diagram illustrating steps in a method for cleaning a test system using the cleaning carrier of FIG. 9 or FIG. 9B .
  • FIGS. 1A-1D , 2 , and 3 various prior art semiconductor components having contact balls 10 are illustrated.
  • a semiconductor wafer 12 comprises a plurality of semiconductor dice 14 .
  • FIG. 1B illustrates a die 14 that has been separated from the wafer 12 .
  • Each die 14 includes a plurality of contact balls 10 .
  • test carriers can be constructed in accordance with the invention for testing either the wafer 12 , or the die 14 .
  • the contact balls 10 are formed on the die 14 in a pattern PI.
  • the pattern P 1 is a dense grid array, such as a ball grid array (BGA).
  • BGA ball grid array
  • a representative diameter D 1 for the contact balls 10 can be about 0.005-in (0.127 mm) to 0.050-in (1.270 mm) or greater.
  • a representative pitch P (center to center spacing) of the contact balls 10 can be from about 0.008-in (0.228 mm) to about 0.060-in (1.524 mm) or greater.
  • the die 14 also includes a plurality of bonding sites for attaching the contact balls 10 to the die 14 .
  • FIG. 1D illustrates one example for a bonding site 16 in the form of a thin film aluminum bond pad embedded in a passivation layer 20 .
  • FIG. 1D also illustrates a single ball 10 that has been bonded to the bonding site 16 on the die 14 using a solder flux 18 .
  • FIG. 2 illustrates another prior art semiconductor component in the form of a chip scale package 22 .
  • the chip scale package 22 includes a silicon body 24 having a recess 26 wherein a semiconductor die 14 A is held by an encapsulant 28 .
  • the package 22 also includes conductors 30 wire bonded to the die 14 A.
  • the conductors 30 include bonding sites 16 A for the balls 10 . Further details of the chip scale package 22 are described in U.S. Pat. No. 5,674,785 to Akram et al. entitled “Method Of Producing A Single Piece Package For Semiconductor Die”, and in U.S. Pat. No. 5,739,585, to Akram et al. entitled “Single Piece Package For Semiconductor Die”, both of which are incorporated herein by reference.
  • FIG. 3 illustrates another prior art component in the form of a BGA device 32 .
  • the BGA device 32 includes a semiconductor die 14 B, and a BGA substrate 34 .
  • the die 14 B is wire bonded to the BGA substrate 34 in electrical communication with contact balls 10 on the BGA substrate 34 .
  • an adhesive layer 40 attaches the BGA substrate 34 to the die 14 B, and an encapsulant 36 covers the die 14 B and associated wire bonds.
  • a test carrier can be constructed in accordance with the invention for testing chip scale package 22 , or BGA device 32 , as well as other types of semiconductor packages having contact balls 10 .
  • test carrier 42 constructed in accordance with the invention is illustrated.
  • the test carrier 42 is configured to temporarily package multiple semiconductor components 44 having contact balls 10 .
  • the semiconductor components 44 can comprise bumped dice 14 ( FIG. 1B ), chip scale packages 22 ( FIG. 2 ), or BGA devices 32 ( FIG. 3 ).
  • the test carrier 42 comprises: a base 46 for retaining and electrically contacting the components 44 ; an alignment member 48 for aligning the components 44 on the base 46 ; and a force applying mechanism 50 for biasing the components 44 against the base 46 .
  • the base 46 can comprise ceramic, plastic, polyimide, glass filled resin (FR-4), photo sensitive glass, or a semiconducting material, such as silicon.
  • the base 46 includes terminal contacts 58 configured for mating electrical engagement with a test apparatus, such as a test socket 60 on a burn-in board (not shown).
  • the test socket 60 is in electrical communication with test circuitry 62 .
  • the test circuitry 62 is configured to apply test signals to the integrated circuits contained on the components 44 and to analyze the resultant signals.
  • the terminal contacts 58 can comprise generally spherically shaped balls, formed of a hard, wear resistant metal.
  • a diameter and pitch of the terminal contacts 58 can match the diameter and pitch of conventional solder balls, such as the contact balls 10 ( FIG. 1D ) previously described.
  • Suitable metals for forming the terminal contacts 58 include copper, alloys of copper, beryllium copper, alloys of beryllium copper, nickel, alloys of nickel, nickel-cobalt-iron alloys, and iron-nickel alloys.
  • the terminal contacts 58 can be formed separately, and then attached to contact pads 68 on the base 46 .
  • pre-fabricated metal balls are manufactured by Mitsui Comtek Corp. of Saratoga, Calif. under the trademark “SENJU SPARKLE BALLS”.
  • the metal balls can be attached to the contact pads 68 by soldering, laser reflowing, brazing, welding, or applying a conductive adhesive.
  • a solder ball bumper can also be used to bond the terminal contacts 58 to the contact pads 68 .
  • a suitable solder ball bumper is manufactured by Pac Tech Packaging Technologies of Falkensee, Germany.
  • the terminal contacts 58 can also be formed on the contact pads 68 using a conventional wire bonder apparatus adapted to form a ball bond, and then to sever the attached wire.
  • the terminal contacts 58 can be formed by electrolytic deposition or electroless deposition of a metal to form bumps.
  • the terminal contacts 58 are soldered, and solder fillets 70 attach the terminal contacts 58 to the contact pads 68 .
  • the terminal contacts 58 A can comprise a base metal coated with non-oxidizing metal layers 64 .
  • the non-oxidizing metal layers allow low resistance electrical connections to be made with the terminal contacts 58 A as the formation of oxide layers on the terminal contacts 58 A is substantially reduced.
  • Suitable metals for forming the non-oxidizing metal layers 64 include gold, silver and palladium.
  • the non-oxidizing metal layers 64 can be formed using a deposition process such as electroless deposition, electrolytic deposition, or CVD.
  • solder fillets 70 attach the terminal contacts 58 A to the contact pads 68 .
  • each terminal contact 58 B can comprise a glass, ceramic or plastic member shaped as a sphere, or as a bullet, and coated with a hard, wear resistant conductive layer 66 .
  • Glass spheres and bullets are commercially available from Cataphote, Inc. of Jackson, Miss.
  • Suitable materials for the conductive layer 66 include the above identified metals for the terminal contacts 58 and for the non-oxidizing metal layers 64 .
  • the conductive layer 66 can be formed using a plating process, such as electroless or electrolytic plating, a deposition process such as CVD, sputtering or evaporation, a molding process, or a lamination process. As also shown in FIG.
  • conductive adhesive fillets 72 attach the terminal contacts 58 B to the contact pads 68 .
  • Suitable conductive adhesives are sold by A.I. Technology, Trenton, N.J.; Sheldahl, Northfield, Minn.; and 3M St. Paul, Minn.
  • the base 46 includes multiple patterns of contact members 52 in electrical communication with the terminal contacts 58 .
  • the contact members 52 are configured to retain and electrically engage the contact balls 10 on the components 44 .
  • a pattern of the contact members 52 exactly matches a pattern (e.g., P 1 - FIG. 1C ) of the contact balls 10 .
  • the contact members 52 are formed directly on the base 46 .
  • the contact members 52 can also be formed on a separate member such as an interconnect which is attached to the base 46 .
  • Each contact member 52 comprises a recess 54 , at least partially covered with a conductive layer 56 .
  • Each recess 54 is sized and shape to retain and electrically engage a contact ball 10 .
  • each recess 54 includes sloped sidewalls for guiding and aligning the contact ball 10 .
  • the recesses 54 for the contact members 52 can be formed by etching or laser machining the base 46 .
  • the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as KOH:H 2 0 or TMAH.
  • the base 46 comprising ceramic
  • the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as HF, or alternately using an ion milling process.
  • the base 46 comprising photosensitive glass
  • the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as HF.
  • photosensitive glasses and etchants are commercially available from Dow Corning under the trademark “FOTOFORM”.
  • the recesses 54 can be formed using a molding or lamination process.
  • an insulating layer 76 can be formed on exposed surfaces of the base 46 to electrically insulate the conductive layer 56 , the contact pads 68 , and conductive vias 78 to be hereinafter described, from a remainder of the base 46 . If the base 46 comprises an electrically non-conductive material such as ceramic, plastic, glass filled resin, or photosensitive glass the insulating layer 76 is not required.
  • the insulating layer 76 can be a material, such as SiO 2 , or Si 3 N 4 , deposited to a desired thickness using CVD, or other deposition process.
  • the insulating layer 76 can also be a polymer, such as polyimide, deposited and planarized using a suitable process (e.g., spin-on-process).
  • the conductive layers 56 can be formed on an inner surface 82 of the base 46 and within the recesses 54 . Peripheral edges 74 of the conductive layers 56 are adapted to penetrate native oxide layers on the contact balls 10 to contact the underlying metal.
  • the conductive layers 56 can be formed as a layer of a highly conductive metal such as aluminum, titanium, nickel, iridium, copper, gold, tungsten, silver, platinum, palladium, tantalum, molybdenum or alloys of these metals. Rather than being a single layer of metal, the conductive layers 56 can be formed as multi-layered stacks of metals (e.g., bonding layer/barrier layer).
  • the conductive layers 56 can be formed using a metallization process (e.g., deposition, photopatterning, etching).
  • a metallization process e.g., deposition, photopatterning, etching.
  • An exemplary metallization process is disclosed in U.S. Pat. No. 5,607,818, incorporated herein by reference.
  • the conductive layers 56 can also be formed using a plating process, such as electrolytic deposition, or electroless deposition.
  • a representative thickness of the conductive layers 56 is from 600 ⁇ to 20000 ⁇ .
  • the conductive layers 56 can also comprise a metal silicide, such as TiSi 2 , WSi 2 , TaSi 2 , MoSi 2 , and PtSi 2 .
  • a metal silicide such as TiSi 2 , WSi 2 , TaSi 2 , MoSi 2 , and PtSi 2 .
  • a silicon containing layer and a metal layer can be deposited on the base 46 , and then reacted to form a metal silicide.
  • An exemplary metal silicide deposition process is disclosed in U.S. Pat. No. 5,686,317, incorporated herein by reference.
  • other alloys such as TiN, TiW, TiC and NiB can be deposited using CVD or other deposition process.
  • openings 80 can be formed through the conductive layers 56 , and through the base 46 to an outer surface 84 thereof.
  • One method for forming the openings 80 comprises a laser machining process. Such a process is described in U.S. patent application Ser. No. 08/993,965, filed Dec 10, 1997 entitled “Semiconductor Interconnect Having Laser Machined Contacts”, which is incorporated herein by reference.
  • the insulating layer 76 can be formed within the openings 80 .
  • the conductive vias 78 can be formed within the openings 80 .
  • the conductive vias 78 can comprise a metal, such as the previously described metals for the conductive layers 56 .
  • the metal can be deposited within the openings 80 using a deposition process, such as CVD, electrolytic deposition or electroless deposition.
  • a solder metal can be screen printed in the openings 80 , as well as with capillary action, or with a vacuum system using a hot solder wave.
  • the conductive vias 78 can be plugs that completely fill the openings 80 , or alternately can be layers that cover just the inside surfaces or sidewalls of the openings 80 .
  • the conductive vias 78 can comprise a conductive polymer, such as a metal filled silicone, or an isotropic epoxy. Suitable conductive polymers are sold by A.I. Technology, Trenton, N.J.; Sheldahl, Northfield, Minn.; and 3M, St. Paul, Minn.
  • the conductive vias 78 are formed within the openings 80 in electrical contact with the conductive layers 56 .
  • the conductive vias 78 are in electrical contact with the contact pads 68 and terminal contacts 58 .
  • the contact pads 68 can be formed during formation of the conductive vias 78 using a suitable mask (not shown), such as a hard mask, or a stencil mask. Alternately the contact pads 68 can comprise a different material than the conductive vias 78 , and can be formed using a separate deposition process.
  • the contact member 52 A includes a sharp blade 86 configured to penetrate the contact ball 10 and electrically engage the underlying metal.
  • One method for forming the contact member 52 A is to etch a recess 54 A and a blade 86 on a base 46 A formed of silicon. Following etching of the recess 54 A and blade 86 , both can be covered with a conductive layer 56 A, substantially as previously described.
  • the force applying mechanism 50 comprises a bridge clamp 88 , and a plurality of elastomeric spring members 92 .
  • the bridge clamp 88 includes latch members 90 that attach to the base 46 .
  • the spring members 92 bias the components 44 against the base, such that the contact balls 10 maintain electrical contact with the contact members 52 .
  • the elastomeric spring members 92 can be formed of a material such as silicone, butyl rubber, or fluorosilicone.
  • the elastomeric spring members 92 can be secured to the bridge clamp 88 using an adhesive such as silicone.
  • the spring members can be formed of metal, or as compressible gas filled bladders. Different types of gas filled bladders are commercially available from Paratech of Frankfort, Ill. under the trademark “MAXI FORCE AIR BAG”.
  • the test carrier 42 includes the alignment member 48 which is configured to align the components 44 on the base 46 .
  • the alignment member 48 includes a plurality of alignment openings 94 having a size and peripheral shape corresponding to the size and peripheral shape of the components 44 .
  • the alignment openings 94 have sloped sidewalls for guiding and centering the components 44 , such that the contact balls 10 align with the contact members 52 on the base 46 .
  • the sloped sidewalls of the contact members 52 also perform an alignment function by centering the contact balls 10 with respect to the contact members 52 .
  • the alignment member 48 can comprise a separate plate attached to the base 46 using an adhesive. Suitable materials for forming the alignment member 48 include silicon, ceramic, plastic, glass filled resin and photosensitive glass. With these materials the alignment openings 94 can be etched, machined or molded with a desired size and peripheral shape and then attached to the base 46 .
  • the alignment member 48 and base 46 can comprise a unitary structure formed using a process such as molding.
  • the alignment member 48 can comprise a polymer material deposited on the base 46 , etched to form the alignment openings 94 , and then cured.
  • One suitable polymer material comprises a thick film resist sold by Shell Chemical under the trademark “EPON RESIN SU-8”.
  • the resist includes an organic solvent (e.g., gamma-butyloracton), and a photoinitiator.
  • a conventional resist coating apparatus such as a spin coater, or a meniscus coater, along with a mask or stencil, can be used to deposit the resist in viscous form onto the base 46 .
  • the deposited resist can then be partially hardened by heating to about 95° C. for about 15 minutes or longer. Following partial hardening, the resist can be developed and etched to form the alignment openings 94 , and then fully hardened by heating to about 95° C. for about an hour.
  • test carrier 42 W is illustrated.
  • the test carrier 42 W is configured to temporarily package the bumped semiconductor wafer 12 for testing.
  • the test carrier 42 W comprises a base 46 W, an elastomeric spring member 92 W, an alignment member 48 W, and a cover 96 .
  • the base 46 W includes contact members 52 W, conductive vias 78 W, and terminal contacts 58 W which are substantially equivalent to the corresponding elements of test carrier 42 previously described.
  • the alignment member 48 W includes an alignment opening 94 W which functions substantially as previously described for opening 94 on alignment member 48 .
  • the elastomeric spring member 92 W is attached to the cover 96 using an adhesive, such as silicone.
  • the elastomeric spring member 92 W and cover 96 include a vacuum opening 100 .
  • the vacuum opening 100 can be used to apply a vacuum to the wafer 12 for holding the wafer 12 against the elastomeric spring member 92 W during assembly of the test carrier 42 W.
  • clips 98 are provided for securing the cover 96 to the base 46 W.
  • test system 102 incorporating test carriers 42 assembled with components 44 , or test carrier 42 W assembled with wafer 12 , is illustrated.
  • the test system 102 comprises a test board 104 on which multiple test sockets 60 are mounted. Each socket 60 is in electrical communication with test circuitry 62 and is configured to retain and electrically engage a test carrier 42 or 42 W.
  • the test board 104 can be formed of an electrically insulating material such as ceramic, glass filled resin, or polyimide.
  • the test board 104 can include an edge connector 120 electrically connectable to the test circuitry 62 .
  • the test board 104 can also include electrical paths in the form of conductive traces (not shown) adapted for electrical communication with the sockets 60 and edge connector 120 .
  • the test circuitry 62 can be configured to test electrical parameters such as input and output voltages, capacitances, and currents for the integrated circuits contained on the components 44 or wafer 12 . In the case of components 44 or wafers 12 having memory devices, the test circuitry 62 can also perform logic tests wherein data storage, retrieval capabilities and response times are measured.
  • the test circuitry 62 can be in the form of conventional test circuitry manufactured by Teradyne, Advancetest, Hewlett Packard and others.
  • terminal contact 58 on test carrier 42 ( FIG. 4A ), or alternately terminal contact 58 W on wafer carrier 42 W ( FIG. 5 ), are shown electrically engaging test socket 60 .
  • the test socket 60 includes pockets 118 which match the pattern of the terminal contacts 58 or 58 W on the test carrier 42 or 42 W.
  • An electrical connector 106 is mounted within each pocket 118 .
  • the electrical connectors 106 are in electrical communication with test circuitry 62 .
  • the pocket 118 receives the terminal contact 58 or 58 W with the electrical connector 106 in an unactuated position and with a zero insertion force.
  • FIG. 6A the pocket 118 receives the terminal contact 58 or 58 W with the electrical connector 106 in an unactuated position and with a zero insertion force.
  • actuation of the electrical connector 106 presses the connector 106 against the terminal contact 58 .
  • the electrical connector 106 can be actuated by a cam, or a lever, as is known in the art.
  • This type of connector 106 is adapted to exert a wiping action which breaks through oxide layers on the terminal contacts 58 or 58 W.
  • This type of socket and connector suitable for use with ball grid array devices is manufactured by Plastronics of Irving, Tex.
  • terminal contacts 58 or 58 W are formed of a hard metal, wear and deformation are low, even with multiple uses of the test carriers 42 or 42 W.
  • low resistance electrical connections can be made because the terminal contacts 58 , 58 W can include non-oxidizing layers (e.g., 64 - FIG. 4I ) or alternately can be formed of metals that do not oxidize as easily as solder.
  • electrical engagement of the terminal contacts 58 or 58 W can also be performed using spring loaded pins 108 , such as “POGO PINS” manufactured by Pogo Industries, Kansas City, KS.
  • spring loaded pins 108 such as “POGO PINS” manufactured by Pogo Industries, Kansas City, KS.
  • the terminal contacts 58 or 58 W are formed of a hard metal, wear and deformation are again low.
  • the calibration carrier 42 CA is configured for insertion into a conventional test socket 60 C of a conventional test system 102 C.
  • the conventional test socket 60 C and test system 102 C can be similar to test socket 60 ( FIG. 6 ) and test system 102 ( FIG. 6 ), but are configured to test conventional bumped components without using the test carriers 42 or 42 W.
  • the calibration carrier 42 CA can be used in place of the conventional components to test individual sockets 60 C of the conventional test system 102 C.
  • the calibration carrier 42 CA can be configured to calibrate either wafer level test systems, or die level test systems.
  • the calibration carrier 42 CA comprises a base 46 CA having hard metal terminal contacts 58 CA; a semiconductor die 110 wire bonded to the base 46 CA in electrical communication with the terminal contacts 58 CA; and an encapsulant 114 covering the die 110 and surface of the base.
  • the base 46 CA can be formed substantially as previously described for base 46 .
  • the size and peripheral outline of the base 46 CA, and the pattern of the terminal contacts 58 CA matches the size and pattern of the conventional components (e.g., wafers, dice, chip scale packages, BGA devices) of the test system 102 C being calibrated.
  • the terminal contacts 58 CA can be formed substantially as previously described for terminal contacts 58 , 58 A, 58 B or 58 W.
  • the die 110 can include integrated circuits that are substantially similar to the integrated circuits contained in the conventional components.
  • the die 110 can also include evaluation circuits 126 D configured to evaluate selected electrical characteristics of the socket 60 C and test system 102 C. Electrical communication between the die 110 and the terminal contacts 58 CA can be through wires 112 bonded to contacts 122 on the die 110 (e.g., bond pads), and to corresponding contacts 124 on the base 46 CA.
  • the base 46 CA can include internal conductors 125 that provide conductive paths between the contacts 124 and the terminal contacts 58 CA.
  • the base 46 CA can include evaluation circuits 126 B configured to evaluate selected electrical characteristics of the socket 60 C and test system 102 C.
  • the evaluation circuits 126 B can be in electrical communication with selected terminal contacts 58 CA.
  • the encapsulant 114 can comprise a deposited and cured polymer such as epoxy, silicone, room temperature vulcanizing (RTV) material, or polyimide. Suitable compounds are commercially available from Dexter/Hysol and from Thermoset. Preferably, a combined thickness of the encapsulant 114 and base 46 CA matches the thickness of the conventional component. A size and outline of the calibration carrier 42 CA thus substantially matches that of the conventional component being simulated by the calibration carrier 42 CA.
  • test signals can be transmitted to the die 110 and the resultant signals analyzed.
  • the terminal contacts 58 CA comprise a hard metal, deformation of the contacts is substantially reduced.
  • non-oxidizing materials can be used to form the terminal contacts 58 CA, low resistance electrical connections with the test socket 60 C are facilitated.
  • the electrical characteristics of the socket 60 C and test system 102 C can be evaluated without variables, such as high contact resistance, being introduced by deformed or oxidized solder balls. If a high contact resistance is measured, this can indicate dirty, oxidized, deformed, or misaligned electrical connectors 106 ( FIG. 6B ) or 108 ( FIG. 7 ) on the conventional test socket 60 C.
  • the calibration carrier 42 CA can also be used to design new test systems and to facilitate design changes (e.g., signal routing) for existing test systems.
  • a representative circuit that can be included in the evaluation circuitry 126 B or 126 D comprises a resistivity measuring circuit 128 .
  • the resistivity measuring circuit 128 can also be included in a conventional digital multimeter contained within the conventional test system 102 C. This type of multimeter is commercially available from Keithley Instruments, Cleveland, Ohio, and other instrument manufacturers.
  • the resistivity measuring circuit 128 evaluates a total resistance R x of the electrical path between selected terminal contact 58 CA which are designated resistivity terminal contacts 58 CA 1 , 58 CA 2 .
  • a high value for R x can indicate a high contact resistance between the terminal contacts 58 CA and electrical connectors 106 ( FIG. 6B ) or spring loaded pins 108 ( FIG. 7 ) on the test socket 60 C, such as would occur with dirty, oxidized, deformed, or misaligned connectors.
  • an unknown resistance Rx ( FIG. 6B ) between the resistivity contacts 58 CA 1 , 58 CA 2 can be measured by applying a test current from source terminals (source Hi, source Lo) through a known resistance RL to the resistivity contacts 58 CA 1 , 58 CA 2 .
  • a sense current can be applied from sense terminals (sense Hi, sense Lo) through known resistances to the resistivity contacts 58 CA 1 , 58 CA 2 .
  • the sense current is very low (e.g., pico-amps) such that the I-R drop is low and the voltage seen by the sense terminals (sense Hi, sense Lo) is the same as the voltage developed across R x . This enables R x t o be quantified and evaluated.
  • the contact resistances (Rc 1 and Rc 2 ) between the resistivity contacts 58 CA 1 , 58 CA 2 and their associated electrical connectors 106 or 108 on the test socket 60 C is a major component of the resistance R x . Accordingly, a high value for R x may indicate that the electrical connectors 106 or spring loaded pins 108 are dirty, oxidized, deformed, or misaligned. In some applications the test signals to selected electrical connectors 106 or spring loaded pins 108 can be adjusted (e.g., voltage increased) to compensate for variations in the connectors. For other applications, the sockets 60 C can be replaced or repaired.
  • FIG. 8B summarizes steps in a method for calibrating the test system 102 C using the calibration carrier 42 CA.
  • a cleaning carrier 42 CL is illustrated.
  • the cleaning carrier 22 CL comprises a base 46 CL and an encapsulant 114 CL.
  • the encapsulant 114 CL can be omitted.
  • the encapsulant 114 CL is provided to give the cleaning carrier 42 CL a size and peripheral outline which are equivalent to a conventional bumped semiconductor component.
  • the base 46 CL also includes terminal contacts 58 CL formed of a solder wettable material.
  • solder wettable material comprises pressed and sintered balls 116 formed into spherically shaped terminal contacts 58 CL having the size of conventional solder balls. Rather than a pressed and sintered material, braided metal wires formed into a desired configuration, can be used. Suitable solder wettable materials include copper and gold.
  • the base 46 CL can comprise ceramic, plastic, glass resin or metal.
  • the base 46 CL can also include a heating element 132 for heating the terminal contacts 58 CL.
  • the heating element 132 can be heated by applying a current thereto prior to placement in the test socket 60 C.
  • the heating element 132 can be in electrical communication with selected terminal contacts 58 CA and can be heated in place in the test socket 60 C.
  • the socket 60 C can be contained in a burn-in oven having a heat source.
  • the cleaning carrier 42 CL is configured for placement in a conventional test socket 60 C substantially as previously described for calibration carrier 42 CA. With the cleaning carrier 24 CL placed in the test socket 60 C, solder contaminants 130 within the test socket 60 C are attracted to the terminal contacts 58 CL. In addition, the solder contaminants temporarily bond to the terminal contacts 58 CL, and can be removed from the socket 60 C with the cleaning carrier 42 CL.
  • a representative heating temperature for the terminal contacts 58 CL can be from 183° C. to 260° C.
  • FIG. 9B illustrates an alternate embodiment cleaning carrier 42 CLA.
  • the cleaning carrier 42 CLA comprises a base 46 CLA and bristle members 134 .
  • the bristle members 134 functions substantially as previously described terminal contacts 58 CL ( FIG. 9 ).
  • the bristle members 134 can comprise strands, or wires, of copper or gold, pressed into openings 136 in the base 46 CLA. Alternately the bristle members 134 can comprise a pressed and sintered material that is pressed into the openings 136 to form columns.
  • the base 46 CLA can comprise ceramic, plastic, glass filled resin or metal. If the base 46 CLA is made of metal, a current can be passed therethrough for heating the bristle members 134 . Heating can also be by induction.
  • FIG. 9C summarizes steps in a method for cleaning a test system using the cleaning carrier 42 CL (or alternately the cleaning carrier 42 CLA).
  • the invention provides an improved test carrier for testing bumped semiconductor components, a calibration carrier for calibrating semiconductor test systems, and a cleaning carrier for cleaning semiconductor test systems. Also provided are improved methods for testing semiconductor components and for calibrating and cleaning semiconductor test systems.

Abstract

A test carrier for testing bumped semiconductor components such dice, chip scale packages, BGA devices, and wafers is provided. The test carrier includes a base for retaining one or more components and contact members for making temporary electrical connections with contact balls on the components (e.g., solder balls). The test carrier also includes terminal contacts formed as hard metal balls, as hard metal balls coated with a non-oxidizing metal layer, or as glass, ceramic or plastic members coated with a conductive material. The contact members on the base protect the contact balls on the components from deformation during testing and handling. The terminal contacts on the test carrier are configured for multiple uses in a production environment without deformation. Also provided is a calibration carrier for calibrating semiconductor test systems for bumped components, and a cleaning carrier for cleaning test sockets for bumped components. The calibration carrier can include on board evaluation circuitry for evaluating electrical characteristics of a test system, such as contact resistances between electrical connectors of a test socket and terminal contacts on the calibration carrier. The cleaning carrier includes terminal contacts formed of a solder wettable material configured to attract solder contaminants in test sockets.

Description

    FIELD OF THE INVENTION
  • This invention relates generally to the manufacture and testing of semiconductor components. More particularly, this invention relates to systems and carriers for testing bumped semiconductor components such as bare semiconductor dice, chip scale packages, BGA devices, and semiconductor wafers, having contact balls.
  • BACKGROUND OF THE INVENTION
  • Semiconductor components, such as bare dice, chip scale packages, BGA devices and wafers can include terminal contacts in the form of contact balls. This type of component is sometimes referred to as a “bumped” component (e.g., bumped die, bumped wafer).
  • The contact balls provide a high input/output capability for a component, and permit the component to be surface mounted, or alternately flip chip mounted, to a mating substrate, such as a printed circuit board (PCB). Typically, the contact balls comprise solder, which permits bonding to the mating substrate using a solder reflow process. For some components, such as chip scale packages and BGA devices, the contact balls can be arranged in a dense array, such as a ball grid array (BGA), or a fine ball grid array (FBGA).
  • One problem with solder contact balls is that solder is a relatively soft material, and the balls deform easily during handling and testing of the components. During testing, the component is typically inserted into a test socket having electrical connectors, such as spring loaded pins (e.g., “POGO PINS”), that electrically engage the contact balls. Because solder is a soft material, the electrical connectors on the test socket can deform the contact balls on the components. This problem is compounded during testing at elevated temperatures, such as burn-in testing, as heating further softens the solder.
  • For performing subsequent test procedures, it may be difficult to make low resistance electrical connections with deformed contact balls. In particular, the electrical connectors on the test apparatus may not adequately engage the surfaces of the contact balls. Also, for subsequent bonding procedures, deformed balls can make alignment and bonding of the component with a mating substrate more difficult to perform. In addition, deformed contact balls are a cosmetic problem that can affect a users perception of a semiconductor component.
  • In addition to making electrical connections for test procedures more difficult, deformed contact balls can alter test results by affecting electrical characteristics, such as contact resistance, inductance, and signal speed during the test procedure. Further, solder readily oxidizes, which adds resistance to the electrical connections with the contact balls.
  • Another problem with solder contact balls is the adverse affect that solder can have on a semiconductor test system. For example, solder flakes can break loose from the balls, contaminating test sockets, and other electrical components associated with the test system. This can change the calibration of the test system and affect test results on all of the components being tested. In addition, solder is a contaminant to other semiconductor fabrication processes, and its presence requires special handling and segregation of the components. For some components, technicians may be required to wear gloves, and other protective clothing, to prevent lead from being deposited on their skin.
  • In view of the foregoing, it would be advantageous to provide a test carrier for temporarily packaging bumped semiconductor components in which contact balls on the components are protected during test procedures. In addition, it would be advantageous to provide a calibration carrier for calibrating, and a cleaning carrier for cleaning, test systems for bumped semiconductor components.
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, an improved test carrier for temporarily packaging bumped semiconductor components having contact balls is provided. Also provided are an improved method for testing semiconductor components using the test carrier, and an improved test system which incorporates the test carrier. In an alternate embodiment of the invention a calibration carrier for calibrating test systems for bumped semiconductor components is provided. In another alternate embodiment of the invention, a cleaning carrier for removing solder contaminants from test systems for bumped semiconductor components is provided.
  • The test carrier, simply stated, comprises: a base for retaining one or more components for testing; an alignment member for aligning the components on the base; and a force applying mechanism for biasing the components against the base. The base includes contact members configured for electrical communication with contact balls on the components. The contact members on the base comprise recesses covered with a conductive layer having either sharp edges or blades, for penetrating the contact balls.
  • The base also includes terminal contacts and conductive vias in electrical communication with the contact members. The terminal contacts are configured for electrical communication with a test socket of a test system. The terminal contacts can comprise hard metal balls, hard metal balls covered with non-oxidizing metal layers, or glass, ceramic or plastic members covered with a conductive material.
  • The test carrier can be configured for testing bare dice, chip scale packages, BGA devices, or wafers. During test procedures using the test carrier, the contact members on the base make low resistance electrical connections with the contact balls on the components, and protect the contact balls from deformation. In addition, the terminal contacts on the base make low resistance electrical connections with electrical connectors of a test socket, and resist wear, deformation, and oxide build up even with continued usage in a production environment.
  • The calibration carrier comprises a base having terminal contacts, and a semiconductor die mounted to the base in electrical communication with the terminal contacts. As with the test carrier, the terminal contacts can comprise hard metal balls, hard metal balls covered with non-oxidizing metal layers, or glass, ceramic or plastic balls covered with a conductive material. The calibration carrier is configured for placement in a test socket of a test system to simulate a conventional semiconductor component having solder contact balls. The calibration carrier can be used to calibrate the test system, and to locate defective electrical connectors on the test socket. The calibration carrier can also include on board circuitry for evaluating electrical characteristics of the test system, such as contact resistance between the terminal contacts on the carrier, and the electrical connectors on the test socket.
  • The cleaning carrier comprises a base having terminal contacts formed of a solder wettable metal such as pressed and sintered metal balls, braided metal wires, or metal bristles. The cleaning carrier can be heated and placed into a socket of a test system, with the terminal contacts on the carrier in physical contact with electrical connectors on the test socket. Solder contaminants within the socket are attracted to the terminal contacts, and can be removed with the cleaning carrier. The cleaning carrier can also include an on board heating element for heating the terminal contacts.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a schematic plan view of a prior art bumped semiconductor wafer;
  • FIG. 1B is an enlarged schematic side elevation view of a bumped die which has been separated from the wafer;
  • FIG. 1C is a schematic bottom view of the die taken along section line 1C-1C of FIG. 1B;
  • FIG. 1D is an enlarged cross sectional view taken along section line 1D-1D of FIG. 1B showing a contact ball bonded to a bonding site on the die;
  • FIG. 2 is an enlarged schematic cross sectional view of a prior art chip scale package having contact balls;
  • FIG. 3 is an enlarged schematic cross sectional view of a prior art BGA device having contact balls;
  • FIG. 4A is an exploded schematic perspective view of a test carrier constructed in accordance with the invention for testing bumped semiconductor dice, chip scale packages or BGA devices;
  • FIG. 4B is a schematic perspective view of the assembled test carrier of FIG. 4A;
  • FIG. 4C is a cross sectional view of the assembled test carrier, with parts removed, taken along section line 4C-4C of FIG. 4B;
  • FIG. 4D is an enlarged cross sectional view taken along section line 4D-4D of FIG. 4C showing a contact member on a base of the test carrier electrically engaging a contact ball on a component temporarily packaged in the carrier;
  • FIG. 4E is an enlarged cross sectional view taken along section line 4E-4E of FIG. 4D;
  • FIG. 4F is an enlarged cross sectional view equivalent to FIG. 4D of an alternate embodiment contact member;
  • FIG. 4G is an enlarged cross sectional view taken along section line 4G-4G of FIG. 4F;
  • FIG. 4H is a cross sectional view taken along section line 4H-4H of FIG. 4C illustrating a terminal contact on the base of the test carrier;
  • FIG. 4I is a cross sectional view equivalent to FIG. 4H illustrating an alternate embodiment terminal contact;
  • FIG. 4J is a cross sectional view equivalent to FIG. 4H illustrating another alternate embodiment terminal contact;
  • FIG. 5 is a plan view of an alternate embodiment wafer test carrier constructed in accordance with the invention;
  • FIG. 5A is a schematic cross sectional view of the wafer test carrier taken along section line 5A-5A of FIG. 5;
  • FIG. 6 is a schematic plan view of a test system employing test carriers constructed in accordance with the invention;
  • FIG. 6A is a cross sectional view of an electrical connector on a test socket of the test system prior to electrical engagement of a terminal contact on the test carriers;
  • FIG. 6B is a cross sectional view equivalent to FIG. 6A showing the electrical connector electrically engaging the terminal contact;
  • FIG. 7 is a schematic view of an alternate embodiment electrical connector electrically engaging the terminal contact;
  • FIG. 8 is a schematic cross sectional view of a calibration carrier constructed in accordance with the invention;
  • FIG. 8A is a schematic electrical diagram of a resistivity measuring circuit associated with the calibration carrier of FIG. 8;
  • FIG. 8B is a block diagram illustrating steps in a method for calibrating a test system using the calibration carrier of FIG. 8;
  • FIG. 9 is a schematic cross sectional view of a cleaning carrier constructed in accordance with the invention;
  • FIG. 9A is a cross sectional view taken along section line 9A-9A of FIG. 9 illustrating a cleaning contact on the cleaning carrier;
  • FIG. 9B is a schematic cross sectional view equivalent to FIG. 9 of an alternate embodiment cleaning carrier; and
  • FIG. 9C is a block diagram illustrating steps in a method for cleaning a test system using the cleaning carrier of FIG. 9 or FIG. 9B.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring to FIGS. 1A-1D, 2, and 3, various prior art semiconductor components having contact balls 10 are illustrated.
  • In FIG. 1A, a semiconductor wafer 12 comprises a plurality of semiconductor dice 14. FIG. 1B illustrates a die 14 that has been separated from the wafer 12. Each die 14 includes a plurality of contact balls 10. As will be further explained, test carriers can be constructed in accordance with the invention for testing either the wafer 12, or the die 14.
  • As shown in FIG. 1C, the contact balls 10 are formed on the die 14 in a pattern PI. In the illustrative embodiment, the pattern P1 is a dense grid array, such as a ball grid array (BGA). By way of example, a representative diameter D1 for the contact balls 10 can be about 0.005-in (0.127 mm) to 0.050-in (1.270 mm) or greater. A representative pitch P (center to center spacing) of the contact balls 10 can be from about 0.008-in (0.228 mm) to about 0.060-in (1.524 mm) or greater.
  • The die 14 also includes a plurality of bonding sites for attaching the contact balls 10 to the die 14. FIG. 1D illustrates one example for a bonding site 16 in the form of a thin film aluminum bond pad embedded in a passivation layer 20. FIG. 1D also illustrates a single ball 10 that has been bonded to the bonding site 16 on the die 14 using a solder flux 18.
  • FIG. 2 illustrates another prior art semiconductor component in the form of a chip scale package 22. The chip scale package 22 includes a silicon body 24 having a recess 26 wherein a semiconductor die 14A is held by an encapsulant 28. The package 22 also includes conductors 30 wire bonded to the die 14A. The conductors 30 include bonding sites 16A for the balls 10. Further details of the chip scale package 22 are described in U.S. Pat. No. 5,674,785 to Akram et al. entitled “Method Of Producing A Single Piece Package For Semiconductor Die”, and in U.S. Pat. No. 5,739,585, to Akram et al. entitled “Single Piece Package For Semiconductor Die”, both of which are incorporated herein by reference.
  • FIG. 3 illustrates another prior art component in the form of a BGA device 32. The BGA device 32 includes a semiconductor die 14B, and a BGA substrate 34. The die 14B is wire bonded to the BGA substrate 34 in electrical communication with contact balls 10 on the BGA substrate 34. In addition, an adhesive layer 40 attaches the BGA substrate 34 to the die 14B, and an encapsulant 36 covers the die 14B and associated wire bonds.
  • As will be further explained, a test carrier can be constructed in accordance with the invention for testing chip scale package 22, or BGA device 32, as well as other types of semiconductor packages having contact balls 10.
  • Referring to FIGS. 4A and 4B, a test carrier 42 constructed in accordance with the invention is illustrated. The test carrier 42 is configured to temporarily package multiple semiconductor components 44 having contact balls 10. The semiconductor components 44 can comprise bumped dice 14 (FIG. 1B), chip scale packages 22 (FIG. 2), or BGA devices 32 (FIG. 3).
  • The test carrier 42 comprises: a base 46 for retaining and electrically contacting the components 44; an alignment member 48 for aligning the components 44 on the base 46; and a force applying mechanism 50 for biasing the components 44 against the base 46.
  • The base 46 can comprise ceramic, plastic, polyimide, glass filled resin (FR-4), photo sensitive glass, or a semiconducting material, such as silicon. The base 46 includes terminal contacts 58 configured for mating electrical engagement with a test apparatus, such as a test socket 60 on a burn-in board (not shown). The test socket 60 is in electrical communication with test circuitry 62. The test circuitry 62 is configured to apply test signals to the integrated circuits contained on the components 44 and to analyze the resultant signals.
  • As shown in FIG. 4H, the terminal contacts 58 can comprise generally spherically shaped balls, formed of a hard, wear resistant metal. A diameter and pitch of the terminal contacts 58 can match the diameter and pitch of conventional solder balls, such as the contact balls 10 (FIG. 1D) previously described. However, because the terminal contacts 58 comprise a hard metal rather than solder, deformation, oxide build up, and contamination from solder flakes is substantially reduced. Suitable metals for forming the terminal contacts 58 include copper, alloys of copper, beryllium copper, alloys of beryllium copper, nickel, alloys of nickel, nickel-cobalt-iron alloys, and iron-nickel alloys.
  • The terminal contacts 58 can be formed separately, and then attached to contact pads 68 on the base 46. For example, pre-fabricated metal balls are manufactured by Mitsui Comtek Corp. of Saratoga, Calif. under the trademark “SENJU SPARKLE BALLS”. The metal balls can be attached to the contact pads 68 by soldering, laser reflowing, brazing, welding, or applying a conductive adhesive. A solder ball bumper can also be used to bond the terminal contacts 58 to the contact pads 68. A suitable solder ball bumper is manufactured by Pac Tech Packaging Technologies of Falkensee, Germany. The terminal contacts 58 can also be formed on the contact pads 68 using a conventional wire bonder apparatus adapted to form a ball bond, and then to sever the attached wire. Further, the terminal contacts 58 can be formed by electrolytic deposition or electroless deposition of a metal to form bumps. In FIG. 4H, the terminal contacts 58 are soldered, and solder fillets 70 attach the terminal contacts 58 to the contact pads 68.
  • Alternately, as shown in FIG. 4I, the terminal contacts 58A can comprise a base metal coated with non-oxidizing metal layers 64. The non-oxidizing metal layers allow low resistance electrical connections to be made with the terminal contacts 58A as the formation of oxide layers on the terminal contacts 58A is substantially reduced. Suitable metals for forming the non-oxidizing metal layers 64 include gold, silver and palladium. The non-oxidizing metal layers 64 can be formed using a deposition process such as electroless deposition, electrolytic deposition, or CVD. As also shown in FIG. 4I, solder fillets 70 attach the terminal contacts 58A to the contact pads 68.
  • Alternately, as shown in FIG. 4J, each terminal contact 58B can comprise a glass, ceramic or plastic member shaped as a sphere, or as a bullet, and coated with a hard, wear resistant conductive layer 66. Glass spheres and bullets are commercially available from Cataphote, Inc. of Jackson, Miss. Suitable materials for the conductive layer 66 include the above identified metals for the terminal contacts 58 and for the non-oxidizing metal layers 64. The conductive layer 66 can be formed using a plating process, such as electroless or electrolytic plating, a deposition process such as CVD, sputtering or evaporation, a molding process, or a lamination process. As also shown in FIG. 4J, conductive adhesive fillets 72 attach the terminal contacts 58B to the contact pads 68. Suitable conductive adhesives are sold by A.I. Technology, Trenton, N.J.; Sheldahl, Northfield, Minn.; and 3M St. Paul, Minn.
  • Referring again to FIG. 4C, in addition to the terminal contacts 58, the base 46 includes multiple patterns of contact members 52 in electrical communication with the terminal contacts 58. The contact members 52 are configured to retain and electrically engage the contact balls 10 on the components 44. In order to perform this function, a pattern of the contact members 52 exactly matches a pattern (e.g., P1-FIG. 1C) of the contact balls 10. In the illustrative embodiment the contact members 52 are formed directly on the base 46. However, it is to be understood that the contact members 52 can also be formed on a separate member such as an interconnect which is attached to the base 46.
  • Referring to FIGS. 4D and 4E, further details of the contact members 52 are illustrated. Each contact member 52 comprises a recess 54, at least partially covered with a conductive layer 56. Each recess 54 is sized and shape to retain and electrically engage a contact ball 10. In addition, each recess 54 includes sloped sidewalls for guiding and aligning the contact ball 10.
  • The recesses 54 for the contact members 52 can be formed by etching or laser machining the base 46. With the base 46 comprising silicon, the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as KOH:H 2 0 or TMAH. With the base 46 comprising ceramic, the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as HF, or alternately using an ion milling process. With the base 46 comprising photosensitive glass, the recesses 54 can be etched using a mask (not shown) and a suitable wet etchant such as HF. In addition, photosensitive glasses and etchants are commercially available from Dow Corning under the trademark “FOTOFORM”. With the base 46 comprising plastic or glass filled resin, the recesses 54 can be formed using a molding or lamination process.
  • As also shown in FIG. 4D, with the base 46 comprising silicon, an insulating layer 76 can be formed on exposed surfaces of the base 46 to electrically insulate the conductive layer 56, the contact pads 68, and conductive vias 78 to be hereinafter described, from a remainder of the base 46. If the base 46 comprises an electrically non-conductive material such as ceramic, plastic, glass filled resin, or photosensitive glass the insulating layer 76 is not required.
  • The insulating layer 76 can be a material, such as SiO2, or Si3N4, deposited to a desired thickness using CVD, or other deposition process. The insulating layer 76 can also be a polymer, such as polyimide, deposited and planarized using a suitable process (e.g., spin-on-process).
  • Following formation of the insulating layer 76, the conductive layers 56 can be formed on an inner surface 82 of the base 46 and within the recesses 54. Peripheral edges 74 of the conductive layers 56 are adapted to penetrate native oxide layers on the contact balls 10 to contact the underlying metal. The conductive layers 56 can be formed as a layer of a highly conductive metal such as aluminum, titanium, nickel, iridium, copper, gold, tungsten, silver, platinum, palladium, tantalum, molybdenum or alloys of these metals. Rather than being a single layer of metal, the conductive layers 56 can be formed as multi-layered stacks of metals (e.g., bonding layer/barrier layer).
  • The conductive layers 56 can be formed using a metallization process (e.g., deposition, photopatterning, etching). An exemplary metallization process is disclosed in U.S. Pat. No. 5,607,818, incorporated herein by reference. The conductive layers 56 can also be formed using a plating process, such as electrolytic deposition, or electroless deposition. A representative thickness of the conductive layers 56 is from 600Å to 20000Å.
  • Instead of the above metals, the conductive layers 56 can also comprise a metal silicide, such as TiSi2, WSi2, TaSi2, MoSi2, and PtSi2. In this case, a silicon containing layer and a metal layer can be deposited on the base 46, and then reacted to form a metal silicide. An exemplary metal silicide deposition process is disclosed in U.S. Pat. No. 5,686,317, incorporated herein by reference. Still further, other alloys such as TiN, TiW, TiC and NiB can be deposited using CVD or other deposition process.
  • Still referring to FIG. 4D, following formation of the conductive layers 56, openings 80 can be formed through the conductive layers 56, and through the base 46 to an outer surface 84 thereof. One method for forming the openings 80 comprises a laser machining process. Such a process is described in U.S. patent application Ser. No. 08/993,965, filed Dec 10, 1997 entitled “Semiconductor Interconnect Having Laser Machined Contacts”, which is incorporated herein by reference.
  • Following formation of the openings 80 the insulating layer 76, as previously described can be formed within the openings 80. In addition, the conductive vias 78 can be formed within the openings 80. The conductive vias 78 can comprise a metal, such as the previously described metals for the conductive layers 56. The metal can be deposited within the openings 80 using a deposition process, such as CVD, electrolytic deposition or electroless deposition. A solder metal can be screen printed in the openings 80, as well as with capillary action, or with a vacuum system using a hot solder wave. In addition, the conductive vias 78 can be plugs that completely fill the openings 80, or alternately can be layers that cover just the inside surfaces or sidewalls of the openings 80.
  • Rather than being a metal, the conductive vias 78 can comprise a conductive polymer, such as a metal filled silicone, or an isotropic epoxy. Suitable conductive polymers are sold by A.I. Technology, Trenton, N.J.; Sheldahl, Northfield, Minn.; and 3M, St. Paul, Minn.
  • The conductive vias 78 are formed within the openings 80 in electrical contact with the conductive layers 56. In addition, the conductive vias 78 are in electrical contact with the contact pads 68 and terminal contacts 58. The contact pads 68 can be formed during formation of the conductive vias 78 using a suitable mask (not shown), such as a hard mask, or a stencil mask. Alternately the contact pads 68 can comprise a different material than the conductive vias 78, and can be formed using a separate deposition process.
  • Referring to FIGS. 4F and 4G, an alternate embodiment contact member 52A is illustrated. The contact member 52A includes a sharp blade 86 configured to penetrate the contact ball 10 and electrically engage the underlying metal. One method for forming the contact member 52A is to etch a recess 54A and a blade 86 on a base 46A formed of silicon. Following etching of the recess 54A and blade 86, both can be covered with a conductive layer 56A, substantially as previously described.
  • Other types of contact members configured to make non- bonded, temporary electrical connections with contact balls 10 are described in the following U.S. Patent Applications, which are incorporated herein by reference:
  • U.S. patent application Ser. No. 08/829,193, entitled “Interconnect Having Recessed Contact Members With Penetrating Blades For Testing Semiconductor Dice And Packages With Contact Bumps”;
  • U.S. patent application Ser. No. 08/823,490, entitled “Method, Apparatus And System For Testing Bumped Semiconductor Components”; and
  • U.S. patent application Ser. No. 08/867,551, entitled “Interconnect For Making Temporary Electrical Connections With Bumped Semiconductor Components.
  • Referring again to FIG. 4A, the force applying mechanism 50 comprises a bridge clamp 88, and a plurality of elastomeric spring members 92. The bridge clamp 88 includes latch members 90 that attach to the base 46. In the assembled carrier 42 shown in FIG. 4B, the spring members 92 bias the components 44 against the base, such that the contact balls 10 maintain electrical contact with the contact members 52. The elastomeric spring members 92 can be formed of a material such as silicone, butyl rubber, or fluorosilicone. The elastomeric spring members 92 can be secured to the bridge clamp 88 using an adhesive such as silicone.
  • Rather than being formed of elastomeric materials, the spring members can be formed of metal, or as compressible gas filled bladders. Different types of gas filled bladders are commercially available from Paratech of Frankfort, Ill. under the trademark “MAXI FORCE AIR BAG”.
  • As also shown in FIG. 4A, the test carrier 42 includes the alignment member 48 which is configured to align the components 44 on the base 46. The alignment member 48 includes a plurality of alignment openings 94 having a size and peripheral shape corresponding to the size and peripheral shape of the components 44. As shown in FIG. 4A, the alignment openings 94 have sloped sidewalls for guiding and centering the components 44, such that the contact balls 10 align with the contact members 52 on the base 46. In addition, the sloped sidewalls of the contact members 52 also perform an alignment function by centering the contact balls 10 with respect to the contact members 52.
  • The alignment member 48 can comprise a separate plate attached to the base 46 using an adhesive. Suitable materials for forming the alignment member 48 include silicon, ceramic, plastic, glass filled resin and photosensitive glass. With these materials the alignment openings 94 can be etched, machined or molded with a desired size and peripheral shape and then attached to the base 46.
  • Rather than being a separate plate, the alignment member 48 and base 46 can comprise a unitary structure formed using a process such as molding. In addition, the alignment member 48 can comprise a polymer material deposited on the base 46, etched to form the alignment openings 94, and then cured. One suitable polymer material comprises a thick film resist sold by Shell Chemical under the trademark “EPON RESIN SU-8”. The resist includes an organic solvent (e.g., gamma-butyloracton), and a photoinitiator. A conventional resist coating apparatus, such as a spin coater, or a meniscus coater, along with a mask or stencil, can be used to deposit the resist in viscous form onto the base 46. The deposited resist can then be partially hardened by heating to about 95° C. for about 15 minutes or longer. Following partial hardening, the resist can be developed and etched to form the alignment openings 94, and then fully hardened by heating to about 95° C. for about an hour.
  • Referring to FIGS. 5 and 5A, an alternate embodiment test carrier 42W is illustrated. The test carrier 42W is configured to temporarily package the bumped semiconductor wafer 12 for testing. The test carrier 42W comprises a base 46W, an elastomeric spring member 92W, an alignment member 48W, and a cover 96.
  • The base 46W includes contact members 52W, conductive vias 78W, and terminal contacts 58W which are substantially equivalent to the corresponding elements of test carrier 42 previously described. In addition, the alignment member 48W includes an alignment opening 94W which functions substantially as previously described for opening 94 on alignment member 48.
  • However, in this embodiment the elastomeric spring member 92W is attached to the cover 96 using an adhesive, such as silicone. In addition, the elastomeric spring member 92W and cover 96 include a vacuum opening 100. The vacuum opening 100 can be used to apply a vacuum to the wafer 12 for holding the wafer 12 against the elastomeric spring member 92W during assembly of the test carrier 42W. In addition, clips 98 are provided for securing the cover 96 to the base 46W.
  • Referring to FIG. 6, a test system 102 incorporating test carriers 42 assembled with components 44, or test carrier 42W assembled with wafer 12, is illustrated. The test system 102 comprises a test board 104 on which multiple test sockets 60 are mounted. Each socket 60 is in electrical communication with test circuitry 62 and is configured to retain and electrically engage a test carrier 42 or 42W.
  • The test board 104 can be formed of an electrically insulating material such as ceramic, glass filled resin, or polyimide. In addition, the test board 104 can include an edge connector 120 electrically connectable to the test circuitry 62. The test board 104 can also include electrical paths in the form of conductive traces (not shown) adapted for electrical communication with the sockets 60 and edge connector 120.
  • The test circuitry 62 can be configured to test electrical parameters such as input and output voltages, capacitances, and currents for the integrated circuits contained on the components 44 or wafer 12. In the case of components 44 or wafers 12 having memory devices, the test circuitry 62 can also perform logic tests wherein data storage, retrieval capabilities and response times are measured. The test circuitry 62 can be in the form of conventional test circuitry manufactured by Teradyne, Advancetest, Hewlett Packard and others.
  • Referring to FIGS. 6A and 6B, terminal contact 58 on test carrier 42 (FIG. 4A), or alternately terminal contact 58W on wafer carrier 42W (FIG. 5), are shown electrically engaging test socket 60. The test socket 60 includes pockets 118 which match the pattern of the terminal contacts 58 or 58W on the test carrier 42 or 42W. An electrical connector 106 is mounted within each pocket 118. The electrical connectors 106 are in electrical communication with test circuitry 62. As shown in FIG. 6A, the pocket 118 receives the terminal contact 58 or 58W with the electrical connector 106 in an unactuated position and with a zero insertion force. As shown in FIG. 6B, actuation of the electrical connector 106 presses the connector 106 against the terminal contact 58. The electrical connector 106 can be actuated by a cam, or a lever, as is known in the art. This type of connector 106 is adapted to exert a wiping action which breaks through oxide layers on the terminal contacts 58 or 58W. This type of socket and connector suitable for use with ball grid array devices is manufactured by Plastronics of Irving, Tex.
  • Since the terminal contacts 58 or 58W are formed of a hard metal, wear and deformation are low, even with multiple uses of the test carriers 42 or 42W. In addition, low resistance electrical connections can be made because the terminal contacts 58, 58W can include non-oxidizing layers (e.g., 64-FIG. 4I) or alternately can be formed of metals that do not oxidize as easily as solder.
  • Referring to FIG. 7, electrical engagement of the terminal contacts 58 or 58W can also be performed using spring loaded pins 108, such as “POGO PINS” manufactured by Pogo Industries, Kansas City, KS. In this case, because the terminal contacts 58 or 58W are formed of a hard metal, wear and deformation are again low.
  • Referring to FIG. 8, an alternate embodiment calibration carrier 42CA is illustrated. The calibration carrier 42CA is configured for insertion into a conventional test socket 60C of a conventional test system 102C. The conventional test socket 60C and test system 102C can be similar to test socket 60 (FIG. 6) and test system 102 (FIG. 6), but are configured to test conventional bumped components without using the test carriers 42 or 42W. The calibration carrier 42CA can be used in place of the conventional components to test individual sockets 60C of the conventional test system 102C. The calibration carrier 42CA can be configured to calibrate either wafer level test systems, or die level test systems.
  • The calibration carrier 42CA comprises a base 46CA having hard metal terminal contacts 58CA; a semiconductor die 110 wire bonded to the base 46CA in electrical communication with the terminal contacts 58CA; and an encapsulant 114 covering the die 110 and surface of the base.
  • The base 46CA can be formed substantially as previously described for base 46. The size and peripheral outline of the base 46CA, and the pattern of the terminal contacts 58CA matches the size and pattern of the conventional components (e.g., wafers, dice, chip scale packages, BGA devices) of the test system 102C being calibrated. The terminal contacts 58CA can be formed substantially as previously described for terminal contacts 58, 58A, 58B or 58W.
  • The die 110 can include integrated circuits that are substantially similar to the integrated circuits contained in the conventional components. The die 110 can also include evaluation circuits 126D configured to evaluate selected electrical characteristics of the socket 60C and test system 102C. Electrical communication between the die 110 and the terminal contacts 58CA can be through wires 112 bonded to contacts 122 on the die 110 (e.g., bond pads), and to corresponding contacts 124 on the base 46CA.
  • The base 46CA can include internal conductors 125 that provide conductive paths between the contacts 124 and the terminal contacts 58CA. In addition, the base 46CA can include evaluation circuits 126B configured to evaluate selected electrical characteristics of the socket 60C and test system 102C. The evaluation circuits 126B can be in electrical communication with selected terminal contacts 58CA.
  • The encapsulant 114 can comprise a deposited and cured polymer such as epoxy, silicone, room temperature vulcanizing (RTV) material, or polyimide. Suitable compounds are commercially available from Dexter/Hysol and from Thermoset. Preferably, a combined thickness of the encapsulant 114 and base 46CA matches the thickness of the conventional component. A size and outline of the calibration carrier 42CA thus substantially matches that of the conventional component being simulated by the calibration carrier 42CA.
  • With the base 46A placed in the conventional test socket 60C in place of the conventional component, test signals can be transmitted to the die 110 and the resultant signals analyzed. Because the terminal contacts 58CA comprise a hard metal, deformation of the contacts is substantially reduced. In addition, because non-oxidizing materials can be used to form the terminal contacts 58CA, low resistance electrical connections with the test socket 60C are facilitated.
  • Thus the electrical characteristics of the socket 60C and test system 102C can be evaluated without variables, such as high contact resistance, being introduced by deformed or oxidized solder balls. If a high contact resistance is measured, this can indicate dirty, oxidized, deformed, or misaligned electrical connectors 106 (FIG. 6B) or 108 (FIG. 7) on the conventional test socket 60C. The calibration carrier 42CA can also be used to design new test systems and to facilitate design changes (e.g., signal routing) for existing test systems.
  • Referring to FIG. 8A, a representative circuit that can be included in the evaluation circuitry 126B or 126D comprises a resistivity measuring circuit 128. The resistivity measuring circuit 128 can also be included in a conventional digital multimeter contained within the conventional test system 102C. This type of multimeter is commercially available from Keithley Instruments, Cleveland, Ohio, and other instrument manufacturers.
  • The resistivity measuring circuit 128 evaluates a total resistance Rx of the electrical path between selected terminal contact 58CA which are designated resistivity terminal contacts 58CA1, 58CA2. A high value for Rx can indicate a high contact resistance between the terminal contacts 58CA and electrical connectors 106 (FIG. 6B) or spring loaded pins 108 (FIG. 7) on the test socket 60C, such as would occur with dirty, oxidized, deformed, or misaligned connectors.
  • With this arrangement, an unknown resistance Rx (FIG. 6B) between the resistivity contacts 58CA1, 58CA2 can be measured by applying a test current from source terminals (source Hi, source Lo) through a known resistance RL to the resistivity contacts 58CA1, 58CA2. In addition, a sense current can be applied from sense terminals (sense Hi, sense Lo) through known resistances to the resistivity contacts 58CA1, 58CA2. The sense current is very low (e.g., pico-amps) such that the I-R drop is low and the voltage seen by the sense terminals (sense Hi, sense Lo) is the same as the voltage developed across Rx. This enables Rx to be quantified and evaluated.
  • With the calibration carrier 42CA placed in the test socket 60C, the contact resistances (Rc1 and Rc2) between the resistivity contacts 58CA1, 58CA2 and their associated electrical connectors 106 or 108 on the test socket 60C is a major component of the resistance Rx. Accordingly, a high value for Rx may indicate that the electrical connectors 106 or spring loaded pins 108 are dirty, oxidized, deformed, or misaligned. In some applications the test signals to selected electrical connectors 106 or spring loaded pins 108 can be adjusted (e.g., voltage increased) to compensate for variations in the connectors. For other applications, the sockets 60C can be replaced or repaired.
  • FIG. 8B summarizes steps in a method for calibrating the test system 102C using the calibration carrier 42CA.
      • 1. Provide calibration carrier 42CA having hard metal terminal contacts 58CA and semiconductor die 110.
      • 2. Place calibration carrier 42CA in test socket 60C of test system 102C to simulate conventional component under test having solder balls.
      • 3. Transmit test signals and analyze resultant signals from semiconductor die 110 contained in calibration carrier 42CA.
      • 4. Use this data as a “standard” for calibrating test system 102C, or to indicate defective electrical connectors 106, 108.
      • 5. Optionally, provide evaluation circuits 126B, 126D, on calibration carrier 42CA, such as resistivity measuring circuit 128.
      • 6. Evaluate electrical characteristics, such as contact resistance between test socket 60C and terminal contacts 58CA, using evaluation circuits 126B, 126D.
      • 7. Adjust test signals, or clean and repair test socket, based on evaluation.
  • Referring to FIGS. 9 and 9A, a cleaning carrier 42CL is illustrated. The cleaning carrier 22CL comprises a base 46CL and an encapsulant 114CL. For some applications the encapsulant 114CL can be omitted. However, in the illustrative embodiment the encapsulant 114CL is provided to give the cleaning carrier 42CL a size and peripheral outline which are equivalent to a conventional bumped semiconductor component.
  • The base 46CL also includes terminal contacts 58CL formed of a solder wettable material. One suitable solder wettable material comprises pressed and sintered balls 116 formed into spherically shaped terminal contacts 58CL having the size of conventional solder balls. Rather than a pressed and sintered material, braided metal wires formed into a desired configuration, can be used. Suitable solder wettable materials include copper and gold.
  • The base 46CL can comprise ceramic, plastic, glass resin or metal. The base 46CL can also include a heating element 132 for heating the terminal contacts 58CL. For example, the heating element 132 can be heated by applying a current thereto prior to placement in the test socket 60C. Alternately the heating element 132 can be in electrical communication with selected terminal contacts 58CA and can be heated in place in the test socket 60C. As another alternative the socket 60C can be contained in a burn-in oven having a heat source.
  • The cleaning carrier 42CL is configured for placement in a conventional test socket 60C substantially as previously described for calibration carrier 42CA. With the cleaning carrier 24CL placed in the test socket 60C, solder contaminants 130 within the test socket 60C are attracted to the terminal contacts 58CL. In addition, the solder contaminants temporarily bond to the terminal contacts 58CL, and can be removed from the socket 60C with the cleaning carrier 42CL. A representative heating temperature for the terminal contacts 58CL can be from 183° C. to 260° C.
  • FIG. 9B illustrates an alternate embodiment cleaning carrier 42CLA. The cleaning carrier 42CLA comprises a base 46CLA and bristle members 134. The bristle members 134 functions substantially as previously described terminal contacts 58CL (FIG. 9). The bristle members 134 can comprise strands, or wires, of copper or gold, pressed into openings 136 in the base 46CLA. Alternately the bristle members 134 can comprise a pressed and sintered material that is pressed into the openings 136 to form columns. The base 46CLA can comprise ceramic, plastic, glass filled resin or metal. If the base 46CLA is made of metal, a current can be passed therethrough for heating the bristle members 134. Heating can also be by induction.
  • FIG. 9C summarizes steps in a method for cleaning a test system using the cleaning carrier 42CL (or alternately the cleaning carrier 42CLA).
      • 1. Provide cleaning carrier having solder wettable terminal contacts.
      • 2. Heat terminal contacts.
      • 3. Place cleaning carrier with heated terminal contacts into test socket of test system to attract solder contaminants from socket to terminal contacts.
      • 4. Remove cleaning carrier with solder contaminants thereon from socket.
  • Thus the invention provides an improved test carrier for testing bumped semiconductor components, a calibration carrier for calibrating semiconductor test systems, and a cleaning carrier for cleaning semiconductor test systems. Also provided are improved methods for testing semiconductor components and for calibrating and cleaning semiconductor test systems.
  • While the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be made without departing from the scope of the invention as defined by the following claims.

Claims (23)

1-47. (canceled)
48. A carrier for cleaning a socket for a semiconductor component having a contact ball comprising:
a base configured for insertion into the socket; and
a terminal contact on the base configured for engaging an electrical connector on the socket, the terminal contact comprising a solder wettable metal configured for attracting and removing solder contaminants from the socket.
49. The carrier of claim 48 wherein the terminal contact comprises a metal selected from the group consisting of copper and gold.
50. The carrier of claim 48 wherein the terminal contact comprises pressed and sintered metal balls.
51. The carrier of claim 48 wherein the terminal contact comprises braided metal wires.
52. The carrier of claim 48 further comprising a heating element in the base for heating the terminal contact.
53. A carrier for cleaning a socket for a semiconductor component having a contact ball comprising:
a base configured for insertion into the socket, the base comprising a plurality of openings; and
a plurality of terminal contacts pressed into the openings configured for engaging electrical connectors on the test socket, the terminal contacts comprising solder wettable metal bristles configured for attracting and removing solder contaminants from the socket.
54. The carrier of claim 53 wherein the bristles comprise a metal selected from the group consisting of gold and copper.
55-59. (canceled)
60. A carrier for removing contaminants from a socket for a semiconductor component comprising:
a base configured for insertion into the socket; and
a plurality of terminal contacts on the base configured for attracting the contaminants on the socket.
61. The carrier of claim 60 wherein the contaminants comprise solder and the terminal contacts comprise a solder wettable metal.
62. The carrier of claim 60 further comprising a heating element in the base configured to heat the terminal contacts.
63. The carrier of claim 60 wherein the component includes solder balls and the socket includes connectors configured to electrically engage the solder balls and the terminal contacts.
64. In a socket having a plurality of electrical connectors for electrically engaging a semiconductor component having solder contacts, a carrier for removing solder contaminants from the socket comprising:
a base configured for insertion into the socket;
a plurality of terminal contacts on the base configured for physically contacting the electrical connectors, the terminal contacts comprising a solder wettable alloy configured to attract the solder contaminants.
65. The carrier of claim 64 wherein the terminal contacts comprise metal balls.
66. The carrier of claim 64 wherein the terminal contacts comprise braided metal.
67. The carrier of claim 64 wherein the terminal contacts comprise metal bristles mounted in openings in the base.
68. A method for removing contaminants from a test socket comprising:
providing a carrier comprising a plurality of terminal contacts configured to attract the contaminants;
placing the carrier in the test socket with the terminal contacts in contact with the contaminants; and
removing the carrier from the test socket with the contaminants attached to the terminal contacts.
69. The method of claim 68 further comprising following the placing step, heating the terminal contacts.
70. The method of claim 68 wherein the contaminants comprise solder and the terminal contacts comprise a solder wettable metal.
71. The method of claim 68 wherein the terminal contacts comprise metal balls.
72. The method of claim 68 wherein the terminal contacts comprise braided metal.
73. The method of claim 68 wherein the terminal contacts comprise metal bristles.
US10/999,202 1998-09-03 2004-11-29 Carrier for cleaning sockets for semiconductor components having contact balls Abandoned US20050093558A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/999,202 US20050093558A1 (en) 1998-09-03 2004-11-29 Carrier for cleaning sockets for semiconductor components having contact balls

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US09/146,715 US6208156B1 (en) 1998-09-03 1998-09-03 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US09/621,121 US6504389B1 (en) 1998-09-03 2000-07-21 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US10/236,376 US6881274B2 (en) 1998-09-03 2002-09-06 Carrier for cleaning sockets for semiconductor components having contact balls
US10/999,202 US20050093558A1 (en) 1998-09-03 2004-11-29 Carrier for cleaning sockets for semiconductor components having contact balls

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/236,376 Division US6881274B2 (en) 1998-09-03 2002-09-06 Carrier for cleaning sockets for semiconductor components having contact balls

Publications (1)

Publication Number Publication Date
US20050093558A1 true US20050093558A1 (en) 2005-05-05

Family

ID=22518666

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/146,715 Expired - Lifetime US6208156B1 (en) 1998-09-03 1998-09-03 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US09/621,121 Expired - Fee Related US6504389B1 (en) 1998-09-03 2000-07-21 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US10/236,376 Expired - Lifetime US6881274B2 (en) 1998-09-03 2002-09-06 Carrier for cleaning sockets for semiconductor components having contact balls
US10/999,202 Abandoned US20050093558A1 (en) 1998-09-03 2004-11-29 Carrier for cleaning sockets for semiconductor components having contact balls

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US09/146,715 Expired - Lifetime US6208156B1 (en) 1998-09-03 1998-09-03 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US09/621,121 Expired - Fee Related US6504389B1 (en) 1998-09-03 2000-07-21 Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US10/236,376 Expired - Lifetime US6881274B2 (en) 1998-09-03 2002-09-06 Carrier for cleaning sockets for semiconductor components having contact balls

Country Status (1)

Country Link
US (4) US6208156B1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008082150A2 (en) * 2006-12-29 2008-07-10 Soo Ho Lee Test socket for semiconductor
US20120268156A1 (en) * 2011-04-20 2012-10-25 Advantest Corporation Test carrier
US8970243B2 (en) 2011-04-20 2015-03-03 Advantest Corporation Test carrier and board assembly
TWI819040B (en) * 2018-10-24 2023-10-21 南韓商三星電子股份有限公司 Device and method for testing semiconductor device and test handler

Families Citing this family (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6303408B1 (en) * 1998-02-03 2001-10-16 Tessera, Inc. Microelectronic assemblies with composite conductive elements
US6369600B2 (en) 1998-07-06 2002-04-09 Micron Technology, Inc. Test carrier for testing semiconductor components including interconnect with support members for preventing component flexure
US6208156B1 (en) * 1998-09-03 2001-03-27 Micron Technology, Inc. Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US6627483B2 (en) * 1998-12-04 2003-09-30 Formfactor, Inc. Method for mounting an electronic component
US6307394B1 (en) 1999-01-13 2001-10-23 Micron Technology, Inc. Test carrier with variable force applying mechanism for testing semiconductor components
US6242935B1 (en) 1999-01-21 2001-06-05 Micron Technology, Inc. Interconnect for testing semiconductor components and method of fabrication
US6369595B1 (en) 1999-01-21 2002-04-09 Micron Technology, Inc. CSP BGA test socket with insert and method
US6242932B1 (en) 1999-02-19 2001-06-05 Micron Technology, Inc. Interposer for semiconductor components having contact balls
US6819127B1 (en) 1999-02-19 2004-11-16 Micron Technology, Inc. Method for testing semiconductor components using interposer
KR100314135B1 (en) * 1999-03-08 2001-11-16 윤종용 Test socket for Ball Grid Array package and method for testing thereof
US6301517B1 (en) * 1999-03-10 2001-10-09 Lucent Technologies, Inc. Automated test position monitoring and notification system
US6980017B1 (en) * 1999-03-10 2005-12-27 Micron Technology, Inc. Test interconnect for bumped semiconductor components and method of fabrication
US6725536B1 (en) 1999-03-10 2004-04-27 Micron Technology, Inc. Methods for the fabrication of electrical connectors
US6437591B1 (en) 1999-03-25 2002-08-20 Micron Technology, Inc. Test interconnect for bumped semiconductor components and method of fabrication
US6285203B1 (en) 1999-06-14 2001-09-04 Micron Technology, Inc. Test system having alignment member for aligning semiconductor components
US6297653B1 (en) 1999-06-28 2001-10-02 Micron Technology, Inc. Interconnect and carrier with resistivity measuring contacts for testing semiconductor components
KR100327335B1 (en) * 1999-07-22 2002-03-06 윤종용 Method for Chip Scale Package manufacturing
US7066708B1 (en) 1999-10-19 2006-06-27 Micron Technology, Inc. Methods and apparatus for retaining a tray stack having a plurality of trays for carrying microelectric devices
US6504378B1 (en) * 1999-11-24 2003-01-07 Micron Technology, Inc. Apparatus for evaluating contact pin integrity of electronic components having multiple contact pins
DE10024875B4 (en) * 2000-05-16 2004-07-01 Infineon Technologies Ag Component holder system for use with test devices for testing electronic components
US7132841B1 (en) * 2000-06-06 2006-11-07 International Business Machines Corporation Carrier for test, burn-in, and first level packaging
FR2815721B1 (en) * 2000-10-24 2002-11-29 Commissariat Energie Atomique COMPONENT TEST SHOE AND METHOD FOR MAKING SUCH A SHOE
US6651322B1 (en) * 2000-12-28 2003-11-25 Unisys Corporation Method of reworking a multilayer printed circuit board assembly
US6274396B1 (en) * 2001-01-29 2001-08-14 Advanced Micro Devices, Inc. Method of manufacturing calibration wafers for determining in-line defect scan tool sensitivity
US6803650B2 (en) * 2001-02-23 2004-10-12 Silicon Bandwidth Inc. Semiconductor die package having mesh power and ground planes
US6564986B1 (en) * 2001-03-08 2003-05-20 Xilinx, Inc. Method and assembly for testing solder joint fractures between integrated circuit package and printed circuit board
JP4293500B2 (en) * 2001-05-07 2009-07-08 第一電子工業株式会社 Manufacturing method of electronic parts
US6750546B1 (en) * 2001-11-05 2004-06-15 Skyworks Solutions, Inc. Flip-chip leadframe package
US6927588B1 (en) * 2002-04-03 2005-08-09 Jeffrey David Snelgrove Ball alignment plate testing apparatus and method for testing semiconductor chips
US7276802B2 (en) * 2002-04-15 2007-10-02 Micron Technology, Inc. Semiconductor integrated circuit package having electrically disconnected solder balls for mounting
US6913476B2 (en) * 2002-08-06 2005-07-05 Micron Technology, Inc. Temporary, conformable contacts for microelectronic components
US6924653B2 (en) * 2002-08-26 2005-08-02 Micron Technology, Inc. Selectively configurable microelectronic probes
US6773938B2 (en) * 2002-08-29 2004-08-10 Micron Technology, Inc. Probe card, e.g., for testing microelectronic components, and methods for making same
US6881072B2 (en) * 2002-10-01 2005-04-19 International Business Machines Corporation Membrane probe with anchored elements
US7042080B2 (en) * 2003-07-14 2006-05-09 Micron Technology, Inc. Semiconductor interconnect having compliant conductive contacts
WO2005011069A1 (en) * 2003-07-29 2005-02-03 Advantest Corporation Socket, and testing device
US6924655B2 (en) * 2003-09-03 2005-08-02 Micron Technology, Inc. Probe card for use with microelectronic components, and methods for making same
JP2005136018A (en) * 2003-10-29 2005-05-26 Denso Corp Semiconductor device
US7043388B2 (en) * 2003-12-22 2006-05-09 Micron Technology, Inc. System and apparatus for testing packaged devices and related methods
US7256595B2 (en) * 2004-03-22 2007-08-14 Micron Technology, Inc. Test sockets, test systems, and methods for testing microfeature devices
US7253089B2 (en) * 2004-06-14 2007-08-07 Micron Technology, Inc. Microfeature devices and methods for manufacturing microfeature devices
SG130061A1 (en) 2005-08-24 2007-03-20 Micron Technology Inc Microelectronic devices and microelectronic support devices, and associated assemblies and methods
US7807505B2 (en) * 2005-08-30 2010-10-05 Micron Technology, Inc. Methods for wafer-level packaging of microfeature devices and microfeature devices formed using such methods
US7910385B2 (en) * 2006-05-12 2011-03-22 Micron Technology, Inc. Method of fabricating microelectronic devices
SE530415C2 (en) * 2006-09-04 2008-05-27 Nanospace Ab Gastrustor
US7696744B2 (en) * 2007-11-29 2010-04-13 Verigy(Singapore) Pte. Ltd. Screw-less latching system for securing load boards
US7857646B2 (en) * 2008-05-02 2010-12-28 Micron Technology, Inc. Electrical testing apparatus having masked sockets and associated systems and methods
US9343381B2 (en) * 2013-05-22 2016-05-17 Infineon Technologies Ag Semiconductor component with integrated crack sensor and method for detecting a crack in a semiconductor component
KR101753181B1 (en) * 2014-12-20 2017-07-03 인텔 코포레이션 Solder contacts for socket assemblies
US9885748B2 (en) * 2015-06-09 2018-02-06 International Business Machines Corporation Module testing utilizing wafer probe test equipment
TWI613870B (en) * 2016-04-15 2018-02-01 勝德國際研發股份有限公司 Detecting device and detecting method for detecting usage status of a socket
US20180358321A1 (en) * 2017-06-13 2018-12-13 International Business Machines Corporation Pressing solder bumps to match probe profile during wafer level testing
US10483221B2 (en) 2017-10-30 2019-11-19 Micron Technology, Inc. 3DI solder cup
KR102052737B1 (en) * 2018-12-15 2020-01-08 김현철 Manufacturing method of pocket carrier plate for burn-in test apparatus and Jig assembly for burn-in test apparatus including the pocket carrier plate
JP2020113722A (en) * 2019-01-17 2020-07-27 日本特殊陶業株式会社 package
US20230069959A1 (en) * 2021-09-07 2023-03-09 Nanya Technology Corporation Chip socket, testing fixture and chip testing method thereof

Citations (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2791669A (en) * 1955-02-03 1957-05-07 Peter B Ferrara Brush type soldering device
US3923002A (en) * 1973-08-24 1975-12-02 Louis Vanyi Soldering machine accessory
US4099615A (en) * 1974-08-22 1978-07-11 Amp, Incorporated Carrier strip mounted electrical components
US4614858A (en) * 1985-03-28 1986-09-30 Hewlett Packard Company Electric tool for desoldering surface mounted devices
US4637542A (en) * 1982-09-22 1987-01-20 Control Data Corporation Process for soldering and desoldering apertured leadless packages
US4923521A (en) * 1988-10-11 1990-05-08 American Telephone And Telegraph Company Method and apparatus for removing solder
US5239198A (en) * 1989-09-06 1993-08-24 Motorola, Inc. Overmolded semiconductor device having solder ball and edge lead connective structure
US5305941A (en) * 1992-12-28 1994-04-26 Plato Products, Inc. Desoldering wick
US5468999A (en) * 1994-05-26 1995-11-21 Motorola, Inc. Liquid encapsulated ball grid array semiconductor device with fine pitch wire bonding
US5537051A (en) * 1995-04-24 1996-07-16 Motorola, Inc. Apparatus for testing integrated circuits
US5578870A (en) * 1995-08-03 1996-11-26 Precision Connector Designs, Inc. Top loading test socket for ball grid arrays
US5607818A (en) * 1991-06-04 1997-03-04 Micron Technology, Inc. Method for making interconnects and semiconductor structures using electrophoretic photoresist deposition
US5669774A (en) * 1994-09-06 1997-09-23 Grabbe; Dimitry Ball grid array socket
US5674785A (en) * 1995-11-27 1997-10-07 Micron Technology, Inc. Method of producing a single piece package for semiconductor die
US5686317A (en) * 1991-06-04 1997-11-11 Micron Technology, Inc. Method for forming an interconnect having a penetration limited contact structure for establishing a temporary electrical connection with a semiconductor die
US5691649A (en) * 1991-06-04 1997-11-25 Micron Technology, Inc. Carrier having slide connectors for testing unpackaged semiconductor dice
US5783461A (en) * 1996-10-03 1998-07-21 Micron Technology, Inc. Temporary semiconductor package having hard-metal, dense-array ball contacts and method of fabrication
US5834945A (en) * 1996-12-31 1998-11-10 Micron Technology, Inc. High speed temporary package and interconnect for testing semiconductor dice and method of fabrication
US5901898A (en) * 1997-05-14 1999-05-11 Easy-Braid Company System for removing solder
US5915977A (en) * 1997-06-02 1999-06-29 Micron Technology, Inc. System and interconnect for making temporary electrical connections with bumped semiconductor components
US5949242A (en) * 1991-06-04 1999-09-07 Micron Technology, Inc. Method and apparatus for testing unpackaged semiconductor dice
US5962921A (en) * 1997-03-31 1999-10-05 Micron Technology, Inc. Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps
US5982185A (en) * 1996-07-01 1999-11-09 Micron Technology, Inc. Direct connect carrier for testing semiconductor dice and method of fabrication
US6016060A (en) * 1997-03-25 2000-01-18 Micron Technology, Inc. Method, apparatus and system for testing bumped semiconductor components
US6025730A (en) * 1997-03-17 2000-02-15 Micron Technology, Inc. Direct connect interconnect for testing semiconductor dice and wafers
US6040702A (en) * 1997-07-03 2000-03-21 Micron Technology, Inc. Carrier and system for testing bumped semiconductor components
US6040239A (en) * 1997-08-22 2000-03-21 Micron Technology, Inc. Non-oxidizing touch contact interconnect for semiconductor test systems and method of fabrication
US6072326A (en) * 1997-08-22 2000-06-06 Micron Technology, Inc. System for testing semiconductor components
US6094058A (en) * 1991-06-04 2000-07-25 Micron Technology, Inc. Temporary semiconductor package having dense array external contacts
US6103613A (en) * 1998-03-02 2000-08-15 Micron Technology, Inc. Method for fabricating semiconductor components with high aspect ratio features
US6107109A (en) * 1997-12-18 2000-08-22 Micron Technology, Inc. Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate
US6114240A (en) * 1997-12-18 2000-09-05 Micron Technology, Inc. Method for fabricating semiconductor components using focused laser beam
US6130148A (en) * 1997-12-12 2000-10-10 Farnworth; Warren M. Interconnect for semiconductor components and method of fabrication
US6208156B1 (en) * 1998-09-03 2001-03-27 Micron Technology, Inc. Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US6222379B1 (en) * 1991-06-04 2001-04-24 Micron Technology, Inc. Conventionally sized temporary package for testing semiconductor dice

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6069481A (en) * 1995-10-31 2000-05-30 Advantest Corporation Socket for measuring a ball grid array semiconductor
US6086386A (en) * 1996-05-24 2000-07-11 Tessera, Inc. Flexible connectors for microelectronic elements
US5892245A (en) * 1996-11-11 1999-04-06 Emulation Technology, Inc. Ball grid array package emulator
US5880590A (en) * 1997-05-07 1999-03-09 International Business Machines Corporation Apparatus and method for burn-in and testing of devices with solder bumps or preforms
US6018249A (en) * 1997-12-11 2000-01-25 Micron Technolgoy, Inc. Test system with mechanical alignment for semiconductor chip scale packages and dice
US5982158A (en) 1999-04-19 1999-11-09 Delco Electronics Corporaiton Smart IC power control

Patent Citations (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2791669A (en) * 1955-02-03 1957-05-07 Peter B Ferrara Brush type soldering device
US3923002A (en) * 1973-08-24 1975-12-02 Louis Vanyi Soldering machine accessory
US4099615A (en) * 1974-08-22 1978-07-11 Amp, Incorporated Carrier strip mounted electrical components
US4637542A (en) * 1982-09-22 1987-01-20 Control Data Corporation Process for soldering and desoldering apertured leadless packages
US4614858A (en) * 1985-03-28 1986-09-30 Hewlett Packard Company Electric tool for desoldering surface mounted devices
US4923521A (en) * 1988-10-11 1990-05-08 American Telephone And Telegraph Company Method and apparatus for removing solder
US5239198A (en) * 1989-09-06 1993-08-24 Motorola, Inc. Overmolded semiconductor device having solder ball and edge lead connective structure
US5691649A (en) * 1991-06-04 1997-11-25 Micron Technology, Inc. Carrier having slide connectors for testing unpackaged semiconductor dice
US6222379B1 (en) * 1991-06-04 2001-04-24 Micron Technology, Inc. Conventionally sized temporary package for testing semiconductor dice
US5949242A (en) * 1991-06-04 1999-09-07 Micron Technology, Inc. Method and apparatus for testing unpackaged semiconductor dice
US5607818A (en) * 1991-06-04 1997-03-04 Micron Technology, Inc. Method for making interconnects and semiconductor structures using electrophoretic photoresist deposition
US6094058A (en) * 1991-06-04 2000-07-25 Micron Technology, Inc. Temporary semiconductor package having dense array external contacts
US5686317A (en) * 1991-06-04 1997-11-11 Micron Technology, Inc. Method for forming an interconnect having a penetration limited contact structure for establishing a temporary electrical connection with a semiconductor die
US5305941A (en) * 1992-12-28 1994-04-26 Plato Products, Inc. Desoldering wick
US5468999A (en) * 1994-05-26 1995-11-21 Motorola, Inc. Liquid encapsulated ball grid array semiconductor device with fine pitch wire bonding
US5669774A (en) * 1994-09-06 1997-09-23 Grabbe; Dimitry Ball grid array socket
US5537051A (en) * 1995-04-24 1996-07-16 Motorola, Inc. Apparatus for testing integrated circuits
US5578870A (en) * 1995-08-03 1996-11-26 Precision Connector Designs, Inc. Top loading test socket for ball grid arrays
US5674785A (en) * 1995-11-27 1997-10-07 Micron Technology, Inc. Method of producing a single piece package for semiconductor die
US5982185A (en) * 1996-07-01 1999-11-09 Micron Technology, Inc. Direct connect carrier for testing semiconductor dice and method of fabrication
US5783461A (en) * 1996-10-03 1998-07-21 Micron Technology, Inc. Temporary semiconductor package having hard-metal, dense-array ball contacts and method of fabrication
US5834945A (en) * 1996-12-31 1998-11-10 Micron Technology, Inc. High speed temporary package and interconnect for testing semiconductor dice and method of fabrication
US6025730A (en) * 1997-03-17 2000-02-15 Micron Technology, Inc. Direct connect interconnect for testing semiconductor dice and wafers
US6016060A (en) * 1997-03-25 2000-01-18 Micron Technology, Inc. Method, apparatus and system for testing bumped semiconductor components
US5962921A (en) * 1997-03-31 1999-10-05 Micron Technology, Inc. Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps
US5901898A (en) * 1997-05-14 1999-05-11 Easy-Braid Company System for removing solder
US5931685A (en) * 1997-06-02 1999-08-03 Micron Technology, Inc. Interconnect for making temporary electrical connections with bumped semiconductor components
US5915977A (en) * 1997-06-02 1999-06-29 Micron Technology, Inc. System and interconnect for making temporary electrical connections with bumped semiconductor components
US6040702A (en) * 1997-07-03 2000-03-21 Micron Technology, Inc. Carrier and system for testing bumped semiconductor components
US6040239A (en) * 1997-08-22 2000-03-21 Micron Technology, Inc. Non-oxidizing touch contact interconnect for semiconductor test systems and method of fabrication
US6072326A (en) * 1997-08-22 2000-06-06 Micron Technology, Inc. System for testing semiconductor components
US6130148A (en) * 1997-12-12 2000-10-10 Farnworth; Warren M. Interconnect for semiconductor components and method of fabrication
US6107109A (en) * 1997-12-18 2000-08-22 Micron Technology, Inc. Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate
US6114240A (en) * 1997-12-18 2000-09-05 Micron Technology, Inc. Method for fabricating semiconductor components using focused laser beam
US6103613A (en) * 1998-03-02 2000-08-15 Micron Technology, Inc. Method for fabricating semiconductor components with high aspect ratio features
US6208156B1 (en) * 1998-09-03 2001-03-27 Micron Technology, Inc. Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US6504389B1 (en) * 1998-09-03 2003-01-07 Micron Technology, Inc. Test carrier for packaging semiconductor components having contact balls and calibration carrier for calibrating semiconductor test systems
US6881274B2 (en) * 1998-09-03 2005-04-19 Micron Technology, Inc. Carrier for cleaning sockets for semiconductor components having contact balls

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008082150A2 (en) * 2006-12-29 2008-07-10 Soo Ho Lee Test socket for semiconductor
WO2008082150A3 (en) * 2006-12-29 2008-09-12 Soo Ho Lee Test socket for semiconductor
US20120268156A1 (en) * 2011-04-20 2012-10-25 Advantest Corporation Test carrier
US8970243B2 (en) 2011-04-20 2015-03-03 Advantest Corporation Test carrier and board assembly
US8994394B2 (en) * 2011-04-20 2015-03-31 Advantest Corporation Test carrier
TWI819040B (en) * 2018-10-24 2023-10-21 南韓商三星電子股份有限公司 Device and method for testing semiconductor device and test handler

Also Published As

Publication number Publication date
US6881274B2 (en) 2005-04-19
US6504389B1 (en) 2003-01-07
US20020195122A1 (en) 2002-12-26
US6208156B1 (en) 2001-03-27

Similar Documents

Publication Publication Date Title
US6881274B2 (en) Carrier for cleaning sockets for semiconductor components having contact balls
US6181144B1 (en) Semiconductor probe card having resistance measuring circuitry and method fabrication
US6208157B1 (en) Method for testing semiconductor components
US5783461A (en) Temporary semiconductor package having hard-metal, dense-array ball contacts and method of fabrication
US5915977A (en) System and interconnect for making temporary electrical connections with bumped semiconductor components
US6242935B1 (en) Interconnect for testing semiconductor components and method of fabrication
US6114240A (en) Method for fabricating semiconductor components using focused laser beam
US6995577B2 (en) Contact for semiconductor components
US6400169B1 (en) Test socket with interposer for testing semiconductor components having contact balls
KR100615024B1 (en) Carrier and system for testing bumped semiconductor components
US6620633B2 (en) Method for testing bumped semiconductor components
WO1998014998A9 (en) Temporary semiconductor package having hard-metal, dense-array ball contacts and method of fabrication
US20060028222A1 (en) Interconnect for bumped semiconductor components
US6297653B1 (en) Interconnect and carrier with resistivity measuring contacts for testing semiconductor components
US6025731A (en) Hybrid interconnect and system for testing semiconductor dice
KR20050085387A (en) Method for making a socket to perform testing on integrated circuits and socket made
US6396291B1 (en) Method for testing semiconductor components
US7304491B2 (en) Interconnect for testing semiconductor components
US6819127B1 (en) Method for testing semiconductor components using interposer
CN115084077A (en) Interconnection substrate, semiconductor package, and method of manufacturing interconnection substrate

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION