US20050122897A1 - Supporting SDH/SONET APS bridge selector functionality for ethernet - Google Patents

Supporting SDH/SONET APS bridge selector functionality for ethernet Download PDF

Info

Publication number
US20050122897A1
US20050122897A1 US10/731,259 US73125903A US2005122897A1 US 20050122897 A1 US20050122897 A1 US 20050122897A1 US 73125903 A US73125903 A US 73125903A US 2005122897 A1 US2005122897 A1 US 2005122897A1
Authority
US
United States
Prior art keywords
aps
ethernet
selector
bridge
bridge selector
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/731,259
Other versions
US7102995B2 (en
Inventor
Rumi Gonda
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/731,259 priority Critical patent/US7102995B2/en
Priority to JP2006542599A priority patent/JP2007513573A/en
Priority to CA002546561A priority patent/CA2546561A1/en
Priority to CN200480036005.4A priority patent/CN100559198C/en
Priority to EP04820758A priority patent/EP1692531A4/en
Priority to PCT/US2004/038203 priority patent/WO2005060470A2/en
Publication of US20050122897A1 publication Critical patent/US20050122897A1/en
Application granted granted Critical
Publication of US7102995B2 publication Critical patent/US7102995B2/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/55Prevention, detection or correction of errors
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/46Interconnection of networks
    • H04L12/4604LAN interconnection over a backbone network, e.g. Internet, Frame Relay
    • H04L12/462LAN interconnection over a bridge based backbone
    • H04L12/4625Single bridge functionality, e.g. connection of two networks over a single bridge
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/14Monitoring arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/35Switches specially adapted for specific applications
    • H04L49/351Switches specially adapted for specific applications for local area network [LAN], e.g. Ethernet switches
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S370/00Multiplex communications
    • Y10S370/901Wide area network
    • Y10S370/902Packet switching
    • Y10S370/903Osi compliant network
    • Y10S370/907Synchronous optical network, SONET

Definitions

  • the present invention relates generally to network switching architecture and more specifically to supporting SDH/SONET Automatic Protection Switching (APS) Bridging Selector functionality in an Ethernet network.
  • APS Automatic Protection Switching
  • SDH/SONET Serial Digital Hierarchy/Synchronous Optical Network
  • SDH is a European version of a standard that is substantially the same as the SONET standard developed in North America.
  • SDH/SONET contains connection oriented synchronous TDM circuit switching technology.
  • the SDH/SONET configured network runs at the same clock domain (e.g., every section of the network can be traced to a primary clock reference).
  • the network allocates fixed bandwidth time slots for each circuit.
  • the SDH/SONET architectures are connection based protocols in that there is a physical circuit arrangement between ports in a switch to establish an end to end path.
  • the digital transitions in signals traveling through an SDH/SONET network occur at the same rate, however there may be a phase difference between the transitions of any two signals caused by time delays or jitter in the transmission system.
  • Ethernet evolved primarily as a data network.
  • Ethernet is a connectionless asynchronous Carrier Sense, Multiple Access with Collision Detection (CSMA/CD) packet switching technology.
  • the Ethernet architecture does not rely on a single clock domain like the SDH/SONET architecture.
  • the Ethernet architecture sends a series of packets across the network containing data. Whenever a packet needs to be sent, the transmitter will try to transmit the packet.
  • the Ethernet architecture is also connectionless in that the packets travel from node to node within the network without establishing a logical or physical circuit. The end to end path is discovered through a process called Ethernet “Bridging”. Ethernet is fundamentally a Local Area Networking (LAN) technology.
  • LAN Local Area Networking
  • SDH/SONET networks provide reliable, guaranteed available bandwidth, low jitter connections. These characteristics are required for voice quality networks. SDH/SONET, however, is bandwidth inefficient and has a higher overhead than many other network architectures. Ethernet networks, in contrast, provide lower reliability best effort delivery, and low cost bandwidth connections. These characteristics are suitable for data quality networks. Ethernet has non-guaranteed transmission, low overhead, and supports fewer operational functions than SDH/SONET. In SDH/SONET, once the circuit is established, bandwidth is allocated for an application and cannot be used by a different application, even if the original application is not using the bandwidth. In Ethernet, applications only use bandwidth when they need the bandwidth to transmit packets.
  • SDH/SONET In SDH/SONET networks, Automatic Protection Switching (APS) functionality is known.
  • SDH/SONET standards define APS controller as the part of a node that is responsible for generating and terminating information carried in the APS protocol and implementing the APS algorithm.
  • SDH/SONET standards also define APS signaling protocol and APS (K 1 /K 2 ) bytes.
  • SDH/SONET standards also define various algorithms for linear, ring, and mesh protection.
  • SDH/SONET APS functionality can support 50 ms switchover, unidirectional and bi-directional switchover, revertive and non-revertive switchover, manual, or automatic switchover.
  • SDH/SONET APS functionality can also support linear, ring, and mesh topologies, and Line and Path protections.
  • the APS feature enables the switchover of circuits in case of circuit failure and is often utilized in optical network systems.
  • the APS feature organizes a network into a collection of “working” interfaces and “protect” interfaces. When a working interface fails, a protect interface immediately assumes the working interface traffic load.
  • APS there is a working port/link and a protect port/link.
  • the working port/link is active and the protect port/link maintains a standby mode. If there is an equipment failure during operation, the protect port/ink becomes the active port/link, taking over for the failed working port/link, i.e., the protect port/link becomes the new working port/link.
  • there can be a minimal traffic disruption during the switchover on the order of less than 50 ms.
  • SDH/SONET APS Standard functionality provides the architecture for protection in under 50 ms from equipment failure for ring, linear, or mesh topologies.
  • the network In order for data networks to be able to support voice traffic, the network must be able to provide the same level of protection both in terms of time to recover and working with different network topologies, i.e., support rings and linear topologies.
  • Ethernet is the most common data network data link layer protocol. There is no Ethernet standard providing APS functionality. In order to support SDH/SONET APS Standard functionality in Ethernet network, the Ethernet Architecture needs to be able to support Ethernet APS Bridging, Selector, and Switchover operations.
  • STP Spanning Tree Protocol
  • IEEE 802 . 1 D standard provides topology changes. STP calculates and maintains the topology by sending and listening to Configuration Messages and several timers. These Configuration Messages are emitted every time a “Hello Timer” times out. Typically this is set to 2 seconds. This means that STP cannot support 50 ms recovery as required for link APS SDH/SONET standard. As the number of nodes grows larger in a STP domain, STP convergence also slows down considerably, potentially taking minutes to converge. Because of polling, STP also consumes some bandwidth. STP was mainly designed for loop resolution, and original assumptions were that topology changes would be infrequent. STP did not place more emphasis on quick recovery from failures. In data networks, quick recovery is most often not a requirement.
  • Link Aggregation (LA) IEEE 802.3ad standard is designed to support aggregated links.
  • Link Aggregation is the support of the possibility of one of the physical link failure in the aggregated link.
  • a Link Aggregation Control Protocol (LACP) is defined to automatically configure and maintain aggregations among cooperating systems. These messages are emitted on a regular, periodic basis. Typically, the period is every second for fast rate and every 30 seconds for slow rate. This means that Link Aggregation also does not support 50 ms recovery.
  • LACP Link Aggregation Control Protocol
  • Ethernet based In Ethernet based systems most technologies use 20 ms based “Heartbeat” or “Hello” protocol polling to detect link failure, along with upper layer software, to recover within 50 ms.
  • Atrica's Atrica Resilient Ethernet Access (AREA) framework technology is an example of such a protocol.
  • Occam Networks Ethernet Protection Switching (EPS) technology is also a protocol example.
  • Internet Photonics uses interframe gap in Ethernet to support similar functionality.
  • Non Ethernet based technologies being defined include Metro Ethernet Forum, which uses Multi Label Protocol Switching (MPLS) to support protection.
  • MPLS Multi Label Protocol Switching
  • RPR Resilient Packet Ring
  • RPR Alliance RPR is a new protocol that is not compatible with Ethernet protocol, but is designed to support 50 ms recovery in rings.
  • Ethernet Most of the above mentioned technologies solve limited functionality for Ethernet. Typically, they support 50 ms protection either in a linear or ring environment, but not both. In addition, they are limited to link failures. They address only a subset of the capabilities as defined by the SDH/SONET APS standard.
  • Ethernet APS Bridge Selector hardware for supporting Automatic Protection Switching (APS) functionality has an Ethernet APS Bridge Selector Sublayer.
  • an Ethernet APS Bridge Selector Sublayer for managing a bridge and selector; and to interconnect Media Access Control (MAC) hardware and a plurality of Physical Layer (PHY) hardware.
  • the Ethernet APS Bridge Selector can provide architecture to support for Standard SDH/SONET APS functionality in Ethernet Architecture. This allows for 1+1 protection switch, 1:1 protection switch, 1:n protection switch architectures in Linear APS. It also allows for various Link and Path protection architectures for Ring APS, including Unidirectional and Bidirectional, 2 fiber or 4 fiber, revertive and non-revertive protections, drop and continue, ring interworking, and interconnection between rings.
  • the Ethernet APS Bridge Selector can interface with any MAC using RS interface primitives.
  • the Bridge Selector Sublayer interface can be any PHY interface such as XGMII, GMII, MII, and the like.
  • the Bridge Selector Sublayer interface also can be any Attachment Unit Interface (AUI) such as XAUI and the like.
  • AUI Attachment Unit Interface
  • the Ethernet APS Bridge Selector based on configuration can be a bridge and/or selector.
  • the Ethernet APS Bridge Selector can support bridging, selector, and switchover operations.
  • the Ethernet APS Bridge Selector provides switchover within 50 ms for recovery/protection functionality.
  • the Ethernet APS Bridge Selector can be unidirectional or bidirectional.
  • the Ethernet APS Bridge Selector can be in pass through bridge or selector mode.
  • the Ethernet APS Bridge Selector can be used in various nested and/or non nested combinations.
  • Ethernet APS Bridge Selector provides PLS interface, MII or AUI signals, and control/register interfaces to manage APS functionality.
  • a method of providing APS functionality on an Ethernet protocol network includes configuring an Ethernet APS Bridge Selector in bridge mode and bridging the transmit traffic to working and protect channels.
  • a method of providing APS functionality on an Ethernet protocol network includes configuring an Ethernet APS Bridge Selector in selector mode, selecting the receive traffic from working and/or protect channels, and switchover from active to standby channel when requested.
  • the method can execute within 50 ms to provide recovery functionality.
  • the switchover can be to an optional specified channel number.
  • a method of providing APS functionality on an Ethernet protocol network includes a bridging operation, selector operation, and switchover from active to standby channel when requested.
  • the method can execute within 50 ms to provide recovery functionality.
  • the method can further provide support for standard SDH/SONET APS functionality for linear, ring, and mesh topologies for Ethernet protocol networks.
  • FIG. 1 is a diagrammatic illustration of the conventional IEEE 802.3 CSMA/CD LAN Model as described in prior art
  • FIG. 2 is a diagrammatic illustration of the conventional Reconciliation Sublayer (RS) inputs and outputs as described in prior art
  • FIG. 3 is a diagrammatic illustration of the conventional XGXS inputs and outputs as described in prior art
  • FIG. 4 is a diagrammatic illustration of Ethernet APS Bridge Selector Sublayers XMAS and XXAS relationship to the IEEE 802.3 CSMA/CD LAN Model, according to one embodiment of the present invention
  • FIG. 5 is a diagrammatic illustration of Reconciliation Sublayer (RS) inputs and outputs according to one embodiment of the present invention
  • FIG. 6 is a diagrammatic illustration of XMAS inputs and outputs according to one embodiment of the present invention.
  • FIG. 7 is a diagrammatic illustration of XXAS inputs and outputs according to one embodiment of the present invention.
  • FIGS. 8A, 8B , and 8 C are diagrammatic illustrations of Ethernet APS Bridge Selector Operation according to one embodiment of the present invention.
  • Illustrative embodiments of the present invention relate to the implementation of standard SDH/SONET APS Bridge Selector functionality within an Ethernet architecture.
  • an APS Bridge is different from an Ethernet Bridge.
  • the term bridge as utilized herein refers to the APS bridge unless explicitly qualified as an Ethernet Bridge.
  • the present invention extends the Ethernet Reconciliation Sublayer (RS).
  • the Ethernet Reconciliation Sublayer is a sublayer of a physical layer.
  • the Ethernet Reconciliation sublayer resides between the MAC (the Media Access Control, which is an entity or algorithm utilized in negotiating access to a shared or dedicated communications channel) and various PHYs (where the PHYsical Interface converts the data stream coming from the MAC into electrical or optical signals appropriate for the medium in use and vice versa).
  • the Ethernet Reconciliation sublayer provides a mapping between the signals provided at the Media Independent Interface (MII) and the Physical Layer Signaling MAC/PLS service definition.
  • MII was originally defined for Ethernet (10 Mb/s) and modified for Fast Ethernet (100 Mb/s).
  • Gigabit MII (GMII) was defined for Gigabit Ethernet (1000 Mb/s or 1 Gb/s).
  • Ten (X in roman numerical) GMII XGMII was defined for 10 Gigabit Ethernet (10 GB/s).
  • XGXS XGMII Extender Sublayer
  • XAUI 10 Gigabit Attachment Unit Interface
  • TBI Ten-Bit Interface
  • various other interfaces are also defined to interconnect various sublayers.
  • the present invention supports SDH/SONET Bridge Selector functionality for any Ethernet MAC to PHY interconnect interfaces.
  • the description contained herein utilizes XGMII and XAUI terminology to describe the network and implement the Ethernet APS Bridge Selector functionality.
  • XGMII and XAUI terminology to describe the network and implement the Ethernet APS Bridge Selector functionality.
  • One of ordinary skill in the art will appreciate that the functionality can also be implemented for any other interfaces used to interconnect the MAC and the PHY.
  • the Bridge is defined as the action of transmitting identical traffic on both the working and protection channels.
  • the act of transmitting identical traffic on both the working and protection channels is called bridging.
  • An Ethernet APS Bridge Selector in bridge mode can be referred to as a splitter.
  • the Selector (sometimes also referred to as a Switch) is defined as the action of selecting the better of the two received traffic signals on both the working and the protection channels.
  • the act of changing the source of the received traffic between the working and protection channels is called switching or switchover.
  • SDH/SONET linear and ring APS Standards there can be more than one set of working channels.
  • the Ethernet MAC APS Control sublayer can be the client for the modified Reconciliation sublayer.
  • the MAC APS control sublayer uses the Reconciliation sublayer Bridge Selector infrastructure provided in accordance with the present invention to implement standard APS functionality.
  • the present invention does not alter the Ethernet framing, thus it is backward compatible and conforms to Ethernet Standards. Because it optionally modifies the Ethernet Reconciliation Sublayer, XGXS, XGMII, and/or XAUI (or other RS to PHY interconnect interfaces), users have the option of choosing to implement the functionality of the present invention.
  • the method of the present invention is modular and isolated from the Ethernet MAC, Reconciliation, XGXS, and PHY sublayers, thus the apparatus of the present invention has simple optional modifications to existing RS, XGMII (or other MII interfaces), and XAUI.
  • the implementation of the present invention is fully compliant with the SDH/SONET standard protocol because it reuses standard SDH/SONET APS definitions and process.
  • the present invention can be implemented to support switchover within 50 ms or less, based at least in part on the provision of register access for MAC clients or higher layers and signals for MAC Control and Reconciliation sublayers.
  • the present invention supports protection for linear, mesh, and ring topologies, physical level, logical level, and path level protection, and 1+1, N+1, and N:1 protection.
  • FIGS. 4 through 8 illustrate example embodiments of methods for implementing an SDH/SONET APS Bridge and Selector in an Ethernet environment, according to the present invention.
  • FIGS. 4 through 8 illustrate example embodiments of methods for implementing an SDH/SONET APS Bridge and Selector in an Ethernet environment, according to the present invention.
  • Layer 1 is the physical layer containing elements that perform the transmission of signals within the network.
  • Layer 2 is the data link layer, which provides services that allow direct communication between devices across the underlying physical channel of Layer 1 .
  • Layer 3 is the network layer, which is responsible for station-to-station data delivery over multiple data links. The network layer is responsible for the routing of packets across the network.
  • Layer 4 is the transport layer, which provides an error-free, sequenced, guaranteed delivery, message service that allows process to process communication between stations on a network.
  • Layer 5 is the session layer, which deals with the establishment of communications between applications. This layer is useful for security applications.
  • Layer 6 is the presentation layer, which enables the sharing of data between networked systems using different methods of local data representation.
  • Layer 7 is the application layer. This layer provides generic application functions, such as email, file transfer capability, and the like.
  • APS provides port/line protection between nodes at a physical layer (i.e., Layer 1 ).
  • Layer 1 a physical layer
  • APS i.e., ring, linear, or mesh topologies
  • levels of protection i.e., 1+1, N+1, and N:1.
  • APS is illustrated using APS “1+1” configuration between nodes. N+1 and N:1 APS configurations can be supported by the same architecture.
  • the APS “1+1” architecture generally arranges two lines or paths, with information propagating down each line or path at the same time. The connection can be bi-directional or unidirectional.
  • the “1+1” architecture provides for a protect interface, or circuit, paired with each working interface, or circuit. Often, the protect and working circuits interface with an add/drop multiplexer, which sends the same traffic load to the working and protect circuits.
  • information indicating the current status of the APS connection travels through the circuit continuously and conveys any requests for action. This information can be used to synchronize the working and protect circuits.
  • the present invention can support linear and ring protection, ring and mesh topology, and provides physical links, logical links, and path protection.
  • linear APS configuration For purposes of clarity in describing the invention, the description contained herein utilizes a linear APS configuration.
  • ring and mesh topology protection can also be implemented in accordance with aspects of the present invention.
  • Path level (end-to-end) protection can also be supported by the architecture of the present invention by providing the appropriate source and destination Ethernet MAC addresses.
  • FIG. 1 shows the XGMII and XAUI relationship to the known IEEE 802.3 CSMA/CD LAN model, as well as the relationship of the RS and XGMII.
  • FIG. 1 also shows the relationships of the XGMII, XGMII Extender, XGXS, and XAUI.
  • the MAC Client or Higher Layers 134 can be, e.g., a network layer protocol, such as IP, or a forwarding function for switches.
  • the Logical Link Control sublayer 132 provides the Data Link service (connectionless or connection-oriented) to the higher layer client, independent of the nature of the underlying Local Area Network (LAN).
  • LAN Local Area Network
  • a MAC Control sublayer 130 supports all the currently defined MAC control frames, e.g., PAUSE frames, which prevent switches from unnecessarily discarding data frames due to input buffer overload.
  • the MAC Control sublayer 130 is optional.
  • a standard MAC sublayer 100 controls access to media.
  • Reconciliation Sublayers (RS) 102 A, and 102 B provide a mapping between the signals provided at the XGMII and the MAC/PLS service definition.
  • XGMII 104 A, 104 B, and 104 B 1 provide a simple, inexpensive, an easy-to-implement interconnection between the MAC sublayer and the PHY layer.
  • the XAUI 122 B can optionally be used to extend the operational distance of the XGMII with reduced pin count.
  • An XGMII Extender is transparent to the Reconciliation Sublayer 102 A and 102 B and PHY device, and operates symmetrically with similar functions on the Data Terminating Equipment (DTE) transmit and receive data paths.
  • the optional XGMII Extender which is comprised of an XGXS 120 B 1 at the RS end (DTE XGXS), an XGXS 120 B 2 at the PHY end (PHY XGXS) and a XAUI 122 B between them, is used to extend the operational distance of the XGMII and to reduce the number of interface signals.
  • Applications include extending the physical separation that is possible between MAC and PHY components in a 10 Gigabit Ethernet system distributed across a circuit board.
  • a Physical Coding Sublayer (PCS) 106 A, and 106 B interface is the Media Independent Interface (XGMII) that provides a uniform interface to the Reconciliation sublayer 102 A and 102 B for all PHY implementations.
  • XGMII Media Independent Interface
  • a Physical Medium Attachment (PMA) 108 A, and 108 B provides a medium-independent means for the PCS to support the use of a range of physical media.
  • the PMA provides a Service Interface to the PCS. These services are described in an abstract manner and do not imply any particular implementation.
  • the PMA 108 A and 108 B Service Interface supports the exchange of code-groups between PCS entities.
  • the PMA converts code-groups into bits and passes these to the Physical Media Dependent (PMD), and vice versa.
  • the PMA 108 A and 108 B also generates an additional status indication for use by its client.
  • a Physical Media Dependent (PMD) 110 A, and 110 B Service Interface supports the exchange of encoded and scrambled blocks between the PMA and PMD entities.
  • the PMD translates the encoded data to and from signals suitable for the specified medium.
  • a Medium Dependent Interface (MDI) 112 A, and 112 B is the interface between the PMD and the cabling/medium 114 A, and 114 B.
  • MDI Medium Dependent Interface
  • FIG. 2 illustrates the schematic view of conventional Reconciliation sublayer 200 inputs and outputs.
  • XGMII 220 is comprised of independent transmit 222 , 223 , and 224 and receive 226 , 227 , and 228 paths. Each direction uses 32 data signals (TXD ⁇ 31:0> 222 and RXD ⁇ 31:0> 226 ), four control signals (TXC ⁇ 3:0> 223 and RXC ⁇ 3:0> 227 ), and a clock (TX_CLK 224 and RX_CLK 228 ).
  • the PLS Service Primitives 210 are comprised of PLS_Data.request 212 , PLS_DATA.indicate 216 , PLS_CARRIER.indicate 218 , PLS_SIGNAL.indicate 214 , and PLS_DATA_VALID.indicate 217 .
  • the primitive PLS_DATA.request 212 maps to XGMII signals TXD ⁇ 3 1:0> 222 , TXC ⁇ 3:0> 223 , and TX_CLK 224 .
  • This primitive is generated by the MAC sublayer to request the transmission of a single data bit on the physical medium, or to stop transmission.
  • the primitive also maps to TX_EN, TX_ER, and the transmit path may be of four or eight data signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • the primitive PLS_DATA.indicate 216 maps to the XGMII signals RXD ⁇ 3 1:0> 226 , RXC ⁇ 3:0> 227 and RX_CLK 228 .
  • This primitive is generated to all MAC sublayer entities in the network after the PLS_DATA.request 212 is issued by the MAC at the remote end of the link connecting the two Data Terminating Equipments (DTE).
  • DTE Data Terminating Equipments
  • the primitive also maps to RX_ER and RX_DV signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • the primitive PLS_DATA_VALID.indicate 217 maps to the XGMII signals RXC ⁇ 3:0> 227 and RXD ⁇ 31:0> 226 .
  • This primitive is generated by the RS whenever the DATA_VALID_STATUS parameter changes from DATA_VALID to DATA_NOT_VALID, or vice versa.
  • the XGMII 220 is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer.
  • XGMII transmit signal TX_CLK (transmit clock) 224 provides the timing reference for the transfer of the TXC ⁇ 3:0> 223 and TXD ⁇ 31 :0> 222 from the RS to the PHY.
  • TX_CLK (transmit clock) 224 provides the timing reference for the transfer of the TXC ⁇ 3:0> 223 and TXD ⁇ 31 :0> 222 from the RS to the PHY.
  • GMII and MII have similar signals.
  • XGMII transmit signal TXC ⁇ 3:0> (transmit control) 223 indicates that the RS is presenting either data or control characters on the XGMII 220 for transmission.
  • GMII and MII have a TX_EN signal, which is used in similar way.
  • XGMII transmit signal TXD ⁇ 3 1:0> (transmit data) 222 is a bundle of 32 data signals that are driven by the RS. GMII and MII have similar signals of different pin size.
  • XGMII receive signal RX_CLK (receive clock) 228 provides the timing reference for the transfer of the RXC ⁇ 3:0> 227 and RXD ⁇ 3 1:0> 226 signals from the PHY to the RS.
  • RX_CLK transmit clock
  • XGMII receive signal RXC ⁇ 3:0> (receive control) 227 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII 220 .
  • GMII and MII have an RX_ER signal which, is used in similar way.
  • XGMII receive signal RXD ⁇ 31:0> (receive data) 226 is a bundle of 32 data signals that are driven by the PHY. GMII and MII have similar signals of different pin size.
  • GMII and MII CRS carrier sense
  • GMII and MII COL collision detected signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • GMII and MII there additional Station Management signals. They are used to transfer control information and status between the PHY and the Station Management Entity (STA).
  • STA Station Management Entity
  • FIG. 3 illustrates a schematic representation of XGMII Extender Sublayer (XGXS) 300 inputs and outputs as defined in prior art.
  • the XGXS 300 takes XGMII 310 transmit data streams TXD ⁇ 7 : 0 >, TXC ⁇ 0> 336 , TXD ⁇ 15:8>, TXC ⁇ 1> 337 , TXD ⁇ 23:16>, TXC ⁇ 2> 338 , and TXD ⁇ 31:24>, TXC ⁇ 3> 339 striped over four source lanes 345 Lane 0 346 , Lane 1 347 , Lane 2 348 and Lane 3 349 , and single-clock XGMII TX_CLK 335 as its input, maps XGMII 310 data and control characters into XAUI 320 code-groups, and encodes them for source transmission SL 0 ⁇ P> 360 , SL 0 ⁇ N> 361 ,
  • the XGXS 300 takes the XAUI destination receive DL 0 ⁇ P> 350 , DL 0 ⁇ N> 351 , DL 1 ⁇ P> 352 , DL 1 ⁇ N> 353 , DL 2 ⁇ P> 354 , DL 2 ⁇ N> 355 , DL 3 ⁇ P> 356 , and DL 3 ⁇ N> 357 , decodes the code-groups, deskews the four destination lanes 340 Lane 0 341 , Lane 1 342 , Lane 2 343 , and Lane 3 344 , compensates for clock rate disparity, and maps the XAUI 320 code-groups back into XGMII 310 data and control characters to recreate the XGMII 310 receive data streams RXD ⁇ 7:0>, RXC ⁇ 0> 331 , RXD ⁇ 15:8>, RXC ⁇ 1> 332 , RXD ⁇ 23
  • FIG. 4 shows Ethernet APS Bridge Selector Sublayers XMAS 430 A and XXAS 430 B relationship to the IEEE 802.3 CSMA/CD LAN model as defined by the present invention.
  • FIG. 4 further shows the relationship of an XGMII 404 A and 404 B and the XMAS 430 A, and the relationships of an XAUI 422 B and the XXAS 430 B.
  • MAC Client or Higher Layers 434 can be, e.g., a network layer protocol, such as IP, or a forwarding function for switches.
  • Logical Link Control sublayer 432 provides the Data Link service (connectionless or connection-oriented) to the higher layer client, independent of the nature of the underlying Local Area Network (LAN).
  • LAN Local Area Network
  • MAC Control sublayer 430 supports all the currently defined MAC control frames, e.g., PAUSE frames, which prevent switches from unnecessarily discarding data frames due to input buffer overload.
  • the MAC Control sublayer 430 is optional.
  • a standard MAC sublayer 400 controls access to media.
  • Reconciliation Sublayers (RS) 402 A, and 402 B provide a mapping between the signals provided at the XGMII 404 A and 404 B and a MAC/PLS service definition.
  • the XGMII 404 A 404 A 1 , 404 AN, 404 B, 404 B 1 , and 404 BN provides a simple, inexpensive, an easy-to-implement interconnection between the MAC sublayer and the PHY layer.
  • the XAUI 422 B, 422 B 1 , and 422 BN can optionally be used to extend the operational distance of the XGMII with reduced pin count.
  • the XGMII Extender is transparent to the Reconciliation Sublayer and PHY device, and operates symmetrically with similar functions on the Data Terminating Equipment (DTE) transmit and receive data paths.
  • the optional XGMII Extender which is comprised of an XGXS 420 B at the RS end (DTE XGXS), an XGXS 420 B 1 , and 420 BN at the PHY end (PHY XGXS), and a XAUI 422 B, 422 B 1 , and 422 BN between them, is used to extend the operational distance of the XGMII and to reduce the number of interface signals.
  • Applications include extending the physical separation possible between MAC and PHY components in a 10 Gigabit Ethernet system distributed across a circuit board.
  • MII APS Sublayer is transparent to the Reconciliation Sublayer and the PHY device, and operates symmetrically with similar functions on the DTE transmit and receive data paths.
  • the optional XMAS 430 A which is comprised of an XGMII 404 A at the RS Side (DTE XGMII), and a plurality of XGMIIs 404 A 1 through 404 AN at the PHY Side (PHY XGMII), is used to implement APS Bridge Selector functionality. For transmit, XGMII 404 A can be bridged from XGMII 404 A to any XGMIIs 404 A 1 through 404 AN.
  • Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals.
  • One example APS embodiment has one working XGMII of a plurality of working XGMIIs and one protect XGMII being bridged.
  • XGMII 404 A can be selected by selector from one of XGMII 404 A 1 through 404 AN to XGMII 404 A.
  • One example APS embodiment has one working XGMII of a plurality of working XGMIIs or one protect XGMII selected.
  • the XMAS is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer.
  • the XMAS is also designed to separate the bridge selector functionality outside the RS and/or the PHY because not every MAC or PHY needs to support Ethernet APS Bridge Selector functionality.
  • An additional advantage of isolating the functionality in a separate optional sublayer between the RS and PHY is that a standard of the shelf MAC and PHY can be used with the XMAS to implement the Ethernet APS Bridge Selector functionality.
  • not every MAC or PHY wants to incur the additional cost due to additional functionality.
  • An X (X as in any; XAUI, etc.) eXtender APS Sublayer (XXAS) is transparent to the Reconciliation Sublayer and the PHY device, and operates symmetrically with similar functions on the DTE transmit and receive data paths.
  • the optional XXAS 430 B which is comprised of an XAUI 422 B at the RS XGXS Side (DTE XAUI), and a plurality of XAUIs 422 B 1 through 422 BN at the PHY XGXS Side (PHY XAUI), is used to implement APS Bridge Selector functionality. For transmit, XAUI 422 B can be bridged from XAUI 422 B to any XAUIs 422 B 1 through 422 BN.
  • Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signal.
  • One example APS embodiment has one working XAUI of a plurality of working XAUIs and one protect XAUI being bridged. For receive, XAUI 422 B can be selected by selector from one of XAUI 422 B 1 through 422 BN to XAUI 422 B.
  • One example APS embodiment has one working XAUI of a plurality of working XAUIs, or one protect XAUI being selected.
  • the XXAS is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer. It is also designed to separate the bridge selector functionality outside the source XGXS and/or the destination XGXS because not every XGXS needs to support Ethernet APS Bridge Selector functionality.
  • An additional advantage of isolating the functionality in a separate optional sublayer between the source and destination XGXS is that a standard of the shelf XGXS can be used with the XXAS to implement the Ethernet APS Bridge Selector functionality.
  • not every MAC or XGXS or PHY wants to incur the additional cost due to additional functionality.
  • XMAS and XXAS can be used in various combinations (non nested and nested) of each other.
  • a Physical Coding Sublayer (PCS) 406 A 1 , 406 AN, 406 B 1 and 406 BN interface is the Media Independent Interface (XGMII) that provides a uniform interface to the Reconciliation sublayer for all PHY implementations.
  • XGMII Media Independent Interface
  • a Physical Medium Attachment (PMA) 408 A 1 , 408 AN, 408 B 1 , and 408 BN provides a medium-independent means for the PCS to support the use of a range of physical media.
  • the PMA provides a Service Interface to the PCS. These services are described in an abstract manner and do not imply any particular implementation.
  • the PMA Service Interface supports the exchange of code-groups between PCS entities.
  • the PMA converts code-groups into bits and passes these to the Physical Media Dependent (PMD), and vice versa. It also generates an additional status indication for use by its client.
  • a Physical Media Dependent CMM 41 A 1 , 41 AN, 410 B 1 , and 410 BN Service Interface supports the exchange of encoded and scrambled blocks between the PMA and PMD entities.
  • the PMD translates the encoded data to and from signals suitable for the specified medium.
  • a Medium Dependent Interface (MDI) 412 A 1 , 412 AN, 412 B 1 and 412 BN is the interface between the PMD and the cabling/medium 414 A 1 , 414 AN, 414 B 1 , and 414 BN.
  • MDI Medium Dependent Interface
  • Bridge Selector functionality is implemented in separate sublayers.
  • An alternative embodiment is to merge the XMAS sublayer functionality into the RS sublayer and the XAUI sublayer functionality into the XGXS sublayer.
  • Another alternative embodiment can be to implement the Bridge Selector functionality in the PHY layer.
  • the illustrative embodiment of the present invention shows the Bridge Selector functionality using additional interfaces and signals.
  • An alternative embodiment is to use, instead of signals, the available (currently reserved) control signals and/or the block encoding commands to implement the indicate to the corresponding sublayers of the appropriate Bridge Selector information/requests.
  • FIG. 5 illustrates a schematic view of Reconciliation Sublayer 500 inputs and outputs.
  • An XGMII 520 is comprised of independent transmit 522 , 523 , and 524 and receive 526 , 527 , and 528 paths. Each direction uses 32 data signals (TXD ⁇ 31:0> 522 and RXD ⁇ 31:0> 532 ), four control signals (TXC ⁇ 3:0> 523 and RXC ⁇ 3:0> 533 ), and clock (TX_CLK 524 and RX_CLK 534 ).
  • the XGMII 520 also contains an optional APS (APS_SWO 542 ) signal.
  • PLS Service Primitives 510 are comprised of PLS_Data.request 512 , PLS_DATA.indicate 516 , PLS_CARRIER.indicate 518 , PLS_SIGNAL.indicate 514 , and PLS_DATA_VALID.indicate 517 .
  • the PLS Service Primitives 510 also contains optional APS primitive PLS_APS.switchover 540 .
  • a primitive PLS_DATA.request 512 maps to XGMII signals TXD ⁇ 31:0> 522 , TXC ⁇ 3:0> 523 , and TX_CLK 524 .
  • This primitive is generated by the MAC sublayer to request the transmission of a single data bit on the physical medium or to stop transmission.
  • the primitive also maps to TX_EN, TX_ER, and the transmit path may be of four or eight data signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • a primitive PLS_DATA.indicate 516 maps to the XGMII signals RXD ⁇ 31:0> 532 , RXC ⁇ 3:0> 533 and RX_CLK 534 .
  • This primitive is generated to all MAC sublayer entities in the network after a PLS_DATA.request is issued by the MAC at the remote end of the link connecting the two Data Terminating Equipments (DTE).
  • DTE Data Terminating Equipments
  • the primitive also maps to RX_ER and RX_DV signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • the primitive maps to signal CRS. This primitive is generated by the RS whenever the CARRIER_STATUS parameter changes from CARRIER_ON to CARRIER_OFF, or vice versa.
  • the primitive maps to signal COL. This primitive is generated by the RS whenever the SIGNAL_STATUS makes a transition from SIGNAL_ERROR to NO_SIGNAL_ERROR or vice versa.
  • a primitive PLS_DATA_VALID.indicate 517 maps to the XGMII signals RXC ⁇ 3:0> 527 and RXD ⁇ 31:0> 526 .
  • This primitive is generated by the RS whenever the DATA_VALID_STATUS parameter changes from DATA_VALID to DATA_NOT_VALID or vice versa.
  • the present invention extends the PLS interface with the optional primitive PLS_APS.switchover 540 , which maps to the optional XGMII signal APS_SWO 542 .
  • This primitive is generated by the MAC sublayer to request a switchover from active channel to standby channel or vice versa. Note that either working or protect can be active depending on the current state of the selector.
  • the PLS_APS.switchover 540 can take an optional CHANNEL_NUMBER parameter to request a particular channel to switch to.
  • the XGMII is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer.
  • XGMII transmit signal TX_CLK (transmit clock) 524 provides the timing reference for the transfer of the TXC ⁇ 3:0> 523 and TXD ⁇ 31:0> 522 from the RS to the PHY.
  • XGMII transmit signal TXC ⁇ 3:0> (transmit control) 523 indicates that the RS is presenting either data or control characters on the XGMII for transmission.
  • GMII and MII have TX_EN signal which is used in similar way.
  • XGMII transmit sisal TXD ⁇ 31:0> (transmit data) 522 is a bundle of 32 data signals that are driven by the RS.
  • GMII and Mu have similar signal of different pin size.
  • XGMII receive signal RX_CLK (receive clock) 534 provides the timing reference for the transfer of the RXC ⁇ 3:0> 533 and RXD ⁇ 31:0> 532 signals from the PHY to the RS.
  • RX_CLK receive clock
  • GMII and Mu have similar signal.
  • XGMII receive signal RXC ⁇ 3:0> (receive control) 533 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII.
  • GMII and MII have RX_ER signal which is used in similar way.
  • XGMII receive signal RXD ⁇ 31:0> (receive data) 532 is a bundle of 32 bit data signals that are driven by the PHY. GMII and Mu have similar signal of different pin size.
  • the present invention extends the XGMII with optional XMGII APS signal APS_SWO (switchover channel) 542 , which indicates that the RS layer is requesting a channel switchover for the PHY.
  • the signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging.
  • APS_SWO is asserted for one or more clock periods the PHY switches over from active to standby channel. Note that either working or protect can be active depending on the current state of the selector.
  • the APS_SWO 542 signal allows for various MAC sublayers to request a switchover within 50 ms.
  • the APS_SWO 540 can be an optional CHANNEL_NUMBER to request a particular channel to switch to. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • GMII and MII CRS carrier sense
  • GMII and MII COL collision detected signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • GMII and MII there additional Station Management signals.
  • the signals are used to transfer control information and status between the PHY and the Station Management Entity (STA).
  • STA Station Management Entity
  • the allocation of the functions at the RS and XGMII balances the need for media independence with the need for a simple and cost-effective interface.
  • the RS and XGMII can be extended with additional APS primitives such as PLS_APS.bridge(ON
  • STA Station Management Entity
  • FIG. 6 illustrates one example of the schematic view of the XMAS 600 inputs and outputs.
  • the XMAS RS Side or source side 610 is comprised of independent transmit 622 , 623 , and 624 and receive 626 , 627 , and 628 paths.
  • an optional APS input 640 Each direction uses 32 data signals (TXD ⁇ 31:0> 622 and RXD ⁇ 31:0> 632 ), four control signals (TXC ⁇ 3:0> 623 and RXC ⁇ 3:0> 633 ), and clock (TX_CLK 624 and RX_CLK 634 ).
  • the XGMII RS Side 610 also contains an optional APS (APS_SWO 640 ) signal.
  • the XMAS PHY Side or destination side 620 is comprised of a plurality of independent transmit 6221 , 6231 , and 6241 through 622 N, 623 N, and 624 N and receive 6321 , 6331 , and 6341 through 632 N, 633 N, and 634 N channels or paths.
  • Each direction uses 32 data signals (TXD[1] ⁇ 31:0> 6221 , TXD[n] ⁇ 31:0> 622 N, RXD[1] ⁇ 31:0> 6321 and RXD[n] ⁇ 31:0> 632 N), four control signals (TXC[1] ⁇ 3:0> 6231 , TXC[n] ⁇ 3:0> 623 N, RXC[1] ⁇ 3:0> 6331 , and RXC[n] ⁇ 3:0> 633 N), and clock (TX_CLK[1] 6241 , TX_CLK[n] 624 N, RX_CLK[1] 6341 and RX_CLK[n] 634 N), where “n” is the number of channels.
  • Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals.
  • the source/input XGMII RS Side signals TXD ⁇ 31:0> 622 , TXC ⁇ 3:0> 623 , and TX_CLK 624 are bridged to a plurality of destination/output XGMII PHY Side signals TXD[1] ⁇ 31:0> 6221 , TXC[1] ⁇ 3:0> 6231 , and TX_CLK[1] 6241 through TXD[1] ⁇ 31:0> 622 N, TXC[1] ⁇ 3:0> 623 N, and TX_CLK[1] 624 N.
  • the signals can be bridged to one or more output channels.
  • One example embodiment for Standard SDH/SONET APS is to have bridging of two output channels, one working channel and one protect channel.
  • One channel is selected to switch to the source/input XGMII RS Side signals RXD ⁇ 31:0> 632 , RXC ⁇ 3:0> 633 , and RX_CLK 634 .
  • One example embodiment for Standard SDH/SONET APS is to have selected one of the working channels or the protect channel.
  • XGMII RS Side transmit signal TX_CLK (transmit clock) 624 provides the timing reference for the transfer of the TXC ⁇ 3:0> 623 and TXD ⁇ 31:0> 622 from the RS to the PHY.
  • a plurality of such XGMII PHY Side transmit signals TX_CLK[1] 6241 through TX_CLK[n] 624 N provides the timing reference for the transfer of the TXC[1] ⁇ 3:0> 6231 and TXD[1 ⁇ 31:0> 6221 through TXC[n] ⁇ 3:0> 623 N, and TXD[n] ⁇ 31:0> 622 N from the RS to the PHY.
  • XGMII RS Side transmit signal TXC ⁇ 3:0> (transmit control) 623 indicate that the RS is presenting either data or control characters on the XGMII for transmission.
  • a plurality of such XGMII PHY Side transmit signals TXC[1] ⁇ 3:0> 6231 through TXC[n] ⁇ 3:0> 623 N can be supported.
  • GMII and MII have TX_EN signal which is used in similar way.
  • XGMII RS Side transmit signal TXD ⁇ 31:0> (transmit data) 622 is a bundle of 32 data signals that are driven by the RS.
  • a plurality of such XGMII PHY Side transmit signals TXD[n] ⁇ 31:0> 6221 through TXD[n] ⁇ 31:0> 622 N can be supported.
  • GMII and MII have similar signal of different pin size.
  • XGMII RS Side receive signal RX_CLK (receive clock) 634 provides the timing reference for the transfer of the RXC[1] ⁇ 3:0> 6331 , RXC[n] ⁇ 3:0> 633 N, RXD[1] ⁇ 31:0> 6321 , and RXD[n] ⁇ 31:0> 632 N signals from the PHY to the RS.
  • RX_CLK[1] 6341 , through RX_CLK[n] ⁇ 3:0> 634 N can be supported.
  • GMII and MII have similar signals.
  • XGMII RS Side receive signal RXC ⁇ 3:0> (receive control) 633 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII.
  • a plurality of such XGMII PHY Side receive signals RXC[1] ⁇ 3:0> 633 through RXC[n] ⁇ 3:0> 633 N can be supported.
  • GMII and MII have RX_ER signal which is used in similar way.
  • XGMII RS Side receive signal RXD ⁇ 31:0> (receive data) 632 is a bundle of 32 bit data signals that are driven by the PHY.
  • a plurality of such XGMII PHY side receive signals RXD[1] ⁇ 31:0> 6321 through RXD[n] ⁇ 31:0> 632 N can be supported.
  • GMII and MII have similar signal of different pin size.
  • GMII and MII CRS carrier sense
  • GMII and MII COL collision detected signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • the XMAS RS Side APS signal APS_SWO (switchover channel) 640 indicates that the RS layer is requesting the XMAS 600 for a channel switchover of the receiving PHY channel.
  • the signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging.
  • APS_SWO is asserted for one or more clock periods the PHY switches over from active to working channel. Note that either working or protect can be active depending on the current state of the selector.
  • the XMAS RS Side APS_SWO APS signal can be optionally passed through the XMAS sublayer to the XMAS PHY Side in case of support for nested XGMII or XAUI or other interface or sublayers.
  • the APS_SWO 640 signal allows for various MAC Clients or MAC sublayers to request a switchover within 50 ms.
  • the APS_SWO 640 can be an optional CHANNEL_NUMBER to request a particular channel for switching. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • the allocation of the functions at the XMAS balances the need for media independence with need for a simple and cost-effective interface.
  • the XMAS can be extended with additional APS signals to support PLS primitives such as PLS_APS.bridge(ON
  • FIG. 7 illustrates a schematic view of XXAS 700 inputs and outputs.
  • An XAUI RS Side or XGXS Side or source side 710 is comprised of four source lanes 745 Lane 0 746 , Lane 1 747 , Lane 2 748 , and Lane 3 749 with RS Side transmission signals SL 0 ⁇ P> 760 , SL 0 ⁇ N> 761 , SL 1 ⁇ P> 762 , SL 1 ⁇ N> 763 , SL 2 ⁇ P> 764 , SL 2 ⁇ N> 765 , SL 3 ⁇ P> 766 , and SL 3 ⁇ N> 767 .
  • the XGXS RS Side 710 also contains an optional APS (APS_SWO 640 ) signal.
  • the XAUI RS side or source side 710 also comprised of four destination lanes 740 Lane 0 741 , Lane 1 742 , Lane 2 743 , and Lane 3 744 with RS Side receive signals DL 0 ⁇ P> 750 , DL 0 ⁇ N> 751 , DL 1 ⁇ P> 752 , DL 1 ⁇ N> 753 , DL 2 ⁇ P> 754 , DL 2 ⁇ N> 755 , DL 3 ⁇ P> 756 , and DL 3 ⁇ N> 757 .
  • the XXAS PHY side or destination side 720 is comprised of four source lanes 745 , each lane comprised of a pluralities of independent transmit signals.
  • Lane 0 746 is comprised of a plurality of transmit signals SL 0 [1] ⁇ P> 7601 and SL 0 [1] ⁇ N> 7611 through SL 0 [n] ⁇ P> 760 N and SL 0 [n] ⁇ N> 761 N.
  • Lane 1 747 is comprised of a plurality of transmit signals SL 1 [1] ⁇ P> 7621 and SL 1 [1] ⁇ N> 7631 through SL 1 [n] ⁇ P> 762 N and SL 1 [n] ⁇ N> 763 N.
  • Lane 2 748 is comprised of a plurality of transmit signals SL 2 [1] ⁇ P> 7641 and SL 2 [1] ⁇ N> 7651 through SL 2 [n] ⁇ P> 764 N and SL 1 [n] ⁇ N> 765 N.
  • Lane 3 749 is comprised of a plurality of transmit signals SL 3 [1] ⁇ P> 7661 and SL 3 [1] ⁇ N> 7671 through SL 3 [n] ⁇ P> 766 N and SL 3 [n] ⁇ N> 767 N, where “n” is the number of channels.
  • Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals.
  • the source/input XXAS RS or XGXS Side signals SL 0 ⁇ P> 760 , SL 0 ⁇ N> 761 , SL 1 ⁇ P> 762 , SL 1 ⁇ N> 763 , SL 2 ⁇ P> 764 , SL 2 ⁇ N> 765 , SL 3 ⁇ P> 766 , and SL 3 ⁇ N> 767 are bridged to a plurality of destination/output XAUI PHY Side signals SL 0 [1] ⁇ P> 7601 , SL 0 [1] ⁇ N> 7611 , SL 1 [1] ⁇ P> 7621 , SL 1 [1] ⁇ N> 7631 , SL 2 [1] ⁇ P> 7641 , SL 2 [1] ⁇ N> 7651 , SL 3 [1] ⁇ P> 7661 , and SL 3 [1] ⁇ N> 7671 through SL 0 [n]
  • the XXAS PHY side or destination side 720 is comprised of four destination lanes 740 , each lane comprised of a pluralities of independent receive signals.
  • Lane 0 741 is comprised of a plurality of receive signals DL 0 [1] ⁇ P> 7501 and DL 0 [1] ⁇ N> 7511 through DL 0 [n] ⁇ P> 750 N and DL 0 [n] ⁇ N> 751 N.
  • Lane 1 742 is comprised of a plurality of receive signals DL 1 [1] ⁇ P> 7521 and DL 1 [1] ⁇ N> 7531 through DL 1 [n] ⁇ P> 752 N and DL 1 [n] ⁇ N> 753 N.
  • Lane 2 743 is comprised of a plurality of receive signals DL 2 [1] ⁇ P> 7541 and DL 2 [1] ⁇ N> 7551 through DL 2 [n] ⁇ P> 754 N and DL 1 [n] ⁇ N> 755 N.
  • Lane 3 744 is comprised of a plurality of receive signals DL 3 [1] ⁇ P> 7561 and DL 3 [1] ⁇ N> 7571 through DL 3 [n] ⁇ P> 756 N and DL 3 [n] ⁇ N> 757 N.
  • the present invention extends the XAUI with optional XAUI APS source signal APS_SWO (switchover channel) 770 , which indicates that the RS or XGXS is requesting the XXAS 700 for a channel switchover of the receiving PHY channel.
  • the signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging.
  • APS_SWO is asserted for one or more clock periods the PHY switches over from active to working channel. Note that either working or protect can be active depending on the current state of the selector.
  • the APS_SWO source signal can be optionally passed through the XXAS sublayer in case of support for nested XGMII or XAUI or other interface or sublayers.
  • the APS_SWO 770 signal allows for various MAC Clients or MAC sublayers to request a switchover within 50 ms.
  • the APS_SWO 770 can be an optional CHANNEL_NUMBER to request a particular channel to switch to. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • the allocation of the functions at the XXAS balances the need for media independence with need for a simple and cost-effective interface.
  • the XXAS can be extended with additional APS signals to support PLS primitives such as PLS_APS.bridge(ON
  • FIGS. 8A, 8B , and 8 C illustrate one example implementation of the Ethernet APS Bridge Selector Operations.
  • An Ethernet APS Bridge Selector device 800 A can implement XMAS or XXAS.
  • the Ethernet APS Bridge Selector device 800 A can be implemented such that it takes an input interface (XGMII or XAUI) 802 A and an output interface (XGMII or XAUI) 804 A.
  • the interfaces can be bidirectional (receive and transmit signals) or unidirectional (receive or transmit signals).
  • Ethernet APS Bridge Selector device 800 A has a control interface 820 A for register access and other functionality required to manage the device by a processor or other hardware or software entities.
  • Hardware can include MAC Client, OAMP Client, MAC Control sublayer, MAC APS Control sublayer, and/or MAC OAMP Control sublayer.
  • Software can include APS Controller and/or OAMP software.
  • the control interface 820 A allows for APS Controller, OAMP Client or other software to request a switchover within 50 ms.
  • the Ethernet APS Bridge Selector device 800 A can be configured using the registers to be in a bridge or selector mode. Physically any interface can be configured to be a working or protect interface. In bridge mode, the working interface channel is bridged along with the protect interface. In selector mode, the working interface channel or the protect interface is selected.
  • the register can be used to enable and disable bridging, selector, and switchover.
  • the registers can allow for various other configuration setups such as, which channels to bridge, which channels to be working and which channel to be protect, whether to be revertive or non-revertive, and the like.
  • the registers can also have various counters needed to provide management and diagnostics visibility.
  • Ethernet APS Bridge Selector device 800 A can be configured in bridge mode to provide drop and continue functionality to support ring protection, ring interworking, and ring interconnections.
  • the Ethernet APS Bridge Selector operation as shown in FIG. 8B E shows the case of the Ethernet APS Bridge Selector configured in bridge mode 800 B.
  • a transmit is interfaced to an input interface transmit TX 802 B and the transmit signals bridge to a plurality of an output interfaces transmit working TW 1 804 B, TW 2 8061 B through TWN 806 NB, and transmit protect TP 808 B.
  • the solid line arrows represent active traffic, while the dashed line arrows represent standby traffic.
  • transmit signals 810 B from a TX 802 B are being bridged 812 B, and 814 B to a working TW 1 804 B and a protect TP 808 B channels.
  • a plurality of signals 816 B, and 818 B are in standby.
  • the input interface TX 802 B is connected to a RS.
  • the plurality of output interfaces TW 1 804 B, TW 2 8061 B through TWN 806 NB, and TP 808 B is connected to a plurality of PHYs.
  • the Bridge can be configured to be in pass through mode also where the input interface TX 802 B can be pass through without bridging to any one of the plurality of output interfaces TW 1 804 B, TW 2 8061 B through TWN 806 NB, and TP 808 B.
  • the input interface transmit TX 802 B is connected to the output interface transmit protect TP 808 B.
  • the Ethernet APS Bridge Selector can support drop and continue functionality for ring networks in bridge mode 800 B.
  • the ingress ring interface can be connected to the input interface TX 802 B, the drop can be connected to a plurality of an output interfaces transmit working TW 1 804 B, TW 2 8061 B through TWN 806 NB, and transmit protect TP 808 B.
  • the continue can be connected to output interface TW 1 804 B, which can be the egress ring interface.
  • Ethernet APS Bridge Selector device 800 B has control interface C 820 B for register access and other functionality required to manage the device by a processor or other hardware or software entities.
  • the Ethernet APS Bridge Selector operation as shown in FIG. 8C shows the case of the Ethernet APS Bridge Selector configured in selector mode 800 C.
  • receive is interfaced to an output interface receive RX 804 C and the receive signals are selected from a plurality of input interfaces receive working RW 1 802 C, RW 2 8061 C through RWN 806 NC, and receive protect RP 808 C.
  • the solid line arrows represent active traffic, while the dashed line arrows represent standby traffic.
  • receive signals 810 C from RX 802 C are selected 812 C.
  • a plurality of signals 816 C, 818 C, and 814 C are in standby.
  • the output interface RX 804 C is connected to a RS.
  • the plurality of input interfaces RW 1 802 C, RW 2 8061 C through RWN 806 NC, and RP 808 C are connected to a plurality of PHYs.
  • the selector can be configured to be pass through mode also where any of the input interfaces RW 1 802 C, RW 2 8061 C through RWN 806 NC, and RP 808 C can pass through without selection to the input interface RX 804 C.
  • receive protect RP 808 C is connected to the output interface receive RX 804 C.
  • One example embodiment of the Ethernet APS Bridge Selector has multiple receive input interfaces multiplexed into one receive output interface.
  • Ethernet APS Bridge Selector device 800 C has control interface C 820 C for register access and other functionality required to manage the device by a processor or other hardware or software entities.
  • the MAC Client or MAC sublayers can request a switchover using the provided APS signal.
  • the switchover causes the selector to switch from the active channel to the standby channel.
  • the MAC Client or MAC sublayers or APS controller or OAMP Client or OAMP software can also get requests for switchover by APS or OAMP control frames and cause a switchover.
  • the MAC Clients or MAC Sublayers or MAC Client or any other hardware can request the switchover using the APS signal.
  • the APS controller or OAMP software or any other software can request the switchover using the control interface by setting appropriate register values.
  • the APS signal and register access allow the switchover event to be processed and the switchover requested within 50 ms.
  • An alternative embodiment provides switchover to a specified optional channel number.
  • unidirectional interfaces are provided.
  • An alternative implementation is to support bidirectional interfaces. Based on the configured Bridge or Selector mode the Ethernet APS Bridge Selector device 800 A that is in the interface can be receiving or transmitting part of the XGMII or XAUI. This has advantage of reducing the pin count and the routes on the printed circuit board and backplane. This is possible because a particular port can be configured to be either a working or protect port at one time.
  • the transmit is bridged using the transmit bridge selector device in bridge mode to the protect port where its transmit bridge selector device is in selector pass through mode.
  • the active working port's receive is selected using the receive bridge selector device in selector mode and the receive of the protect port where its receive bridge selector device is in bridge pass through mode.
  • the transmit protect of the transmit bridge selector in bridge mode of the working port is connected to the receive protect of the transmit bridge selector in selector pass through mode of protect port.
  • the transmit protect of the receive bridge selector in bridge pass through mode of the protect port is connected to the receive protect of the receive bridge selector in selector mode of the working port.
  • the Bridge operation is not restricted to only two output interfaces.
  • the Selection operation is not restricted to only one input interfaces.
  • Ethernet APS Bridge Selector device can be implemented such that the same device can be in XGMII or XAUI or any other interconnect interface mode based on configuration.
  • the Ethernet APS Bridge Selector chip can be packaged with two Ethernet APS Bridge Selector devices because usually ports are bidirectional. Each device can be independently configured to be in Bridge or Selector mode. For board real estate and cost purposes an Ethernet APS Bridge Selector chip can have as many Ethernet APS Bridge Selector devices as needed.
  • the present invention maintains several advantages. Because it does not change the Ethernet framing it is backward compatible and conforms to the Ethernet Standards. Because it optionally modifies the Ethernet Reconciliation Sublayer, XGXS, XGMII, and/or XAUI (or other RS to PHY interconnect interfaces) vendors can choose whether to implement the functionality of the present invention.
  • the elegant design and configuration of the invention makes implementation in the Ethernet APS Bridge Selector hardware relatively easy.
  • the method of the present invention is modular and isolated from the Ethernet MAC, Reconciliation, XGXS, and PHY sublayers. Therefore, the apparatus of the present invention has simple optional modifications to existing RS, XGMII (or other MII interfaces), and XAUI.
  • the implementation of the present invention is fully compliant with the SDH/SONET standard protocol. Because it supports register access for MAC clients or higher layers and signals for MAC Control and Reconciliation sublayers, the present invention can be implemented to support switchover within 50 ms or less. In addition, the present invention makes use of standard SDH/SONET APS definitions and process, therefore it can support protection for linear, mesh, and ring topologies, physical level, logical level, and path level protection, and 1+1, N+1, and N:1 protection.

Abstract

An Ethernet Automatic Protection Switching (APS) Bridge Selector is provided for supporting SDH/SONET APS standard functionality in Ethernet Networks. In accordance with one embodiment, an Ethernet APS Bridge Selector is provided for bridge, selector, and switchover functionality for a plurality of Physical Layer (PHY) hardware devices. The Ethernet APS Bridge Selector provides support for any Media Access Control (MAC) hardware to PHY interface/interconnect. The Ethernet APS Bridge Selector can be managed via interfaces, signals and/or control/register interfaces.

Description

    FIELD OF THE INVENTION
  • The present invention relates generally to network switching architecture and more specifically to supporting SDH/SONET Automatic Protection Switching (APS) Bridging Selector functionality in an Ethernet network.
  • BACKGROUND OF THE INVENTION
  • SDH/SONET (Synchronous Digital Hierarchy/Synchronous Optical Network) standards evolved originally for use in a voice network. SDH is a European version of a standard that is substantially the same as the SONET standard developed in North America. SDH/SONET contains connection oriented synchronous TDM circuit switching technology. The SDH/SONET configured network runs at the same clock domain (e.g., every section of the network can be traced to a primary clock reference). The network allocates fixed bandwidth time slots for each circuit. The SDH/SONET architectures are connection based protocols in that there is a physical circuit arrangement between ports in a switch to establish an end to end path. The digital transitions in signals traveling through an SDH/SONET network occur at the same rate, however there may be a phase difference between the transitions of any two signals caused by time delays or jitter in the transmission system.
  • Ethernet evolved primarily as a data network. In contrast to SDH/SONET, Ethernet is a connectionless asynchronous Carrier Sense, Multiple Access with Collision Detection (CSMA/CD) packet switching technology. The Ethernet architecture does not rely on a single clock domain like the SDH/SONET architecture. The Ethernet architecture sends a series of packets across the network containing data. Whenever a packet needs to be sent, the transmitter will try to transmit the packet. The Ethernet architecture is also connectionless in that the packets travel from node to node within the network without establishing a logical or physical circuit. The end to end path is discovered through a process called Ethernet “Bridging”. Ethernet is fundamentally a Local Area Networking (LAN) technology.
  • SDH/SONET networks provide reliable, guaranteed available bandwidth, low jitter connections. These characteristics are required for voice quality networks. SDH/SONET, however, is bandwidth inefficient and has a higher overhead than many other network architectures. Ethernet networks, in contrast, provide lower reliability best effort delivery, and low cost bandwidth connections. These characteristics are suitable for data quality networks. Ethernet has non-guaranteed transmission, low overhead, and supports fewer operational functions than SDH/SONET. In SDH/SONET, once the circuit is established, bandwidth is allocated for an application and cannot be used by a different application, even if the original application is not using the bandwidth. In Ethernet, applications only use bandwidth when they need the bandwidth to transmit packets.
  • In SDH/SONET networks, Automatic Protection Switching (APS) functionality is known. SDH/SONET standards define APS controller as the part of a node that is responsible for generating and terminating information carried in the APS protocol and implementing the APS algorithm. SDH/SONET standards also define APS signaling protocol and APS (K1/K2) bytes. SDH/SONET standards also define various algorithms for linear, ring, and mesh protection. SDH/SONET APS functionality can support 50ms switchover, unidirectional and bi-directional switchover, revertive and non-revertive switchover, manual, or automatic switchover. SDH/SONET APS functionality can also support linear, ring, and mesh topologies, and Line and Path protections. The APS feature enables the switchover of circuits in case of circuit failure and is often utilized in optical network systems. In general, the APS feature organizes a network into a collection of “working” interfaces and “protect” interfaces. When a working interface fails, a protect interface immediately assumes the working interface traffic load. In APS there is a working port/link and a protect port/link. Upon initialization and full functioning of a network system, the working port/link is active and the protect port/link maintains a standby mode. If there is an equipment failure during operation, the protect port/ink becomes the active port/link, taking over for the failed working port/link, i.e., the protect port/link becomes the new working port/link. Under known APS systems, there can be a minimal traffic disruption during the switchover, on the order of less than 50 ms.
  • In voice networks, SDH/SONET APS Standard functionality provides the architecture for protection in under 50 ms from equipment failure for ring, linear, or mesh topologies. In order for data networks to be able to support voice traffic, the network must be able to provide the same level of protection both in terms of time to recover and working with different network topologies, i.e., support rings and linear topologies. Ethernet is the most common data network data link layer protocol. There is no Ethernet standard providing APS functionality. In order to support SDH/SONET APS Standard functionality in Ethernet network, the Ethernet Architecture needs to be able to support Ethernet APS Bridging, Selector, and Switchover operations.
  • In Ethernet networks, several standards and proprietary technologies support link failure. Spanning Tree Protocol (STP) IEEE 802.1D standard provides topology changes. STP calculates and maintains the topology by sending and listening to Configuration Messages and several timers. These Configuration Messages are emitted every time a “Hello Timer” times out. Typically this is set to 2 seconds. This means that STP cannot support 50 ms recovery as required for link APS SDH/SONET standard. As the number of nodes grows larger in a STP domain, STP convergence also slows down considerably, potentially taking minutes to converge. Because of polling, STP also consumes some bandwidth. STP was mainly designed for loop resolution, and original assumptions were that topology changes would be infrequent. STP did not place more emphasis on quick recovery from failures. In data networks, quick recovery is most often not a requirement.
  • Link Aggregation (LA) IEEE 802.3ad standard is designed to support aggregated links. One of the features Link Aggregation is the support of the possibility of one of the physical link failure in the aggregated link. A Link Aggregation Control Protocol (LACP) is defined to automatically configure and maintain aggregations among cooperating systems. These messages are emitted on a regular, periodic basis. Typically, the period is every second for fast rate and every 30 seconds for slow rate. This means that Link Aggregation also does not support 50 ms recovery. Before the standard was formalized, there were several proprietary implementations of link aggregation, most notably the Fast EtherChannel product developed by Cisco Systems.
  • Recently several proprietary technologies have evolved to accomplish the 50 ms second recovery requirement for carrier networks. These technologies can be classified into two main categories: Ethernet based and new non-Ethernet based. In Ethernet based systems most technologies use 20 ms based “Heartbeat” or “Hello” protocol polling to detect link failure, along with upper layer software, to recover within 50 ms. Atrica's Atrica Resilient Ethernet Access (AREA) framework technology is an example of such a protocol. Occam Networks Ethernet Protection Switching (EPS) technology is also a protocol example. Internet Photonics uses interframe gap in Ethernet to support similar functionality.
  • There are other Ethernet efforts in progress that are attempting to solve the fast recovery problem. The Rapid Spanning Tree Protocol (RSTP) IEEE Committee is working on modifications to STP, but currently, there is a requirement of 1 second guaranteed convergence/recovery, not 50 ms. Ethernet First Mile IEEE Committee is also working on modifying Ethernet to support 50 ms recovery.
  • Non Ethernet based technologies being defined include Metro Ethernet Forum, which uses Multi Label Protocol Switching (MPLS) to support protection. Resilient Packet Ring (RPR) technology is being defined by RPR Alliance. RPR is a new protocol that is not compatible with Ethernet protocol, but is designed to support 50 ms recovery in rings.
  • Most of the above mentioned technologies solve limited functionality for Ethernet. Typically, they support 50 ms protection either in a linear or ring environment, but not both. In addition, they are limited to link failures. They address only a subset of the capabilities as defined by the SDH/SONET APS standard.
  • SUMMARY
  • There is a need in the art for APS functionality on an Ethernet network as defined by the SDH/SONET APS standard. The present invention is directed toward further solutions to address this need.
  • In accordance with one example embodiment of the present invention, Ethernet APS Bridge Selector hardware for supporting Automatic Protection Switching (APS) functionality has an Ethernet APS Bridge Selector Sublayer.
  • In accordance with example aspects of the present invention, an Ethernet APS Bridge Selector Sublayer for managing a bridge and selector; and to interconnect Media Access Control (MAC) hardware and a plurality of Physical Layer (PHY) hardware. The Ethernet APS Bridge Selector can provide architecture to support for Standard SDH/SONET APS functionality in Ethernet Architecture. This allows for 1+1 protection switch, 1:1 protection switch, 1:n protection switch architectures in Linear APS. It also allows for various Link and Path protection architectures for Ring APS, including Unidirectional and Bidirectional, 2 fiber or 4 fiber, revertive and non-revertive protections, drop and continue, ring interworking, and interconnection between rings.
  • In accordance with further aspects of the present invention, the Ethernet APS Bridge Selector can interface with any MAC using RS interface primitives. The Bridge Selector Sublayer interface can be any PHY interface such as XGMII, GMII, MII, and the like. The Bridge Selector Sublayer interface also can be any Attachment Unit Interface (AUI) such as XAUI and the like.
  • In accordance with another aspect of the present invention, the Ethernet APS Bridge Selector based on configuration can be a bridge and/or selector. The Ethernet APS Bridge Selector can support bridging, selector, and switchover operations. The Ethernet APS Bridge Selector provides switchover within 50 ms for recovery/protection functionality. The Ethernet APS Bridge Selector can be unidirectional or bidirectional. The Ethernet APS Bridge Selector can be in pass through bridge or selector mode. The Ethernet APS Bridge Selector can be used in various nested and/or non nested combinations.
  • In accordance with further aspects of the present invention, the Ethernet APS Bridge Selector provides PLS interface, MII or AUI signals, and control/register interfaces to manage APS functionality.
  • In accordance with another aspect of the present invention, a method of providing APS functionality on an Ethernet protocol network includes configuring an Ethernet APS Bridge Selector in bridge mode and bridging the transmit traffic to working and protect channels.
  • In accordance with another aspect of the present invention, a method of providing APS functionality on an Ethernet protocol network includes configuring an Ethernet APS Bridge Selector in selector mode, selecting the receive traffic from working and/or protect channels, and switchover from active to standby channel when requested. The method can execute within 50 ms to provide recovery functionality. The switchover can be to an optional specified channel number.
  • In accordance with another aspect of the present invention, a method of providing APS functionality on an Ethernet protocol network includes a bridging operation, selector operation, and switchover from active to standby channel when requested. The method can execute within 50 ms to provide recovery functionality. The method can further provide support for standard SDH/SONET APS functionality for linear, ring, and mesh topologies for Ethernet protocol networks.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The aforementioned features and advantages, and other features and aspects of the present invention, will become better understood with regard to the following description and accompanying drawings, wherein:
  • FIG. 1 is a diagrammatic illustration of the conventional IEEE 802.3 CSMA/CD LAN Model as described in prior art;
  • FIG. 2 is a diagrammatic illustration of the conventional Reconciliation Sublayer (RS) inputs and outputs as described in prior art;
  • FIG. 3 is a diagrammatic illustration of the conventional XGXS inputs and outputs as described in prior art;
  • FIG. 4 is a diagrammatic illustration of Ethernet APS Bridge Selector Sublayers XMAS and XXAS relationship to the IEEE 802.3 CSMA/CD LAN Model, according to one embodiment of the present invention;
  • FIG. 5 is a diagrammatic illustration of Reconciliation Sublayer (RS) inputs and outputs according to one embodiment of the present invention;
  • FIG. 6 is a diagrammatic illustration of XMAS inputs and outputs according to one embodiment of the present invention;
  • FIG. 7 is a diagrammatic illustration of XXAS inputs and outputs according to one embodiment of the present invention; and
  • FIGS. 8A, 8B, and 8C are diagrammatic illustrations of Ethernet APS Bridge Selector Operation according to one embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Illustrative embodiments of the present invention relate to the implementation of standard SDH/SONET APS Bridge Selector functionality within an Ethernet architecture. Note that an APS Bridge is different from an Ethernet Bridge. The term bridge as utilized herein refers to the APS bridge unless explicitly qualified as an Ethernet Bridge. In order to support SDH/SONET APS Bridge Selector functionality in the Ethernet architecture, the present invention extends the Ethernet Reconciliation Sublayer (RS). The Ethernet Reconciliation Sublayer is a sublayer of a physical layer. The Ethernet Reconciliation sublayer resides between the MAC (the Media Access Control, which is an entity or algorithm utilized in negotiating access to a shared or dedicated communications channel) and various PHYs (where the PHYsical Interface converts the data stream coming from the MAC into electrical or optical signals appropriate for the medium in use and vice versa). The Ethernet Reconciliation sublayer provides a mapping between the signals provided at the Media Independent Interface (MII) and the Physical Layer Signaling MAC/PLS service definition.
  • Depending on the PHYs they connect to, there are several MU variations. MII was originally defined for Ethernet (10 Mb/s) and modified for Fast Ethernet (100 Mb/s). Gigabit MII (GMII) was defined for Gigabit Ethernet (1000 Mb/s or 1 Gb/s). Ten (X in roman numerical) GMII XGMII was defined for 10 Gigabit Ethernet (10 GB/s). In addition for 10 Gigabit Ethernet a XGMII Extender Sublayer (XGXS) and 10 Gigabit Attachment Unit Interface (XAUI) were also defined. Ten-Bit Interface (TBI) and various other interfaces (standard and proprietary) are also defined to interconnect various sublayers.
  • The present invention supports SDH/SONET Bridge Selector functionality for any Ethernet MAC to PHY interconnect interfaces. However, for clarity in describing the invention, the description contained herein utilizes XGMII and XAUI terminology to describe the network and implement the Ethernet APS Bridge Selector functionality. One of ordinary skill in the art will appreciate that the functionality can also be implemented for any other interfaces used to interconnect the MAC and the PHY.
  • Aspects of the present invention include additional Ethernet Reconciliation PLS service primitives for Bridge and Selector functionality needed to support SDH/SONET APS functionality in Ethernet. The Bridge is defined as the action of transmitting identical traffic on both the working and protection channels. The act of transmitting identical traffic on both the working and protection channels is called bridging. An Ethernet APS Bridge Selector in bridge mode can be referred to as a splitter. The Selector (sometimes also referred to as a Switch) is defined as the action of selecting the better of the two received traffic signals on both the working and the protection channels. The act of changing the source of the received traffic between the working and protection channels is called switching or switchover. As defined by SDH/SONET linear and ring APS Standards, there can be more than one set of working channels. And there is only one protection channel. This allows for 1+1 protection switch, 1:1 protection switch, 1:n protection switch architectures in Linear APS. It also allows for various Link and Path protection architectures for Ring APS, including, Unidirectional and Bidirectional, two-fiber or four-fiber, revertive and non-revertive protections, drop and continue, ring interworking, and interconnection between rings. The Ethernet MAC APS Control sublayer can be the client for the modified Reconciliation sublayer. The MAC APS control sublayer uses the Reconciliation sublayer Bridge Selector infrastructure provided in accordance with the present invention to implement standard APS functionality.
  • The present invention does not alter the Ethernet framing, thus it is backward compatible and conforms to Ethernet Standards. Because it optionally modifies the Ethernet Reconciliation Sublayer, XGXS, XGMII, and/or XAUI (or other RS to PHY interconnect interfaces), users have the option of choosing to implement the functionality of the present invention. The method of the present invention is modular and isolated from the Ethernet MAC, Reconciliation, XGXS, and PHY sublayers, thus the apparatus of the present invention has simple optional modifications to existing RS, XGMII (or other MII interfaces), and XAUI. The implementation of the present invention is fully compliant with the SDH/SONET standard protocol because it reuses standard SDH/SONET APS definitions and process. The present invention can be implemented to support switchover within 50 ms or less, based at least in part on the provision of register access for MAC clients or higher layers and signals for MAC Control and Reconciliation sublayers. In addition, the present invention supports protection for linear, mesh, and ring topologies, physical level, logical level, and path level protection, and 1+1, N+1, and N:1 protection.
  • FIGS. 4 through 8, wherein like parts are designated by like reference numerals throughout, illustrate example embodiments of methods for implementing an SDH/SONET APS Bridge and Selector in an Ethernet environment, according to the present invention. Although the present invention will be described with reference to the example embodiments illustrated in the figures, it should be understood that many alternative forms can embody the present invention. One of ordinary skill in the art will additionally appreciate different ways to alter the parameters of the embodiments disclosed in a manner still in keeping with the spirit and scope of the present invention.
  • In order to appreciate operation of the illustrative embodiments described herein, it is helpful to understand the Open Systems Interconnect (OSI) network hierarchy, which views a network as being comprised of several hierarchical layers. In the hierarchy, Layer 1 is the physical layer containing elements that perform the transmission of signals within the network. Layer 2 is the data link layer, which provides services that allow direct communication between devices across the underlying physical channel of Layer 1. Layer 3 is the network layer, which is responsible for station-to-station data delivery over multiple data links. The network layer is responsible for the routing of packets across the network. Layer 4 is the transport layer, which provides an error-free, sequenced, guaranteed delivery, message service that allows process to process communication between stations on a network. Layer 5 is the session layer, which deals with the establishment of communications between applications. This layer is useful for security applications. Layer 6 is the presentation layer, which enables the sharing of data between networked systems using different methods of local data representation. Finally, Layer 7 is the application layer. This layer provides generic application functions, such as email, file transfer capability, and the like.
  • In SDH/SONET, APS provides port/line protection between nodes at a physical layer (i.e., Layer 1). Several topologies can support APS (i.e., ring, linear, or mesh topologies) and several levels of protection are possible (i.e., 1+1, N+1, and N:1). For the purpose of the following description, APS is illustrated using APS “1+1” configuration between nodes. N+1 and N:1 APS configurations can be supported by the same architecture. The APS “1+1” architecture generally arranges two lines or paths, with information propagating down each line or path at the same time. The connection can be bi-directional or unidirectional. In addition, the “1+1” architecture provides for a protect interface, or circuit, paired with each working interface, or circuit. Often, the protect and working circuits interface with an add/drop multiplexer, which sends the same traffic load to the working and protect circuits.
  • Within the protect circuit, information indicating the current status of the APS connection travels through the circuit continuously and conveys any requests for action. This information can be used to synchronize the working and protect circuits.
  • The present invention can support linear and ring protection, ring and mesh topology, and provides physical links, logical links, and path protection. However, for purposes of clarity in describing the invention, the description contained herein utilizes a linear APS configuration. One of ordinary skill in the art will appreciate that ring and mesh topology protection can also be implemented in accordance with aspects of the present invention. Path level (end-to-end) protection can also be supported by the architecture of the present invention by providing the appropriate source and destination Ethernet MAC addresses.
  • FIG. 1 shows the XGMII and XAUI relationship to the known IEEE 802.3 CSMA/CD LAN model, as well as the relationship of the RS and XGMII. FIG. 1 also shows the relationships of the XGMII, XGMII Extender, XGXS, and XAUI. The MAC Client or Higher Layers 134 can be, e.g., a network layer protocol, such as IP, or a forwarding function for switches. The Logical Link Control sublayer 132 provides the Data Link service (connectionless or connection-oriented) to the higher layer client, independent of the nature of the underlying Local Area Network (LAN). A MAC Control sublayer 130 supports all the currently defined MAC control frames, e.g., PAUSE frames, which prevent switches from unnecessarily discarding data frames due to input buffer overload. The MAC Control sublayer 130 is optional. A standard MAC sublayer 100, controls access to media.
  • Reconciliation Sublayers (RS) 102A, and 102B provide a mapping between the signals provided at the XGMII and the MAC/PLS service definition. XGMII 104A, 104B, and 104 B 1 provide a simple, inexpensive, an easy-to-implement interconnection between the MAC sublayer and the PHY layer. The XAUI 122B can optionally be used to extend the operational distance of the XGMII with reduced pin count.
  • An XGMII Extender is transparent to the Reconciliation Sublayer 102A and 102B and PHY device, and operates symmetrically with similar functions on the Data Terminating Equipment (DTE) transmit and receive data paths. The optional XGMII Extender which is comprised of an XGXS 120B1 at the RS end (DTE XGXS), an XGXS 120B2 at the PHY end (PHY XGXS) and a XAUI 122B between them, is used to extend the operational distance of the XGMII and to reduce the number of interface signals. Applications include extending the physical separation that is possible between MAC and PHY components in a 10 Gigabit Ethernet system distributed across a circuit board.
  • A Physical Coding Sublayer (PCS) 106A, and 106B interface is the Media Independent Interface (XGMII) that provides a uniform interface to the Reconciliation sublayer 102A and 102B for all PHY implementations.
  • A Physical Medium Attachment (PMA) 108A, and 108B provides a medium-independent means for the PCS to support the use of a range of physical media. The PMA provides a Service Interface to the PCS. These services are described in an abstract manner and do not imply any particular implementation. The PMA 108A and 108B Service Interface supports the exchange of code-groups between PCS entities. The PMA converts code-groups into bits and passes these to the Physical Media Dependent (PMD), and vice versa. The PMA 108A and 108B also generates an additional status indication for use by its client.
  • A Physical Media Dependent (PMD) 110A, and 110B Service Interface supports the exchange of encoded and scrambled blocks between the PMA and PMD entities. The PMD translates the encoded data to and from signals suitable for the specified medium.
  • A Medium Dependent Interface (MDI) 112A, and 112B is the interface between the PMD and the cabling/ medium 114A, and 114B.
  • FIG. 2 illustrates the schematic view of conventional Reconciliation sublayer 200 inputs and outputs. XGMII 220 is comprised of independent transmit 222, 223, and 224 and receive 226, 227, and 228 paths. Each direction uses 32 data signals (TXD<31:0> 222 and RXD<31:0> 226), four control signals (TXC<3:0> 223 and RXC<3:0> 227), and a clock (TX_CLK 224 and RX_CLK 228). The PLS Service Primitives 210 are comprised of PLS_Data.request 212, PLS_DATA.indicate 216, PLS_CARRIER.indicate 218, PLS_SIGNAL.indicate 214, and PLS_DATA_VALID.indicate 217.
  • The primitive PLS_DATA.request 212 maps to XGMII signals TXD<3 1:0> 222, TXC<3:0> 223, and TX_CLK 224. This primitive is generated by the MAC sublayer to request the transmission of a single data bit on the physical medium, or to stop transmission. In other interfaces like GMII and MII the primitive also maps to TX_EN, TX_ER, and the transmit path may be of four or eight data signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • The primitive PLS_DATA.indicate 216 maps to the XGMII signals RXD<3 1:0> 226, RXC<3:0> 227 and RX_CLK 228. This primitive is generated to all MAC sublayer entities in the network after the PLS_DATA.request 212 is issued by the MAC at the remote end of the link connecting the two Data Terminating Equipments (DTE). In other interfaces like GMII and MII the primitive also maps to RX_ER and RX_DV signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • The primitive PLS_CARRIER.indicate 218 in 10 Gb/s the RS never generates this primitive because of full duplex operation only. In other interfaces like GMII and MII the primitive maps to signal CRS. This primitive is generated by the RS whenever the CARRIER_STATUS parameter changes from CARRIER_ON to CARRIER_OFF, or vice versa.
  • The primitive PLS_SIGNAL.indicate 214 in 10 Gb/s the RS never generates this primitive because of full duplex operation only. In other interfaces like GMII and MII the primitive maps to signal COL. This primitive is generated by the RS whenever the SIGNAL_STATUS makes a transition from SIGNAL_ERROR to NO_SIGNAL_ERROR, or vice versa.
  • The primitive PLS_DATA_VALID.indicate 217 maps to the XGMII signals RXC<3:0> 227 and RXD<31:0> 226. This primitive is generated by the RS whenever the DATA_VALID_STATUS parameter changes from DATA_VALID to DATA_NOT_VALID, or vice versa.
  • The XGMII 220 is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer.
  • XGMII transmit signal TX_CLK (transmit clock) 224 provides the timing reference for the transfer of the TXC<3:0> 223 and TXD<31 :0> 222 from the RS to the PHY. GMII and MII have similar signals.
  • XGMII transmit signal TXC<3:0> (transmit control) 223 indicates that the RS is presenting either data or control characters on the XGMII 220 for transmission. GMII and MII have a TX_EN signal, which is used in similar way.
  • XGMII transmit signal TXD<3 1:0> (transmit data) 222 is a bundle of 32 data signals that are driven by the RS. GMII and MII have similar signals of different pin size.
  • XGMII receive signal RX_CLK (receive clock) 228 provides the timing reference for the transfer of the RXC<3:0> 227 and RXD<3 1:0> 226 signals from the PHY to the RS. GMII and MII have similar signals.
  • XGMII receive signal RXC<3:0> (receive control) 227 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII 220. GMII and MII have an RX_ER signal which, is used in similar way.
  • XGMII receive signal RXD<31:0> (receive data) 226 is a bundle of 32 data signals that are driven by the PHY. GMII and MII have similar signals of different pin size.
  • In GMII and MII CRS (carrier sense) signal is asserted by the PHY when either the transmit or receive medium is nonidle.
  • In GMII and MII COL (collision detected) signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • In GMII and MII there additional Station Management signals. They are used to transfer control information and status between the PHY and the Station Management Entity (STA).
  • FIG. 3 illustrates a schematic representation of XGMII Extender Sublayer (XGXS) 300 inputs and outputs as defined in prior art. At the source side of a XAUI 320, the XGXS 300 takes XGMII 310 transmit data streams TXD<7:0>, TXC<0> 336, TXD<15:8>, TXC<1> 337, TXD<23:16>, TXC<2> 338, and TXD<31:24>, TXC<3> 339 striped over four source lanes 345 Lane 0 346, Lane 1 347, Lane 2 348 and Lane 3 349, and single-clock XGMII TX_CLK 335 as its input, maps XGMII 310 data and control characters into XAUI 320 code-groups, and encodes them for source transmission SL0<P> 360, SL0<N> 361, SL1<P> 362, SL1<N> 363, SL2<P> 364, SL2<N> 365, SL3<P> 366, and SL3<N> 367.
  • At the destination end of the XAUI 320, the XGXS 300 takes the XAUI destination receive DL0<P> 350, DL0<N> 351, DL1<P> 352, DL1<N> 353, DL2<P> 354, DL2<N> 355, DL3<P> 356, and DL3<N> 357, decodes the code-groups, deskews the four destination lanes 340 Lane 0 341, Lane 1 342, Lane 2 343, and Lane 3 344, compensates for clock rate disparity, and maps the XAUI 320 code-groups back into XGMII 310 data and control characters to recreate the XGMII 310 receive data streams RXD<7:0>, RXC<0> 331, RXD<15:8>, RXC<1> 332, RXD<23:16>, RXC<2> 333, and RXD<31:24>, RXC<3> 334. The destination XGXS 300 recovers clock and deskews four XAUI destination lanes 340 into the single-clock XGMII RX_CLK 330. Each XGXS 300 is bidirectional, having both source and destination functionality.
  • FIG. 4 shows Ethernet APS Bridge Selector Sublayers XMAS 430A and XXAS 430B relationship to the IEEE 802.3 CSMA/CD LAN model as defined by the present invention. FIG. 4 further shows the relationship of an XGMII 404A and 404B and the XMAS 430A, and the relationships of an XAUI 422B and the XXAS 430B. MAC Client or Higher Layers 434 can be, e.g., a network layer protocol, such as IP, or a forwarding function for switches. Logical Link Control sublayer 432 provides the Data Link service (connectionless or connection-oriented) to the higher layer client, independent of the nature of the underlying Local Area Network (LAN). MAC Control sublayer 430 supports all the currently defined MAC control frames, e.g., PAUSE frames, which prevent switches from unnecessarily discarding data frames due to input buffer overload. The MAC Control sublayer 430 is optional. A standard MAC sublayer 400, controls access to media.
  • Reconciliation Sublayers (RS) 402A, and 402B provide a mapping between the signals provided at the XGMII 404A and 404B and a MAC/PLS service definition. The XGMII 404A 404A1, 404AN, 404B, 404B1, and 404BN provides a simple, inexpensive, an easy-to-implement interconnection between the MAC sublayer and the PHY layer. The XAUI 422B, 422B1, and 422BN can optionally be used to extend the operational distance of the XGMII with reduced pin count.
  • The XGMII Extender is transparent to the Reconciliation Sublayer and PHY device, and operates symmetrically with similar functions on the Data Terminating Equipment (DTE) transmit and receive data paths. The optional XGMII Extender, which is comprised of an XGXS 420B at the RS end (DTE XGXS), an XGXS 420B1, and 420BN at the PHY end (PHY XGXS), and a XAUI 422B, 422B1, and 422BN between them, is used to extend the operational distance of the XGMII and to reduce the number of interface signals. Applications include extending the physical separation possible between MAC and PHY components in a 10 Gigabit Ethernet system distributed across a circuit board.
  • An X (X as in any; XGMII, GMII, MII, etc.) MII APS Sublayer (XMAS) is transparent to the Reconciliation Sublayer and the PHY device, and operates symmetrically with similar functions on the DTE transmit and receive data paths. The optional XMAS 430A, which is comprised of an XGMII 404A at the RS Side (DTE XGMII), and a plurality of XGMIIs 404A1 through 404AN at the PHY Side (PHY XGMII), is used to implement APS Bridge Selector functionality. For transmit, XGMII 404A can be bridged from XGMII 404A to any XGMIIs 404A1 through 404AN. Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals. One example APS embodiment has one working XGMII of a plurality of working XGMIIs and one protect XGMII being bridged. For receive, XGMII 404A can be selected by selector from one of XGMII 404A1 through 404AN to XGMII 404A. One example APS embodiment has one working XGMII of a plurality of working XGMIIs or one protect XGMII selected.
  • The XMAS is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer. The XMAS is also designed to separate the bridge selector functionality outside the RS and/or the PHY because not every MAC or PHY needs to support Ethernet APS Bridge Selector functionality. An additional advantage of isolating the functionality in a separate optional sublayer between the RS and PHY is that a standard of the shelf MAC and PHY can be used with the XMAS to implement the Ethernet APS Bridge Selector functionality. In addition, not every MAC or PHY wants to incur the additional cost due to additional functionality.
  • An X (X as in any; XAUI, etc.) eXtender APS Sublayer (XXAS) is transparent to the Reconciliation Sublayer and the PHY device, and operates symmetrically with similar functions on the DTE transmit and receive data paths. The optional XXAS 430B, which is comprised of an XAUI 422B at the RS XGXS Side (DTE XAUI), and a plurality of XAUIs 422B1 through 422BN at the PHY XGXS Side (PHY XAUI), is used to implement APS Bridge Selector functionality. For transmit, XAUI 422B can be bridged from XAUI 422B to any XAUIs 422B1 through 422BN. Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signal. One example APS embodiment has one working XAUI of a plurality of working XAUIs and one protect XAUI being bridged. For receive, XAUI 422B can be selected by selector from one of XAUI 422B1 through 422BN to XAUI 422B. One example APS embodiment has one working XAUI of a plurality of working XAUIs, or one protect XAUI being selected.
  • The XXAS is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer. It is also designed to separate the bridge selector functionality outside the source XGXS and/or the destination XGXS because not every XGXS needs to support Ethernet APS Bridge Selector functionality. An additional advantage of isolating the functionality in a separate optional sublayer between the source and destination XGXS is that a standard of the shelf XGXS can be used with the XXAS to implement the Ethernet APS Bridge Selector functionality. In addition, not every MAC or XGXS or PHY wants to incur the additional cost due to additional functionality.
  • XMAS and XXAS can be used in various combinations (non nested and nested) of each other.
  • A Physical Coding Sublayer (PCS) 406A1, 406AN, 406B1 and 406BN interface is the Media Independent Interface (XGMII) that provides a uniform interface to the Reconciliation sublayer for all PHY implementations.
  • A Physical Medium Attachment (PMA) 408A1, 408AN, 408B1, and 408BN provides a medium-independent means for the PCS to support the use of a range of physical media. The PMA provides a Service Interface to the PCS. These services are described in an abstract manner and do not imply any particular implementation. The PMA Service Interface supports the exchange of code-groups between PCS entities. The PMA converts code-groups into bits and passes these to the Physical Media Dependent (PMD), and vice versa. It also generates an additional status indication for use by its client.
  • A Physical Media Dependent CMM) 41A1, 41AN, 410B1, and 410BN Service Interface supports the exchange of encoded and scrambled blocks between the PMA and PMD entities. The PMD translates the encoded data to and from signals suitable for the specified medium.
  • A Medium Dependent Interface (MDI) 412A1, 412AN, 412B1 and 412BN is the interface between the PMD and the cabling/medium 414A1, 414AN, 414B1, and 414BN.
  • One example embodiment in accordance with the present invention shows that the Bridge Selector functionality is implemented in separate sublayers. An alternative embodiment is to merge the XMAS sublayer functionality into the RS sublayer and the XAUI sublayer functionality into the XGXS sublayer. Another alternative embodiment can be to implement the Bridge Selector functionality in the PHY layer.
  • The illustrative embodiment of the present invention shows the Bridge Selector functionality using additional interfaces and signals. An alternative embodiment is to use, instead of signals, the available (currently reserved) control signals and/or the block encoding commands to implement the indicate to the corresponding sublayers of the appropriate Bridge Selector information/requests.
  • FIG. 5 illustrates a schematic view of Reconciliation Sublayer 500 inputs and outputs. An XGMII 520 is comprised of independent transmit 522, 523, and 524 and receive 526, 527, and 528 paths. Each direction uses 32 data signals (TXD<31:0> 522 and RXD<31:0> 532), four control signals (TXC<3:0> 523 and RXC<3:0> 533), and clock (TX_CLK 524 and RX_CLK 534). The XGMII 520 also contains an optional APS (APS_SWO 542) signal. PLS Service Primitives 510 are comprised of PLS_Data.request 512, PLS_DATA.indicate 516, PLS_CARRIER.indicate 518, PLS_SIGNAL.indicate 514, and PLS_DATA_VALID.indicate 517. The PLS Service Primitives 510 also contains optional APS primitive PLS_APS.switchover 540.
  • A primitive PLS_DATA.request 512 maps to XGMII signals TXD<31:0> 522, TXC<3:0> 523, and TX_CLK 524. This primitive is generated by the MAC sublayer to request the transmission of a single data bit on the physical medium or to stop transmission. In other interfaces, such as GMII and MII, the primitive also maps to TX_EN, TX_ER, and the transmit path may be of four or eight data signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • A primitive PLS_DATA.indicate 516 maps to the XGMII signals RXD<31:0> 532, RXC<3:0> 533 and RX_CLK 534. This primitive is generated to all MAC sublayer entities in the network after a PLS_DATA.request is issued by the MAC at the remote end of the link connecting the two Data Terminating Equipments (DTE). In other interfaces, such as GMII and MII, the primitive also maps to RX_ER and RX_DV signals. These additional signals are dropped in XGMII because it is only defined for full duplex mode where these signals don't apply.
  • A primitive PLS_CARRIER.indicate 518 in 10 Gb/s the RS never generates this primitive because of full duplex operation only. In other interfaces, such as GMH and MII, the primitive maps to signal CRS. This primitive is generated by the RS whenever the CARRIER_STATUS parameter changes from CARRIER_ON to CARRIER_OFF, or vice versa.
  • A primitive PLS_SIGNAL.indicate 514 in 10 Gb/s the RS never generates this primitive because of full duplex operation only. In other interfaces, such as GMII and MII, the primitive maps to signal COL. This primitive is generated by the RS whenever the SIGNAL_STATUS makes a transition from SIGNAL_ERROR to NO_SIGNAL_ERROR or vice versa.
  • A primitive PLS_DATA_VALID.indicate 517 maps to the XGMII signals RXC<3:0> 527 and RXD<31:0> 526. This primitive is generated by the RS whenever the DATA_VALID_STATUS parameter changes from DATA_VALID to DATA_NOT_VALID or vice versa.
  • The present invention extends the PLS interface with the optional primitive PLS_APS.switchover 540, which maps to the optional XGMII signal APS_SWO 542. This primitive is generated by the MAC sublayer to request a switchover from active channel to standby channel or vice versa. Note that either working or protect can be active depending on the current state of the selector. The PLS_APS.switchover 540 can take an optional CHANNEL_NUMBER parameter to request a particular channel to switch to.
  • The XGMII is designed to make the difference among the various media and transceiver combinations transparent to the MAC sublayer.
  • XGMII transmit signal TX_CLK (transmit clock) 524 provides the timing reference for the transfer of the TXC<3:0> 523 and TXD<31:0> 522 from the RS to the PHY.
  • XGMII transmit signal TXC<3:0> (transmit control) 523 indicates that the RS is presenting either data or control characters on the XGMII for transmission. GMII and MII have TX_EN signal which is used in similar way.
  • XGMII transmit sisal TXD<31:0> (transmit data) 522 is a bundle of 32 data signals that are driven by the RS. GMII and Mu have similar signal of different pin size.
  • XGMII receive signal RX_CLK (receive clock) 534 provides the timing reference for the transfer of the RXC<3:0> 533 and RXD<31:0> 532 signals from the PHY to the RS. GMII and Mu have similar signal.
  • XGMII receive signal RXC<3:0> (receive control) 533 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII. GMII and MII have RX_ER signal which is used in similar way.
  • XGMII receive signal RXD<31:0> (receive data) 532 is a bundle of 32 bit data signals that are driven by the PHY. GMII and Mu have similar signal of different pin size.
  • The present invention extends the XGMII with optional XMGII APS signal APS_SWO (switchover channel) 542, which indicates that the RS layer is requesting a channel switchover for the PHY. The signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging. When APS_SWO is asserted for one or more clock periods the PHY switches over from active to standby channel. Note that either working or protect can be active depending on the current state of the selector. The APS_SWO 542 signal allows for various MAC sublayers to request a switchover within 50 ms. The APS_SWO 540 can be an optional CHANNEL_NUMBER to request a particular channel to switch to. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • In GMII and MII CRS (carrier sense) signal is asserted by the PHY when either transmit or receive medium is non-idle.
  • In GMII and MII COL (collision detected) signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • In GMII and MII there additional Station Management signals. The signals are used to transfer control information and status between the PHY and the Station Management Entity (STA).
  • The allocation of the functions at the RS and XGMII balances the need for media independence with the need for a simple and cost-effective interface. The RS and XGMII can be extended with additional APS primitives such as PLS_APS.bridge(ON|OFF), PLS_APS.selector(ON|OFF), PLS_APS.working(CHANNEL_NUMBER), PLS_APS.protect(CHANNEL_NUMBER), and the like. There can also be additional APS Station Management signals. The signals are used to transfer control information and status between the XGMII and the Station Management Entity (STA).
  • FIG. 6 illustrates one example of the schematic view of the XMAS 600 inputs and outputs. The XMAS RS Side or source side 610 is comprised of independent transmit 622, 623, and 624 and receive 626, 627, and 628 paths. In addition there is an optional APS input 640. Each direction uses 32 data signals (TXD<31:0> 622 and RXD<31:0> 632), four control signals (TXC<3:0> 623 and RXC<3:0> 633), and clock (TX_CLK 624 and RX_CLK 634). The XGMII RS Side 610 also contains an optional APS (APS_SWO 640) signal.
  • The XMAS PHY Side or destination side 620 is comprised of a plurality of independent transmit 6221, 6231, and 6241 through 622N, 623N, and 624N and receive 6321, 6331, and 6341 through 632N, 633N, and 634N channels or paths. Each direction uses 32 data signals (TXD[1]<31:0> 6221, TXD[n]<31:0> 622N, RXD[1]<31:0> 6321 and RXD[n]<31:0> 632N), four control signals (TXC[1]<3:0> 6231, TXC[n]<3:0> 623N, RXC[1]<3:0> 6331, and RXC[n]<3:0> 633N), and clock (TX_CLK[1] 6241, TX_CLK[n] 624N, RX_CLK[1] 6341 and RX_CLK[n] 634N), where “n” is the number of channels. Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals.
  • Based on the Bridge state the source/input XGMII RS Side signals TXD<31:0> 622, TXC<3:0> 623, and TX_CLK 624 are bridged to a plurality of destination/output XGMII PHY Side signals TXD[1]<31:0> 6221, TXC[1]<3:0> 6231, and TX_CLK[1] 6241 through TXD[1]<31:0> 622N, TXC[1]<3:0> 623N, and TX_CLK[1] 624N. The signals can be bridged to one or more output channels. One example embodiment for Standard SDH/SONET APS is to have bridging of two output channels, one working channel and one protect channel.
  • Based on the Selector state from a plurality of destination/output XGMII PHY Side signals RXD[1]<31:0> 6321, RXC[1]<3:0> 6331, and RX_CLK[1] 6341 through RXD[n]<31:0> 632N, RXC[n]<3:0> 633N, and RX_CLK[n] 634N one channel is selected to switch to the source/input XGMII RS Side signals RXD<31:0> 632, RXC<3:0> 633, and RX_CLK 634. One example embodiment for Standard SDH/SONET APS is to have selected one of the working channels or the protect channel.
  • XGMII RS Side transmit signal TX_CLK (transmit clock) 624 provides the timing reference for the transfer of the TXC<3:0> 623 and TXD<31:0> 622 from the RS to the PHY. A plurality of such XGMII PHY Side transmit signals TX_CLK[1] 6241 through TX_CLK[n] 624N provides the timing reference for the transfer of the TXC[1]<3:0> 6231 and TXD[1<31:0> 6221 through TXC[n]<3:0> 623N, and TXD[n]<31:0> 622N from the RS to the PHY.
  • XGMII RS Side transmit signal TXC<3:0> (transmit control) 623 indicate that the RS is presenting either data or control characters on the XGMII for transmission. A plurality of such XGMII PHY Side transmit signals TXC[1]<3:0> 6231 through TXC[n]<3:0> 623N can be supported. GMII and MII have TX_EN signal which is used in similar way.
  • XGMII RS Side transmit signal TXD<31:0> (transmit data) 622 is a bundle of 32 data signals that are driven by the RS. A plurality of such XGMII PHY Side transmit signals TXD[n]<31:0> 6221 through TXD[n]<31:0> 622N can be supported. GMII and MII have similar signal of different pin size.
  • XGMII RS Side receive signal RX_CLK (receive clock) 634 provides the timing reference for the transfer of the RXC[1]<3:0> 6331, RXC[n]<3:0> 633N, RXD[1]<31:0> 6321, and RXD[n]<31:0> 632N signals from the PHY to the RS. A plurality of such XGMII PHY Side receive signals RX_CLK[1] 6341, through RX_CLK[n]<3:0> 634N can be supported. GMII and MII have similar signals.
  • XGMII RS Side receive signal RXC<3:0> (receive control) 633 indicate that the PHY is presenting either recovered and decoded data or control characters on the XGMII. A plurality of such XGMII PHY Side receive signals RXC[1]<3:0> 633 through RXC[n]<3:0> 633N can be supported. GMII and MII have RX_ER signal which is used in similar way.
  • XGMII RS Side receive signal RXD<31:0> (receive data) 632 is a bundle of 32 bit data signals that are driven by the PHY. A plurality of such XGMII PHY side receive signals RXD[1]<31:0> 6321 through RXD[n]<31:0> 632N can be supported. GMII and MII have similar signal of different pin size.
  • In GMII and MII CRS (carrier sense) signal is asserted by the PHY when either transmit or receive medium is non-idle.
  • In GMII and MII COL (collision detected) signal is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists.
  • The XMAS RS Side APS signal APS_SWO (switchover channel) 640 indicates that the RS layer is requesting the XMAS 600 for a channel switchover of the receiving PHY channel. The signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging. When APS_SWO is asserted for one or more clock periods the PHY switches over from active to working channel. Note that either working or protect can be active depending on the current state of the selector. The XMAS RS Side APS_SWO APS signal can be optionally passed through the XMAS sublayer to the XMAS PHY Side in case of support for nested XGMII or XAUI or other interface or sublayers. The APS_SWO 640 signal allows for various MAC Clients or MAC sublayers to request a switchover within 50 ms. The APS_SWO 640 can be an optional CHANNEL_NUMBER to request a particular channel for switching. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • The allocation of the functions at the XMAS balances the need for media independence with need for a simple and cost-effective interface. The XMAS can be extended with additional APS signals to support PLS primitives such as PLS_APS.bridge(ON|OFF), PLS_APS.selector(ON|OFF), PLS_APS.working(CHANNEL_NUMBER), PLS_APS.protect(CHANNEL_NUMBER) etc. There can also be additional Station Management signals. They are used to transfer control information and status between the XMAS and the Station Management Entity (STA). If the XMAS and XXAS can be cascaded or daisy chained together then there can be an additional output signal to pass through the APS_SWO or other signals appropriately to the subsequent XMAS or XXAS.
  • FIG. 7 illustrates a schematic view of XXAS 700 inputs and outputs. An XAUI RS Side or XGXS Side or source side 710 is comprised of four source lanes 745 Lane 0 746, Lane 1 747, Lane 2 748, and Lane 3 749 with RS Side transmission signals SL0<P> 760, SL0<N> 761, SL1<P> 762, SL1<N> 763, SL2<P> 764, SL2<N> 765, SL3<P> 766, and SL3<N> 767. The XGXS RS Side 710 also contains an optional APS (APS_SWO 640) signal. The XAUI RS side or source side 710 also comprised of four destination lanes 740 Lane 0 741, Lane 1 742, Lane 2 743, and Lane 3 744 with RS Side receive signals DL0<P> 750, DL0<N> 751, DL1<P> 752, DL1<N> 753, DL2<P> 754, DL2<N> 755, DL3<P> 756, and DL3<N> 757.
  • The XXAS PHY side or destination side 720 is comprised of four source lanes 745, each lane comprised of a pluralities of independent transmit signals. Lane 0 746 is comprised of a plurality of transmit signals SL0[1]<P> 7601 and SL0[1]<N> 7611 through SL0[n]<P> 760N and SL0[n]<N> 761N. Lane 1 747 is comprised of a plurality of transmit signals SL1[1]<P> 7621 and SL1[1]<N> 7631 through SL1[n]<P> 762N and SL1[n]<N> 763N. Lane 2 748 is comprised of a plurality of transmit signals SL2[1]<P> 7641 and SL2[1]<N> 7651 through SL2[n]<P> 764N and SL1[n]<N> 765N. Lane 3 749 is comprised of a plurality of transmit signals SL3[1]<P> 7661 and SL3[1]<N> 7671 through SL3[n]<P> 766N and SL3[n]<N> 767N, where “n” is the number of channels. Standard SDH/SONET APS requires support for up to fourteen working channels and one protect channel. GMII and MII have similar signals.
  • Based on the Bridge state the source/input XXAS RS or XGXS Side signals SL0<P> 760, SL0<N> 761, SL1<P> 762, SL1<N> 763, SL2<P> 764, SL2<N> 765, SL3<P> 766, and SL3<N> 767 are bridged to a plurality of destination/output XAUI PHY Side signals SL0[1]<P> 7601, SL0[1]<N> 7611, SL1[1]<P> 7621, SL1[1]<N> 7631, SL2[1]<P> 7641, SL2[1]<N> 7651, SL3[1]<P> 7661, and SL3[1]<N> 7671 through SL0[n]<P> 760N, SL0[n]<N> 761N, SL1[n]<P> 762N, SL1[n]<N> 763N, SL2[n]<P> 764N, SL2[n]<N> 765N, SL3[n]<P> 766N, and SL3[n]<N> 767N. The signals can be bridged to one or more output channels. One example embodiment for Standard SDH/SONET APS is to have bridging of two output channels, one working channel and one protect channel.
  • The XXAS PHY side or destination side 720 is comprised of four destination lanes 740, each lane comprised of a pluralities of independent receive signals. Lane 0 741 is comprised of a plurality of receive signals DL0[1]<P> 7501 and DL0[1]<N> 7511 through DL0[n]<P> 750N and DL0[n]<N> 751N. Lane 1 742 is comprised of a plurality of receive signals DL1[1]<P> 7521 and DL1[1]<N> 7531 through DL1[n]<P> 752N and DL1[n]<N> 753N. Lane 2 743 is comprised of a plurality of receive signals DL2[1]<P> 7541 and DL2[1]<N> 7551 through DL2[n]<P> 754N and DL1[n]<N> 755N. Lane 3 744 is comprised of a plurality of receive signals DL3[1]<P> 7561 and DL3[1]<N> 7571 through DL3[n]<P> 756N and DL3[n]<N> 757N.
  • Based on the Selector state from a plurality of destination/output XAUI PHY Side signals DL0[1]<P> 7501, DL0[1]<N> 7511, DL1[1]<P> 7521, DL1[1]<N> 7531, DL2[1]<P> 7541, DL2[1]<N> 7551, DL3[1]<P> 7561, and DL3[1]<N> 7571 through DL0[n]<P> 750N, DL0[n]<N> 751N, DL1[n]<P> 752N, DL1[n]<N> 753N, DL2[n]<P> 754N, DL2[n]<N> 755N, DL3[n]<P> 756N, and DL3[n]<N> 757N one channel is selected to switch to the source/input XXAS RS or XGXS Side signals SL0<P> 760, SL0<N> 761, SL1<P> 762, SL1<N> 763, SL2<P> 764, SL2<N> 765, SL3<P> 766, and SL3<N> 767. One example embodiment for Standard SDH/SONET APS is to have a selected one of the working channels or the protect channel.
  • The present invention extends the XAUI with optional XAUI APS source signal APS_SWO (switchover channel) 770, which indicates that the RS or XGXS is requesting the XXAS 700 for a channel switchover of the receiving PHY channel. The signal can be implemented as an edge or pulse signal. Implementing the signal as an edge allows for the working or protect state to be easily determined during debugging. When APS_SWO is asserted for one or more clock periods the PHY switches over from active to working channel. Note that either working or protect can be active depending on the current state of the selector. The APS_SWO source signal can be optionally passed through the XXAS sublayer in case of support for nested XGMII or XAUI or other interface or sublayers. The APS_SWO 770 signal allows for various MAC Clients or MAC sublayers to request a switchover within 50 ms. The APS_SWO 770 can be an optional CHANNEL_NUMBER to request a particular channel to switch to. This can be implemented as a multi bit APS_SWO signal based on the size of the channel number supported.
  • The allocation of the functions at the XXAS balances the need for media independence with need for a simple and cost-effective interface. The XXAS can be extended with additional APS signals to support PLS primitives such as PLS_APS.bridge(ON|OFF), PLS_APS.selector(ON|OFF), PLS_APS.working(CHANNEL_NUMBER), PLS_APS.protect(CHANNEL_NUMBER) etc. There can also be additional Station Management signals. They are used to transfer control information and status between the XXAS and the Station Management Entity (STA). If the XMAS and XXAS can be cascaded or daisy chained together then there can be an additional output signal to pass through the APS_SWO or other signals appropriately to the subsequent XMAS or XXAS.
  • FIGS. 8A, 8B, and 8C illustrate one example implementation of the Ethernet APS Bridge Selector Operations. An Ethernet APS Bridge Selector device 800A can implement XMAS or XXAS. The Ethernet APS Bridge Selector device 800A can be implemented such that it takes an input interface (XGMII or XAUI) 802A and an output interface (XGMII or XAUI) 804A. There are a plurality of input or output interfaces (XGMII or XAUI) 8061A through 806NA, and 808A, where “N” is the number of working channels supported. The interfaces can be bidirectional (receive and transmit signals) or unidirectional (receive or transmit signals).
  • In addition, the Ethernet APS Bridge Selector device 800A has a control interface 820A for register access and other functionality required to manage the device by a processor or other hardware or software entities. Hardware can include MAC Client, OAMP Client, MAC Control sublayer, MAC APS Control sublayer, and/or MAC OAMP Control sublayer. Software can include APS Controller and/or OAMP software. The control interface 820A allows for APS Controller, OAMP Client or other software to request a switchover within 50 ms.
  • The Ethernet APS Bridge Selector device 800A can be configured using the registers to be in a bridge or selector mode. Physically any interface can be configured to be a working or protect interface. In bridge mode, the working interface channel is bridged along with the protect interface. In selector mode, the working interface channel or the protect interface is selected. The register can be used to enable and disable bridging, selector, and switchover. The registers can allow for various other configuration setups such as, which channels to bridge, which channels to be working and which channel to be protect, whether to be revertive or non-revertive, and the like. The registers can also have various counters needed to provide management and diagnostics visibility.
  • In the context of ring networks, the Ethernet APS Bridge Selector device 800A can be configured in bridge mode to provide drop and continue functionality to support ring protection, ring interworking, and ring interconnections.
  • The Ethernet APS Bridge Selector operation as shown in FIG. 8BE, shows the case of the Ethernet APS Bridge Selector configured in bridge mode 800B. In this mode a transmit is interfaced to an input interface transmit TX 802B and the transmit signals bridge to a plurality of an output interfaces transmit working TW1 804B, TW2 8061B through TWN 806NB, and transmit protect TP 808B. The solid line arrows represent active traffic, while the dashed line arrows represent standby traffic. In the case shown transmit signals 810B from a TX 802B are being bridged 812B, and 814B to a working TW1 804B and a protect TP 808B channels. A plurality of signals 816B, and 818B are in standby. Typically the input interface TX 802B is connected to a RS. The plurality of output interfaces TW1 804B, TW2 8061B through TWN 806NB, and TP 808B is connected to a plurality of PHYs. The Bridge can be configured to be in pass through mode also where the input interface TX 802B can be pass through without bridging to any one of the plurality of output interfaces TW1 804B, TW2 8061B through TWN 806NB, and TP 808B. Typically in pass through mode the input interface transmit TX 802B is connected to the output interface transmit protect TP 808B.
  • The Ethernet APS Bridge Selector can support drop and continue functionality for ring networks in bridge mode 800B. The ingress ring interface can be connected to the input interface TX 802B, the drop can be connected to a plurality of an output interfaces transmit working TW1 804B, TW2 8061B through TWN 806NB, and transmit protect TP 808B. The continue can be connected to output interface TW1 804B, which can be the egress ring interface.
  • In addition, the Ethernet APS Bridge Selector device 800B has control interface C 820B for register access and other functionality required to manage the device by a processor or other hardware or software entities.
  • The Ethernet APS Bridge Selector operation as shown in FIG. 8C, shows the case of the Ethernet APS Bridge Selector configured in selector mode 800C. In this mode receive is interfaced to an output interface receive RX 804C and the receive signals are selected from a plurality of input interfaces receive working RW1 802C, RW2 8061C through RWN 806NC, and receive protect RP 808C. The solid line arrows represent active traffic, while the dashed line arrows represent standby traffic. In the case shown, receive signals 810C from RX 802C are selected 812C. A plurality of signals 816C, 818C, and 814C are in standby. Typically the output interface RX 804C is connected to a RS. The plurality of input interfaces RW1 802C, RW2 8061C through RWN 806NC, and RP 808C are connected to a plurality of PHYs. The selector can be configured to be pass through mode also where any of the input interfaces RW1 802C, RW2 8061C through RWN 806NC, and RP 808C can pass through without selection to the input interface RX 804C. Typically in pass through the input interface receive protect RP 808C is connected to the output interface receive RX 804C. One example embodiment of the Ethernet APS Bridge Selector has multiple receive input interfaces multiplexed into one receive output interface.
  • In addition, the Ethernet APS Bridge Selector device 800C has control interface C 820C for register access and other functionality required to manage the device by a processor or other hardware or software entities.
  • When a failure or defect is detected on the active channel the MAC Client or MAC sublayers can request a switchover using the provided APS signal. The switchover causes the selector to switch from the active channel to the standby channel. The MAC Client or MAC sublayers or APS controller or OAMP Client or OAMP software can also get requests for switchover by APS or OAMP control frames and cause a switchover. When a failure or defect is detected via an interrupt or register status poll the MAC Clients or MAC Sublayers or MAC Client or any other hardware can request the switchover using the APS signal. When a failure or defect is detected via an interrupt or register status poll the APS controller or OAMP software or any other software can request the switchover using the control interface by setting appropriate register values. The APS signal and register access allow the switchover event to be processed and the switchover requested within 50 ms. An alternative embodiment provides switchover to a specified optional channel number.
  • In accordance with one example embodiment of the present invention, unidirectional interfaces are provided. An alternative implementation is to support bidirectional interfaces. Based on the configured Bridge or Selector mode the Ethernet APS Bridge Selector device 800A that is in the interface can be receiving or transmitting part of the XGMII or XAUI. This has advantage of reducing the pin count and the routes on the printed circuit board and backplane. This is possible because a particular port can be configured to be either a working or protect port at one time.
  • When a port is configured as working and is active, the transmit is bridged using the transmit bridge selector device in bridge mode to the protect port where its transmit bridge selector device is in selector pass through mode. The active working port's receive is selected using the receive bridge selector device in selector mode and the receive of the protect port where its receive bridge selector device is in bridge pass through mode. When the protect port becomes active the described situation reverses.
  • Typically the transmit protect of the transmit bridge selector in bridge mode of the working port is connected to the receive protect of the transmit bridge selector in selector pass through mode of protect port. The transmit protect of the receive bridge selector in bridge pass through mode of the protect port is connected to the receive protect of the receive bridge selector in selector mode of the working port. When the protect port becomes active the described situation reverses.
  • To reduce costs, the Ethernet APS Bridge Selector device can also be implemented with support N=1 for just 1:1 or 1+1 protection which is much more common than 1:n. This can also support Ring Protection. An alternative implementation is to support N>=1, such as N=14 for Standard SDH/SONET APS support. The Bridge operation is not restricted to only two output interfaces. The Selection operation is not restricted to only one input interfaces.
  • The Ethernet APS Bridge Selector device can be implemented such that the same device can be in XGMII or XAUI or any other interconnect interface mode based on configuration.
  • The Ethernet APS Bridge Selector chip can be packaged with two Ethernet APS Bridge Selector devices because usually ports are bidirectional. Each device can be independently configured to be in Bridge or Selector mode. For board real estate and cost purposes an Ethernet APS Bridge Selector chip can have as many Ethernet APS Bridge Selector devices as needed.
  • The present invention maintains several advantages. Because it does not change the Ethernet framing it is backward compatible and conforms to the Ethernet Standards. Because it optionally modifies the Ethernet Reconciliation Sublayer, XGXS, XGMII, and/or XAUI (or other RS to PHY interconnect interfaces) vendors can choose whether to implement the functionality of the present invention. The elegant design and configuration of the invention makes implementation in the Ethernet APS Bridge Selector hardware relatively easy. The method of the present invention is modular and isolated from the Ethernet MAC, Reconciliation, XGXS, and PHY sublayers. Therefore, the apparatus of the present invention has simple optional modifications to existing RS, XGMII (or other MII interfaces), and XAUI. Because it reuses standard SDH/SONET APS definitions and process, the implementation of the present invention is fully compliant with the SDH/SONET standard protocol. Because it supports register access for MAC clients or higher layers and signals for MAC Control and Reconciliation sublayers, the present invention can be implemented to support switchover within 50 ms or less. In addition, the present invention makes use of standard SDH/SONET APS definitions and process, therefore it can support protection for linear, mesh, and ring topologies, physical level, logical level, and path level protection, and 1+1, N+1, and N:1 protection.
  • Numerous modifications and alternative embodiments of the present invention will be apparent to those skilled in the art in view of the foregoing description. Accordingly, this description is to be construed as illustrative only and is for the purpose of teaching those skilled in the art the best mode for carrying out the present invention. Details of the structure may vary substantially without departing from the spirit of the invention, and exclusive use of all modifications that come within the scope of the appended claims is reserved. It is intended that the present invention be limited only to the extent required by the appended claims and the applicable rules of law.

Claims (46)

1. A device providing Automatic Protection Switching (APS) functionality in an Ethernet environment, comprising:
an Ethernet APS Bridge Selector for implementing APS; and
an Ethernet APS Bridge Selector Sublayer for managing the Ethernet APS Bridge Selector;
wherein the Ethernet APS Bridge Selector interconnects Media Access Control (MAC) hardware and a plurality of Physical Layer (PHY) hardware devices.
2. The device of claim 1, wherein the MAC interfaces with the Ethernet APS Bridge Selector.
3. The device of claim 1, wherein the Ethernet APS Bridge Selector interfaces with the plurality of PHY hardware devices.
4. The device of claim 1, wherein the Ethernet APS Bridge Selector enables Standard SDH/SONET APS functionality in an Ethernet Architecture.
5. The device of claim 1, wherein the Ethernet APS Bridge Selector comprises one of a bridge and a selector.
6. The device of claim 1, wherein the Ethernet APS Bridge Selector comprises at least one of a bridge and a selector.
7. The device of claim 1, wherein the Ethernet APS Bridge Selector executes bridging operations.
8. The device of claim 1, wherein the Ethernet APS Bridge Selector executes selector operations.
9. The device of claim 1, wherein the Ethernet APS Bridge Selector executes switching operations.
10. The device of claim 1, wherein the Ethernet APS Bridge Selector enables drop and continue functionality.
11. The device of claim 1, wherein the Ethernet APS Bridge Selector enables pass through functionality.
12. The device of claim 1, wherein the Ethernet APS Bridge Selector interfaces with a MAC using RS interface primitives.
13. The device of claim 1, wherein the Bridge Selector Sublayer interface comprises a PHY interface in the form of one of XGMII, GMII, and MII.
14. The device of claim 1, wherein the Bridge Selector Sublayer interface comprises an Attachment Unit Interface (AUI) in the form of XAUI.
15. The device of claim 1, wherein the Ethernet APS Bridge Selector interfaces the PHY using a MAC to PHY interconnect interface.
16. The device of claim 1, wherein the Ethernet APS Bridge Selector bridges between the plurality of PHY hardware devices.
17. The device of claim 1, wherein the Ethernet APS Bridge Selector selects between the plurality of PHY hardware devices.
18. The device of claim 1, wherein the Ethernet APS Bridge Selector switches between the plurality of PHY hardware devices.
19. The device of claim 1, wherein the Ethernet APS Bridge Selector provides switchover within 50 ms for recovery and protection functionality.
20. The device of claim 1, wherein the Ethernet APS Bridge Selector provides a PLS interface to control APS functionality.
21. The device of claim 1, wherein the Ethernet APS Bridge Selector provides signals in the form of one of XGMII and XAUI, to control APS functionality.
22. The device of claim 1, wherein the Ethernet APS Bridge Selector provides control/register interfaces to control APS functionality.
23. The device of claim 1, wherein the Ethernet APS Bridge Selector is one of unidirectional and bidirectional.
24. The device of claim 1, wherein the Ethernet APS Bridge Selector is utilized in at least one of nested and non-nested combinations.
25. The device of claim 1, further comprising a plurality of MAC sublayers that control the Ethernet APS Bridge Selector.
26. The device of claim 1, wherein the Ethernet APS Bridge Selector is controlled by a; MAC Client in the form of at least one of APS and OAMP.
27. The device of claim 1, wherein the Ethernet APS Bridge Selector is controlled by software in the form of at least one of APS Controller software and OAMP software.
28. The device of claim 1, further comprising hardware implementing a plurality of Ethernet APS Bridge Selector devices.
29. The device of claim 1, wherein the Ethernet APS Bridge Selector devices are implemented in at least one of a MAC, XGXS, XAUI, and PHY hardware device.
30. A method of providing APS functionality on a MAC hardware device and a plurality of PHY hardware devices, comprising:
providing a Bridge Selector APS sublayer;
configuring the Bridge Selector APS sublayer in a bridge mode; and
bridging a MAC hardware device to a plurality of PHY hardware devices;
wherein the Bridge Selector APS sublayer interfaces to MAC transmit signals and bridges signals to a plurality of PHY transmit signals.
31. The method of claim 30, wherein the Bridge Selector APS Sublayer interface comprises an RS interface in the form of PLS.
32. The method of claim 30, wherein the Bridge Selector APS Sublayer interface comprises an MII interface in the form of at least one of XGMII, GMII, and MII.
33. The method of claim 30, wherein the Bridge Selector APS Sublayer interface comprises an AUI in the form of XAUI.
34. The method of claim 30, wherein the Bridge Selector APS sublayer comprises a bridge configured to be in pass through mode wherein an input interface passes through to an output interface.
35. A method of providing APS functionality on a MAC hardware device and a plurality of PHY hardware devices, comprising:
configuring a Bridge Selector APS Sublayer in selector mode;
the Bridge Selector APS Sublayer selecting from the plurality of PHY hardware devices for connection to the MAC hardware device;
the Bridge Selector APS Sublayer interfacing to a plurality of PHY receive signals and selecting signals to MAC receive signals; and
switching over from an active channel to one of a standby channel and a specified channel when requested.
36. The method of claim 35, wherein the Bridge Selector APS Sublayer interface comprises an RS interface in the form of PLS.
37. The method of claim 35, wherein the Bridge Selector APS Sublayer interface comprises an MII interface in the form of at least one of XGMII, GMII, and MII.
38. The method of claim 35, wherein the Bridge Selector APS Sublayer interface comprises an AUI in the form of XAUI.
39. The method of claim 35, wherein the Bridge Selector APS Sublayer comprises a bridge configured to be in pass through mode, wherein an input interface passes through to output interfaces.
40. The method of claim 35, wherein the step of switching over executes within 50 ms to provide recovery functionality on an Ethernet protocol network.
41. A method of providing APS functionality on an Ethernet protocol network, comprising the steps of:
configuring a Bridge Selector in bridge mode; and
bridging transmit traffic to working and protect channels.
42. A method of providing APS functionality on an Ethernet protocol network, comprising the steps of:
configuring a Bridge Selector in selector mode;
selecting receive traffic from at least one of working and protect channels; and
switching from an active channel to one of a standby channel and a specified channel when requested.
43. The method of claim 42, wherein the method executes within 50 ms to provide recovery functionality.
44. A method of providing APS functionality on an Ethernet protocol network comprising the steps of:
one of bridging and selecting between a MAC hardware device and a plurality of PHY hardware devices; and
switching over from an active channel to one of a standby channel and a specified channel when requested.
45. The method of claim 44, wherein the method enables standard SDH/SONET APS functionality for linear, ring, and mesh topologies for Ethernet protocol networks using signal and control/register interfaces.
46. The method of claim 44, wherein the method executes within 50 ms to provide recovery functionality.
US10/731,259 2003-12-05 2003-12-05 Supporting SDH/SONET APS bridge selector functionality for ethernet Expired - Lifetime US7102995B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US10/731,259 US7102995B2 (en) 2003-12-05 2003-12-05 Supporting SDH/SONET APS bridge selector functionality for ethernet
JP2006542599A JP2007513573A (en) 2003-12-05 2004-11-15 Support for SDH / SONETAPS Bridge Selector functionality for Ethernet
CA002546561A CA2546561A1 (en) 2003-12-05 2004-11-15 Supporting sdh/sonet aps bridge selector functionality for ethernet
CN200480036005.4A CN100559198C (en) 2003-12-05 2004-11-15 Support is used for the SDH/SONET APS bridge selector functionality of Ethernet
EP04820758A EP1692531A4 (en) 2003-12-05 2004-11-15 Supporting sdh/sonet aps bridge selector functionality for ethernet
PCT/US2004/038203 WO2005060470A2 (en) 2003-12-05 2004-11-15 Supporting sdh/sonet aps bridge selector functionality for ethernet

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/731,259 US7102995B2 (en) 2003-12-05 2003-12-05 Supporting SDH/SONET APS bridge selector functionality for ethernet

Publications (2)

Publication Number Publication Date
US20050122897A1 true US20050122897A1 (en) 2005-06-09
US7102995B2 US7102995B2 (en) 2006-09-05

Family

ID=34634316

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/731,259 Expired - Lifetime US7102995B2 (en) 2003-12-05 2003-12-05 Supporting SDH/SONET APS bridge selector functionality for ethernet

Country Status (6)

Country Link
US (1) US7102995B2 (en)
EP (1) EP1692531A4 (en)
JP (1) JP2007513573A (en)
CN (1) CN100559198C (en)
CA (1) CA2546561A1 (en)
WO (1) WO2005060470A2 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050265384A1 (en) * 2004-05-27 2005-12-01 International Business Machines Corporation Method and apparatus for negotiating link protocols for link aggregations
US20050271064A1 (en) * 2004-05-21 2005-12-08 Luke Chang Dual speed interface between media access control unit and physical unit
US20080124073A1 (en) * 2006-11-29 2008-05-29 Fujitsu Network Communications, Inc. Method and System for Providing Ethernet Protection
US20080126548A1 (en) * 2006-11-29 2008-05-29 Fujitsu Network Communications, Inc. Method and System for Providing Ethernet Protection
CN100394740C (en) * 2006-05-08 2008-06-11 杭州华三通信技术有限公司 Method for transmitting control message and a station apparatus
US20080263232A1 (en) * 2007-02-26 2008-10-23 Sagem Defense Securite Selective connection device allowing connection of at least one peripheral to a target computer and a selective control system comprising such a device
US20080288987A1 (en) * 2007-05-14 2008-11-20 Michael Johas Teener Method and system for utilizing a/v bridging and a/v bridging extensions to replace display port, hdmi, dvi and/or analog ports on a personal computing system
WO2013074349A1 (en) * 2011-11-17 2013-05-23 Google Inc. Service and application layer optimization using variable rate optical transmission
US20140201413A1 (en) * 2013-01-11 2014-07-17 Broadcom Corporation Method and Apparatus for Backplane Support of 100/1000 Ethernet
DE102017219597A1 (en) 2017-11-03 2018-11-29 Framatome Gmbh Apparatus and method for ensuring unidirectional traffic between two segments of an Ethernet network
US20210168058A1 (en) * 2015-06-30 2021-06-03 Ciena Corporation Flexible Ethernet Operations, Administration, and Maintenance systems and methods

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3915547B2 (en) * 2002-02-26 2007-05-16 日本電気株式会社 Fast failure switching router and fast failure switching method
US7693078B2 (en) 2003-11-13 2010-04-06 Rumi Sheryar Gonda Method for supporting SDH/SONET OAMP on Ethernet
US20050208949A1 (en) * 2004-02-12 2005-09-22 Chiueh Tzi-Cker Centralized channel assignment and routing algorithms for multi-channel wireless mesh networks
US7983150B2 (en) * 2006-01-18 2011-07-19 Corrigent Systems Ltd. VPLS failure protection in ring networks
JP2008147499A (en) * 2006-12-12 2008-06-26 Fujitsu Ltd Printed board
US7916741B2 (en) * 2007-04-02 2011-03-29 William Marsh Rice University System and method for preventing count-to-infinity problems in ethernet networks
US7738388B2 (en) * 2007-05-30 2010-06-15 Electronics And Telecommunications Research Institute Operational status testing apparatus and method for Ethernet-based automatic protection switching process
US7751350B1 (en) * 2007-08-03 2010-07-06 William George Pabst Full duplex network radio bridge with low latency and high throughput
FR2920623B1 (en) * 2007-09-03 2011-09-23 Airbus France FRAME SWITCHING DEVICE FOR AFDX NETWORK.
WO2009057222A1 (en) * 2007-11-02 2009-05-07 Fujitsu Limited Transmission device, interface device, and method for switching frame
US8189588B2 (en) * 2009-03-13 2012-05-29 Cisco Technology, Inc. Flow resiliency
CN101834740B (en) * 2010-04-07 2012-02-29 烽火通信科技股份有限公司 Automatic configuration method of physical device in WDM (Wavelength Division Multiplexing) optical-fiber network
KR101338702B1 (en) * 2010-04-26 2013-12-06 한국전자통신연구원 Apparatus and Method that transmit dynamic lane information in Multi-lane based Ethernet
JP5765623B2 (en) * 2011-07-19 2015-08-19 日立金属株式会社 Network system
US8718064B2 (en) * 2011-12-22 2014-05-06 Telefonaktiebolaget L M Ericsson (Publ) Forwarding element for flexible and extensible flow processing software-defined networks
US8711860B2 (en) * 2011-12-22 2014-04-29 Telefonaktiebolaget L M Ericsson (Publ) Controller for flexible and extensible flow processing in software-defined networks
CN103051565B (en) * 2013-01-04 2018-01-05 中兴通讯股份有限公司 A kind of architecture system and implementation method of grade software defined network controller
CN104539389B (en) * 2014-12-12 2018-02-02 盛科网络(苏州)有限公司 It is multiplexed 10GBase X4 and 40GBase R4 PCS Key ditherings apparatus and method

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5412652A (en) * 1993-09-24 1995-05-02 Nec America, Inc. Sonet ring subnetwork management method
US5422760A (en) * 1992-08-27 1995-06-06 Quantum Corp. Disk drive method using zoned data recording and PRML sampling data detection with digital adaptive equalization
US5633869A (en) * 1992-09-14 1997-05-27 Network Equipment Technologies, Inc. Virtual network using asynchronous transfer mode
US5978354A (en) * 1995-07-21 1999-11-02 Fujitsu Limited Optical transmission system and transmission line switching control method
US6192514B1 (en) * 1997-02-19 2001-02-20 Unisys Corporation Multicomputer system
US6363432B1 (en) * 1999-03-29 2002-03-26 Micro Linear Corporation Media independent interface between IEEE 802.3 (ethernet) based physical layer devices
US6614372B1 (en) * 2002-02-12 2003-09-02 Intel Corporation (N-1)/n current reduction scheme in a n-to-one parallel-to-serial conversion
US20040026793A1 (en) * 2002-08-07 2004-02-12 Khorvash Sefidvash Transceiver having shadow memory facilitating on-transceiver collection and communication of local parameters
US6766482B1 (en) * 2001-10-31 2004-07-20 Extreme Networks Ethernet automatic protection switching

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6094439A (en) * 1997-08-15 2000-07-25 Advanced Micro Devices, Inc. Arrangement for transmitting high speed packet data from a media access controller across multiple physical links
EP1461890B1 (en) * 2001-09-04 2008-12-17 Rumi Sheryar Gonda Method for supporting sdh/sonet aps on ethernet
KR100429911B1 (en) * 2002-05-18 2004-05-03 한국전자통신연구원 Apparatus of variable length packets multiplexing and demultiplexing and method thereby

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5422760A (en) * 1992-08-27 1995-06-06 Quantum Corp. Disk drive method using zoned data recording and PRML sampling data detection with digital adaptive equalization
US5633869A (en) * 1992-09-14 1997-05-27 Network Equipment Technologies, Inc. Virtual network using asynchronous transfer mode
US5412652A (en) * 1993-09-24 1995-05-02 Nec America, Inc. Sonet ring subnetwork management method
US5978354A (en) * 1995-07-21 1999-11-02 Fujitsu Limited Optical transmission system and transmission line switching control method
US6192514B1 (en) * 1997-02-19 2001-02-20 Unisys Corporation Multicomputer system
US6363432B1 (en) * 1999-03-29 2002-03-26 Micro Linear Corporation Media independent interface between IEEE 802.3 (ethernet) based physical layer devices
US6766482B1 (en) * 2001-10-31 2004-07-20 Extreme Networks Ethernet automatic protection switching
US6614372B1 (en) * 2002-02-12 2003-09-02 Intel Corporation (N-1)/n current reduction scheme in a n-to-one parallel-to-serial conversion
US20040026793A1 (en) * 2002-08-07 2004-02-12 Khorvash Sefidvash Transceiver having shadow memory facilitating on-transceiver collection and communication of local parameters

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050271064A1 (en) * 2004-05-21 2005-12-08 Luke Chang Dual speed interface between media access control unit and physical unit
US7668194B2 (en) * 2004-05-21 2010-02-23 Intel Corporation Dual speed interface between media access control unit and physical unit
US7486697B2 (en) * 2004-05-27 2009-02-03 International Business Machines Corporation Method for negotiating link protocols for link aggregations
US20050265384A1 (en) * 2004-05-27 2005-12-01 International Business Machines Corporation Method and apparatus for negotiating link protocols for link aggregations
CN100394740C (en) * 2006-05-08 2008-06-11 杭州华三通信技术有限公司 Method for transmitting control message and a station apparatus
US7602703B2 (en) 2006-11-29 2009-10-13 Fujitsu Limited Method and system for providing ethernet protection
US20080126548A1 (en) * 2006-11-29 2008-05-29 Fujitsu Network Communications, Inc. Method and System for Providing Ethernet Protection
US20080124073A1 (en) * 2006-11-29 2008-05-29 Fujitsu Network Communications, Inc. Method and System for Providing Ethernet Protection
US7706254B2 (en) 2006-11-29 2010-04-27 Fujitsu Limited Method and system for providing ethernet protection
US20080263232A1 (en) * 2007-02-26 2008-10-23 Sagem Defense Securite Selective connection device allowing connection of at least one peripheral to a target computer and a selective control system comprising such a device
US8194697B2 (en) * 2007-02-26 2012-06-05 Sagem Defense Securite Selective connection device allowing connection of at least one peripheral to a target computer and a selective control system comprising such a device
US20080288987A1 (en) * 2007-05-14 2008-11-20 Michael Johas Teener Method and system for utilizing a/v bridging and a/v bridging extensions to replace display port, hdmi, dvi and/or analog ports on a personal computing system
WO2013074349A1 (en) * 2011-11-17 2013-05-23 Google Inc. Service and application layer optimization using variable rate optical transmission
US9225614B2 (en) 2011-11-17 2015-12-29 Google Inc. Service and application layer optimization using variable rate optical transmission
US10027436B2 (en) 2011-11-17 2018-07-17 Google Llc Service and application layer optimization using variable rate optical transmission
US20140201413A1 (en) * 2013-01-11 2014-07-17 Broadcom Corporation Method and Apparatus for Backplane Support of 100/1000 Ethernet
US20210168058A1 (en) * 2015-06-30 2021-06-03 Ciena Corporation Flexible Ethernet Operations, Administration, and Maintenance systems and methods
DE102017219597A1 (en) 2017-11-03 2018-11-29 Framatome Gmbh Apparatus and method for ensuring unidirectional traffic between two segments of an Ethernet network

Also Published As

Publication number Publication date
EP1692531A2 (en) 2006-08-23
US7102995B2 (en) 2006-09-05
CN1890572A (en) 2007-01-03
EP1692531A4 (en) 2008-09-03
WO2005060470A2 (en) 2005-07-07
CA2546561A1 (en) 2005-07-07
WO2005060470A3 (en) 2005-10-20
CN100559198C (en) 2009-11-11
JP2007513573A (en) 2007-05-24

Similar Documents

Publication Publication Date Title
US7102995B2 (en) Supporting SDH/SONET APS bridge selector functionality for ethernet
US7394758B2 (en) Method for supporting SDH/SONET APS on Ethernet
US7693078B2 (en) Method for supporting SDH/SONET OAMP on Ethernet
US7177325B2 (en) Operations, administration and maintenance (OAM) systems and methods for packet switched data networks
US6081523A (en) Arrangement for transmitting packet data segments from a media access controller across multiple physical links
US7415013B1 (en) Reduced pin gigabit media independent interface
US6430695B1 (en) Network transceiver having circuitry for referencing transmit data to a selected input clock
EP0986217A2 (en) Network transceiver for steering network data to selected paths based on determined link speeds
US7945164B2 (en) Multiple fiber optic gigabit ethernet links channelized over single optical link
JP2012504879A (en) A method for time transfer via signal encoding (cross-reference of related applications) This patent application was filed on October 1, 2008, and hereby incorporated by reference in its entirety No. 61 / 101,802 and U.S. patent application no. Claim priority to 12 / 347,314.
US6330248B1 (en) Arrangement for transmitting data packets from a media access controller across multiple physical links
US7564776B2 (en) Method for controlling the transport capacity for data transmission via a network, and network
Ramamurti et al. Initial implementations of point-to-point Ethernet over SONET/SDH transport
Cisco Interface Commands
Terada et al. Physical layer OAM&P signaling method for 10 Gbit/s ethernet transport over optical networks
Davids et al. FDDI: status and perspectives
US10523402B1 (en) Multi-media full duplex packet data splitter
Lam Beyond gigabit: application and development of high-speed ethernet technology
Xie 10 Ethernet Optical Transport Networks
Costa et al. A rrr redbox for safety-critical networked embedded systems
Lian Design and analysis of optical metropolitan networks
CN1980142A (en) Method for shortening network protection time and apparatus
Chamas A truly end-to-end global multiservice optical ethernet networking architecture

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553)

Year of fee payment: 12