US20050132315A1 - Extendable method for revising patterned microelectronic conductor layer layouts - Google Patents

Extendable method for revising patterned microelectronic conductor layer layouts Download PDF

Info

Publication number
US20050132315A1
US20050132315A1 US11/044,750 US4475005A US2005132315A1 US 20050132315 A1 US20050132315 A1 US 20050132315A1 US 4475005 A US4475005 A US 4475005A US 2005132315 A1 US2005132315 A1 US 2005132315A1
Authority
US
United States
Prior art keywords
wiring
microelectronic
layout
reference numeral
accord
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/044,750
Inventor
Hsiao-Hui Chen
Cheng-Hsiung Kuo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US11/044,750 priority Critical patent/US20050132315A1/en
Publication of US20050132315A1 publication Critical patent/US20050132315A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/39Circuit design at the physical level
    • G06F30/394Routing

Definitions

  • the present invention relates generally to methods for revising patterned conductor layer layouts employed for fabricating microelectronic fabrications. More particularly, the present invention relates to methods for efficiently revising patterned conductor layer layouts employed for fabricating microelectronic fabrications.
  • Microelectronic fabrications are formed from microelectronic substrates over which are formed patterned microelectronic conductor layers which are separated by microelectronic dielectric layers.
  • patterned microelectronic conductor layer layouts employed for fabricating patterned microelectronic conductor layers within microelectronic fabrications.
  • Such patterned microelectronic conductor layer layouts are generally designed and developed employing computer assisted design software programs and computer assisted simulation software programs, such as to verify prior to production of a particular microelectronic fabrication having fabricated therein a particular patterned microelectronic conductor layer layout the operational properties of the microelectronic fabrication, such as not to wastefully expend manufacturing resources when fabricating the particular microelectronic fabrication.
  • microelectronic fabrication it is thus desirable in the art of microelectronic fabrication to provide methods for efficiently designing patterned microelectronic conductor layer layouts for use when fabricating microelectronic fabrications.
  • microelectronic fabrication art Various methods, apparatus and systems have been disclosed in the microelectronic fabrication art to assist in efficiently designing microelectronic layer layouts and microelectronic structure layouts which are employed when fabricating microelectronic fabrications.
  • 6,134,702 (a method and system for designing a semiconductor integrated circuit microelectronic fabrication layout which employs an iterative assignment of flexibly placeable cells in subsets of increasingly smaller number, in conjunction with a corresponding iterative determination of various circuit performance penalties for placing the subsets within particular configurations); and (3) Takahashi, in U.S. Pat. No. 6,154,873 (a method, apparatus and system for hierarchal design of semiconductor integrated circuit microelectronic fabrication layouts wherein hard macro blocks are first positioned and interconnected with patterned conductor layers which cross over soft macro blocks, and wherein a circuit performance penalty is evaluated with respect to the soft macro blocks such as to provide for optimal placement of cell components within columns or rows within the soft macro blocks).
  • microelectronic fabrication art Desirable in the microelectronic fabrication art are additional methods, apparatus and systems which may be employed for efficiently designing patterned microelectronic conductor layer layouts for use when fabricating microelectronic fabrications.
  • a first object of the present invention is to provide a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication.
  • a second object of the present invention is to provide the method for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and a system for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention, wherein the patterned microelectronic conductor layer layout is efficiently designed.
  • a third object of the present invention is to provide a method for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and the second object of the present invention and a system for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and the second object of the present invention, wherein the method is readily commercially implemented.
  • the present invention provides a method for revising a patterned microelectronic conductor layer layout within a microelectronic fabrication and a system for revising the patterned microelectronic conductor layer layout within the microelectronic fabrication.
  • a layout database having contained therein a first series of wiring layout records for a first series of microelectronic fabrications.
  • the first series of wiring layout records comprises: (1) a series of required wiring patterns for each microelectronic fabrication within the first series of microelectronic fabrications; and (2) an unoccupied equivalent wiring location for each microelectronic fabrication within the first series of microelectronic fabrications within which unoccupied equivalent wiring location may be formed at least one optional wiring pattern.
  • the method of the present invention contemplates a computer assisted system employed for practicing the method of the present invention.
  • a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • the present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern.
  • an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern
  • the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • the present invention employs microelectronic layer design tools, microelectronic layer layout tools and database manipulation tools as are otherwise generally conventional in the microelectronic fabrication art for designing microelectronic fabrications as are otherwise generally conventional in the microelectronic fabrication art, but employed within the context of a series of specific design and operational limitations which provide at least in part the present invention. Since it is at least in part a series of design and operational limitations which provides at least in part the present invention, rather than the existence of methods and materials which provides the present invention, the method of the present invention is readily commercially implemented.
  • FIG. 1 shows a block diagram illustrating the results of a series of process steps in accord with a preferred embodiment of the present invention.
  • FIG. 2 and FIG. 3 show a pair of algorithmic flow diagrams illustrating in greater detail a pair of algorithms which may be employed in support of the process steps whose results are illustrated within the block diagram of FIG. 1 .
  • FIG. 4 shows a circuit diagram of a microelectronic circuit whose layout may be designed in accord with the present invention.
  • FIG. 5 shows a block diagram illustrating operation of the method of the present invention within the context of the microelectronic circuit whose circuit diagram is illustrated in FIG. 4 .
  • FIG. 6 shows an algorithmic flow diagram illustrating in greater detail an algorithm which may be employed in support of operation of the method of the present invention as illustrated within the block diagram of FIG. 5 .
  • a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • the present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern.
  • an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern
  • the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • the present invention and the preferred embodiment of the present invention provide particular value within the context of designing and revising patterned conductor layer layouts employed when fabricating semiconductor integrated circuit microelectronic fabrications
  • the present invention may be employed for designing and revising patterned conductor layer layouts employed when fabricating microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
  • FIG. 1 there is shown a block diagram illustrating the results of a series of process steps in accord with a preferred embodiment of the present invention.
  • each wiring layout record within the series of wiring layout records comprises, in a first instance, a required metal pattern layout, illustrated, for example, as RQ MT A, RQ MT B or RQ MT C within the series of wiring layout records within the original layout database within the block which corresponds with reference numeral 10 .
  • each wiring layout record within the series of wiring layout records also comprises, in a second instance, an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern.
  • an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern.
  • a series of three unoccupied equivalent wiring locations is illustrated as OP MT AREA within each of the three wiring layout records as illustrated within the layout database within the block which corresponds with reference numeral 10 .
  • each of the wiring layout records illustrated within the original layout database within the block which corresponds with reference numeral 10 will be directed towards a multi-layer microelectronic fabrication.
  • the optional wiring pattern may perform any of several functions, such as but not limited to incorporating additional active or passive elements into a microelectronic fabrication within which it is formed, as well as simply providing alternative or supplemental wiring pathways within a microelectronic fabrication within which it is formed.
  • the interconnect option is intended as a simple component, such as but not limited to a length of a patterned conductor layer, whose presence or absence provides for a connection or an absence thereof between a required metal pattern and an optional metal pattern.
  • the original layout database is revised in accord with the block which corresponds with reference numeral 10 to provide a revised layout database having contained therein: (1) a first series of wiring layout records corresponding with the series of wiring layout records within the original layout database in accord with the block which corresponds with reference numeral 10 ; (2) a second series of wiring layout records based upon the first series of wiring layout records, but wherein the unoccupied equivalent wiring location for each wiring layout record is substituted with the optional wiring pattern K and the interconnect option SWITCH from the proposed wiring layout revision in accord with the block which corresponds with reference numeral 12 .
  • mapping table database which corresponds with the wiring layout options within the revised layout database in accord with the block which corresponds with reference numeral 14 .
  • the mapping table database in accord with the block which corresponds with reference numeral 16 incorporates therein specific ON and OFF conditions for the interconnect option SWITCH between the required metal patterns RQ MT A, RQ MT B or RQ MT C, and the optional metal pattern OP MT K.
  • mapping table database is useful for selection of specific wiring layout options within a wiring layout database, for either microelectronic fabrication fabrication purposes or microelectronic fabrication modeling purposes.
  • FIG. 2 and FIG. 3 there is shown a pair of algorithmic flow diagrams illustrating in greater detail a pair of algorithms which may be employed in support of the process steps whose results are illustrated within the block diagram of FIG. 1 .
  • the algorithm is directed towards generation from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 of the revised layout database as illustrated within the block which corresponds with reference numeral 14 within the block diagram of FIG. 1 .
  • the algorithm is directed towards generation from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 of the mapping table database in accord with the block which corresponds within the block diagram of FIG. 1 .
  • a counter is first set to zero.
  • N the number of wiring layout records within the original layout database which are to be revised
  • optional names is intended to be the description of the optional metal pattern, OP MT K, as illustrated within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1 .
  • switch layer is intended to correspond with the interconnect option, SWITCH, within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1 ; and (2) “real layer” is intended to correspond with optional metal pattern, OP MT K, within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1 .
  • the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 , is merged with the generated database from the blocks which correspond with reference numeral 42 , reference numeral 44 , reference numeral 46 , reference numeral 48 and reference numeral 50 , to provide a new database which corresponds with the revised layout database in accord with the block which corresponds with reference numeral 14 within the block diagram of FIG. 1 .
  • switch mapping file which contains a total of N+M records, where each of N and M equals the number of wiring layout records within the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 .
  • each of the N+M records is revised to provide: (1) a series of N records derived from series of N or M records within the original layout database, but where the interconnect option, SWITCH, for the optional metal pattern, OP MT K, in accord with the block which corresponds with reference numeral 12 within the block diagram of FIG. 1 is set on; and (2) a series of M records derived from the series of N or M records within the original layout database, but where the interconnect option, SWITCH, for the optional metal pattern, OP MT K, in accord with the block which corresponds reference numeral 12 within the block diagram of FIG. 1 is set off.
  • the additional N+M records provide the mapping table database in accord with the block which corresponds with reference numeral 16 within the block diagram of FIG. 1 .
  • FIG. 4 there is shown a circuit diagram of a microelectronic circuit whose layout may be designed and revised in accord with the present invention.
  • first transistor 20 is connected to a wiring pattern designated as net 2 which in turn may be connected to a wiring pattern designated as net 1 through a switch designated as I 0 .
  • second transistor 22 is connected to a wiring pattern designated as net 3 which in turn may be connected to the wiring pattern designated as net 1 through a switch designated as I 1 .
  • net 1 is intended to represent a required metal pattern, such as RQ MT A, RQ MT B or RQ MT C within the within the block diagram of FIG. 1 .
  • net 2 and net 3 are intended as optional wiring patterns, such as OP MT K within the block diagram of FIG. 1 .
  • both the switch I 0 and the switch I 1 are intended as corresponding with the optional interconnect SWITCH as illustrated within the block diagram of FIG. 1 , and thus both the switch I 0 and the switch I 1 provide an option to wire either one or both of the first transistor 20 and the second transistor 22 into the electrical circuit whose block diagram is illustrated in FIG. 4 .
  • FIG. 5 there is shown a block diagram illustrating operation of the method of the present invention within the context of the microelectronic circuit whose circuit diagram is illustrated in FIG. 4 .
  • a netlist listing of wiring net components which comprise the electrical circuit whose circuit diagram is illustrated in FIG. 4 there is first obtained a netlist listing of wiring net components which comprise the electrical circuit whose circuit diagram is illustrated in FIG. 4 .
  • a mapping table for the electrical circuit whose circuit diagram is illustrated in FIG. 4 a pair of on/off conditions for the pair of switches I 0 and I 1 as illustrated within the circuit diagram of FIG. 4 needed to effect a desired final electrical circuit derived from the electrical circuit whose circuit diagram is illustrated in FIG. 4 .
  • a computer program operates upon the netlist as provided within the block which corresponds with reference numeral 30 , further in accord with the switch selection data which is provided by the mapping table in accord with the block which corresponds with reference numeral 32 , to provide a newly generated netlist having the circuit switch options contained therein such as to contain information sufficiently complete to provide for either or both of circuit simulation or circuit fabrication for the electrical circuit whose circuit diagram is illustrated in FIG. 4 .
  • FIG. 6 there is shown an algorithmic flow diagram illustrating in greater detail an algorithm which may be employed in support of operation of the method of the present invention as illustrated in the block diagram of FIG. 5 .
  • each of two counters is initialized to zero.
  • a first portion the generated spice netlist is revised as appropriate to delete portions where an interconnect option is set in an off position and thus provide a first temporary spice netlist.
  • a second portion of the generated spice netlist is revised as appropriate to incorporate portions where an interconnect option is set in an on position and thus provide a second temporary spice netlist.
  • the first temporary spice netlist and the second temporary spice netlist are combined to provide from the originally generated spice netlist in accord with the block which corresponds with reference numeral 82 a newly generated spice netlist which conforms to an electrical circuit as it is desired to be modeled or fabricated.
  • the present invention is typically, preferably and readily adapted to computer assisted systems for designing and revising patterned conductor layers when fabricating microelectronic fabrications.
  • the present invention a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication, wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • the present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern.
  • an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern
  • the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • the preferred embodiment and example of the present invention are illustrative of the present invention rather than limiting of the present invention. Revisions and modifications may be made to components and structures employed within the preferred embodiment and example of the present invention, while still providing a method for revising a patterned conductor layer within a microelectronic fabrication and a system for revising the patterned conductor layer within the microelectronic fabrication, further in accord with the accompanying claims.

Abstract

Within both a method for revising a patterned conductor layer and a system for revising the patterned conductor layer there is provided within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern. When there is designed within an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates generally to methods for revising patterned conductor layer layouts employed for fabricating microelectronic fabrications. More particularly, the present invention relates to methods for efficiently revising patterned conductor layer layouts employed for fabricating microelectronic fabrications.
  • 2. Description of the Related Art
  • Microelectronic fabrications are formed from microelectronic substrates over which are formed patterned microelectronic conductor layers which are separated by microelectronic dielectric layers.
  • Integral to the fabrication of patterned microelectronic conductor layers within microelectronic fabrications is the design and development of patterned microelectronic conductor layer layouts employed for fabricating patterned microelectronic conductor layers within microelectronic fabrications. Such patterned microelectronic conductor layer layouts are generally designed and developed employing computer assisted design software programs and computer assisted simulation software programs, such as to verify prior to production of a particular microelectronic fabrication having fabricated therein a particular patterned microelectronic conductor layer layout the operational properties of the microelectronic fabrication, such as not to wastefully expend manufacturing resources when fabricating the particular microelectronic fabrication.
  • In the process of designing and developing patterned microelectronic conductor layer layouts for use when fabricating microelectronic fabrications, it is common in the art of microelectronic fabrication to employ any of several iterative methods for purposes of optimizing a patterned microelectronic conductor layer layout such as to in turn provide an enhanced microelectronic fabrication performance. While such iterative methods do in fact provide an optimized patterned microelectronic conductor layer layout which in turn provides an enhanced microelectronic fabrication performance, such iterative methods are often time consuming, in particular when employed for optimizing a library of patterned microelectronic conductor layer layouts which is employed within a corresponding library of related microelectronic fabrications such as to in turn optimize performance of the corresponding library of related microelectronic fabrications.
  • It is thus desirable in the art of microelectronic fabrication to provide methods for efficiently designing patterned microelectronic conductor layer layouts for use when fabricating microelectronic fabrications.
  • It is towards the foregoing object that the present invention is directed.
  • Various methods, apparatus and systems have been disclosed in the microelectronic fabrication art to assist in efficiently designing microelectronic layer layouts and microelectronic structure layouts which are employed when fabricating microelectronic fabrications.
  • Included among the methods, apparatus and systems, but not limited among the methods, apparatus and systems are methods, apparatus and systems disclosed within: (1) Yoshimura, in U.S. Pat. No. 5,446,675 (a method, apparatus and system for using hierarchally organized data to design a semiconductor integrated circuit microelectronic fabrication layout, wherein a plurality of macros and circuit logic cells within the semiconductor integrated circuit microelectronic fabrication layout is cross-referenced employing two types of pointers); (2) Scepanovic et al., in U.S. Pat. No. 6,134,702 (a method and system for designing a semiconductor integrated circuit microelectronic fabrication layout which employs an iterative assignment of flexibly placeable cells in subsets of increasingly smaller number, in conjunction with a corresponding iterative determination of various circuit performance penalties for placing the subsets within particular configurations); and (3) Takahashi, in U.S. Pat. No. 6,154,873 (a method, apparatus and system for hierarchal design of semiconductor integrated circuit microelectronic fabrication layouts wherein hard macro blocks are first positioned and interconnected with patterned conductor layers which cross over soft macro blocks, and wherein a circuit performance penalty is evaluated with respect to the soft macro blocks such as to provide for optimal placement of cell components within columns or rows within the soft macro blocks).
  • Desirable in the microelectronic fabrication art are additional methods, apparatus and systems which may be employed for efficiently designing patterned microelectronic conductor layer layouts for use when fabricating microelectronic fabrications.
  • It is towards the foregoing object that the present invention is directed.
  • SUMMARY OF THE INVENTION
  • A first object of the present invention is to provide a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication.
  • A second object of the present invention is to provide the method for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and a system for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention, wherein the patterned microelectronic conductor layer layout is efficiently designed.
  • A third object of the present invention is to provide a method for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and the second object of the present invention and a system for designing the patterned microelectronic conductor layer layout in accord with the first object of the present invention and the second object of the present invention, wherein the method is readily commercially implemented.
  • In accord with the objects of the present invention, the present invention provides a method for revising a patterned microelectronic conductor layer layout within a microelectronic fabrication and a system for revising the patterned microelectronic conductor layer layout within the microelectronic fabrication.
  • To practice the method of the present invention, there is first provided a layout database having contained therein a first series of wiring layout records for a first series of microelectronic fabrications. The first series of wiring layout records comprises: (1) a series of required wiring patterns for each microelectronic fabrication within the first series of microelectronic fabrications; and (2) an unoccupied equivalent wiring location for each microelectronic fabrication within the first series of microelectronic fabrications within which unoccupied equivalent wiring location may be formed at least one optional wiring pattern. There is then designed within an unoccupied equivalent wiring location for a single microelectronic fabrication within the first series of microelectronic fabrications at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern. There is then saved within the layout database a second series of wiring layout records based upon the first series of wiring layout records, but wherein the unoccupied equivalent wiring location is substituted with the at least one optional wiring pattern and the interconnect option.
  • The method of the present invention contemplates a computer assisted system employed for practicing the method of the present invention.
  • There is provided by the present invention a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication, wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • The present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern. Thus, when there is designed within an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern, the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • The method of the present invention is readily commercially implemented.
  • The present invention employs microelectronic layer design tools, microelectronic layer layout tools and database manipulation tools as are otherwise generally conventional in the microelectronic fabrication art for designing microelectronic fabrications as are otherwise generally conventional in the microelectronic fabrication art, but employed within the context of a series of specific design and operational limitations which provide at least in part the present invention. Since it is at least in part a series of design and operational limitations which provides at least in part the present invention, rather than the existence of methods and materials which provides the present invention, the method of the present invention is readily commercially implemented.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The objects, features and advantages of the present invention are understood within the context of the Description of the Preferred Embodiment, as set forth below. The Description of the Preferred Embodiment is understood within the context of the accompanying drawings, which form a material part of this disclosure, wherein:
  • FIG. 1 shows a block diagram illustrating the results of a series of process steps in accord with a preferred embodiment of the present invention.
  • FIG. 2 and FIG. 3 show a pair of algorithmic flow diagrams illustrating in greater detail a pair of algorithms which may be employed in support of the process steps whose results are illustrated within the block diagram of FIG. 1.
  • FIG. 4 shows a circuit diagram of a microelectronic circuit whose layout may be designed in accord with the present invention.
  • FIG. 5 shows a block diagram illustrating operation of the method of the present invention within the context of the microelectronic circuit whose circuit diagram is illustrated in FIG. 4.
  • FIG. 6 shows an algorithmic flow diagram illustrating in greater detail an algorithm which may be employed in support of operation of the method of the present invention as illustrated within the block diagram of FIG. 5.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • There is provided by the present invention a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication, wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • The present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern. Thus, when there is designed within an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern, the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • Although the present invention and the preferred embodiment of the present invention provide particular value within the context of designing and revising patterned conductor layer layouts employed when fabricating semiconductor integrated circuit microelectronic fabrications, the present invention may be employed for designing and revising patterned conductor layer layouts employed when fabricating microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
  • Referring not to FIG. 1, there is shown a block diagram illustrating the results of a series of process steps in accord with a preferred embodiment of the present invention.
  • Shown in FIG. 1, in a first instance, and in accord with the block which corresponds with reference numeral 10, is an original layout database having contained therein a series of wiring layout records for a series of microelectronic fabrications. As is further illustrated within the original layout database within the block which corresponds with reference numeral 10, and with respect to each of the wiring layout records within the series of wiring layout records, each wiring layout record within the series of wiring layout records comprises, in a first instance, a required metal pattern layout, illustrated, for example, as RQ MT A, RQ MT B or RQ MT C within the series of wiring layout records within the original layout database within the block which corresponds with reference numeral 10. Similarly, and also with respect to each of the wiring layout records within the series of wiring layout records, each wiring layout record within the series of wiring layout records also comprises, in a second instance, an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern. Within the preferred embodiment of the present invention, and as illustrated within the block which corresponds with reference numeral 10, a series of three unoccupied equivalent wiring locations is illustrated as OP MT AREA within each of the three wiring layout records as illustrated within the layout database within the block which corresponds with reference numeral 10.
  • Within the preferred embodiment of the present invention with respect to the unoccupied equivalent wiring locations OP MT AREA within each of the wiring layout records, typically and preferably the unoccupied equivalent wiring location is dedicated within a single metal layer within each of the wiring layout records as illustrated within the layout database within the block which corresponds with reference numeral 10, although such is not required within the context of the present invention. Similarly, typically and preferably, each of the wiring layout records illustrated within the original layout database within the block which corresponds with reference numeral 10 will be directed towards a multi-layer microelectronic fabrication.
  • Referring again to FIG. 1, and in accord with the block which corresponds with reference numeral 12, there is shown the results of the next process step in accord with the present invention.
  • In accord with the block which corresponds with reference numeral 12, there is then designed within an unoccupied equivalent wiring location within a single microelectronic fabrication within the series of microelectronic fabrications whose wiring layout records are illustrated within the original layout database within the block which corresponds with reference numeral 10 at least one optional wiring pattern (which is illustrated as OP MT K within the wiring layout record within the block which corresponds with reference numeral 12) in conjunction with an interconnect option (which is illustrated as SWITCH within the wiring layout record within the block which corresponds with reference numeral 12).
  • Within the preferred embodiment of the present invention with respect to the optional wiring pattern, the optional wiring pattern may perform any of several functions, such as but not limited to incorporating additional active or passive elements into a microelectronic fabrication within which it is formed, as well as simply providing alternative or supplemental wiring pathways within a microelectronic fabrication within which it is formed.
  • Within the preferred embodiment of the present invention with respect to the interconnect option, the interconnect option is intended as a simple component, such as but not limited to a length of a patterned conductor layer, whose presence or absence provides for a connection or an absence thereof between a required metal pattern and an optional metal pattern.
  • Referring again to FIG. 1, and in accord with the block which corresponds with reference numeral 14, there is shown the results of the next process step in accord with the preferred embodiment of the present invention.
  • In accord with the block which corresponds with reference numeral 14, the original layout database is revised in accord with the block which corresponds with reference numeral 10 to provide a revised layout database having contained therein: (1) a first series of wiring layout records corresponding with the series of wiring layout records within the original layout database in accord with the block which corresponds with reference numeral 10; (2) a second series of wiring layout records based upon the first series of wiring layout records, but wherein the unoccupied equivalent wiring location for each wiring layout record is substituted with the optional wiring pattern K and the interconnect option SWITCH from the proposed wiring layout revision in accord with the block which corresponds with reference numeral 12.
  • As is understood by a person skilled in the art, the methodology as is disclosed within FIG. 1 within the context of the blocks which correspond with reference numeral 10, reference numeral 12 and reference numeral 14 provides for a particularly efficient revision of a library of wiring layout records.
  • Referring again to FIG. 1, and in accord with the block which corresponds with reference numeral 16, incident to storing within the revised layout database in accord with the block which corresponds with reference numeral 14 the revised wiring layout records in addition to the original wiring layout records in accord with the block which corresponds with reference numeral 10, there is also either established or updated a mapping table database which corresponds with the wiring layout options within the revised layout database in accord with the block which corresponds with reference numeral 14. The mapping table database in accord with the block which corresponds with reference numeral 16 incorporates therein specific ON and OFF conditions for the interconnect option SWITCH between the required metal patterns RQ MT A, RQ MT B or RQ MT C, and the optional metal pattern OP MT K.
  • As is understood by a person skilled in the art, such a mapping table database is useful for selection of specific wiring layout options within a wiring layout database, for either microelectronic fabrication fabrication purposes or microelectronic fabrication modeling purposes.
  • Referring now to FIG. 2 and FIG. 3, there is shown a pair of algorithmic flow diagrams illustrating in greater detail a pair of algorithms which may be employed in support of the process steps whose results are illustrated within the block diagram of FIG. 1.
  • Within the algorithmic flow diagram of FIG. 2, the algorithm is directed towards generation from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 of the revised layout database as illustrated within the block which corresponds with reference numeral 14 within the block diagram of FIG. 1. Similarly, within the algorithmic flow diagram of FIG. 3, the algorithm is directed towards generation from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 of the mapping table database in accord with the block which corresponds within the block diagram of FIG. 1.
  • Referring more particularly to the algorithmic flow diagram of FIG. 2, which is directed towards forming from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 the revised layout database in accord with the block which corresponds with reference numeral 14 within the block diagram of FIG. 1, and in accord with the block which corresponds with reference numeral 40, a counter is first set to zero.
  • Next, and in accord with the blocks which correspond with reference numeral 42 and reference numeral 44, there is inputted the original layout database and an ON.file, which contains N “option names,” for further manipulation. Within the block which corresponds with reference numeral 44, N equals the number of wiring layout records within the original layout database which are to be revised, and “option names” is intended to be the description of the optional metal pattern, OP MT K, as illustrated within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1.
  • Next, and in accord with the blocks which correspond with reference numeral 46, reference numeral 48 and reference numeral 50, there is iteratively revised each of the wiring layout records within the original layout database to provide a series of revised wiring layout records which corresponds with the proposed revision as illustrated within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1. Within the blocks which correspond with reference numeral 46 and reference numeral 50: (1) “switch layer” is intended to correspond with the interconnect option, SWITCH, within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1; and (2) “real layer” is intended to correspond with optional metal pattern, OP MT K, within the block which corresponds with reference numeral 12 within the block diagram of FIG. 1.
  • Finally, within the blocks which correspond with reference numeral 52 and reference numeral 54 within the algorithmic flow diagram of FIG. 2, the original layout database, in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1, is merged with the generated database from the blocks which correspond with reference numeral 42, reference numeral 44, reference numeral 46, reference numeral 48 and reference numeral 50, to provide a new database which corresponds with the revised layout database in accord with the block which corresponds with reference numeral 14 within the block diagram of FIG. 1.
  • Referring more particularly to the algorithmic flow diagram of FIG. 3, which is directed towards forming from the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1 the mapping table database in accord with the block which corresponds with reference numeral 16 as illustrated within the block diagram of FIG. 1, and in accord with the block which corresponds with reference numeral 60, a counter is again first set to zero.
  • Next, and in accord with the block which corresponds with reference numeral 62, there is inputted for further manipulation a switch mapping file which contains a total of N+M records, where each of N and M equals the number of wiring layout records within the original layout database in accord with the block which corresponds with reference numeral 10 within the block diagram of FIG. 1.
  • Next, and in accord with the blocks which correspond with reference numeral 64, reference numeral 66, reference numeral 68 and reference numeral 70, each of the N+M records is revised to provide: (1) a series of N records derived from series of N or M records within the original layout database, but where the interconnect option, SWITCH, for the optional metal pattern, OP MT K, in accord with the block which corresponds with reference numeral 12 within the block diagram of FIG. 1 is set on; and (2) a series of M records derived from the series of N or M records within the original layout database, but where the interconnect option, SWITCH, for the optional metal pattern, OP MT K, in accord with the block which corresponds reference numeral 12 within the block diagram of FIG. 1 is set off.
  • In accord with the block which corresponds with reference numeral 72, and in conjunction with the records within the original layout database, the additional N+M records provide the mapping table database in accord with the block which corresponds with reference numeral 16 within the block diagram of FIG. 1.
  • Referring now to FIG. 4, there is shown a circuit diagram of a microelectronic circuit whose layout may be designed and revised in accord with the present invention.
  • As is illustrated within the circuit diagram of FIG. 4, there is shown a first transistor 20 and a second transistor 22, where the first transistor 20 is connected to a wiring pattern designated as net2 which in turn may be connected to a wiring pattern designated as net1 through a switch designated as I0. Similarly, and as is also illustrated within the schematic circuit diagram of FIG. 4, the second transistor 22 is connected to a wiring pattern designated as net3 which in turn may be connected to the wiring pattern designated as net1 through a switch designated as I1.
  • Within the schematic circuit diagram of FIG. 4, net1 is intended to represent a required metal pattern, such as RQ MT A, RQ MT B or RQ MT C within the within the block diagram of FIG. 1. Similarly, within the schematic circuit diagram of FIG. 4, net2 and net3 are intended as optional wiring patterns, such as OP MT K within the block diagram of FIG. 1. Similarly, within the electrical circuit whose circuit diagram is illustrated in FIG. 4, both the switch I0 and the switch I1 are intended as corresponding with the optional interconnect SWITCH as illustrated within the block diagram of FIG. 1, and thus both the switch I0 and the switch I1 provide an option to wire either one or both of the first transistor 20 and the second transistor 22 into the electrical circuit whose block diagram is illustrated in FIG. 4.
  • Referring now to FIG. 5, there is shown a block diagram illustrating operation of the method of the present invention within the context of the microelectronic circuit whose circuit diagram is illustrated in FIG. 4.
  • As is illustrated within the block diagram of FIG. 5, and in accord with the block which corresponds with reference numeral 30, there is first obtained a netlist listing of wiring net components which comprise the electrical circuit whose circuit diagram is illustrated in FIG. 4. Similarly, and as is also illustrated within the block diagram of FIG. 5, and in accord with the block which corresponds with reference numeral 32, there is obtained from a mapping table for the electrical circuit whose circuit diagram is illustrated in FIG. 4 a pair of on/off conditions for the pair of switches I0 and I1 as illustrated within the circuit diagram of FIG. 4 needed to effect a desired final electrical circuit derived from the electrical circuit whose circuit diagram is illustrated in FIG. 4. For purposes of example, and without limitation, there is selected an ON value for switch I0 and an OFF value for switch I1.
  • Referring again to FIG. 5, and in accord with the blocks which correspond with reference numeral 34 and reference numeral 36, a computer program operates upon the netlist as provided within the block which corresponds with reference numeral 30, further in accord with the switch selection data which is provided by the mapping table in accord with the block which corresponds with reference numeral 32, to provide a newly generated netlist having the circuit switch options contained therein such as to contain information sufficiently complete to provide for either or both of circuit simulation or circuit fabrication for the electrical circuit whose circuit diagram is illustrated in FIG. 4.
  • Referring now to FIG. 6, there is shown an algorithmic flow diagram illustrating in greater detail an algorithm which may be employed in support of operation of the method of the present invention as illustrated in the block diagram of FIG. 5.
  • As is illustrated within the algorithmic flow diagram of FIG. 6, and in accord with the block which corresponds with reference numeral 80, each of two counters is initialized to zero.
  • Next, and in accord with the block which corresponds with reference numeral 82, there is generated a spice netlist from a circuit diagram of an electrical circuit, similarly in accord with the spice netlist in accord with the block which corresponds with reference numeral 30 within the block diagram of FIG. 5, as derived from the electrical circuit whose circuit diagram is illustrated in FIG. 4.
  • Next, and in accord with the blocks which correspond with reference numeral 84, reference numeral 88 and reference numeral 90, a first portion the generated spice netlist is revised as appropriate to delete portions where an interconnect option is set in an off position and thus provide a first temporary spice netlist. Further, and in accord with the blocks which correspond with reference numeral 86, reference numeral 92 and reference numeral 94, a second portion of the generated spice netlist is revised as appropriate to incorporate portions where an interconnect option is set in an on position and thus provide a second temporary spice netlist.
  • Finally, and in accord with the block which corresponds with reference numeral 96 the first temporary spice netlist and the second temporary spice netlist are combined to provide from the originally generated spice netlist in accord with the block which corresponds with reference numeral 82 a newly generated spice netlist which conforms to an electrical circuit as it is desired to be modeled or fabricated.
  • As is understood by a person skilled in the art, and in particular in accord with the components and operations which correspond with FIG. 1 to FIG. 3 and FIG. 5 to FIG. 6, the present invention is typically, preferably and readily adapted to computer assisted systems for designing and revising patterned conductor layers when fabricating microelectronic fabrications.
  • Upon practice of the present invention in accord with the foregoing description, there is provided by the present invention a method for designing a patterned microelectronic conductor layer layout for use when fabricating a microelectronic fabrication and a system for designing the patterned microelectronic conductor layer layout for use when fabricating the microelectronic fabrication, wherein the patterned microelectronic conductor layer layout is efficiently designed while employing the method for designing the patterned microelectronic conductor layer layout and the system for designing the patterned microelectronic conductor layer layout.
  • The present invention realizes the foregoing object by providing within each wiring layout record within a series of wiring layout records within a wiring layout database directed towards a series of microelectronic fabrications an unoccupied equivalent wiring location within which may be formed at least one optional wiring pattern. Thus, when there is designed within an unoccupied equivalent wiring location for a single wiring layout record within the series of wiring layout records (as directed towards a single microelectronic fabrication within the series of microelectronic fabrications) at least one optional wiring pattern and an interconnect option to the at least one optional wiring pattern, the same at least one optional wiring pattern and interconnect option to the at least one optional wiring pattern may be incorporated into the remaining unoccupied equivalent wiring locations within the remaining wiring layout records within the wiring layout database (to efficiently extend the wiring modification from the single microelectronic fabrication to the series of microelectronic fabrications).
  • As is understood by a person skilled in the art, the preferred embodiment and example of the present invention are illustrative of the present invention rather than limiting of the present invention. Revisions and modifications may be made to components and structures employed within the preferred embodiment and example of the present invention, while still providing a method for revising a patterned conductor layer within a microelectronic fabrication and a system for revising the patterned conductor layer within the microelectronic fabrication, further in accord with the accompanying claims.

Claims (7)

1-7. (canceled)
8. A method for generating a mapping table for revising a conductor layer layout comprising:
inputting a switch mapping file containing N+M records;
determining for each of the N+M records if a switch is in a first state or a second state; and
storing in a first file all records having a switch in a first state and storing in a second file all records having a switch in a second state.
9. The method of claim 8 wherein the first state is a connected state.
10. The method of claim 9 wherein the first file is an on file.
11. The method of claim 8 wherein the second state is an open state.
12. The method of claim 11 wherein the second file in an off file.
13-29. (canceled)
US11/044,750 2002-12-20 2005-01-26 Extendable method for revising patterned microelectronic conductor layer layouts Abandoned US20050132315A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/044,750 US20050132315A1 (en) 2002-12-20 2005-01-26 Extendable method for revising patterned microelectronic conductor layer layouts

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/325,387 US6862722B2 (en) 2002-12-20 2002-12-20 Extendable method for revising patterned microelectronic conductor layer layouts
US11/044,750 US20050132315A1 (en) 2002-12-20 2005-01-26 Extendable method for revising patterned microelectronic conductor layer layouts

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/325,387 Division US6862722B2 (en) 2002-12-20 2002-12-20 Extendable method for revising patterned microelectronic conductor layer layouts

Publications (1)

Publication Number Publication Date
US20050132315A1 true US20050132315A1 (en) 2005-06-16

Family

ID=32593750

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/325,387 Expired - Lifetime US6862722B2 (en) 2002-12-20 2002-12-20 Extendable method for revising patterned microelectronic conductor layer layouts
US11/044,750 Abandoned US20050132315A1 (en) 2002-12-20 2005-01-26 Extendable method for revising patterned microelectronic conductor layer layouts

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/325,387 Expired - Lifetime US6862722B2 (en) 2002-12-20 2002-12-20 Extendable method for revising patterned microelectronic conductor layer layouts

Country Status (1)

Country Link
US (2) US6862722B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7305645B1 (en) * 2004-09-07 2007-12-04 Advanced Micro Technologies, Inc. Method for manufacturing place & route based on 2-D forbidden patterns

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7275222B2 (en) * 2004-12-02 2007-09-25 International Business Machines Coproation Method, apparatus, and computer program product for enhancing a power distribution system in a ceramic integrated circuit package
US7669161B2 (en) * 2007-06-22 2010-02-23 Synopsys, Inc. Minimizing effects of interconnect variations in integrated circuit designs
US9311441B2 (en) * 2013-11-15 2016-04-12 Synopsys Taiwan Co., LTD. Switch cell
US10810336B2 (en) 2017-10-06 2020-10-20 Zglue, Inc. Methods for automated hardware system synthesis

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5446675A (en) * 1993-03-19 1995-08-29 Fujitsu Limited Developing method and apparatus of hierarchical graphic data for use in a semiconductor integrated circuit
US5712794A (en) * 1995-11-03 1998-01-27 Motorola, Inc. Automated method for adding attributes indentified on a schematic diagram to an integrated circuit layout
US5850348A (en) * 1996-05-01 1998-12-15 Viewlogic Systems, Inc. Automated circuit design case management
US5943485A (en) * 1996-10-15 1999-08-24 Motorola, Inc. Method for testing and for generating a mapping for an electronic device
US5946218A (en) * 1996-06-07 1999-08-31 Micron Technology, Inc. System and method for changing the connected behavior of a circuit design schematic
US6134702A (en) * 1997-12-16 2000-10-17 Lsi Logic Corporation Physical design automation system and process for designing integrated circuit chips using multiway partitioning with constraints
US6154873A (en) * 1997-06-05 2000-11-28 Nec Corporation Layout designing method and layout designing apparatus
US6170080B1 (en) * 1997-08-29 2001-01-02 Vlsi Technology, Inc. Method and system for floorplanning a circuit design at a high level of abstraction
US6189131B1 (en) * 1998-01-14 2001-02-13 Lsi Logic Corporation Method of selecting and synthesizing metal interconnect wires in integrated circuits
US6243849B1 (en) * 1998-03-13 2001-06-05 Lsi Logic Corporation Method and apparatus for netlist filtering and cell placement
US6298469B1 (en) * 1995-05-09 2001-10-02 Aspec Technology, Inc. Method and system for allowing an integrated circuit to be portably generated from one manufacturing process to another
US6357035B1 (en) * 1998-12-04 2002-03-12 Cypress Semiconductor Corp. Method and apparatus for the automated generation of programmable interconnect matrices
US6374256B1 (en) * 1997-12-22 2002-04-16 Sun Microsystems, Inc. Method and apparatus for creating indexes in a relational database corresponding to classes in an object-oriented application
US6519749B1 (en) * 1998-01-09 2003-02-11 Silicon Perspective Corporation Integrated circuit partitioning placement and routing system
US6536028B1 (en) * 2000-03-14 2003-03-18 Ammocore Technologies, Inc. Standard block architecture for integrated circuit design
US20030070152A1 (en) * 2001-09-28 2003-04-10 Uwe Muller Data processing system for designing a layout of an integrated electronic circuit having a multiplicity of electronic components and method of designing a layout
US6581200B2 (en) * 2001-08-17 2003-06-17 Sun Microsystems, Inc. Abstracting netlist to manage routing information
US6691292B2 (en) * 2000-03-02 2004-02-10 Kabushiki Kaisha Toshiba Integrated circuit and layout method for the same using blank area of macrocell

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6237129B1 (en) * 1998-03-27 2001-05-22 Xilinx, Inc. Method for constraining circuit element positions in structured layouts
US6272671B1 (en) * 1998-09-11 2001-08-07 Lsi Logic Corporation Extractor and schematic viewer for a design representation, and associated method
US6631508B1 (en) * 2000-06-07 2003-10-07 Xilinx, Inc. Method and apparatus for developing and placing a circuit design

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5446675A (en) * 1993-03-19 1995-08-29 Fujitsu Limited Developing method and apparatus of hierarchical graphic data for use in a semiconductor integrated circuit
US6298469B1 (en) * 1995-05-09 2001-10-02 Aspec Technology, Inc. Method and system for allowing an integrated circuit to be portably generated from one manufacturing process to another
US5712794A (en) * 1995-11-03 1998-01-27 Motorola, Inc. Automated method for adding attributes indentified on a schematic diagram to an integrated circuit layout
US5901066A (en) * 1995-11-03 1999-05-04 Motorola, Inc. Automated method for adding attributes identified on a schematic diagram to an integrated circuit layout
US5850348A (en) * 1996-05-01 1998-12-15 Viewlogic Systems, Inc. Automated circuit design case management
US5946218A (en) * 1996-06-07 1999-08-31 Micron Technology, Inc. System and method for changing the connected behavior of a circuit design schematic
US5943485A (en) * 1996-10-15 1999-08-24 Motorola, Inc. Method for testing and for generating a mapping for an electronic device
US6154873A (en) * 1997-06-05 2000-11-28 Nec Corporation Layout designing method and layout designing apparatus
US6170080B1 (en) * 1997-08-29 2001-01-02 Vlsi Technology, Inc. Method and system for floorplanning a circuit design at a high level of abstraction
US6134702A (en) * 1997-12-16 2000-10-17 Lsi Logic Corporation Physical design automation system and process for designing integrated circuit chips using multiway partitioning with constraints
US6374256B1 (en) * 1997-12-22 2002-04-16 Sun Microsystems, Inc. Method and apparatus for creating indexes in a relational database corresponding to classes in an object-oriented application
US6519749B1 (en) * 1998-01-09 2003-02-11 Silicon Perspective Corporation Integrated circuit partitioning placement and routing system
US6189131B1 (en) * 1998-01-14 2001-02-13 Lsi Logic Corporation Method of selecting and synthesizing metal interconnect wires in integrated circuits
US6243849B1 (en) * 1998-03-13 2001-06-05 Lsi Logic Corporation Method and apparatus for netlist filtering and cell placement
US6357035B1 (en) * 1998-12-04 2002-03-12 Cypress Semiconductor Corp. Method and apparatus for the automated generation of programmable interconnect matrices
US6691292B2 (en) * 2000-03-02 2004-02-10 Kabushiki Kaisha Toshiba Integrated circuit and layout method for the same using blank area of macrocell
US6536028B1 (en) * 2000-03-14 2003-03-18 Ammocore Technologies, Inc. Standard block architecture for integrated circuit design
US6581200B2 (en) * 2001-08-17 2003-06-17 Sun Microsystems, Inc. Abstracting netlist to manage routing information
US20030070152A1 (en) * 2001-09-28 2003-04-10 Uwe Muller Data processing system for designing a layout of an integrated electronic circuit having a multiplicity of electronic components and method of designing a layout

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7305645B1 (en) * 2004-09-07 2007-12-04 Advanced Micro Technologies, Inc. Method for manufacturing place & route based on 2-D forbidden patterns

Also Published As

Publication number Publication date
US6862722B2 (en) 2005-03-01
US20040123263A1 (en) 2004-06-24

Similar Documents

Publication Publication Date Title
US7219326B2 (en) Physical realization of dynamic logic using parameterized tile partitioning
Kuh et al. Recent advances in VLSI layout
Walker Yield simulation for integrated circuits
US6260177B1 (en) Automatic configuration of gate array cells using a standard cell function library
US6182272B1 (en) Metal layer assignment
US6714903B1 (en) Placement and routing of circuits using a combined processing/buffer cell
US8266560B2 (en) Methods and systems for computer aided design of 3D integrated circuits
US5754826A (en) CAD and simulation system for targeting IC designs to multiple fabrication processes
US6574786B1 (en) Gate array cell generator using cadence relative object design
US20060151810A1 (en) Semiconductor device and computer program product for designing the same
US6453447B1 (en) Method for fabricating integrated circuits
US20070094622A1 (en) Methods, Apparatus and Computer Program Products for Generating Selective Netlists that Include Interconnection Influences at Pre-Layout and Post-Layout Design Stages
US20090064069A1 (en) Method and system for generating a layout for an integrated electronic circuit
US8037432B2 (en) Method and apparatus for mapping design memories to integrated circuit layout
US6360350B1 (en) Method and system for performing circuit analysis on an integrated-circuit design having design data available in different forms
JPH10335472A (en) Method and device for designing layout
US8601430B1 (en) Device matching tool and methods thereof
US20050132315A1 (en) Extendable method for revising patterned microelectronic conductor layer layouts
EP0742527B1 (en) Method and system for producing a technology-independent integrated circuit design
US6820048B1 (en) 4 point derating scheme for propagation delay and setup/hold time computation
US8694940B2 (en) System and method for integrated circuit design and implementation using mixed cell libraries
US7389484B2 (en) Method and apparatus for tiling memories in integrated circuit layout
US20040003363A1 (en) Integrated circuit design and manufacture utilizing layers having a predetermined layout
US6357035B1 (en) Method and apparatus for the automated generation of programmable interconnect matrices
US11042682B2 (en) Analog design tool having a cell set, and related methods

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION