US20050161760A1 - Schottky power diode comprising a sicoi substrate and the method of producing one such diode - Google Patents
Schottky power diode comprising a sicoi substrate and the method of producing one such diode Download PDFInfo
- Publication number
- US20050161760A1 US20050161760A1 US10/507,757 US50775704A US2005161760A1 US 20050161760 A1 US20050161760 A1 US 20050161760A1 US 50775704 A US50775704 A US 50775704A US 2005161760 A1 US2005161760 A1 US 2005161760A1
- Authority
- US
- United States
- Prior art keywords
- layer
- silicon carbide
- insulant
- metal
- contact
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 32
- 238000000034 method Methods 0.000 title claims description 22
- 239000010410 layer Substances 0.000 claims abstract description 179
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims abstract description 80
- 229910010271 silicon carbide Inorganic materials 0.000 claims abstract description 68
- 229910052751 metal Inorganic materials 0.000 claims abstract description 45
- 239000002184 metal Substances 0.000 claims abstract description 45
- 239000002344 surface layer Substances 0.000 claims abstract description 17
- 239000007787 solid Substances 0.000 claims abstract description 9
- 238000005530 etching Methods 0.000 claims description 26
- 230000008569 process Effects 0.000 claims description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 17
- 229910052710 silicon Inorganic materials 0.000 claims description 17
- 239000010703 silicon Substances 0.000 claims description 17
- 238000004519 manufacturing process Methods 0.000 claims description 15
- 230000015572 biosynthetic process Effects 0.000 claims description 11
- 239000011248 coating agent Substances 0.000 claims description 5
- 238000000576 coating method Methods 0.000 claims description 5
- 239000003795 chemical substances by application Substances 0.000 claims description 3
- 230000008021 deposition Effects 0.000 claims description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 238000002513 implantation Methods 0.000 description 5
- 238000002161 passivation Methods 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- 239000004411 aluminium Substances 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 4
- 239000000463 material Substances 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 239000012535 impurity Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 235000012431 wafers Nutrition 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 206010003549 asthenia Diseases 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000003750 conditioning effect Effects 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 238000010292 electrical insulation Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 208000016258 weakness Diseases 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000005219 brazing Methods 0.000 description 1
- 210000001520 comb Anatomy 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66053—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
- H01L29/6606—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/0475—Changing the shape of the semiconductor body, e.g. forming recesses
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/048—Making electrodes
- H01L21/0495—Schottky electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78684—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising semiconductor materials of Group IV not being silicon, or alloys including an element of the group IV, e.g. Ge, SiN alloys, SiC alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/80—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
- H01L29/812—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate
- H01L29/8126—Thin film MESFET's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/872—Schottky diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
- H01L29/1608—Silicon carbide
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/931—Silicon carbide semiconductor
Definitions
- the present invention relates to a power junction device and a process for making such a device.
- power junction a junction susceptible of being passed through by a high current of the order of one ampere or several amperes, and susceptible of being subjected to an inverse voltage of several hundred volts.
- the invention is aimed more particularly at making diodes that are susceptible of operation at a voltage in a range from 200 to 1500 volts.
- the invention finds applications in the fields of power electronics and particularly in integrated power electronics.
- bipolar silicon diodes At the present time, a number of power electronics devices operating in a voltage range from 200 to 1500 volts use bipolar silicon diodes. Yet a major drawback of silicon diodes is that they present substantial switching losses. These losses are due to the operational physics of these bipolar diodes which is based on the use of minority carriers.
- silicon carbide allows Schottky type diodes to be made. These diodes have static performances comparable to those manufactured from silicon. Moreover, silicon carbide based Schottky diodes do not suffer from switching losses. This advantage stems from the absence of minority carriers. Thus we find silicon carbide diodes with operating voltages of the order of 300 to 1500 volts.
- silicon carbide and the development of diodes based on this material are however still held back by the excessive cost of the silicon carbide. It is estimated that the cost of a silicon carbide substrate may represent up to half the cost of a component made on this substrate.
- silicon carbide substrates are usually only available in the form of wafers with a limited diameter.
- the diameter is generally 2 or 3 inches (about 5.1 or 7.6 cm).
- the small diameter of silicon carbide substrates makes them incompatible with the equipment and production lines specific to silicon technology. Silicon wafers are indeed available with larger diameters. Thus, the need to resort to special equipment further increases the price of silicon carbide-based components.
- documents (1) and (2) illustrate the manufacture of switching systems on substrates that are of the SOI type but which do not meet the integration and power criteria accepted for the applications targeted by the invention.
- One purpose of the invention is to propose a power junction device, and a process for manufacturing it, which do not present the limitations mentioned above in relation to the description of the prior art.
- a particular purpose is to propose a device of this kind that is susceptible of manufacture on conventional production lines adapted to silicon substrate processing.
- Yet another purpose is to propose a device and process that are inexpensive.
- a final purpose is to propose a reliable device capable of operating with inverse withstand voltages in a range from 200 to 1500 volts and a forward current of 1 to 10 A.
- the invention relates more precisely to a power junction device that includes a SiCOI substrate with a layer of silicon carbide insulated from a solid support by a buried layer of insulant, and including at least one Schottky contact between a first metal layer and the silicon carbide surface layer, the first metal layer constituting an anode.
- power junction device a device which comprises a junction susceptible of being used as a power diode.
- the device is not however restricted necessarily to a diode. It may also comprise one or more switches and possibly associated control means integrated on the same substrate.
- the cost of manufacturing a power junction device may be substantially reduced.
- the SiCOI substrate is less expensive than a solid silicon carbide substrate.
- SiCOI substrates are available with diameters that are compatible with the tools specific to silicon wafer processing.
- the device may be configured in such a way that the metal layer forming the Schottky junction is in contact with one flank of the layer of silicon carbide, the flank forming an external angle relative to a main surface of this layer.
- the angle formed by the flank of the layer of silicon carbide allows the contact between the first metal layer and the semiconductor SiC layer to be optimised. This angle also has an influence over the inverse withstand voltage. Furthermore, electrical conduction in the layer of silicon carbide, parallel to this layer, makes it possible to reduce considerably the risk of weaknesses due to crystalline defects. These weaknesses such as micro-cavities in fact mainly affect conduction transverse to the layers.
- the angle, measured relative to a main surface of the layer of silicon carbide, in contact with the buried layer of insulant may have a value between 20° and 80°, preferably close to 45°.
- the device may comprise a surface layer of insulant coating the layer of silicon carbide.
- the first metal layer forming an anode, extends at least partly over one flank of the surface layer of insulant adjoining the flank of the layer of silicon carbide.
- the insulating layer, in adjoining the flank of the layer of silicon carbide, may to advantage be turned to good account in order to constitute protection by field reduction around the Schottky contact. It can to this end also have a slope adjusted so as to adjoin the slope formed by the flank of the layer of silicon carbide, or identical to it.
- This characteristic allows the withstand voltage of the device to be increased.
- the device can comprise a plurality of diodes or a combination of diodes and other components.
- the device may comprise at least one power diode and at least one transistor, the transistor having a channel formed in the layer of silicon carbide.
- the anode forming metal layer in other words the metal layer in Schottky contact with the layer of silicon carbide may extend as far as a solid part of the substrate, in silicon.
- the solid part of the substrate may thus be used to provide a “rear” contact point for the anode.
- one surface of the substrate, opposite the surface carrying the layer of silicon carbide may be metallized in order to form an anode contact point and so make it easier to package the device.
- junction anode Connecting the junction anode to the substrate additionally allows its inverse withstand voltage to be increased.
- the device may have a first anode metal layer and additionally a second cathode metal layer, in ohmic contact with the layer of silicon carbide.
- the first and second metal layers may have comb-forming parts respectively, the comb-forming parts of the first and second metal layers being interdigitated.
- the invention also relates to a process for manufacturing a junction device on a SiCOI substrate as described.
- the process includes the following steps:
- steps a) and b) may possibly be reversed.
- the localised etching carried out at step b) of the process is preferably an etching that uses a lithographic mask and a lithographic agent with restricted selectivity relative to the lithographic mask, so as to give the lateral flank a slope.
- FIG. 1 is a partial diagrammatic cross-section of a SiCOI substrate that can be used to make a device in accordance with the invention.
- FIGS. 2, 3 and 4 are partial diagrammatic cross-sections of the substrate in FIG. 1 , showing stages in the manufacture of a cathode in a device in accordance with the invention.
- FIGS. 5 to 7 are partial diagrammatic cross-sections of the device in FIG. 4 , showing stages in the manufacture of an anode in a device in accordance with the invention.
- FIG. 8 is a partial diagrammatic cross-section of the device in FIG. 7 and shows a conditioning stage.
- FIGS. 9 to 11 are partial diagrammatic cross-sections of the device in FIG. 4 , showing stages in the manufacture of an anode in a device in accordance with the invention, according to a variant of the process shown in FIGS. 5 to 8 .
- FIG. 12 is a view of a main surface of a device in accordance with the invention.
- FIGS. 13 and 14 are partial diagrammatic cross-sections of a device in accordance with the invention and show different aspects of the embodiment of such a device.
- FIG. 1 shows a SiCOI (silicon carbide on insulant) substrate 10 .
- a SiCOI (silicon carbide on insulant) substrate 10 Such a substrate may be made in particular by implementing a known cleaving technique with the designation “Smart Cut”. It includes, in the example shown, a thick layer 12 of silicon constituting a mechanical carrier. This layer is coated in order by a buried insulating layer 14 of silicon oxide and by a surface layer 16 of single-crystal silicon carbide. The silicon may be replaced by another material, as can the insulating layer. The latter can be Si 3 N 4 for example.
- the layer 12 of silicon has a thickness between 100 and 500 ⁇ m and is doped with N type impurities.
- the doping is selected to be sufficient to allow current to pass, particularly when it is planned to use the substrate as a rear contact point. This aspect is further described below.
- the function of the buried layer of silicon oxide is one of electrical insulation between the different active parts of the device. Its thickness is adjusted as a function of the inverse withstand voltage requirements. Its thickness is, for example between 1 ⁇ m and 5 ⁇ m, given that a thickness of 1 ⁇ m makes it possible to withstand a voltage of about 200 volts.
- the surface layer of single-crystal SiC is between 0.1 and 3 ⁇ m thick. It is doped P-type or N-type with a concentration of impurities of the order of 10 15 to 5.10 17 cm ⁇ 3 .
- FIG. 2 A first stage in the manufacture of an ohmic contact is shown in FIG. 2 . It includes the formation of a doped zone 20 in the layer of silicon carbide.
- the doped zone is of the same type of conductivity as the layer 16 of silicon carbide but has a stronger concentration of impurities.
- a nitrogen implantation, for example, is used, leading to an N+ type doping, and allowing a good ohmic contact to be formed with a subsequently deposited metal.
- the lateral extension of the doped zone is fixed by a silicon oxide implantation mask 22 , shaped according to the usual techniques of photolithography.
- the extension in depth of the doped zone is of the order of 100 to 200 nm. It is fixed by the implantation energy.
- the implantation mask 22 is removed.
- a following stage, shown in FIG. 2 includes the deposition on the surface of the layer 16 of silicon carbide of a layer 24 of insulant in a dielectric material such as silicon oxide or nitride.
- the deposition of this layer preferentially takes place at high temperature so as to give it good dielectric quality. It may, for example, be a 3 ⁇ m thick layer of silicon oxide obtained by chemical vapour deposition (CVD).
- the layer 24 of insulant is shaped by etching so as to provide an opening 26 therein, and to expose a part of the doped zone 20 of the layer of silicon carbide.
- the lithographic agent is preferentially a fluorinated plasma of CH 3 or SF 5 so as to control with precision the dimensions of the opening. Furthermore these are set by a mask, shown in outline by a dot and dash line.
- the opening 26 has an area below that of the doped zone and coincides with a central part of this zone. This allows a marginal part of the doped zone to be provided, coated by the layer 24 of insulant.
- the marginal part with its extension denoted d, sets a distance between a metal layer of a cathode terminal, described below, and the edge of the doped zone. This measure makes it possible to reduce a cathode electric field and thus to increase the withstand voltage of the device.
- the formation of the cathode terminal is shown in FIG. 4 .
- a layer 30 of metal, such as W, Ni, Ti, is deposited on the substrate in such a way as to come into contact with the doped zone 20 and to form therewith an ohmic contact.
- a layer of tungsten of a thickness of 50 to 500 nm is deposited by cathode sputtering. It is then etched by wet process or plasma, in accordance with a mask, not shown, in such a way as to set the shape of the cathode terminal.
- Heat treatment at a temperature of the order of 900 to 1300° C. depending on the materials, is applied for two minutes so as to anneal the ohmic contact. This operation is performed after the removal of the mask.
- a first stage in this operation includes etching on the layer 24 of insulant so as to expose a new part of the layer 16 of silicon carbide. During this etching, a part of the layer 24 of insulant remains protected by a mask shown in a broken line.
- the etching parameters, and in particular the etching selectivity, are preferably adjusted so as to give the layer 24 of insulant an etching flank 34 which has a slope at an angle ⁇ of 20° to 80° relative to the plane of a main surface of the layer.
- the lithographic mask is then removed.
- the underlying layer of silicon carbide may also be subject to etching. This etching, shown in FIG. 6 , is applied by using the residue of the layer of insulant as a lithographic mask.
- the etching parameters are again adjusted so as to control the selectivity relative to the layer 24 of insulant and thus to release a lateral flank 36 of the layer 16 of silicon carbide which also forms an angle relative to the main surfaces.
- This angle denoted ⁇ , preferably has a value between 20° and 80°, for example 45°.
- Etching is carried out using a fluorinated plasma, such as SF 6 to which more or less oxygen is added to modify the selectivity relative to the layer of insulant. More or less pronounced selectivity allows a steeper or less steep slope to be formed on the lateral flank 36 .
- Etching is applied with barrier on the buried insulant layer 14 . It is considered, in the interests of simplification, that the angle ⁇ is not modified during this etching.
- a gentler slope in other words a smaller angle, allows an increase in the surface of a junction formed on the layer 16 of silicon carbide and, consequently, in the withstand voltage of the junction.
- a gentle slope does however increase the space requirement of the component on the surface of the substrate. Conversely, a steeper slope allows space to be saved, but at the cost of a technical difficulty.
- FIG. 7 shows the formation of the Schottky junction.
- a junction layer 40 including a metal layer, preferably titanium or nickel, is deposited on the substrate so as to coat particularly the lateral flank 36 of the layer 16 of silicon carbide.
- the metal layer of a thickness of the order of 50 to 300 nm, is deposited by sputtering or by evaporation over the whole of the exposed surface, then shaped by etching in accordance with a mask that is not shown.
- the junction layer may be formed of several sub-layers. In a particular example, it may comprise in order a Ti metal layer, an intermediate layer of TiN and a surface layer of Al. These layers are not detailed in the figures for reasons of clarity.
- the titanium metal layer forms the junction itself with the layer of silicon carbide.
- the function of the aluminium layer is to lower the resistance of the metallization and therefore to increase the admissible in-series current density. Aluminium further makes it easier to weld external connecting wires, also in aluminium, when the device is put into a housing.
- the layers indicated above can also, as is shown in FIG. 7 , coat the first metal layer 30 forming the cathode terminal. Although in the figure the junction layer 40 exactly coats the ohmic contact layer 30 of the cathode terminal, it can also overflow around the cathode terminal or more simply not coat the layer 30 of the cathode terminal.
- the junction layer 40 has several parts which have different functions.
- a first part 41 is in contact with the layer 16 of silicon carbide. As shown above, this part performs the Schottky junction function.
- a second part 42 partially coats the surface layer 24 of insulant, and particularly the lateral surface 34 of this layer. It has a field plate function. In other words its purpose is to move a strong electric field critical zone from the edge of the Schottky junction to a thicker part of the surface layer 24 of insulant. It will be recalled that the layer 16 of silicon carbide is etched by using the surface layer 24 of insulant as a lithographic mask. The lateral surfaces of these layers are therefore self-aligned.
- a third part of the junction layer rests on a part of the buried insulating layer 14 , exposed during etching of the layer 16 of silicon carbide. It will also be recalled that this buried layer is used as an etching barrier layer. The third part 43 is turned to good account to connect the component to the outside.
- FIG. 8 shows a final stage including the passivation of the device.
- a passivation layer 50 of a material such as polyimide, or another insulating material is deposited on the device so as to coat the parts previously described.
- This layer of a thickness of the order of 2 to 20 ⁇ m can be deposited, for example, by horizontal whirler. It allows the surface of the component to be made plane.
- Shafts 52 , 54 giving access to the anode and to the cathode can be provided in this layer so as to allow a connection to the housing by aluminium wires.
- the anode and cathode contact points are on the same surface, in the event the surface carrying the passivation layer 50 .
- this surface is designated as the “front surface”.
- the opposite surface, formed by the thick layer 12 of silicon is designated as the “rear surface”.
- FIG. 9 shows an etching stage occurring between the stages shown in FIGS. 6 and 7 .
- an opening 60 giving access to the thick layer of silicon is etched through the buried insulating layer 14 .
- the opening obtained by wet process or plasma is localised in the part of the buried insulating layer 14 previously exposed during etching of the layer 16 of silicon carbide.
- the location of the opening is set by a mask shown in outline as a dot and dash line.
- FIG. 10 shows that the metal junction layer 40 , formed subsequently, now has a part 44 which extends into the access opening 60 so as to come into ohmic contact with the layer 12 of silicon. It can be seen in FIGS. 9 and 10 that etching has also been carried out on the buried insulating layer 14 so as to obtain flanks with a gentle slope. The slope is for example between 30° and 70°. This allows good continuity of the metal junction layer 40 .
- FIG. 11 shows a final stage in conditioning the component.
- a passivation layout 50 coats the front surface and is provided with an access shaft 52 for the cathode terminal.
- a metallization layer 60 coating the layer 12 of silicon.
- This is for example a triple layer including in order a layer of Ti, of Ni then of Au.
- Such a structure allows an excellent contact point to be provided and facilitates the subsequent brazing of the device on the housing.
- the opening 54 described with reference to FIG. 8 has become pointless.
- the first and second metal layers, and more generally the ohmic contact layers and the junction layers can be shaped so as to confer particular designs on them. This can take place during the stages illustrated in FIGS. 4, 7 and 10 particularly.
- FIG. 12 shows a particular configuration of these layers.
- the anode forming junction layer 40 and the cathode forming first metal layer 30 extend over an intermediate area 66 in which these layers have an interdigitated comb structure. Such a structure allows the polarisation state forward current to be increased.
- FIG. 13 shows in cross-section two diodes made on the same substrate 10 .
- a first diode, complete, is identified with the reference 1 a and a second diode, only half of which is shown, is identified with the reference 1 b .
- the references of the metal layers 30 , 40 are followed by the letters a and b corresponding to the diodes 1 a and 1 b . Reference may be made to the previous description, on the subject of these layers.
- the passivation layer 50 is directly in contact with the buried insulating layer 14 . This results from the etching of the layer of silicon carbide with barrier on the buried insulating layer.
- the area 70 thus provides perfect electrical insulation between the components. Any connection between components could be obtained during the shaping of the junction layer 40 a , 40 b or of the metal contact layer 30 a , 30 b .
- These layers are in fact etched respectively in a concomitant way for all the components made on the same substrate.
- One or more diodes can thus be connected in series or in parallel.
- a device in accordance with the invention may comprise, apart from a diode, other components such as particularly a field effect transistor. This is shown in FIG. 14 which shows a possibility of integrating such a transistor onto the same substrate.
- the transistor has gate, source and drain terminals identified by the references 80 , 82 , 84 respectively.
- the manufacture of the source and drain 82 , 84 is identical to that of the ohmic contact terminals of the diodes.
- the metal contact layer 30 is in contact with doped zones 20 of the layer 16 of silicon carbide. Reference can thus also be made to the previous description.
- the gate is obtained by making an opening in the surface layer of insulant 24 then by depositing therein the contact metal layer 30 .
- the opening can be made with flared sides, particularly if the process used is the one described for Schottky diodes, in other words if it is wished to obtain both MESFET transistors and Schottky diodes.
- the flared sides are not however necessary for the operation of the transistors.
- the gate opening made in the layer 24 of insulant is achieved by etching with barrier on the layer of silicon carbide.
- the layer portion 30 shaped to form the gate 80 thus rests on a main surface of the layer of silicon carbide and not on one of its lateral flanks.
- the gate forms a Schottky junction.
- the layer 16 of silicon carbide here constitutes the transistor channel.
Abstract
Description
- The present invention relates to a power junction device and a process for making such a device.
- By power junction is understood a junction susceptible of being passed through by a high current of the order of one ampere or several amperes, and susceptible of being subjected to an inverse voltage of several hundred volts. The invention is aimed more particularly at making diodes that are susceptible of operation at a voltage in a range from 200 to 1500 volts.
- The invention finds applications in the fields of power electronics and particularly in integrated power electronics.
- At the present time, a number of power electronics devices operating in a voltage range from 200 to 1500 volts use bipolar silicon diodes. Yet a major drawback of silicon diodes is that they present substantial switching losses. These losses are due to the operational physics of these bipolar diodes which is based on the use of minority carriers.
- In similar applications, silicon carbide (SiC) allows Schottky type diodes to be made. These diodes have static performances comparable to those manufactured from silicon. Moreover, silicon carbide based Schottky diodes do not suffer from switching losses. This advantage stems from the absence of minority carriers. Thus we find silicon carbide diodes with operating voltages of the order of 300 to 1500 volts.
- The use of silicon carbide and the development of diodes based on this material are however still held back by the excessive cost of the silicon carbide. It is estimated that the cost of a silicon carbide substrate may represent up to half the cost of a component made on this substrate.
- Furthermore, silicon carbide substrates are usually only available in the form of wafers with a limited diameter. The diameter is generally 2 or 3 inches (about 5.1 or 7.6 cm). The small diameter of silicon carbide substrates makes them incompatible with the equipment and production lines specific to silicon technology. Silicon wafers are indeed available with larger diameters. Thus, the need to resort to special equipment further increases the price of silicon carbide-based components.
- As far as system integration is concerned, the prior art is further illustrated by documents (1) and (2). These illustrate the manufacture of switching systems on substrates that are of the SOI type but which do not meet the integration and power criteria accepted for the applications targeted by the invention.
- One purpose of the invention is to propose a power junction device, and a process for manufacturing it, which do not present the limitations mentioned above in relation to the description of the prior art.
- A particular purpose is to propose a device of this kind that is susceptible of manufacture on conventional production lines adapted to silicon substrate processing.
- Yet another purpose is to propose a device and process that are inexpensive.
- A final purpose is to propose a reliable device capable of operating with inverse withstand voltages in a range from 200 to 1500 volts and a forward current of 1 to 10 A.
- To fulfil these purposes, the invention relates more precisely to a power junction device that includes a SiCOI substrate with a layer of silicon carbide insulated from a solid support by a buried layer of insulant, and including at least one Schottky contact between a first metal layer and the silicon carbide surface layer, the first metal layer constituting an anode.
- In terms of the invention, by power junction device is understood a device which comprises a junction susceptible of being used as a power diode. The device is not however restricted necessarily to a diode. It may also comprise one or more switches and possibly associated control means integrated on the same substrate.
- By means of the invention and particularly by using a SiCOI substrate the cost of manufacturing a power junction device may be substantially reduced. One reason for this is that the SiCOI substrate is less expensive than a solid silicon carbide substrate. Moreover, SiCOI substrates are available with diameters that are compatible with the tools specific to silicon wafer processing.
- According to one particular aspect of the invention, the device may be configured in such a way that the metal layer forming the Schottky junction is in contact with one flank of the layer of silicon carbide, the flank forming an external angle relative to a main surface of this layer.
- The angle formed by the flank of the layer of silicon carbide allows the contact between the first metal layer and the semiconductor SiC layer to be optimised. This angle also has an influence over the inverse withstand voltage. Furthermore, electrical conduction in the layer of silicon carbide, parallel to this layer, makes it possible to reduce considerably the risk of weaknesses due to crystalline defects. These weaknesses such as micro-cavities in fact mainly affect conduction transverse to the layers.
- In a particular embodiment, the angle, measured relative to a main surface of the layer of silicon carbide, in contact with the buried layer of insulant, may have a value between 20° and 80°, preferably close to 45°.
- According to another particular aspect of the invention, the device may comprise a surface layer of insulant coating the layer of silicon carbide. In this case, the first metal layer, forming an anode, extends at least partly over one flank of the surface layer of insulant adjoining the flank of the layer of silicon carbide. The insulating layer, in adjoining the flank of the layer of silicon carbide, may to advantage be turned to good account in order to constitute protection by field reduction around the Schottky contact. It can to this end also have a slope adjusted so as to adjoin the slope formed by the flank of the layer of silicon carbide, or identical to it.
- This characteristic allows the withstand voltage of the device to be increased.
- As mentioned above, the device can comprise a plurality of diodes or a combination of diodes and other components. In particular, the device may comprise at least one power diode and at least one transistor, the transistor having a channel formed in the layer of silicon carbide.
- According to one particularity of the device, the anode forming metal layer, in other words the metal layer in Schottky contact with the layer of silicon carbide may extend as far as a solid part of the substrate, in silicon. The solid part of the substrate may thus be used to provide a “rear” contact point for the anode. Indeed, one surface of the substrate, opposite the surface carrying the layer of silicon carbide, may be metallized in order to form an anode contact point and so make it easier to package the device.
- Connecting the junction anode to the substrate additionally allows its inverse withstand voltage to be increased.
- According to one particularity of the invention, the device may have a first anode metal layer and additionally a second cathode metal layer, in ohmic contact with the layer of silicon carbide. The first and second metal layers may have comb-forming parts respectively, the comb-forming parts of the first and second metal layers being interdigitated.
- The configuration of a part of the metal layers in the form of interdigitated combs allows higher strength forward currents to be obtained.
- The invention also relates to a process for manufacturing a junction device on a SiCOI substrate as described. The process includes the following steps:
-
- a) the formation of an ohmic contact point on one surface of the layer of silicon carbide, opposite the buried layer of insulant,
- b) localised etching of the layer of silicon carbide outside an area including the ohmic contact so as to release at least one lateral flank on the layer of silicon carbide, and
- c) the formation of a Schottky contact on the lateral flank.
- The order of steps a) and b) may possibly be reversed.
- The localised etching carried out at step b) of the process is preferably an etching that uses a lithographic mask and a lithographic agent with restricted selectivity relative to the lithographic mask, so as to give the lateral flank a slope.
- Other characteristics and advantages of the invention will emerge from the following description, with reference to the appended drawings in the figures. This description is given purely by way of illustration and non-restrictively.
-
FIG. 1 is a partial diagrammatic cross-section of a SiCOI substrate that can be used to make a device in accordance with the invention. -
FIGS. 2, 3 and 4 are partial diagrammatic cross-sections of the substrate inFIG. 1 , showing stages in the manufacture of a cathode in a device in accordance with the invention. - FIGS. 5 to 7 are partial diagrammatic cross-sections of the device in
FIG. 4 , showing stages in the manufacture of an anode in a device in accordance with the invention. -
FIG. 8 is a partial diagrammatic cross-section of the device inFIG. 7 and shows a conditioning stage. - FIGS. 9 to 11 are partial diagrammatic cross-sections of the device in
FIG. 4 , showing stages in the manufacture of an anode in a device in accordance with the invention, according to a variant of the process shown in FIGS. 5 to 8. -
FIG. 12 is a view of a main surface of a device in accordance with the invention. -
FIGS. 13 and 14 are partial diagrammatic cross-sections of a device in accordance with the invention and show different aspects of the embodiment of such a device. - In the following description, identical, similar or equivalent parts of the different figures are identified by the same reference signs to make it easier to cross-refer between the figures. Furthermore, and in the interests of clarifying the diagrams, all elements are not shown to a uniform scale. Finally, the description indicates a certain number of values in figures or of parameters. These values or parameters are not indispensable to the implementation of the invention but simply indicate conditions that are particularly favourable for its implementation.
-
FIG. 1 shows a SiCOI (silicon carbide on insulant)substrate 10. Such a substrate may be made in particular by implementing a known cleaving technique with the designation “Smart Cut”. It includes, in the example shown, athick layer 12 of silicon constituting a mechanical carrier. This layer is coated in order by a buried insulatinglayer 14 of silicon oxide and by asurface layer 16 of single-crystal silicon carbide. The silicon may be replaced by another material, as can the insulating layer. The latter can be Si3N4 for example. - In the particular example described here, the
layer 12 of silicon has a thickness between 100 and 500 μm and is doped with N type impurities. The doping is selected to be sufficient to allow current to pass, particularly when it is planned to use the substrate as a rear contact point. This aspect is further described below. - The function of the buried layer of silicon oxide is one of electrical insulation between the different active parts of the device. Its thickness is adjusted as a function of the inverse withstand voltage requirements. Its thickness is, for example between 1 μm and 5 μm, given that a thickness of 1 μm makes it possible to withstand a voltage of about 200 volts.
- The surface layer of single-crystal SiC is between 0.1 and 3 μm thick. It is doped P-type or N-type with a concentration of impurities of the order of 1015 to 5.1017 cm−3.
- A first stage in the manufacture of an ohmic contact is shown in
FIG. 2 . It includes the formation of a dopedzone 20 in the layer of silicon carbide. The doped zone is of the same type of conductivity as thelayer 16 of silicon carbide but has a stronger concentration of impurities. A nitrogen implantation, for example, is used, leading to an N+ type doping, and allowing a good ohmic contact to be formed with a subsequently deposited metal. The lateral extension of the doped zone is fixed by a siliconoxide implantation mask 22, shaped according to the usual techniques of photolithography. The extension in depth of the doped zone is of the order of 100 to 200 nm. It is fixed by the implantation energy. - After an implantation anneal, intended to activate the doping species, the
implantation mask 22 is removed. - A following stage, shown in
FIG. 2 includes the deposition on the surface of thelayer 16 of silicon carbide of alayer 24 of insulant in a dielectric material such as silicon oxide or nitride. The deposition of this layer preferentially takes place at high temperature so as to give it good dielectric quality. It may, for example, be a 3 μm thick layer of silicon oxide obtained by chemical vapour deposition (CVD). - The
layer 24 of insulant is shaped by etching so as to provide anopening 26 therein, and to expose a part of the dopedzone 20 of the layer of silicon carbide. The lithographic agent is preferentially a fluorinated plasma of CH3 or SF5 so as to control with precision the dimensions of the opening. Furthermore these are set by a mask, shown in outline by a dot and dash line. - It may be seen in the figure that the
opening 26 has an area below that of the doped zone and coincides with a central part of this zone. This allows a marginal part of the doped zone to be provided, coated by thelayer 24 of insulant. The marginal part, with its extension denoted d, sets a distance between a metal layer of a cathode terminal, described below, and the edge of the doped zone. This measure makes it possible to reduce a cathode electric field and thus to increase the withstand voltage of the device. - The formation of the cathode terminal is shown in
FIG. 4 . Alayer 30 of metal, such as W, Ni, Ti, is deposited on the substrate in such a way as to come into contact with the dopedzone 20 and to form therewith an ohmic contact. In the example described, a layer of tungsten of a thickness of 50 to 500 nm is deposited by cathode sputtering. It is then etched by wet process or plasma, in accordance with a mask, not shown, in such a way as to set the shape of the cathode terminal. Heat treatment, at a temperature of the order of 900 to 1300° C. depending on the materials, is applied for two minutes so as to anneal the ohmic contact. This operation is performed after the removal of the mask. - The following description relates to the formation of an anode terminal. A first stage in this operation, shown in
FIG. 5 , includes etching on thelayer 24 of insulant so as to expose a new part of thelayer 16 of silicon carbide. During this etching, a part of thelayer 24 of insulant remains protected by a mask shown in a broken line. The etching parameters, and in particular the etching selectivity, are preferably adjusted so as to give thelayer 24 of insulant anetching flank 34 which has a slope at an angle α of 20° to 80° relative to the plane of a main surface of the layer. - The lithographic mask is then removed.
- After etching the
layer 24 of insulant, the underlying layer of silicon carbide may also be subject to etching. This etching, shown inFIG. 6 , is applied by using the residue of the layer of insulant as a lithographic mask. - The etching parameters are again adjusted so as to control the selectivity relative to the
layer 24 of insulant and thus to release alateral flank 36 of thelayer 16 of silicon carbide which also forms an angle relative to the main surfaces. This angle, denoted β, preferably has a value between 20° and 80°, for example 45°. Etching is carried out using a fluorinated plasma, such as SF6 to which more or less oxygen is added to modify the selectivity relative to the layer of insulant. More or less pronounced selectivity allows a steeper or less steep slope to be formed on thelateral flank 36. Etching is applied with barrier on the buriedinsulant layer 14. It is considered, in the interests of simplification, that the angle α is not modified during this etching. - The slopes α and β given to the lateral flanks 34 and 36 of the
layer 24 of insulant and thelayer 14 of silicon carbide, make it possible to facilitate the formation of a metal Schottky junction on the layer of silicon carbide. They also dictate the space requirement and the electrical characteristics of the device. - A gentler slope, in other words a smaller angle, allows an increase in the surface of a junction formed on the
layer 16 of silicon carbide and, consequently, in the withstand voltage of the junction. A gentle slope does however increase the space requirement of the component on the surface of the substrate. Conversely, a steeper slope allows space to be saved, but at the cost of a technical difficulty. -
FIG. 7 shows the formation of the Schottky junction. Ajunction layer 40, including a metal layer, preferably titanium or nickel, is deposited on the substrate so as to coat particularly thelateral flank 36 of thelayer 16 of silicon carbide. The metal layer, of a thickness of the order of 50 to 300 nm, is deposited by sputtering or by evaporation over the whole of the exposed surface, then shaped by etching in accordance with a mask that is not shown. - The junction layer may be formed of several sub-layers. In a particular example, it may comprise in order a Ti metal layer, an intermediate layer of TiN and a surface layer of Al. These layers are not detailed in the figures for reasons of clarity.
- The titanium metal layer forms the junction itself with the layer of silicon carbide. The function of the aluminium layer is to lower the resistance of the metallization and therefore to increase the admissible in-series current density. Aluminium further makes it easier to weld external connecting wires, also in aluminium, when the device is put into a housing. The layers indicated above can also, as is shown in
FIG. 7 , coat thefirst metal layer 30 forming the cathode terminal. Although in the figure thejunction layer 40 exactly coats theohmic contact layer 30 of the cathode terminal, it can also overflow around the cathode terminal or more simply not coat thelayer 30 of the cathode terminal. - The
junction layer 40 has several parts which have different functions. Afirst part 41 is in contact with thelayer 16 of silicon carbide. As shown above, this part performs the Schottky junction function. - A
second part 42 partially coats thesurface layer 24 of insulant, and particularly thelateral surface 34 of this layer. It has a field plate function. In other words its purpose is to move a strong electric field critical zone from the edge of the Schottky junction to a thicker part of thesurface layer 24 of insulant. It will be recalled that thelayer 16 of silicon carbide is etched by using thesurface layer 24 of insulant as a lithographic mask. The lateral surfaces of these layers are therefore self-aligned. - A third part of the junction layer, identified by the
reference 43, rests on a part of the buried insulatinglayer 14, exposed during etching of thelayer 16 of silicon carbide. It will also be recalled that this buried layer is used as an etching barrier layer. Thethird part 43 is turned to good account to connect the component to the outside. - When the angles α and β formed by the lateral flanks 34, 36 of the
layers junction layer 40 can be obtained. -
FIG. 8 shows a final stage including the passivation of the device. Apassivation layer 50 of a material such as polyimide, or another insulating material is deposited on the device so as to coat the parts previously described. This layer of a thickness of the order of 2 to 20 μm can be deposited, for example, by horizontal whirler. It allows the surface of the component to be made plane.Shafts - In a device in accordance with
FIG. 8 the anode and cathode contact points are on the same surface, in the event the surface carrying thepassivation layer 50. In the interests of convenience, this surface is designated as the “front surface”. The opposite surface, formed by thethick layer 12 of silicon is designated as the “rear surface”. - A description is given, in relation to the next figures, of a variant of the device with an anode contact point on the rear surface.
-
FIG. 9 shows an etching stage occurring between the stages shown inFIGS. 6 and 7 . During this stage anopening 60 giving access to the thick layer of silicon is etched through the buried insulatinglayer 14. The opening obtained by wet process or plasma is localised in the part of the buried insulatinglayer 14 previously exposed during etching of thelayer 16 of silicon carbide. The location of the opening is set by a mask shown in outline as a dot and dash line. -
FIG. 10 shows that themetal junction layer 40, formed subsequently, now has apart 44 which extends into the access opening 60 so as to come into ohmic contact with thelayer 12 of silicon. It can be seen inFIGS. 9 and 10 that etching has also been carried out on the buried insulatinglayer 14 so as to obtain flanks with a gentle slope. The slope is for example between 30° and 70°. This allows good continuity of themetal junction layer 40. -
FIG. 11 shows a final stage in conditioning the component. Apassivation layout 50 coats the front surface and is provided with anaccess shaft 52 for the cathode terminal. - It will also be noticed that on the rear surface of the component there is a
metallization layer 60 coating thelayer 12 of silicon. This is for example a triple layer including in order a layer of Ti, of Ni then of Au. Such a structure allows an excellent contact point to be provided and facilitates the subsequent brazing of the device on the housing. Theopening 54 described with reference toFIG. 8 has become pointless. In the above manufacturing process, the first and second metal layers, and more generally the ohmic contact layers and the junction layers can be shaped so as to confer particular designs on them. This can take place during the stages illustrated inFIGS. 4, 7 and 10 particularly. -
FIG. 12 shows a particular configuration of these layers. The anode formingjunction layer 40 and the cathode formingfirst metal layer 30 extend over anintermediate area 66 in which these layers have an interdigitated comb structure. Such a structure allows the polarisation state forward current to be increased. - The manufacture of diodes in accordance with the process indicated allows insulation between the different components to be obtained automatically. By way of illustration,
FIG. 13 shows in cross-section two diodes made on thesame substrate 10. A first diode, complete, is identified with thereference 1 a and a second diode, only half of which is shown, is identified with thereference 1 b. To distinguish the anode and cathode terminals of the two diodes, the references of the metal layers 30, 40, are followed by the letters a and b corresponding to thediodes intermediate area 70 between the two diodes thepassivation layer 50 is directly in contact with the buried insulatinglayer 14. This results from the etching of the layer of silicon carbide with barrier on the buried insulating layer. Thearea 70 thus provides perfect electrical insulation between the components. Any connection between components could be obtained during the shaping of thejunction layer metal contact layer - A device in accordance with the invention may comprise, apart from a diode, other components such as particularly a field effect transistor. This is shown in
FIG. 14 which shows a possibility of integrating such a transistor onto the same substrate. The transistor has gate, source and drain terminals identified by thereferences metal contact layer 30 is in contact withdoped zones 20 of thelayer 16 of silicon carbide. Reference can thus also be made to the previous description. The gate is obtained by making an opening in the surface layer ofinsulant 24 then by depositing therein thecontact metal layer 30. The opening can be made with flared sides, particularly if the process used is the one described for Schottky diodes, in other words if it is wished to obtain both MESFET transistors and Schottky diodes. The flared sides are not however necessary for the operation of the transistors. The gate opening made in thelayer 24 of insulant is achieved by etching with barrier on the layer of silicon carbide. Thelayer portion 30 shaped to form thegate 80 thus rests on a main surface of the layer of silicon carbide and not on one of its lateral flanks. The gate forms a Schottky junction. Thelayer 16 of silicon carbide here constitutes the transistor channel. - Documents Cited
-
-
- (1) U.S. Pat. No. 6,229,179
- (2) U.S. Pat. No. 6,127,703
Claims (15)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR02/03165 | 2002-03-14 | ||
FR0203165A FR2837322B1 (en) | 2002-03-14 | 2002-03-14 | SiCOI SUBSTRATE POWER SCHOTTKY DIODE AND METHOD FOR MAKING SAME |
PCT/FR2003/000787 WO2003077321A2 (en) | 2002-03-14 | 2003-03-12 | Schottky power diode comprising a sicoi substrate and the method of producing one such diode |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050161760A1 true US20050161760A1 (en) | 2005-07-28 |
US7166894B2 US7166894B2 (en) | 2007-01-23 |
Family
ID=27772110
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/507,757 Expired - Lifetime US7166894B2 (en) | 2002-03-14 | 2003-03-12 | Schottky power diode with SiCOI substrate and process for making such diode |
Country Status (7)
Country | Link |
---|---|
US (1) | US7166894B2 (en) |
EP (1) | EP1483793B1 (en) |
JP (1) | JP4593115B2 (en) |
AT (1) | ATE522932T1 (en) |
AU (1) | AU2003233372A1 (en) |
FR (1) | FR2837322B1 (en) |
WO (1) | WO2003077321A2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090115052A1 (en) * | 2007-05-25 | 2009-05-07 | Astralux, Inc. | Hybrid silicon/non-silicon electronic device with heat spreader |
US20090223292A1 (en) * | 2006-09-28 | 2009-09-10 | Hitachi Metals, Ltd. | Acceleration sensor |
US20100059761A1 (en) * | 2007-08-31 | 2010-03-11 | Sumitomo Electric Industries, Ltd. | Schottky barrier diode |
DE102012103024B4 (en) * | 2011-04-08 | 2016-09-29 | Infineon Technologies Ag | Method for producing Schottky diodes with metal gate electrodes |
CN110291646A (en) * | 2016-12-15 | 2019-09-27 | 格里菲斯大学 | SiC schottky diode |
CN110729307A (en) * | 2018-07-17 | 2020-01-24 | 三菱电机株式会社 | SiC-SOI device and method for manufacturing the same |
CN111699561A (en) * | 2017-12-11 | 2020-09-22 | 务实印刷有限公司 | Schottky diode |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9515135B2 (en) * | 2003-01-15 | 2016-12-06 | Cree, Inc. | Edge termination structures for silicon carbide devices |
US7026650B2 (en) * | 2003-01-15 | 2006-04-11 | Cree, Inc. | Multiple floating guard ring edge termination for silicon carbide devices |
KR101123094B1 (en) * | 2004-10-13 | 2012-03-15 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Etching method and manufacturing method of semiconductor device |
JP2008190961A (en) * | 2007-02-02 | 2008-08-21 | Hitachi Metals Ltd | Piezo-resistive acceleration sensor |
KR102099438B1 (en) * | 2013-10-07 | 2020-04-09 | 엘지이노텍 주식회사 | Semiconductor device |
US10615292B2 (en) * | 2018-03-27 | 2020-04-07 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | High voltage silicon carbide Schottky diode flip chip array |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4045248A (en) * | 1973-06-26 | 1977-08-30 | U.S. Philips Corporation | Making Schottky barrier devices |
US4680601A (en) * | 1982-05-25 | 1987-07-14 | Siemens Aktiengesellschaft | Schottky power diode |
US4983538A (en) * | 1987-11-20 | 1991-01-08 | Fujitsu Limited | Method for fabricating a silicon carbide substrate |
US5880491A (en) * | 1997-01-31 | 1999-03-09 | The United States Of America As Represented By The Secretary Of The Air Force | SiC/111-V-nitride heterostructures on SiC/SiO2 /Si for optoelectronic devices |
US5898210A (en) * | 1996-06-14 | 1999-04-27 | The United States Of America As Represented By The Secretary Of The Army | Semiconductor diode with high turn on and breakdown voltages |
US6509613B1 (en) * | 2001-05-04 | 2003-01-21 | Advanced Micro Devices, Inc. | Self-aligned floating body control for SOI device through leakage enhanced buried oxide |
US6566680B1 (en) * | 2001-01-30 | 2003-05-20 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator (SOI) tunneling junction transistor |
US6566158B2 (en) * | 2001-08-17 | 2003-05-20 | Rosemount Aerospace Inc. | Method of preparing a semiconductor using ion implantation in a SiC layer |
US6573534B1 (en) * | 1995-09-06 | 2003-06-03 | Denso Corporation | Silicon carbide semiconductor device |
US20030119249A1 (en) * | 2001-12-21 | 2003-06-26 | Swanson Leland S. | Carbide emitter mask etch stop |
US6689669B2 (en) * | 2001-11-03 | 2004-02-10 | Kulite Semiconductor Products, Inc. | High temperature sensors utilizing doping controlled, dielectrically isolated beta silicon carbide (SiC) sensing elements on a specifically selected high temperature force collecting membrane |
US6784489B1 (en) * | 1997-03-28 | 2004-08-31 | Stmicroelectronics, Inc. | Method of operating a vertical DMOS transistor with schottky diode body structure |
US6903373B1 (en) * | 1999-11-23 | 2005-06-07 | Agere Systems Inc. | SiC MOSFET for use as a power switch and a method of manufacturing the same |
US20050260821A1 (en) * | 2002-02-19 | 2005-11-24 | Van Zeghbroeck Bart J | Method of fabricating self-aligned silicon carbide semiconductor devices |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR1111688A (en) | 1954-09-22 | 1956-03-02 | Flower vase | |
JPS519383A (en) * | 1974-07-11 | 1976-01-26 | Sony Corp | HANDOTA ISOCHI |
JPS5640677U (en) * | 1979-09-07 | 1981-04-15 | ||
JPS6173345A (en) * | 1984-09-19 | 1986-04-15 | Toshiba Corp | Semiconductor device |
JPS6423569A (en) * | 1987-07-20 | 1989-01-26 | Matsushita Electronics Corp | Schottky barrier semiconductor |
AU1531797A (en) * | 1996-01-24 | 1997-08-20 | Cree Research, Inc. | Mesa schottky diode with guard ring |
DE19723176C1 (en) | 1997-06-03 | 1998-08-27 | Daimler Benz Ag | Semiconductor device with alternate p-n and Schottky junctions |
JPH1174498A (en) * | 1997-08-29 | 1999-03-16 | N T T Electron Kk | Semiconductor integrated device |
FR2774214B1 (en) | 1998-01-28 | 2002-02-08 | Commissariat Energie Atomique | PROCESS FOR PRODUCING A SEMICONDUCTOR TYPE STRUCTURE ON INSULATOR AND IN PARTICULAR SiCOI |
DE19954866A1 (en) * | 1999-11-15 | 2001-05-31 | Infineon Technologies Ag | Process for treating a surface of an SiC semiconductor body produced by epitaxy and Schottky contact produced thereafter |
FR2803103B1 (en) | 1999-12-24 | 2003-08-29 | St Microelectronics Sa | SCHOTTKY DIODE ON SILICON CARBIDE SUBSTRATE |
-
2002
- 2002-03-14 FR FR0203165A patent/FR2837322B1/en not_active Expired - Fee Related
-
2003
- 2003-03-12 US US10/507,757 patent/US7166894B2/en not_active Expired - Lifetime
- 2003-03-12 AU AU2003233372A patent/AU2003233372A1/en not_active Abandoned
- 2003-03-12 AT AT03727583T patent/ATE522932T1/en not_active IP Right Cessation
- 2003-03-12 WO PCT/FR2003/000787 patent/WO2003077321A2/en active Application Filing
- 2003-03-12 EP EP03727583A patent/EP1483793B1/en not_active Expired - Lifetime
- 2003-03-12 JP JP2003575425A patent/JP4593115B2/en not_active Expired - Lifetime
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4045248A (en) * | 1973-06-26 | 1977-08-30 | U.S. Philips Corporation | Making Schottky barrier devices |
US4680601A (en) * | 1982-05-25 | 1987-07-14 | Siemens Aktiengesellschaft | Schottky power diode |
US4983538A (en) * | 1987-11-20 | 1991-01-08 | Fujitsu Limited | Method for fabricating a silicon carbide substrate |
US6573534B1 (en) * | 1995-09-06 | 2003-06-03 | Denso Corporation | Silicon carbide semiconductor device |
US5898210A (en) * | 1996-06-14 | 1999-04-27 | The United States Of America As Represented By The Secretary Of The Army | Semiconductor diode with high turn on and breakdown voltages |
US5880491A (en) * | 1997-01-31 | 1999-03-09 | The United States Of America As Represented By The Secretary Of The Air Force | SiC/111-V-nitride heterostructures on SiC/SiO2 /Si for optoelectronic devices |
US6784489B1 (en) * | 1997-03-28 | 2004-08-31 | Stmicroelectronics, Inc. | Method of operating a vertical DMOS transistor with schottky diode body structure |
US6903373B1 (en) * | 1999-11-23 | 2005-06-07 | Agere Systems Inc. | SiC MOSFET for use as a power switch and a method of manufacturing the same |
US6566680B1 (en) * | 2001-01-30 | 2003-05-20 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator (SOI) tunneling junction transistor |
US6509613B1 (en) * | 2001-05-04 | 2003-01-21 | Advanced Micro Devices, Inc. | Self-aligned floating body control for SOI device through leakage enhanced buried oxide |
US6566158B2 (en) * | 2001-08-17 | 2003-05-20 | Rosemount Aerospace Inc. | Method of preparing a semiconductor using ion implantation in a SiC layer |
US6689669B2 (en) * | 2001-11-03 | 2004-02-10 | Kulite Semiconductor Products, Inc. | High temperature sensors utilizing doping controlled, dielectrically isolated beta silicon carbide (SiC) sensing elements on a specifically selected high temperature force collecting membrane |
US20030119249A1 (en) * | 2001-12-21 | 2003-06-26 | Swanson Leland S. | Carbide emitter mask etch stop |
US20050260821A1 (en) * | 2002-02-19 | 2005-11-24 | Van Zeghbroeck Bart J | Method of fabricating self-aligned silicon carbide semiconductor devices |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090223292A1 (en) * | 2006-09-28 | 2009-09-10 | Hitachi Metals, Ltd. | Acceleration sensor |
US20090115052A1 (en) * | 2007-05-25 | 2009-05-07 | Astralux, Inc. | Hybrid silicon/non-silicon electronic device with heat spreader |
US20100059761A1 (en) * | 2007-08-31 | 2010-03-11 | Sumitomo Electric Industries, Ltd. | Schottky barrier diode |
US8581359B2 (en) * | 2007-08-31 | 2013-11-12 | Sumitomo Electric Industries, Ltd. | Schottky barrier diode |
DE102012103024B4 (en) * | 2011-04-08 | 2016-09-29 | Infineon Technologies Ag | Method for producing Schottky diodes with metal gate electrodes |
CN110291646A (en) * | 2016-12-15 | 2019-09-27 | 格里菲斯大学 | SiC schottky diode |
CN111699561A (en) * | 2017-12-11 | 2020-09-22 | 务实印刷有限公司 | Schottky diode |
US11637210B2 (en) | 2017-12-11 | 2023-04-25 | Pragmatic Printing Ltd | Schottky diode |
CN110729307A (en) * | 2018-07-17 | 2020-01-24 | 三菱电机株式会社 | SiC-SOI device and method for manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
ATE522932T1 (en) | 2011-09-15 |
EP1483793B1 (en) | 2011-08-31 |
JP4593115B2 (en) | 2010-12-08 |
AU2003233372A1 (en) | 2003-09-22 |
US7166894B2 (en) | 2007-01-23 |
WO2003077321A3 (en) | 2004-04-15 |
WO2003077321A2 (en) | 2003-09-18 |
EP1483793A2 (en) | 2004-12-08 |
JP2005531127A (en) | 2005-10-13 |
FR2837322B1 (en) | 2005-02-04 |
AU2003233372A8 (en) | 2003-09-22 |
FR2837322A1 (en) | 2003-09-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20240105857A9 (en) | High-voltage lateral gan-on-silicon schottky diode with reduced junction leakage current | |
US8138581B2 (en) | Semiconductor device with channel stop trench and method | |
US7166894B2 (en) | Schottky power diode with SiCOI substrate and process for making such diode | |
EP0225920A1 (en) | Process for forming contacts and interconnects for integrated circuits. | |
CN111656498B (en) | Semiconductor device and method for manufacturing the same | |
KR100406247B1 (en) | A method of manufacturing an ohmic contact and a semiconductor device having such an ohmic contact | |
JP2011044688A (en) | Semiconductor device and manufacturing method thereof | |
US11881512B2 (en) | Method of manufacturing semiconductor device with silicon carbide body | |
US20050258483A1 (en) | Quasi-vertical power semiconductor device on a composite substrate | |
US10535783B2 (en) | Unguarded schottky barrier diodes | |
FR2460542A1 (en) | VERTICAL POWER FIELD EFFECT TRANSISTOR FOR HIGH FREQUENCIES AND METHOD OF MAKING SUCH A TRANSISTOR | |
EP3174102A1 (en) | Semiconductor device and method of making a semiconductor device | |
CN108231557B (en) | Forming recombination centers in semiconductor devices | |
JP2019024116A (en) | Semiconductor device having metal adhesion and barrier structure, and method of forming semiconductor device | |
CN115206790A (en) | Vertical structure Schottky diode manufacturing process and Schottky diode | |
US6653707B1 (en) | Low leakage Schottky diode | |
KR970005684B1 (en) | Wiring method in semiconductor manufacturing | |
JP2001505368A (en) | Method of manufacturing semiconductor device having Schottky junction | |
US20220302264A1 (en) | Method of manufacturing a semiconductor device and semiconductor device | |
US11222956B2 (en) | Distributed current low-resistance diamond ohmic contacts | |
US20230124215A1 (en) | Multiple silicide process for separately forming n-type and p-type ohmic contacts and related devices | |
US10361096B2 (en) | Semiconductor component, method for processing a substrate and method for producing a semiconductor component | |
CN113078098A (en) | Semiconductor structure and manufacturing method thereof | |
CN116682735A (en) | Preparation method of MOS structure self-alignment process | |
JPH08236791A (en) | Schottky barrier semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: S.O.I. TEC SILICON ON INSULATOR TECHNOLOGIES, FRAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TEMPLIER, FRANCOIS;BILLON, THIERRY;DAVAL, NICOLAS;REEL/FRAME:016365/0777 Effective date: 20040809 Owner name: COMMISSARIAT A L'ENERGIE ATOMIQUE, FRANCE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TEMPLIER, FRANCOIS;BILLON, THIERRY;DAVAL, NICOLAS;REEL/FRAME:016365/0777 Effective date: 20040809 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |