US20050178505A1 - Electrode for dry etching a wafer - Google Patents

Electrode for dry etching a wafer Download PDF

Info

Publication number
US20050178505A1
US20050178505A1 US10/506,558 US50655804A US2005178505A1 US 20050178505 A1 US20050178505 A1 US 20050178505A1 US 50655804 A US50655804 A US 50655804A US 2005178505 A1 US2005178505 A1 US 2005178505A1
Authority
US
United States
Prior art keywords
electrode
semiconductor wafer
protrusion
edge
wafer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/506,558
Inventor
Young Yul Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of US20050178505A1 publication Critical patent/US20050178505A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/32Gas-filled discharge tubes
    • H01J37/32009Arrangements for generation of plasma specially adapted for examination or treatment of objects, e.g. plasma sources
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/32Gas-filled discharge tubes
    • H01J37/32431Constructional details of the reactor
    • H01J37/32532Electrodes
    • H01J37/32541Shape

Definitions

  • the present invention relates to a dry etching of a semiconductor wafer, and more particularly to an electrode for dry etching a semiconductor wafer using plasma, thereby removing foreign material deposited on the edge of the semiconductor wafer for manufactuing integrated circuit chips.
  • multiple layers 110 and 120 such as a poly-silicon layer, a nitride layer, a metal layer, etc. are deposited and accumulated on the edge of a semiconductor wafer 100 , as shown in FIG. 5 . Further, as shown in FIG. 6 , particles broken off the deposited layers on the edge of the semiconductor wafer 100 are generated while transferring the semiconductor wafer 100 or by equipment 200 , and introduced into the central portion of the semiconductor wafer 100 , thereby contaminating the integrated circuit chips.
  • a gate electrode of a semiconductor chip has been recently changed from tungsten silicide to tungsten, and an insulation layer of a capacitor has been changed from an ONO (oxide-nitride-oxide) structure to tantalum oxide.
  • An organic bottom anti-reflective coating (hereinafter, referred to as ARC) layer and an inorganic ARC layer such as SiON have been recently used to form fine photoresist patterns, and Ti and TiN layers have been used as a barrier metal layer. Therefore, these materials contaminate the semiconductor wafer by the aforementioned route during fabrication.
  • these materials act as a particle source during fabrication and contaminate the semiconductor wafer 100 .
  • the diameter of the wafer increases from 200 mm to 300 mm
  • the radius of the edge of the wafer also increases, thereby more increasing the contamination of the semiconductor wafer by the particles.
  • a wet etching process for removing a nitride layer which comprises five steps, is described with reference to FIGS. 7 a to 7 e.
  • An oxide layer 102 is deposited on the nitride layer 101 of the silicon semiconductor wafer 100 by a plasma depositing apparatus ( FIG. 7 a ).
  • a photoresist layer 103 is formed on the oxide layer 102 by coating photosensitizer, and the photoresist layer 103 on the edge of the semiconductor wafer 100 is removed, thereby exposing the oxide layer 102 of the edge of the semiconductor wafer 100 ( FIG. 7 b ).
  • the exposed oxide layer 102 of the edge of the semiconductor wafer 100 is removed by a chemical solution (NHF 4 +HF) using a wet etching device ( FIG. 7 c ).
  • the photoresist layer 103 on the oxide layer 102 is removed using a dry etching device and residual photoresist 103 is washed by a chemical solution (H 2 SO 4 /H 2 O 2 ) using a washing apparatus ( FIG. 7 d ).
  • the exposed nitride layer 101 of the edge of the semiconductor wafer 100 is removed by a phosphoric acid (H 3 PO 4 ) solution of high temperature using a wet etching device ( FIG. 7 e ).
  • wet etching process of the nitride layer is complex. Further, this wet etching process of the nitride layer requires different apparatuses for performing the deposition of the oxide layer, the coating of the photoresist, the removal of the photoresist by dry etching, the removal of the oxide layer by wet etching, the full removal of the residual photoresist, the washing, and the wet etching of the nitride layer.
  • the oxide layer 102 is deposited on the poly-silicon layer 104 on the silicon semiconductor wafer 100 using a plasma depositing apparatus ( FIG. 8 a ).
  • a photoresist layer 103 is formed on the oxide layer 102 by coating photosensitizer, and the photoresist layer 103 on the edge of the semiconductor wafer 100 is removed, thereby exposing the oxide layer 102 on the edge of the semiconductor wafer 100 ( FIG. 8 b ).
  • the exposed oxide layer 102 on the edge of the semiconductor wafer 100 is removed by a chemical solution (NHF 4 +HF) using a wet etching device ( FIG. 8 c ).
  • the photoresist layer 103 on the oxide layer 102 is removed using a dry etching device and residual photoresist 103 is washed by a chemical solution (H 2 SO 4 H 2 O 2 ) using a washing apparatus ( FIG. 8 d ).
  • the exposed poly-silicon layer 104 of the edge of the semiconductor wafer 100 is removed using the conventional dry etching device ( FIG. 8 e ).
  • the above-described dry etching process of the poly-silicon layer is complex. Further, this dry etching process of the poly-silicon layer requires different apparatuses for performing the deposition of the oxide layer, the coating of the photoresist, the removal of the photoresist by dry etching, the removal of the oxide layer by wet etching, the washing, and the dry etching of the poly-silicon layer.
  • the poly-silicon layer of the edge of the semiconductor wafer is removed using the conventional dry etching apparatus, the poly-silicon layer on the upper surface of the edge of the semiconductor wafer can be removed but the poly-silicon layer on the lower and the side surfaces of the edge of the semiconductor wafer cannot be fully removed, or can only be imperfectly removed.
  • the conventional dry etching device used for forming fine circuit patterns of the semiconductor chip forms an electric field between a flat-shaped first electrode 300 and a flat-shaped second electrode 300 ′ in a reactive gas atmosphere, and generates plasma into the upper surface of the semiconductor wafer 100 , thereby etching a deposited layer on the upper surface 100 a of the semiconductor wafer 100 and forming a fine pattern 103 a
  • the deposited layer on the edge of the semiconductor wafer 100 is removed.
  • Reference number 400 denotes an RF (radio frequency) generator and reference number 500 denotes a matching network.
  • the semiconductor wafer 100 is mounted on one electrode 300 ′ and etched, thereby not etching the side surface 100 b and the lower surface 100 c of the semiconductor wafer 100 . Therefore, the deposited layer on the side surface 100 b and the lower surface 100 c of the semiconductor wafer cannot be removed.
  • the present invention has been made in view of the above problems, and it is an object of the present invention to provide an electrode for dry etching a semiconductor wafer using plasma, which can effectively remove foreign materials deposited on the lower and the sides surfaces as well as the upper surface of the edge of the semiconductor wafer without causing damage to the wafer.
  • an electrode for dry etching a semiconductor wafer comprises a first electrode and a second electrode for removing foreign materials from the edge of the semiconductor wafer using plasma.
  • the first electrode includes a first flat plate and a ring-shaped first protrusion corresponding to one surface of the edge of a semiconductor wafer
  • the second electrode includes a second flat plate and a ring-shaped second protrusion corresponding to the other surface of the edge of the semiconductor wafer.
  • the first protrusion and the second protrusion are the same size.
  • an insulation layer may be deposited on or an insulating material may be attached to an inner area of the upper surface of the first electrode, which is inside of the first protrusion.
  • FIG. 1 is a partial cross-sectional view of an electrode for dry etching a semiconductor wafer in accordance with the present invention
  • FIG. 2 is a schematic view illustrating the etching of the upper and the side surfaces of a semiconductor wafer using the electrode of the present invention
  • FIG. 3 is a schematic view illustrating the etching of the lower and the side surfaces of the semiconductor wafer using the electrode of the present invention
  • FIG. 4 is a cross-sectional view of a dry etching device provided with the electrode of the present invention.
  • FIG. 5 is a side view of semiconductor wafer, on which multiple layers are deposited
  • FIG. 6 is a schematic view illustrating the attachment of foreign materials on the semiconductor wafer by equipment.
  • FIGS. 7 a to 7 e are cross-sectional views illustrating a process for removing a nitride layer using a conventional wet etching
  • FIGS. 8 a to 8 e are cross-sectional views illustrating a process for removing a poly-silicon layer using a conventional dry etching.
  • FIG. 9 is a schematic view illustrating the etching of a semiconductor wafer using a conventional electrode.
  • FIG. 1 is a partial cross-sectional view of an electrode for dry etching a semiconductor wafer in accordance with the present invention.
  • the electrode of the present invention comprises a pair of electrodes, i.e., a first electrode 10 and a second electrode 20 .
  • the first electrode 10 and the second electrode 20 are means for generating plasma for removing foreign materials deposited and accumulated on the edge of the semiconductor wafer.
  • the first electrode 10 is used as an anode and the second electrode 20 is used as a cathode.
  • the first electrode 10 may be used as a cathode and the second electrode 20 may be used as an anode.
  • the first electrode 10 is shaped as a flat circle.
  • a ring-shaped first protrusion 10 a is formed on the bottom surface of the first electrode 10 .
  • a gas inlet hole 10 b is formed between the first protrusion 10 a and the circumference of the first electrode 10 .
  • the gas inlet hole 10 b serves to introduce a reactive gas for generating plasma into a vacuum chamber (not shown), in which the first electrode 10 and the second electrode 20 are formed.
  • the second electrode 20 is also shaped as a flat circle having the same diameter of that of the first electrode 10 .
  • An opening 20 a is formed on the center of the second electrode 20 and a ring-shaped second protrusion 20 b having the same dimension as that of the first protrusion 10 a is formed between the opening 20 a and the circumference of the second electrode 20 .
  • a flat portion of the outside of the first protrusion 10 a of the first electrode 10 and a flat portion of the outside of the second protrusion 20 b of the second electrode 20 are referred to as a first flat portion 10 c and a second flat portion 20 c.
  • An insulation layer or an insulator 11 is deposited on or attached to an inner area of the bottom surface of the first protrusion 10 a .
  • the attached insulating material 11 serves to prevent an electric field or an electromagnetic field from being formed between the first electrode 10 and the second electrode 20 , when a RF power is supplied between the first electrode 10 and the second electrode 20 .
  • Polymide, Teflon, silicon, quartz, or ceramic may be used as the insulator 11 .
  • FIGS. 2 and 3 illustrate the etching of a semiconductor wafer using the electrode of the present invention.
  • FIGS. 2 and 3 illustrate the etching of a semiconductor wafer using the electrode of the present invention.
  • an interaction between the first and the second electrodes 10 , 20 of the present invention and the semiconductor wafer 30 is described.
  • the semiconductor wafer 30 is interposed between the first electrode 10 as the anode and the second electrode 20 as the cathode by an electrostatic chuck 40 .
  • the electrostatic chuck 40 is installed at a lowering position via the opening 20 a of the second electrode 20 , thereby bringing the lower surface 30 c of the edge of the semiconductor wafer 30 into contact with the upper surface of the second protrusion 20 b of the second electrode 20 .
  • a reactive gas is introduced via the gas inlet hole 10 b of the first electrode 10 and power is supplied from the RF generator 50 to the second electrode 20 , thereby forming an electric field or an electromagnetic field through the first protrusion 10 a and the first flat portion 10 c of the first electrode 10 and the second protrusion 20 b and the second flat portion 20 c of the second electrode 20 . Then, two types of plasma with different intensity are generated by the reactive gas between the first protrusion 10 a and the second protrusion 20 b and between the first flat portion 10 c and the second flat portion 20 c.
  • plasma is formed along width of the first protrusion 10 a and the second protrusion 20 b .
  • the width of the first protrusion 10 a and the second protrusion 20 b corresponds to the width B of the edge of the semiconductor wafer 30 to be etched. Therefore, an area A of the semiconductor wafer 30 , in which fine circuit pattern 31 is formed, is not affected by this plasma.
  • the side surface 30 b of the semiconductor wafer 30 is etched by plasma C formed between the first flat portion 10 c and the second flat portion 20 c.
  • the etching is mainly performed on the upper surface 30 a and the side surface 30 b of the semiconductor wafer 30 by RIB Reactive Ion Etching).
  • the insulating material 11 attached to the inner area of the first electrode 10 an electric field or an electromagnetic field is not formed in the area A, thereby preventing plasma from being generated on the area A and improving the efficiency of the etching.
  • reference number 60 denotes a matching network.
  • the electrostatic chuck 40 is elevated via the opening 20 a of the second electrode 20 , thereby bringing the upper surface 30 a of the edge of the semiconductor wafer 30 into contact with the upper surface of the first protrusion 10 a of the first electrode 10 .
  • the reactive gas is introduced via the gas inlet hole 10 b of the first electrode 10 and the power is supplied from the RF generator 50 , thereby generating plasma between the first protrusion 10 a and the second protrusion 20 b .
  • the etching is mainly performed on the lower surface 30 c and the side surface 30 b of the semiconductor wafer 30 by plasma, thereby removing the foreign materials deposited on the area B.
  • FIG. 4 is a cross-sectional view of a vacuum chamber 70 , in which the electrode of the present invention is installed.
  • the vacuum chamber 70 comprises a blow pipe 71 for introducing a reactive gas for generating plasma into the first electrode 10 and the second electrode 20 , a port 70 a for entering the semiconductor wafer 30 , an outlet 70 b for exhausting the gas after the etching of the semiconductor wafer 30 , and the electrostatic chuck 40 for moving the semiconductor wafer 30 upward and downward.
  • the semiconductor wafer 30 is entered into the vacuum chamber 70 via the port 70 a and mounted on the electrostatic chuck 40 .
  • the RF generator 50 supplies a voltage via the second electrode 20 .
  • the upper surface of the central portion of the semiconductor wafer 30 is protected by the insulating material 11 of the first electrode 10 , and plasma is generated between the first protrusion 10 a and the second protrusion 20 b and between the first flat portion 10 c and the second flat portion 20 c .
  • the upper, the lower, and the side surfaces 30 a , 30 c , and 30 b of the edge of the semiconductor wafer 30 are etched through the aforementioned process.
  • the foreign materials removed from the semiconductor wafer 30 and the reactive gas are pumped out via the outlet 70 b.
  • Table 1 illustrates the reactive gases used in the dry etching of the edge of the semiconductor wafer using the electrode of the present invention and the foreign materials removed using the corresponding reactive gas.
  • the conventional etching device has been used to remove only one type of materials, i.e., a wet etching device for removing the nitride layer or a dry etching device for forming a fine circuit pattern on a semiconductor wafer. Therefore, the process for etching the semiconductor wafer is very complex and each step of the process requires a corresponding etching device.
  • the electrode of the present invention is used to remove all foreign materials shown in Table 1 by sequentially supplying appropriate reactive gases corresponding to each material without additional equipment, thereby simplifying the whole process.
  • portions other than the upper, the side and the lower surfaces of the edge of the semiconductor wafer are not affected by plasma, thereby effectively etching the edge of the semiconductor wafer and not damaging the fine circuit pattern formed on the center of the semiconductor wafer.
  • the present invention provides a an electrode for dry etching a semiconductor wafer, which removes foreign materials deposited on the upper, the side and the lower surfaces of the edge of the semiconductor wafer, without additional equipment or step, thereby simplifying the whole process, reducing the process cost, and improving the yield, the quality of the semiconductor wafer, and its productivity.

Abstract

Disclosed is an electrode for dry etching a wafer. The electrode includes a first electrode and a second electrode. The first electrode includes a first flat plate and a ring-shaped first protrusion corresponding to one surface of the edge of a wafer, and the second electrode includes a second flat plate and a ring-shaped second protrusion corresponding to the other surface of the edge of the wafer. The first plate and the second flat plate are the same dimension, and the first protrusion and the second protrusion are the same dimension.

Description

    TECHNICAL FIELD
  • The present invention relates to a dry etching of a semiconductor wafer, and more particularly to an electrode for dry etching a semiconductor wafer using plasma, thereby removing foreign material deposited on the edge of the semiconductor wafer for manufactuing integrated circuit chips.
  • BACKGROUND ART
  • As well known to those skilled in the art, during the fabrication of high integrated semiconductor chips, multiple layers 110 and 120 such as a poly-silicon layer, a nitride layer, a metal layer, etc. are deposited and accumulated on the edge of a semiconductor wafer 100, as shown in FIG. 5. Further, as shown in FIG. 6, particles broken off the deposited layers on the edge of the semiconductor wafer 100 are generated while transferring the semiconductor wafer 100 or by equipment 200, and introduced into the central portion of the semiconductor wafer 100, thereby contaminating the integrated circuit chips.
  • Moreover, a gate electrode of a semiconductor chip has been recently changed from tungsten silicide to tungsten, and an insulation layer of a capacitor has been changed from an ONO (oxide-nitride-oxide) structure to tantalum oxide. An organic bottom anti-reflective coating (hereinafter, referred to as ARC) layer and an inorganic ARC layer such as SiON have been recently used to form fine photoresist patterns, and Ti and TiN layers have been used as a barrier metal layer. Therefore, these materials contaminate the semiconductor wafer by the aforementioned route during fabrication.
  • That is, these materials act as a particle source during fabrication and contaminate the semiconductor wafer 100. Particularly, in case that the diameter of the wafer increases from 200 mm to 300 mm, the radius of the edge of the wafer also increases, thereby more increasing the contamination of the semiconductor wafer by the particles.
  • Since the materials deposited and accumulated on the edge of the semiconductor wafer 100 reduce the yield and the reliability of the semiconductor chip, these materials need to be fully removed.
  • Accordingly, in order to remove the materials deposited and accumulated on the edge of the semiconductor wafer, several methods have been used as follows.
  • For example, hereinafter, a wet etching process for removing a nitride layer, which comprises five steps, is described with reference to FIGS. 7 a to 7 e.
  • i. An oxide layer 102 is deposited on the nitride layer 101 of the silicon semiconductor wafer 100 by a plasma depositing apparatus (FIG. 7 a).
  • ii. A photoresist layer 103 is formed on the oxide layer 102 by coating photosensitizer, and the photoresist layer 103 on the edge of the semiconductor wafer 100 is removed, thereby exposing the oxide layer 102 of the edge of the semiconductor wafer 100 (FIG. 7 b).
  • iii. The exposed oxide layer 102 of the edge of the semiconductor wafer 100 is removed by a chemical solution (NHF4+HF) using a wet etching device (FIG. 7 c).
  • iv. The photoresist layer 103 on the oxide layer 102 is removed using a dry etching device and residual photoresist 103 is washed by a chemical solution (H2SO4/H2O2) using a washing apparatus (FIG. 7 d).
  • v. The exposed nitride layer 101 of the edge of the semiconductor wafer 100 is removed by a phosphoric acid (H3PO4) solution of high temperature using a wet etching device (FIG. 7 e).
  • The above-described wet etching process of the nitride layer is complex. Further, this wet etching process of the nitride layer requires different apparatuses for performing the deposition of the oxide layer, the coating of the photoresist, the removal of the photoresist by dry etching, the removal of the oxide layer by wet etching, the full removal of the residual photoresist, the washing, and the wet etching of the nitride layer.
  • On the other hand, a dry etching process for removing the poly-silicon layer, which comprises five steps, is described with reference to FIGS. 8 a to 8 e.
  • i. The oxide layer 102 is deposited on the poly-silicon layer 104 on the silicon semiconductor wafer 100 using a plasma depositing apparatus (FIG. 8 a).
  • ii. A photoresist layer 103 is formed on the oxide layer 102 by coating photosensitizer, and the photoresist layer 103 on the edge of the semiconductor wafer 100 is removed, thereby exposing the oxide layer 102 on the edge of the semiconductor wafer 100 (FIG. 8 b).
  • iii. The exposed oxide layer 102 on the edge of the semiconductor wafer 100 is removed by a chemical solution (NHF4+HF) using a wet etching device (FIG. 8 c).
  • iv. The photoresist layer 103 on the oxide layer 102 is removed using a dry etching device and residual photoresist 103 is washed by a chemical solution (H2SO4H2O2) using a washing apparatus (FIG. 8 d).
  • v. The exposed poly-silicon layer 104 of the edge of the semiconductor wafer 100 is removed using the conventional dry etching device (FIG. 8 e).
  • Identically with the aforementioned wet etching of the nitride layer, the above-described dry etching process of the poly-silicon layer is complex. Further, this dry etching process of the poly-silicon layer requires different apparatuses for performing the deposition of the oxide layer, the coating of the photoresist, the removal of the photoresist by dry etching, the removal of the oxide layer by wet etching, the washing, and the dry etching of the poly-silicon layer.
  • When the poly-silicon layer of the edge of the semiconductor wafer is removed using the conventional dry etching apparatus, the poly-silicon layer on the upper surface of the edge of the semiconductor wafer can be removed but the poly-silicon layer on the lower and the side surfaces of the edge of the semiconductor wafer cannot be fully removed, or can only be imperfectly removed.
  • Further, since different conventional etching apparatuses are respectively used in each step for forming patterns on the semiconductor wafer, that is, since one etching apparatus is used only to remove one foreign material, it is impossible to use one etching apparatus to remove various materials.
  • As shown in FIG. 9, the conventional dry etching device used for forming fine circuit patterns of the semiconductor chip forms an electric field between a flat-shaped first electrode 300 and a flat-shaped second electrode 300′ in a reactive gas atmosphere, and generates plasma into the upper surface of the semiconductor wafer 100, thereby etching a deposited layer on the upper surface 100 a of the semiconductor wafer 100 and forming a fine pattern 103 a Herein, the deposited layer on the edge of the semiconductor wafer 100 is removed. Reference number 400 denotes an RF (radio frequency) generator and reference number 500 denotes a matching network.
  • In the conventional dry etching device, the semiconductor wafer 100 is mounted on one electrode 300′ and etched, thereby not etching the side surface 100 b and the lower surface 100 c of the semiconductor wafer 100. Therefore, the deposited layer on the side surface 100 b and the lower surface 100 c of the semiconductor wafer cannot be removed.
  • DISCLOSURE OF THE INVENTION
  • Therefore, the present invention has been made in view of the above problems, and it is an object of the present invention to provide an electrode for dry etching a semiconductor wafer using plasma, which can effectively remove foreign materials deposited on the lower and the sides surfaces as well as the upper surface of the edge of the semiconductor wafer without causing damage to the wafer.
  • In accordance with the present invention, the above and other objects can be accomplished by the provision of an electrode for dry etching a semiconductor wafer. The electrode comprises a first electrode and a second electrode for removing foreign materials from the edge of the semiconductor wafer using plasma. The first electrode includes a first flat plate and a ring-shaped first protrusion corresponding to one surface of the edge of a semiconductor wafer, and the second electrode includes a second flat plate and a ring-shaped second protrusion corresponding to the other surface of the edge of the semiconductor wafer. Herein, the first protrusion and the second protrusion are the same size.
  • Preferably, an insulation layer may be deposited on or an insulating material may be attached to an inner area of the upper surface of the first electrode, which is inside of the first protrusion.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, features and other advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a partial cross-sectional view of an electrode for dry etching a semiconductor wafer in accordance with the present invention;
  • FIG. 2 is a schematic view illustrating the etching of the upper and the side surfaces of a semiconductor wafer using the electrode of the present invention;
  • FIG. 3 is a schematic view illustrating the etching of the lower and the side surfaces of the semiconductor wafer using the electrode of the present invention;
  • FIG. 4 is a cross-sectional view of a dry etching device provided with the electrode of the present invention;
  • FIG. 5 is a side view of semiconductor wafer, on which multiple layers are deposited;
  • FIG. 6 is a schematic view illustrating the attachment of foreign materials on the semiconductor wafer by equipment.
  • FIGS. 7 a to 7 e are cross-sectional views illustrating a process for removing a nitride layer using a conventional wet etching;
  • FIGS. 8 a to 8 e are cross-sectional views illustrating a process for removing a poly-silicon layer using a conventional dry etching; and
  • FIG. 9 is a schematic view illustrating the etching of a semiconductor wafer using a conventional electrode.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • FIG. 1 is a partial cross-sectional view of an electrode for dry etching a semiconductor wafer in accordance with the present invention. The electrode of the present invention comprises a pair of electrodes, i.e., a first electrode 10 and a second electrode 20. The first electrode 10 and the second electrode 20 are means for generating plasma for removing foreign materials deposited and accumulated on the edge of the semiconductor wafer.
  • Herein, the first electrode 10 is used as an anode and the second electrode 20 is used as a cathode. However, the first electrode 10 may be used as a cathode and the second electrode 20 may be used as an anode.
  • The same as the conventional electrode, the first electrode 10 is shaped as a flat circle. A ring-shaped first protrusion 10 a is formed on the bottom surface of the first electrode 10. A gas inlet hole 10 b is formed between the first protrusion 10 a and the circumference of the first electrode 10. The gas inlet hole 10 b serves to introduce a reactive gas for generating plasma into a vacuum chamber (not shown), in which the first electrode 10 and the second electrode 20 are formed.
  • The second electrode 20 is also shaped as a flat circle having the same diameter of that of the first electrode 10. An opening 20 a is formed on the center of the second electrode 20 and a ring-shaped second protrusion 20 b having the same dimension as that of the first protrusion 10 a is formed between the opening 20 a and the circumference of the second electrode 20.
  • A flat portion of the outside of the first protrusion 10 a of the first electrode 10 and a flat portion of the outside of the second protrusion 20 b of the second electrode 20 are referred to as a first flat portion 10 c and a second flat portion 20 c.
  • An insulation layer or an insulator 11 is deposited on or attached to an inner area of the bottom surface of the first protrusion 10 a. The attached insulating material 11 serves to prevent an electric field or an electromagnetic field from being formed between the first electrode 10 and the second electrode 20, when a RF power is supplied between the first electrode 10 and the second electrode 20. Polymide, Teflon, silicon, quartz, or ceramic may be used as the insulator 11.
  • FIGS. 2 and 3 illustrate the etching of a semiconductor wafer using the electrode of the present invention. Hereinafter, with reference to FIGS. 2 and 3, an interaction between the first and the second electrodes 10, 20 of the present invention and the semiconductor wafer 30 is described.
  • As shown in FIG. 2, the semiconductor wafer 30 is interposed between the first electrode 10 as the anode and the second electrode 20 as the cathode by an electrostatic chuck 40. The electrostatic chuck 40 is installed at a lowering position via the opening 20 a of the second electrode 20, thereby bringing the lower surface 30 c of the edge of the semiconductor wafer 30 into contact with the upper surface of the second protrusion 20 b of the second electrode 20.
  • A reactive gas is introduced via the gas inlet hole 10 b of the first electrode 10 and power is supplied from the RF generator 50 to the second electrode 20, thereby forming an electric field or an electromagnetic field through the first protrusion 10 a and the first flat portion 10 c of the first electrode 10 and the second protrusion 20 b and the second flat portion 20 c of the second electrode 20. Then, two types of plasma with different intensity are generated by the reactive gas between the first protrusion 10 a and the second protrusion 20 b and between the first flat portion 10 c and the second flat portion 20 c.
  • Herein, plasma is formed along width of the first protrusion 10 a and the second protrusion 20 b. The width of the first protrusion 10 a and the second protrusion 20 b corresponds to the width B of the edge of the semiconductor wafer 30 to be etched. Therefore, an area A of the semiconductor wafer 30, in which fine circuit pattern 31 is formed, is not affected by this plasma. The side surface 30 b of the semiconductor wafer 30 is etched by plasma C formed between the first flat portion 10 c and the second flat portion 20 c.
  • Since the lower surface 30 c of the semiconductor wafer 30 is in contact with the upper surface of the second protrusion 20 b of the second electrode 20, the etching is mainly performed on the upper surface 30 a and the side surface 30 b of the semiconductor wafer 30 by RIB Reactive Ion Etching).
  • Further, since the insulating material 11 attached to the inner area of the first electrode 10, an electric field or an electromagnetic field is not formed in the area A, thereby preventing plasma from being generated on the area A and improving the efficiency of the etching.
  • Herein, reference number 60 denotes a matching network.
  • As shown in FIG. 3, the electrostatic chuck 40 is elevated via the opening 20 a of the second electrode 20, thereby bringing the upper surface 30 a of the edge of the semiconductor wafer 30 into contact with the upper surface of the first protrusion 10 a of the first electrode 10. Then, the reactive gas is introduced via the gas inlet hole 10 b of the first electrode 10 and the power is supplied from the RF generator 50, thereby generating plasma between the first protrusion 10 a and the second protrusion 20 b. Herein, the etching is mainly performed on the lower surface 30 c and the side surface 30 b of the semiconductor wafer 30 by plasma, thereby removing the foreign materials deposited on the area B.
  • FIG. 4 is a cross-sectional view of a vacuum chamber 70, in which the electrode of the present invention is installed. The vacuum chamber 70 comprises a blow pipe 71 for introducing a reactive gas for generating plasma into the first electrode 10 and the second electrode 20, a port 70 a for entering the semiconductor wafer 30, an outlet 70 b for exhausting the gas after the etching of the semiconductor wafer 30, and the electrostatic chuck 40 for moving the semiconductor wafer 30 upward and downward.
  • The semiconductor wafer 30 is entered into the vacuum chamber 70 via the port 70 a and mounted on the electrostatic chuck 40. Under a reactive gas atmosphere, the RF generator 50 supplies a voltage via the second electrode 20. At this time, the upper surface of the central portion of the semiconductor wafer 30 is protected by the insulating material 11 of the first electrode 10, and plasma is generated between the first protrusion 10 a and the second protrusion 20 b and between the first flat portion 10 c and the second flat portion 20 c. Then, the upper, the lower, and the side surfaces 30 a, 30 c, and 30 b of the edge of the semiconductor wafer 30 are etched through the aforementioned process.
  • During the etching process, the same as the conventional case, the foreign materials removed from the semiconductor wafer 30 and the reactive gas are pumped out via the outlet 70 b.
  • Hereinafter, Table 1 illustrates the reactive gases used in the dry etching of the edge of the semiconductor wafer using the electrode of the present invention and the foreign materials removed using the corresponding reactive gas.
    TABLE 1
    Material Reactive Gas
    Organic ARC (SiON) CF4, SF6
    Inorganic ARC (CxSiy) CF4, O2
    Oxide layer (SiO2) CF4, CHF3, C4F8, C2F6, Ar, O2,
    CH2F2
    Nitride layer (Si3N4) CF4, SF6, CHF3, Ar, O2
    Poly-silicon (Si) HBr, Cl2, CCl4, SF6, O2
    Tungsten silicide (WSix) SF6, Cl2
    Tungsten (W) SF6, CF4, Ar, O2
    Aluminum (Al) Cl2, CCl4, BCl3
    Copper (Cu) Cl2
    Tantalum oxide (TaO2) SF6, Cl2, CF4
    Tantalum (TaON) SF6, Cl2, CF4
    Titanium (Ti) CF4, SF6
    Titanium silicide (TiSix) SF6, CF4, O2
    SOG, [RxSiOySiO2]n, H(SiO3/2)n SF6, CF4, O2
  • As described above, the conventional etching device has been used to remove only one type of materials, i.e., a wet etching device for removing the nitride layer or a dry etching device for forming a fine circuit pattern on a semiconductor wafer. Therefore, the process for etching the semiconductor wafer is very complex and each step of the process requires a corresponding etching device.
  • Further, with the structure of the electrode of the conventional etching device, foreign materials deposited on the upper surface and the side surface of the edge of the semiconductor wafer can be removed. However, foreign materials deposited on the lower surface of the edge of the semiconductor wafer cannot be removed.
  • However, the electrode of the present invention is used to remove all foreign materials shown in Table 1 by sequentially supplying appropriate reactive gases corresponding to each material without additional equipment, thereby simplifying the whole process.
  • Moreover, portions other than the upper, the side and the lower surfaces of the edge of the semiconductor wafer are not affected by plasma, thereby effectively etching the edge of the semiconductor wafer and not damaging the fine circuit pattern formed on the center of the semiconductor wafer.
  • Although the preferred embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
  • INDUSTRIAL APPLICABILITY
  • As apparent from the above description, the present invention provides a an electrode for dry etching a semiconductor wafer, which removes foreign materials deposited on the upper, the side and the lower surfaces of the edge of the semiconductor wafer, without additional equipment or step, thereby simplifying the whole process, reducing the process cost, and improving the yield, the quality of the semiconductor wafer, and its productivity.

Claims (2)

1. An electrode for dry etching a wafer, said electrode comprising a first electrode and a second electrode for removing foreign materials from the edge of the wafer by plasma, said first electrode including a first flat plate and a ring-shaped first protrusion corresponding to one surface of the edge of a wafer, and said second electrode including a second flat plate and a ring-shaped second protrusion corresponding to the other surface of the edge of the wafer, wherein said first protrusion and said second protrusion are the same size.
2. The electrode for dry etching a wafer as set forth in claim 1, wherein an insulation layer is deposited on or an insulating material is attached to an inner area of the upper surface of the first electrode, which is inside of the first protrusion.
US10/506,558 2002-03-04 2002-04-19 Electrode for dry etching a wafer Abandoned US20050178505A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR10-2002-0011395A KR100442194B1 (en) 2002-03-04 2002-03-04 Electrodes For Dry Etching Of Wafer
KR2002-0011395 2002-03-04
PCT/KR2002/000715 WO2003075333A1 (en) 2002-03-04 2002-04-19 Electrode for dry etching a wafer

Publications (1)

Publication Number Publication Date
US20050178505A1 true US20050178505A1 (en) 2005-08-18

Family

ID=36083977

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/506,558 Abandoned US20050178505A1 (en) 2002-03-04 2002-04-19 Electrode for dry etching a wafer

Country Status (6)

Country Link
US (1) US20050178505A1 (en)
JP (1) JP4152895B2 (en)
KR (1) KR100442194B1 (en)
AU (1) AU2002253689A1 (en)
TW (1) TWI230415B (en)
WO (1) WO2003075333A1 (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050112878A1 (en) * 2002-03-04 2005-05-26 Kang Hyo S. Method for dry etching a semiconductor wafer
US20050173067A1 (en) * 2003-05-12 2005-08-11 Dong-Soo Lim Plasma etching chamber and plasma etching system using same
US20070068623A1 (en) * 2005-09-27 2007-03-29 Yunsang Kim Apparatus for the removal of a set of byproducts from a substrate edge and methods therefor
US20070068900A1 (en) * 2005-09-27 2007-03-29 Lam Research Corporation Apparatus and methods to remove films on bevel edge and backside of wafer
US20070125749A1 (en) * 2005-12-02 2007-06-07 Hon Hai Precision Industry Co., Ltd. Apparatus and method for removing protective film on article
US20070186855A1 (en) * 2006-02-15 2007-08-16 Lam Research Corporation Plasma processing reactor with multiple capacitive and inductive power sources
US20070199658A1 (en) * 2006-02-27 2007-08-30 Lam Research Corporation Integrated capacitive and inductive power sources for a plasma etching chamber
US20080050923A1 (en) * 2006-08-25 2008-02-28 Lam Research Corporation Low-k damage avoidance during bevel etch processing
US20080128088A1 (en) * 2006-10-30 2008-06-05 Jusung Engineering Co., Ltd. Etching apparatus for edges of substrate
US20080173401A1 (en) * 2005-08-04 2008-07-24 Jusung Engineering Co., Ltd. Plasma etching apparatus
US20080179297A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Bevel etcher with gap control
US20080182412A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Configurable bevel etcher
US20080179010A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Bevel etcher with vacuum chuck
WO2008097996A1 (en) * 2007-02-08 2008-08-14 Lam Research Corporation Bevel clean device
WO2008109239A1 (en) * 2007-03-05 2008-09-12 Lam Research Corporation Edge electrodes with variable power
WO2008109240A1 (en) * 2007-03-05 2008-09-12 Lam Research Corporation Edge electrodes with dielectric covers
US20080311758A1 (en) * 2007-06-14 2008-12-18 Lam Research Corporation Methods of and apparatus for protecting a region of process exlusion adjacent to a region of process performance in a process chamber
WO2009006072A2 (en) * 2007-06-28 2009-01-08 Lam Research Corporation Methods and arrangements for plasma processing system with tunable capacitance
US20090170334A1 (en) * 2007-12-27 2009-07-02 Tong Fang Copper Discoloration Prevention Following Bevel Etch Process
US20090325382A1 (en) * 2008-06-30 2009-12-31 Tai-Heng Yu Bevel etcher and the related method of flattening a wafer
US20100212833A1 (en) * 2009-02-24 2010-08-26 Chong-Kwang Chang Apparatus for Etching Edge of Wafer
US20130062321A1 (en) * 2008-02-08 2013-03-14 Rajinder Dhindsa Apparatus for Changing Area Ratio In A Plasma Processing System
US20130098390A1 (en) * 2011-10-25 2013-04-25 Infineon Technologies Ag Device for processing a carrier and a method for processing a carrier
US9184030B2 (en) 2012-07-19 2015-11-10 Lam Research Corporation Edge exclusion control with adjustable plasma exclusion zone ring
US10566181B1 (en) * 2018-08-02 2020-02-18 Asm Ip Holding B.V. Substrate processing apparatuses and substrate processing methods
US10629458B2 (en) 2007-01-26 2020-04-21 Lam Research Corporation Control of bevel etch film profile using plasma exclusion zone rings larger than the wafer diameter
US20210166910A1 (en) * 2019-12-02 2021-06-03 Asm Ip Holding B.V. Substrate support plate, substrate processing apparatus including the same, and substrate processing method
US20210180188A1 (en) * 2019-12-12 2021-06-17 Asm Ip Holding B.V. Substrate support plate, substrate processing apparatus including the same, and substrate processing method
US11251019B2 (en) * 2016-12-15 2022-02-15 Toyota Jidosha Kabushiki Kaisha Plasma device
US11315767B2 (en) 2017-09-25 2022-04-26 Toyota Jidosha Kabushiki Kaisha Plasma processing apparatus

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7404874B2 (en) 2004-06-28 2008-07-29 International Business Machines Corporation Method and apparatus for treating wafer edge region with toroidal plasma
US7090782B1 (en) 2004-09-03 2006-08-15 Lam Research Corporation Etch with uniformity control
KR100611727B1 (en) * 2005-06-24 2006-08-10 주식회사 씨싸이언스 Electrodes for dry etching of wafer and dry etching chamber
KR100727469B1 (en) * 2005-08-09 2007-06-13 세메스 주식회사 etching system for plasma
US8475624B2 (en) * 2005-09-27 2013-07-02 Lam Research Corporation Method and system for distributing gas for a bevel edge etcher
KR100978754B1 (en) 2008-04-03 2010-08-30 주식회사 테스 Plasma processing apparatus
KR100835408B1 (en) * 2006-12-28 2008-06-04 동부일렉트로닉스 주식회사 Variable insulator for a bevel etching apparatus
US20080156772A1 (en) * 2006-12-29 2008-07-03 Yunsang Kim Method and apparatus for wafer edge processing
KR101262904B1 (en) * 2007-02-06 2013-05-09 참엔지니어링(주) Plasma etching apparatus
KR101353041B1 (en) * 2007-03-08 2014-02-17 (주)소슬 plasma etching apparatus and method
KR101311723B1 (en) * 2007-03-08 2013-09-25 (주)소슬 plasma etching apparatus and method of etching a substrate using the same
JP2010524225A (en) 2007-04-02 2010-07-15 ソースル シーオー エルティディー Substrate support apparatus and plasma etching apparatus including the same

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4376692A (en) * 1979-12-15 1983-03-15 Anelva Corporation Dry etching device comprising a member for bringing a specimen into electrical contact with a grounded electrode
US4793975A (en) * 1985-05-20 1988-12-27 Tegal Corporation Plasma Reactor with removable insert
US5272417A (en) * 1989-05-12 1993-12-21 Tadahiro Ohmi Device for plasma process
US5443689A (en) * 1991-12-11 1995-08-22 Matsushita Electric Industrial Co., Ltd. Dry etching process utilizing a recessed electrode
US5820947A (en) * 1994-05-17 1998-10-13 Semicondutor Energy Laboratory Co., Ltd. Plasma processing method and apparatus
US6027604A (en) * 1997-05-07 2000-02-22 Samsung Electronics Co., Ltd. Dry etching apparatus having upper and lower electrodes with grooved insulating rings or grooved chamber sidewalls
US6074518A (en) * 1994-04-20 2000-06-13 Tokyo Electron Limited Plasma processing apparatus
US6441554B1 (en) * 2000-11-28 2002-08-27 Se Plasma Inc. Apparatus for generating low temperature plasma at atmospheric pressure

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6316625A (en) * 1986-07-09 1988-01-23 Matsushita Electric Ind Co Ltd Electrode for dry etching
JPH07142449A (en) * 1993-11-22 1995-06-02 Kawasaki Steel Corp Plasma etching system
JP3521587B2 (en) * 1995-02-07 2004-04-19 セイコーエプソン株式会社 Method and apparatus for removing unnecessary substances from the periphery of substrate and coating method using the same
KR0122876Y1 (en) * 1995-03-30 1999-02-18 문정환 Plasma etching apparatus of semiconductor apparatus
KR19980034188A (en) * 1996-11-05 1998-08-05 김광호 Lower electrode plate of semiconductor etching equipment
KR100439940B1 (en) * 2002-01-11 2004-07-12 주식회사 래디언테크 Etching process module for edge of wafer

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4376692A (en) * 1979-12-15 1983-03-15 Anelva Corporation Dry etching device comprising a member for bringing a specimen into electrical contact with a grounded electrode
US4793975A (en) * 1985-05-20 1988-12-27 Tegal Corporation Plasma Reactor with removable insert
US5272417A (en) * 1989-05-12 1993-12-21 Tadahiro Ohmi Device for plasma process
US5443689A (en) * 1991-12-11 1995-08-22 Matsushita Electric Industrial Co., Ltd. Dry etching process utilizing a recessed electrode
US6074518A (en) * 1994-04-20 2000-06-13 Tokyo Electron Limited Plasma processing apparatus
US5820947A (en) * 1994-05-17 1998-10-13 Semicondutor Energy Laboratory Co., Ltd. Plasma processing method and apparatus
US6027604A (en) * 1997-05-07 2000-02-22 Samsung Electronics Co., Ltd. Dry etching apparatus having upper and lower electrodes with grooved insulating rings or grooved chamber sidewalls
US6441554B1 (en) * 2000-11-28 2002-08-27 Se Plasma Inc. Apparatus for generating low temperature plasma at atmospheric pressure

Cited By (75)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7094698B2 (en) * 2002-03-04 2006-08-22 Hyo Sang Kang Method for dry etching a semiconductor wafer
US20050112878A1 (en) * 2002-03-04 2005-05-26 Kang Hyo S. Method for dry etching a semiconductor wafer
US7615131B2 (en) * 2003-05-12 2009-11-10 Sosul Co., Ltd. Plasma etching chamber and plasma etching system using same
US20050173067A1 (en) * 2003-05-12 2005-08-11 Dong-Soo Lim Plasma etching chamber and plasma etching system using same
US7951261B2 (en) * 2005-08-04 2011-05-31 Jusung Engineering Co. Ltd. Plasma etching apparatus
US20080173401A1 (en) * 2005-08-04 2008-07-24 Jusung Engineering Co., Ltd. Plasma etching apparatus
US20070068623A1 (en) * 2005-09-27 2007-03-29 Yunsang Kim Apparatus for the removal of a set of byproducts from a substrate edge and methods therefor
US20110209725A1 (en) * 2005-09-27 2011-09-01 Yunsang Kim Methods to remove films on bevel edge and backside of wafer and apparatus thereof
US7909960B2 (en) * 2005-09-27 2011-03-22 Lam Research Corporation Apparatus and methods to remove films on bevel edge and backside of wafer
CN101370965A (en) * 2005-09-27 2009-02-18 朗姆研究公司 Apparatus for the removal of a set of byproducts from a substrate edge and methods therefor
US8308896B2 (en) 2005-09-27 2012-11-13 Lam Research Corporation Methods to remove films on bevel edge and backside of wafer and apparatus thereof
US20070068900A1 (en) * 2005-09-27 2007-03-29 Lam Research Corporation Apparatus and methods to remove films on bevel edge and backside of wafer
KR101433957B1 (en) * 2005-09-27 2014-08-25 램 리써치 코포레이션 Apparatus for the removal of a set of byproducts from a substrate edge and methods therefor
US7744771B2 (en) * 2005-12-02 2010-06-29 Hon Hai Precision Industry Co., Ltd. Method for removing protective film on article
US20070125749A1 (en) * 2005-12-02 2007-06-07 Hon Hai Precision Industry Co., Ltd. Apparatus and method for removing protective film on article
US20070186855A1 (en) * 2006-02-15 2007-08-16 Lam Research Corporation Plasma processing reactor with multiple capacitive and inductive power sources
US8012306B2 (en) 2006-02-15 2011-09-06 Lam Research Corporation Plasma processing reactor with multiple capacitive and inductive power sources
US8911590B2 (en) 2006-02-27 2014-12-16 Lam Research Corporation Integrated capacitive and inductive power sources for a plasma etching chamber
US20070199658A1 (en) * 2006-02-27 2007-08-30 Lam Research Corporation Integrated capacitive and inductive power sources for a plasma etching chamber
US7938931B2 (en) * 2006-05-24 2011-05-10 Lam Research Corporation Edge electrodes with variable power
US9184043B2 (en) 2006-05-24 2015-11-10 Lam Research Corporation Edge electrodes with dielectric covers
US20160064215A1 (en) * 2006-05-24 2016-03-03 Lam Research Corporation Methods for Processing Bevel Edge Etching
US9564308B2 (en) * 2006-05-24 2017-02-07 Lam Research Corporation Methods for processing bevel edge etching
US8252140B2 (en) * 2006-05-24 2012-08-28 Lam Research Corporation Plasma chamber for wafer bevel edge processing
US20090114244A1 (en) * 2006-05-24 2009-05-07 Sexton Gregory S Edge electrodes with variable power
US20090166326A1 (en) * 2006-05-24 2009-07-02 Sexton Gregory S Edge electrodes with dielectric covers
US20110186227A1 (en) * 2006-05-24 2011-08-04 Lam Research Corporation Plasma chamber for wafer bevel edge processing
US20080050923A1 (en) * 2006-08-25 2008-02-28 Lam Research Corporation Low-k damage avoidance during bevel etch processing
US8500951B2 (en) 2006-08-25 2013-08-06 Lam Research Corporation Low-K damage avoidance during bevel etch processing
US7718542B2 (en) 2006-08-25 2010-05-18 Lam Research Corporation Low-k damage avoidance during bevel etch processing
US20130299089A1 (en) * 2006-08-25 2013-11-14 Lam Research Corporation Low-k damage avoidance during bevel etch processing
US20100175830A1 (en) * 2006-08-25 2010-07-15 Lam Research Corporation Low-k damage avoidance during bevel etch processing
US20080128088A1 (en) * 2006-10-30 2008-06-05 Jusung Engineering Co., Ltd. Etching apparatus for edges of substrate
US8580078B2 (en) 2007-01-26 2013-11-12 Lam Research Corporation Bevel etcher with vacuum chuck
US9053925B2 (en) 2007-01-26 2015-06-09 Lam Research Corporation Configurable bevel etcher
US10832923B2 (en) 2007-01-26 2020-11-10 Lam Research Corporation Lower plasma-exclusion-zone rings for a bevel etcher
US10811282B2 (en) 2007-01-26 2020-10-20 Lam Research Corporation Upper plasma-exclusion-zone rings for a bevel etcher
US7943007B2 (en) 2007-01-26 2011-05-17 Lam Research Corporation Configurable bevel etcher
US10629458B2 (en) 2007-01-26 2020-04-21 Lam Research Corporation Control of bevel etch film profile using plasma exclusion zone rings larger than the wafer diameter
US20080179297A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Bevel etcher with gap control
US7858898B2 (en) 2007-01-26 2010-12-28 Lam Research Corporation Bevel etcher with gap control
US20080182412A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Configurable bevel etcher
US20080179010A1 (en) * 2007-01-26 2008-07-31 Lam Research Corporation Bevel etcher with vacuum chuck
US8721908B2 (en) 2007-01-26 2014-05-13 Lam Research Corporation Bevel etcher with vacuum chuck
US9281166B2 (en) 2007-02-02 2016-03-08 Lam Research Corporation Plasma processing chamber for bevel edge processing
WO2008097996A1 (en) * 2007-02-08 2008-08-14 Lam Research Corporation Bevel clean device
US20080190448A1 (en) * 2007-02-08 2008-08-14 Lam Research Corporation Bevel clean device
US8137501B2 (en) 2007-02-08 2012-03-20 Lam Research Corporation Bevel clean device
WO2008109239A1 (en) * 2007-03-05 2008-09-12 Lam Research Corporation Edge electrodes with variable power
WO2008109240A1 (en) * 2007-03-05 2008-09-12 Lam Research Corporation Edge electrodes with dielectric covers
JP2010520646A (en) * 2007-03-05 2010-06-10 ラム リサーチ コーポレーション Edge electrode with dielectric cover
US8440051B2 (en) * 2007-06-14 2013-05-14 Lam Research Corporation Plasma processing chamber for bevel edge processing
US20080311758A1 (en) * 2007-06-14 2008-12-18 Lam Research Corporation Methods of and apparatus for protecting a region of process exlusion adjacent to a region of process performance in a process chamber
US20110180212A1 (en) * 2007-06-14 2011-07-28 Bailey Iii Andrew D Plasma Processing Chamber for Bevel Edge Processing
US8268116B2 (en) 2007-06-14 2012-09-18 Lam Research Corporation Methods of and apparatus for protecting a region of process exclusion adjacent to a region of process performance in a process chamber
US8563619B2 (en) 2007-06-28 2013-10-22 Lam Research Corporation Methods and arrangements for plasma processing system with tunable capacitance
WO2009006072A2 (en) * 2007-06-28 2009-01-08 Lam Research Corporation Methods and arrangements for plasma processing system with tunable capacitance
WO2009006072A3 (en) * 2007-06-28 2009-03-05 Lam Res Corp Methods and arrangements for plasma processing system with tunable capacitance
US20090223810A1 (en) * 2007-06-28 2009-09-10 Rajinder Dhindsa Methods and arrangements for plasma processing system with tunable capacitance
WO2009085238A1 (en) * 2007-12-27 2009-07-09 Lam Research Corporation Copper discoloration prevention following bevel etch process
US20090170334A1 (en) * 2007-12-27 2009-07-02 Tong Fang Copper Discoloration Prevention Following Bevel Etch Process
US20130062321A1 (en) * 2008-02-08 2013-03-14 Rajinder Dhindsa Apparatus for Changing Area Ratio In A Plasma Processing System
US10161042B2 (en) * 2008-02-08 2018-12-25 Lam Research Corporation Apparatus for changing area ratio in a plasma processing system
US9136105B2 (en) * 2008-06-30 2015-09-15 United Microelectronics Corp. Bevel etcher
US9613796B2 (en) 2008-06-30 2017-04-04 United Microelectronics Corp. Method of flattening a wafer
US20090325382A1 (en) * 2008-06-30 2009-12-31 Tai-Heng Yu Bevel etcher and the related method of flattening a wafer
US8349126B2 (en) * 2009-02-24 2013-01-08 Samsung Electronics Co., Ltd. Apparatus for etching edge of wafer
US20100212833A1 (en) * 2009-02-24 2010-08-26 Chong-Kwang Chang Apparatus for Etching Edge of Wafer
US20130098390A1 (en) * 2011-10-25 2013-04-25 Infineon Technologies Ag Device for processing a carrier and a method for processing a carrier
US9184030B2 (en) 2012-07-19 2015-11-10 Lam Research Corporation Edge exclusion control with adjustable plasma exclusion zone ring
US11251019B2 (en) * 2016-12-15 2022-02-15 Toyota Jidosha Kabushiki Kaisha Plasma device
US11315767B2 (en) 2017-09-25 2022-04-26 Toyota Jidosha Kabushiki Kaisha Plasma processing apparatus
US10566181B1 (en) * 2018-08-02 2020-02-18 Asm Ip Holding B.V. Substrate processing apparatuses and substrate processing methods
US20210166910A1 (en) * 2019-12-02 2021-06-03 Asm Ip Holding B.V. Substrate support plate, substrate processing apparatus including the same, and substrate processing method
US20210180188A1 (en) * 2019-12-12 2021-06-17 Asm Ip Holding B.V. Substrate support plate, substrate processing apparatus including the same, and substrate processing method

Also Published As

Publication number Publication date
AU2002253689A1 (en) 2003-09-16
KR100442194B1 (en) 2004-07-30
KR20030072520A (en) 2003-09-15
TW200304183A (en) 2003-09-16
TWI230415B (en) 2005-04-01
JP4152895B2 (en) 2008-09-17
JP2005519469A (en) 2005-06-30
WO2003075333A1 (en) 2003-09-12

Similar Documents

Publication Publication Date Title
US20050178505A1 (en) Electrode for dry etching a wafer
KR100738850B1 (en) Multiple stage cleaning for plasma etching chambers
US6136211A (en) Self-cleaning etch process
US9208997B2 (en) Method of etching copper layer and mask
KR101526020B1 (en) Plasma processing chamber and method for cleaning bevel edge of substrate and chamber interior of the same
US6372637B2 (en) Method for making semiconductor devices having gradual slope contacts
US6852243B2 (en) Confinement device for use in dry etching of substrate surface and method of dry etching a wafer surface
JP3137682B2 (en) Method for manufacturing semiconductor device
JP4860087B2 (en) Etching method
US6514378B1 (en) Method for improving uniformity and reducing etch rate variation of etching polysilicon
US7700494B2 (en) Low-pressure removal of photoresist and etch residue
KR100676206B1 (en) Cleaning method of processing chamber in semiconductor device manufacturing apparatus
US5849641A (en) Methods and apparatus for etching a conductive layer to improve yield
JPH06177092A (en) Manufacture of semiconductor device
KR100838502B1 (en) Method of producing semiconductor device
US7094698B2 (en) Method for dry etching a semiconductor wafer
US7604750B2 (en) Method for fabricating semiconductor device
JP3362093B2 (en) How to remove etching damage
KR20160003624A (en) Etching method
JPH09199484A (en) Manufacture of semiconductor device
JPH11251292A (en) Method and apparatus for treating with halogen-containing gas
JP2010118418A (en) Method of cleaning plasma processing device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION