US20060001155A1 - Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages - Google Patents

Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages Download PDF

Info

Publication number
US20060001155A1
US20060001155A1 US11/219,135 US21913505A US2006001155A1 US 20060001155 A1 US20060001155 A1 US 20060001155A1 US 21913505 A US21913505 A US 21913505A US 2006001155 A1 US2006001155 A1 US 2006001155A1
Authority
US
United States
Prior art keywords
semiconductor device
lead
leads
bottom edge
package
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/219,135
Inventor
Larry Kinsman
Walter Moden
Warren Farnworth
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/219,135 priority Critical patent/US20060001155A1/en
Publication of US20060001155A1 publication Critical patent/US20060001155A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/301Assembling printed circuits with electric components, e.g. with resistor by means of a mounting structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/107Indirect electrical connections, e.g. via an interposer, a flexible substrate, using TAB
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10431Details of mounted components
    • H05K2201/10439Position of a single component
    • H05K2201/10454Vertically mounted
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10696Single-in-line [SIL] package
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S83/00Cutting
    • Y10S83/929Particular nature of work or product
    • Y10S83/942Contact pin of electrical component
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49121Beam lead frame or beam lead device
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49133Assembling to base an electrical component, e.g., capacitor, etc. with component orienting
    • Y10T29/49135Assembling to base an electrical component, e.g., capacitor, etc. with component orienting and shaping, e.g., cutting or bending, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49147Assembling terminal to base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53174Means to fasten electrical component to wiring board, base, or substrate
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53174Means to fasten electrical component to wiring board, base, or substrate
    • Y10T29/53178Chip component

Definitions

  • the present invention relates to vertically mountable semiconductor devices and devices which orient semiconductor devices perpendicularly relative to a carrier substrate.
  • this invention relates to vertical surface mount package assemblies and alignment devices for biasing leads of the semiconductor device against terminals on a carrier substrate to establish and maintain electrical communication therebetween.
  • the present invention also relates to vertical surface mount packages with low impedance and to user-upgradable, vertical surface mount package assemblies.
  • Vertical surface mount packages are known in the art. When compared with traditional, horizontally mountable semiconductor packages and horizontally oriented multi-chip packages, many vertical surface mount packages have a superior ability to transfer heat. Vertical surface mount packages also consume less area on a carrier substrate than a horizontally mounted package of the same size. Thus, many skilled individuals in the semiconductor industry are finding vertical surface mount packages more desirable than their traditional, horizontally mountable counterparts.
  • Exemplary vertical surface mount packages are disclosed in the following U.S. Pat. No. Re. 34,794 (the “'794 patent”), issued to Warren M. Farnworth on Nov. 22, 1994; U.S. Pat. No. 5,444,304 (the “'304 patent”), issued to Kouija Hara and Jun Tanabe on Aug. 22, 1995; U.S. Pat. No. 5,450,289, issued to Yooung D. Kweon and Min C. An on Sep. 12, 1995; U.S. Pat. No. 5,451,815, issued to Norio Taniguchi et al. on Sep. 19, 1995; U.S. Pat. No. 5,592,019, issued to Tetsuya Ueda et al. on Jan. 7, 1997; and U.S. Pat. No. 5,635,760, issued to Toru Ishikawa on Jun. 3, 1997.
  • the '794 patent discloses a vertical surface mount package having a gull-wing, zig-zag, in-line lead configuration and a mechanism for mounting the package to a printed circuit board (PCB) or other carrier substrate.
  • PCB printed circuit board
  • the '304 patent describes a vertical surface mount package which has integrally formed fins radiating therefrom.
  • the fins of that device facilitate the dissipation of heat away from the device.
  • the semiconductor device is electrically connected to the package's leads by wire bonding.
  • the leads of that vertical surface mount package which extend therefrom in an in-line configuration, are mountable to the terminals of a carrier substrate by soldering.
  • Vertical surface mount package sockets are also known in the art. Vertical surface mount package sockets support one or more vertical surface mount packages relative to a carrier substrate. Exemplary devices are disclosed in U.S. Pat. No. 5,619,067 (the “'067 patent”), which issued to Goh J. Sua and Chan M. Yu on Apr. 8, 1997, and U.S. Pat. No. 5,644,161 (the “'161 patent”), which issued to Carmen D. Bums on Jul. 1, 1997. The '161 patent does not describe the platform shown therein in any detail.
  • the '067 patent discloses a mechanism for vertically mounting a plurality of vertical surface mount packages onto a carrier substrate.
  • a plurality of vertical surface mount packages is installed upside-down within a cover and against one another in a side-by-side arrangement.
  • the cover is then inverted and attached to the carrier substrate. Clips on each side of the cover insert through and engage an edge of holes formed through the carrier substrate. The downward force of the cover on the vertical surface mount packages forces the leads against the corresponding contacts on the carrier substrate, creating electrical contact therebetween.
  • the cover of the '067 patent is somewhat undesirable for several reasons.
  • the vertical surface mount packages illustrated by that patent have conventional, long, bent leads. Such long leads tend to increase the impedance of such vertical surface mount packages.
  • the cover, as described includes no mechanism for aligning the devices so that the corresponding leads and carrier substrate contacts match up to each other.
  • the only alignment mechanism described by the '067 patent is the two clips on the cover and the corresponding crude holes formed through the carrier substrate.
  • the cover device of the '067 patent must be filled to capacity with vertical surface mount packages.
  • the illustrated clip-hole attachment mechanism also seems inadequate for establishing and maintaining an adequate interference contact between the vertical surface mount package leads and the carrier substrate contacts.
  • a vertical surface mount package alignment and attachment device which transfers heat away from the vertical surface mount package and establishes and maintains adequate electrical connections between a vertical surface mount package and a carrier substrate is also needed.
  • the vertically mountable semiconductor device assembly of the present invention includes very short stub contacts, which impart it with low impedance.
  • the assembly of the present invention includes an alignment device, which exerts consistent downward force upon all of the vertically mountable semiconductor devices disposed therein to establish and maintain an electrical connection between the vertically mountable semiconductor device(s) and the carrier substrate.
  • Vertically mountable semiconductor devices are readily removable from and reinstallable in the alignment device, making the device user-upgradable.
  • An embodiment of the system of the present invention includes a vertically mountable semiconductor device and an alignment device which attaches the vertically mountable semiconductor device to a carrier substrate.
  • the alignment device of the present invention includes one or more receptacles formed therethrough, each of which receives and aligns at least one vertically mountable semiconductor device.
  • the alignment device also includes a mechanism, which is referred to as a contact element, for biasing the vertically mountable semiconductor device(s) disposed within the receptacle(s) against the carrier substrate.
  • a preferred contact element is a cover which exerts constant force on the vertically mountable semiconductor device to establish and maintain a connection with a carrier substrate.
  • a preferred engagement mechanism releasably engages the vertically mountable semiconductor device(s) that has been inserted into the alignment device receptacle(s).
  • the alignment device is mounted to a carrier substrate, one or more vertically mountable semiconductor devices are inserted into the receptacle(s) thereof, and the contact element engages the vertically mountable semiconductor device(s), exerting downward force thereon to establish and maintain an electrical connection between stub contacts on the vertically mountable semiconductor device(s) and corresponding terminals on the carrier substrate. Disengagement of the contact element facilitates the ready removal of the vertically mountable semiconductor device(s) from the alignment device. Consequently, each vertically mountable semiconductor device is readily removable from the receptacle and may also be readily replaced therein.
  • a vertically mountable semiconductor device which may be used in the system of the present invention has a plurality of short stub contacts extending therefrom.
  • the lead length is less than about one millimeter (mm). More preferably, the lead length is less than about one-half (1 ⁇ 2) mm. Shorter lead lengths of about 10 mils or less are even more preferred due to the decrease in impedance as lead length decreases. Thus, it is a consequent advantage that vertically mountable semiconductor devices which are useful in the system of the present invention have reduced impedance.
  • the present invention also includes a method for fabricating the vertically mountable semiconductor device and a method for modifying existing vertical surface mount packages to manufacture the vertically mountable semiconductor device of the present invention.
  • a computer which includes the vertically mountable semiconductor device of the present invention is also within the scope of the invention.
  • FIG. 1 a is a perspective assembly view of a first embodiment of the vertically mountable semiconductor device assembly according to the present invention
  • FIG. 1 b is a frontal perspective view of the vertically mountable semiconductor device assembly of FIG. 1 a, showing the cover disposed on the alignment device;
  • FIG. 2 is a frontal perspective view of a vertically mountable semiconductor device that is useful in the assembly of FIG. 1 a;
  • FIGS. 3 a through 3 c are cross-sectional views of exemplary alignment device-cover combinations that are useful in the assembly of FIG. 1 a, which illustrate various embodiments of the alignment device, the cover, the electrical connection of package stub contacts to carrier substrate terminals, and the attachment of the alignment device to the carrier substrate;
  • FIGS. 4 a through 4 c are cross-sectional views of exemplary alignment device-cover combinations that are useful in the assembly of FIG. 1 a, which illustrate various mechanisms for securing the cover to the alignment device;
  • FIG. 4 d is a frontal perspective view of a cover and alignment device that includes another variation of a mechanism for securing the cover to the alignment device;
  • FIG. 5 is a frontal perspective view of another variation of the cover that includes a heat sink mechanism thereon;
  • FIG. 6 is a frontal perspective view of another variation of the alignment device that includes a plurality of package receptacles.
  • FIG. 7 is a schematic representation of the vertically mountable semiconductor device assembly in a computer.
  • a vertically mountable semiconductor device assembly includes a vertically mountable semiconductor device 10 , an alignment device 20 , and a cover 30 , which is also referred to as a contact element.
  • Alignment device 20 attaches to a carrier substrate 40 by a substrate attachment mechanism 25 .
  • cover 30 is disposable over alignment device 20 .
  • cover 30 is removable from and replaceable upon alignment device 20 in order to permit a user to upgrade the vertically mountable semiconductor devices 10 installed within the alignment device 20 .
  • FIG. 2 depicts a vertically mountable semiconductor device 10 according to the present invention, which includes a cover 14 that encloses an integrated circuit die 11 , a bottom edge 16 on the cover, and a plurality of stub contacts 12 a, 12 b, 12 c, etc. extending from the bottom edge.
  • stub contacts 12 a, 12 b, 12 c, etc. extend perpendicular to bottom edge 16 .
  • At least a portion of stub contacts 12 a, 12 b, 12 c, etc. are electrically connected to bond pads 15 on integrated circuit die 11 .
  • the bond pads 15 are electrically connected 17 , also shown in phantom, to the stub contacts 12 a, 12 b, 12 c, etc.
  • Stub contacts 12 a, 12 b, 12 c, etc. are manufactured from materials which are known in the art, including, without limitation, copper alloys, iron-nickel (Fe—Ni) alloys, and iron-nickel-cobalt (Fe—Ni—Co) alloys.
  • Typical leads have a thickness of about 4 mils to about 10 mils. As a result of their materials and thinness, typical semiconductor leads are compliant. Due to the compliance of typical semiconductor leads, stub contacts 12 a, 12 b, 12 c, etc.
  • stub contacts 12 a, 12 b, 12 c, etc. extend from cover 14 a length of less than about 1 mm. More preferably, stub contacts 12 extend from cover 14 a length of less than about one-half (1 ⁇ 2) mm. Even more preferred are stub contact 12 lengths of about 10 mils or less.
  • the relatively short length of stub contacts 12 a, 12 b, 12 c, etc. reduces the amount of impedance that is generated thereby and increases the overall speed of the device of which they are a part, relative to many vertical surface mount packages in the prior art.
  • Vertically mountable semiconductor device 10 has a standardized number of stub contacts 12 a, 12 b, 12 c, etc., which are spaced apart from one another at a standardized pitch, and which may be positioned at a specific location relative to a center line 18 of the vertically mountable semiconductor device 10 , or relative to any other landmark on the vertically mountable semiconductor device 10 , such as a side thereof.
  • the number and pitch of stub contacts 12 may be nonstandardized.
  • Vertically mountable semiconductor device 10 may be packaged by methods which are known in the art. However, the leads of many vertical surface mount packages in the prior art are trimmed to a desired length, then bent to a desired shape. In comparison, stub contacts 12 a, 12 b, 12 c, etc., of vertically mountable semiconductor device 10 are merely trimmed to a short length. Thus, at least one step is eliminated from the packaging process, which reduces the overall manufacturing cost of the vertically mountable semiconductor device of the present invention relative to other vertical surface mount packages in the prior art. Additionally, due to the reduced length of stub contacts 12 a, 12 b, 12 c, etc. relative to such devices, less material is required to form each lead, further reducing the cost of vertically mountable semiconductor device 10 .
  • a vertically mountable semiconductor device which has longer leads and/or bent leads, including many vertical surface mount packages in the prior art, may also be used in the assembly of the present invention.
  • alignment device 20 includes one or more receptacles 26 defined by an alignment device body 24 .
  • receptacles 26 extend completely through alignment device 20 .
  • Receptacle 26 orients vertically mountable semiconductor device 10 vertically with respect to carrier substrate 40 and aligns stub contacts 12 a, 12 b, 12 c, etc. relative to their respective terminals (not shown) on the carrier substrate.
  • the shape and size of receptacle 26 facilitates the insertion and alignment of vertically mountable semiconductor device 10 .
  • receptacle 26 is slightly larger than vertically mountable semiconductor device 10 .
  • the vertically mountable semiconductor device 10 may include a guide which corresponds to a guide in the alignment device receptacle 26 .
  • the guide aligns stub contacts 12 a, 12 b, 12 c, etc. with respect to their corresponding terminals (not shown) on carrier substrate 40 .
  • alignment device 20 is thin-walled in order to conserve area or “real estate” on carrier substrate 40 .
  • a preferred alignment device 20 material such as ceramic, glass, copper, aluminum or another “heat sink” material, has good thermal conductivity properties.
  • alignment device 20 may be manufactured from materials such as plastics and epoxy resins.
  • cover 30 is made from the same material as alignment device 20 .
  • alignment device 20 is attached to carrier substrate 40 with a substrate attachment mechanism 25 .
  • a substrate attachment mechanism 25 is a layer of z-axis elastomer.
  • other mechanisms which are known in the art are useful for attaching alignment device 20 to carrier substrate 40 , including, without limitation, screws, epoxies, acrylics, tabs and adhesives.
  • FIGS. 3 a through 3 c illustrate various embodiments of covers and alignment devices according to another aspect of the present invention.
  • FIG. 3 a shows a first variation of an alignment device 20 which includes a receptacle 26 extending therethrough. The height of receptacle 26 is slightly less than that of a vertically mountable semiconductor device 10 insertable therein.
  • the cover 30 exerts a downward force on vertically mountable semiconductor device 10 to establish and maintain an electrical contact between stub contacts 12 and their corresponding terminals 42 on carrier substrate 40 .
  • FIG. 3 a shows a first variation of an alignment device 20 which includes a receptacle 26 extending therethrough. The height of receptacle 26 is slightly less than that of a vertically mountable semiconductor device 10 insertable therein.
  • the cover 30 exerts a downward force on vertically mountable semiconductor device 10 to establish and maintain an electrical contact between stub contacts 12 and their corresponding terminals 42 on carrier substrate 40 .
  • 3 a also illustrates a substrate attachment mechanism 25 , here, a thin layer of a z-axis elastomer, which secures alignment device 20 to carrier substrate 40 , and through which an electrical connection is established between stub contacts 12 and terminals 42 .
  • a substrate attachment mechanism 25 here, a thin layer of a z-axis elastomer, which secures alignment device 20 to carrier substrate 40 , and through which an electrical connection is established between stub contacts 12 and terminals 42 .
  • FIG. 3 b depicts second variations of an alignment device 20 ′ and a cover 30 ′ that are useful in the present invention.
  • the receptacles 26 ′ of alignment device 20 ′ have about the same or a greater height than that of a vertically mountable semiconductor device 10 insertable therein.
  • Cover 30 ′ includes a depressor component 36 ′, which exerts adequate downward force on vertically mountable semiconductor device 10 to establish and maintain an electrical connection between stub contacts 12 and their respective terminals 42 .
  • Depressor component 36 ′ is a short downward extension of cover 30 ′ which is adapted to insert into receptacle 26 ′ and apply a constant downward force on vertically mountable semiconductor device 10 .
  • alignment device 20 ′ may be secured to carrier substrate 40 with a thin layer of z-axis elastomer or other substrate attachment mechanism 25 .
  • FIG. 3 c shows a third variation of an alignment device 20 ′′ and a cover 30 ′′, which are substantially the same as the alignment device and cover described above in reference to FIG. 3 a.
  • the assembly shown in FIG. 3 c lacks a z-axis elastomer.
  • alignment device 20 ′′ is attached to carrier substrate 40 with an attachment mechanism 25 ′′ which may include, but is not limited to, screws, epoxies and adhesive materials.
  • the downward force of cover 30 ′′ on a vertically mountable semiconductor device 10 which has been inserted into receptacle 26 ′′ establishes and maintains an interference fit between stub contacts 12 , which extend from the vertically mountable semiconductor device 10 , and their respective terminals 42 on carrier substrate 40 .
  • the downward force of cover 30 ′′ on vertically mountable semiconductor device 10 establishes and maintains electrical connections between each of the stub contacts 12 and its corresponding terminal 42 .
  • FIGS. 4 a through 4 d illustrate various exemplary alignment device-cover combinations and their respective securing mechanisms.
  • FIG. 4 a shows a preferred configuration of an alignment device 420 and its complementary cover 430 .
  • the top 428 of alignment device 420 is adapted to receive and engage cover 430 .
  • the top 428 of alignment device 420 is recessed around the entire perimeter thereof.
  • a shoulder 427 which extends around the entire perimeter of alignment device 420 , separates recessed top 428 from the remainder of the alignment device.
  • Cover 430 includes a downwardly extending perimeter, which is referred to as lip 432 .
  • lip 432 is shaped complementarily to recessed top 428 of alignment device 420 .
  • Lip 432 defines a receptacle 435 in cover 430 , which is adapted to receive the top 428 of alignment device 420 .
  • Lip 432 also includes a bottom edge 436 (see FIG. 4 a ), which rests upon shoulder 427 of alignment device 420 as cover 430 is disposed on the alignment device. As cover 430 is placed over top 428 of alignment device 420 , the top of the alignment device is inserted into receptacle 435 of the cover. Preferably, when cover 430 is disposed on alignment device 420 , the outer surfaces of the sides of the alignment device and the cover are flush.
  • a first variation of a cover engagement mechanism 429 and its corresponding alignment device engagement mechanism 434 are shown.
  • Recessed top 428 of alignment device 420 includes a horizontal, elongate groove 429 (the cover engagement mechanism) formed therein.
  • On cover 430 one or more ridges 434 (the alignment device engagement mechanism), which are complementary to groove 429 , extend slightly into receptacle 435 from the inner surface of lip 432 .
  • Ridge 434 is preferably manufactured from a compressible, resilient material such as polyurethane, silicone rubber, latex, or other resilient thermoplastic material.
  • ridge 434 compresses as it is forced downward along the recessed top 428 of the alignment device.
  • the ridge expands to substantially its original shape and size to secure itself into the groove and secure cover 430 to alignment device 420 .
  • sufficient upward force must be applied to the cover to compress ridge 434 and pull it from groove 429 .
  • FIG. 4 b illustrates a second variation of a cover engagement mechanism 429 ′ and its corresponding alignment device engagement mechanism 434 ′.
  • Alignment device engagement mechanism 434 ′ includes a plurality of protrusions which extends downwardly from lip 432 ′ of cover 430 ′.
  • Cover engagement mechanism 429 ′ includes a plurality of receptacles which opens through shoulder 427 ′ and extends downward through the lower portion of alignment device 420 ′. The receptacles of cover engagement mechanism 429 ′ align with and are complementary to protrusions 434 ′.
  • protrusions 434 ′ are inserted into the receptacles of cover engagement mechanism 429 ′, they mate with the receptacles and are secured thereby, securing cover 430 ′ to alignment device 420 ′.
  • FIG. 4 c depicts a third variation of a mechanism for securing a cover 430 ′′ to an alignment device 420 ′′.
  • a plurality of bores 434 ′′ extends downward through lip 432 ′′ of cover 430 ′′.
  • bores 434 ′′ align with complementary downwardly extending bores 429 ′′ formed in the alignment device through shoulder 427 ′′.
  • a securing mechanism (not shown), such as a screw, a retaining pin, or another elongate fastener, is then inserted into each of cover bores 434 ′′ and their respective alignment device bores 429 ′′ and secured within the alignment device bores to secure cover 430 ′′ to alignment device 420 ′′.
  • securing element 134 is a resilient, outwardly forcible, integrally molded leaf spring which comprises a latch 135 near the bottom thereof.
  • Latch 135 faces inwardly relative to cover 130 .
  • a corresponding receptacle 129 formed in alignment device 120 receives latch 135 as cover 130 is placed over the alignment device.
  • securing element 134 is flexed outward until latch 135 reaches receptacle 129 .
  • latch 135 overlaps receptacle 129 securing element 134 snaps back to its relaxed state, securing the latch 135 within the receptacle 129 , thereby securing cover 130 to alignment device 120 .
  • Contact elements which establish and maintain a constant bias of the vertically mountable semiconductor device's stub contacts against their corresponding carrier substrate leads as the vertically mountable semiconductor device is disposed within an alignment device, other than a cover, are also contemplated as being within the scope of the invention.
  • Such contact elements include, but are not limited to, spring loaded devices, latches, levers and snap-fit-type bosses which are part of the alignment device or insertable therein, and which hold the vertically mountable semiconductor device within the alignment device receptacle.
  • Alternative contact elements may apply downward force to the top of a vertically mountable semiconductor device or engage a portion of the vertically mountable semiconductor device to exert a downward force thereupon.
  • FIG. 5 illustrates a cover 530 which includes a heat sink 532 thereon.
  • the cover may be made from a heat sink material.
  • FIG. 6 illustrates an alternative variation 620 of the alignment device, which includes a plurality of receptacles 626 a, 626 b, 626 c, etc. defined thereby in a serial arrangement.
  • Other variations of the alignment device may include only one receptacle or a plurality of receptacles in a matrix-type arrangement.
  • some of the receptacles may remain empty so that the computer or other device within which the assembly of the present invention is installed may be upgraded in the future by inserting additional vertically mountable semiconductor devices into the empty receptacles.
  • each of the receptacles of such multi-receptacle alignment devices may include a vertically mountable semiconductor device.
  • FIG. 7 depicts a computer 700 which includes a carrier substrate 710 therein.
  • Alignment device 20 which includes one or more vertically mountable semiconductor devices (not shown) disposed therein, is attached to carrier substrate 710 .
  • a cover 30 is disposed over alignment device 20 to establish and maintain an electrical connection between the vertically mountable semiconductor device(s) and carrier substrate 710 .
  • the vertically mountable semiconductor device(s) is (are) operatively incorporated into computer 700 .
  • alignment device 20 is mounted to carrier substrate 40 with an attachment mechanism 25 .
  • One or more vertically mountable semiconductor devices 10 are inserted into receptacle(s) 26 of alignment device 20 .
  • a contact element, such as cover 30 is disposed against vertically mountable semiconductor device(s) 10 to bias the vertically mountable semiconductor devices against carrier substrate 40 .
  • Cover 30 exerts sufficient force on vertically mountable semiconductor device(s) 10 to establish and maintain an electrical connection between stub contacts 12 and their corresponding terminals (not shown) on carrier substrate 40 . Disengagement of cover 30 facilitates the ready removal of the vertically mountable semiconductor device(s) 10 from alignment device 20 . Consequently, each vertically mountable semiconductor device 10 is readily removable from receptacle 26 and may also be readily replaced therein.
  • the vertically mountable semiconductor device and alignment device of the present invention provide several advantages over many vertically mountable semiconductor devices in the prior art.
  • the vertically mountable semiconductor device includes short stub contacts. Consequently, the vertically mountable semiconductor device has relatively low impedance when compared with many vertically mountable semiconductor devices in the prior art.
  • the alignment device and removable cover of the present invention establish an electrical connection between a vertically mountable semiconductor device and a carrier substrate. Such electrical connections are preferably made by a z-axis elastomer or interference fit, both of which are readily disconnected.
  • the assembly of the present invention is readily user-upgradable.
  • vertically mountable semiconductor devices are readily installable within the alignment device, and a cover or other mechanism forces the vertically mountable semiconductor device against a carrier substrate to effect an operative connection between the vertically mountable semiconductor device and the carrier substrate.
  • the assembly establishes and maintains adequate electrical connections between the vertically mountable semiconductor device and the carrier substrate.

Abstract

A semiconductor device package including leads with substantially planar exposed portions extending from a bottom edge of the package. The exposed portions of the leads may comprise stub contacts extending perpendicularly from the bottom edge. The exposed portions of the leads may be substantially rigid or nondeformable. A complementary alignment device that may be used with the semiconductor device package may include a receptacle for receiving the semiconductor device package.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of application Ser. No. 10/352,698, filed Jan. 27, 2003, pending, which application is a continuation of application Ser. No. 09/873,869, filed Jun. 4, 2001, now U.S. Pat. No. 6,512,290, issued Jan. 28, 2003, which is a continuation of application Ser. No. 09/416,357, filed Oct. 12, 1999, now U.S. Pat. No. 6,265,773, issued Jul. 24, 2001, which is a continuation of application Ser. No. 09/002,160, filed Dec. 31, 1997, now U.S. Pat. No. 6,342,731, issued Jan. 29, 2002.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to vertically mountable semiconductor devices and devices which orient semiconductor devices perpendicularly relative to a carrier substrate. In particular, this invention relates to vertical surface mount package assemblies and alignment devices for biasing leads of the semiconductor device against terminals on a carrier substrate to establish and maintain electrical communication therebetween. The present invention also relates to vertical surface mount packages with low impedance and to user-upgradable, vertical surface mount package assemblies.
  • 2. State of the Art
  • Vertical surface mount packages are known in the art. When compared with traditional, horizontally mountable semiconductor packages and horizontally oriented multi-chip packages, many vertical surface mount packages have a superior ability to transfer heat. Vertical surface mount packages also consume less area on a carrier substrate than a horizontally mounted package of the same size. Thus, many skilled individuals in the semiconductor industry are finding vertical surface mount packages more desirable than their traditional, horizontally mountable counterparts.
  • Exemplary vertical surface mount packages are disclosed in the following U.S. Pat. No. Re. 34,794 (the “'794 patent”), issued to Warren M. Farnworth on Nov. 22, 1994; U.S. Pat. No. 5,444,304 (the “'304 patent”), issued to Kouija Hara and Jun Tanabe on Aug. 22, 1995; U.S. Pat. No. 5,450,289, issued to Yooung D. Kweon and Min C. An on Sep. 12, 1995; U.S. Pat. No. 5,451,815, issued to Norio Taniguchi et al. on Sep. 19, 1995; U.S. Pat. No. 5,592,019, issued to Tetsuya Ueda et al. on Jan. 7, 1997; and U.S. Pat. No. 5,635,760, issued to Toru Ishikawa on Jun. 3, 1997.
  • The '794 patent discloses a vertical surface mount package having a gull-wing, zig-zag, in-line lead configuration and a mechanism for mounting the package to a printed circuit board (PCB) or other carrier substrate. The force with which the package mounts to the carrier substrate establishes a tight interference contact between the package's leads and their corresponding terminals on the carrier substrate.
  • The '304 patent describes a vertical surface mount package which has integrally formed fins radiating therefrom. The fins of that device facilitate the dissipation of heat away from the device. The semiconductor device is electrically connected to the package's leads by wire bonding. The leads of that vertical surface mount package, which extend therefrom in an in-line configuration, are mountable to the terminals of a carrier substrate by soldering.
  • However, many of the vertical surface mount packages in the prior art are somewhat undesirable from the standpoint that they permanently attach to a carrier substrate. Thus, those vertical surface mount packages are not readily user-upgradable. Moreover, many prior art vertical surface mount packages include relatively long leads, which tend to increase the impedance of the leads and reduce the overall speed of systems of which they are a part. Similarly, the wire bonding typically used in many vertical surface mount packages increases the impedance and reduces the overall speed of such devices. As the speed of operation of semiconductor devices increases, more heat is generated by the semiconductor device, requiring greater heat transfer. Similarly, as the speed of operation of semiconductor devices increases, it is important to decrease the length of the leads regarding circuitry connecting the semiconductor device to other components and thereby decrease the impedance of the leads to increase the responsiveness of the semiconductor device.
  • Vertical surface mount package sockets are also known in the art. Vertical surface mount package sockets support one or more vertical surface mount packages relative to a carrier substrate. Exemplary devices are disclosed in U.S. Pat. No. 5,619,067 (the “'067 patent”), which issued to Goh J. Sua and Chan M. Yu on Apr. 8, 1997, and U.S. Pat. No. 5,644,161 (the “'161 patent”), which issued to Carmen D. Bums on Jul. 1, 1997. The '161 patent does not describe the platform shown therein in any detail.
  • The '067 patent discloses a mechanism for vertically mounting a plurality of vertical surface mount packages onto a carrier substrate. A plurality of vertical surface mount packages is installed upside-down within a cover and against one another in a side-by-side arrangement. The cover is then inverted and attached to the carrier substrate. Clips on each side of the cover insert through and engage an edge of holes formed through the carrier substrate. The downward force of the cover on the vertical surface mount packages forces the leads against the corresponding contacts on the carrier substrate, creating electrical contact therebetween.
  • The cover of the '067 patent is somewhat undesirable for several reasons. First, the vertical surface mount packages illustrated by that patent have conventional, long, bent leads. Such long leads tend to increase the impedance of such vertical surface mount packages. Second, the cover, as described, includes no mechanism for aligning the devices so that the corresponding leads and carrier substrate contacts match up to each other. The only alignment mechanism described by the '067 patent is the two clips on the cover and the corresponding crude holes formed through the carrier substrate. Further, in order to effectively position the vertical surface mount packages and maintain adequate electrical contact between the vertical surface mount packages and the carrier substrate, the cover device of the '067 patent must be filled to capacity with vertical surface mount packages. The illustrated clip-hole attachment mechanism also seems inadequate for establishing and maintaining an adequate interference contact between the vertical surface mount package leads and the carrier substrate contacts.
  • What is needed is a low impedance, vertical surface mount package which is readily removable from and reinstallable upon a carrier substrate. A vertical surface mount package alignment and attachment device which transfers heat away from the vertical surface mount package and establishes and maintains adequate electrical connections between a vertical surface mount package and a carrier substrate is also needed.
  • SUMMARY OF THE INVENTION
  • The vertically mountable semiconductor device assembly of the present invention includes very short stub contacts, which impart it with low impedance. The assembly of the present invention includes an alignment device, which exerts consistent downward force upon all of the vertically mountable semiconductor devices disposed therein to establish and maintain an electrical connection between the vertically mountable semiconductor device(s) and the carrier substrate. Vertically mountable semiconductor devices are readily removable from and reinstallable in the alignment device, making the device user-upgradable.
  • An embodiment of the system of the present invention includes a vertically mountable semiconductor device and an alignment device which attaches the vertically mountable semiconductor device to a carrier substrate. The alignment device of the present invention includes one or more receptacles formed therethrough, each of which receives and aligns at least one vertically mountable semiconductor device. The alignment device also includes a mechanism, which is referred to as a contact element, for biasing the vertically mountable semiconductor device(s) disposed within the receptacle(s) against the carrier substrate. A preferred contact element is a cover which exerts constant force on the vertically mountable semiconductor device to establish and maintain a connection with a carrier substrate. A preferred engagement mechanism releasably engages the vertically mountable semiconductor device(s) that has been inserted into the alignment device receptacle(s).
  • In use, the alignment device is mounted to a carrier substrate, one or more vertically mountable semiconductor devices are inserted into the receptacle(s) thereof, and the contact element engages the vertically mountable semiconductor device(s), exerting downward force thereon to establish and maintain an electrical connection between stub contacts on the vertically mountable semiconductor device(s) and corresponding terminals on the carrier substrate. Disengagement of the contact element facilitates the ready removal of the vertically mountable semiconductor device(s) from the alignment device. Consequently, each vertically mountable semiconductor device is readily removable from the receptacle and may also be readily replaced therein.
  • A vertically mountable semiconductor device which may be used in the system of the present invention has a plurality of short stub contacts extending therefrom. Preferably, the lead length is less than about one millimeter (mm). More preferably, the lead length is less than about one-half (½) mm. Shorter lead lengths of about 10 mils or less are even more preferred due to the decrease in impedance as lead length decreases. Thus, it is a consequent advantage that vertically mountable semiconductor devices which are useful in the system of the present invention have reduced impedance.
  • The present invention also includes a method for fabricating the vertically mountable semiconductor device and a method for modifying existing vertical surface mount packages to manufacture the vertically mountable semiconductor device of the present invention. A computer which includes the vertically mountable semiconductor device of the present invention is also within the scope of the invention.
  • Other advantages of the present invention will become apparent through a consideration of the appended drawings and the ensuing description.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 a is a perspective assembly view of a first embodiment of the vertically mountable semiconductor device assembly according to the present invention;
  • FIG. 1 b is a frontal perspective view of the vertically mountable semiconductor device assembly of FIG. 1 a, showing the cover disposed on the alignment device;
  • FIG. 2 is a frontal perspective view of a vertically mountable semiconductor device that is useful in the assembly of FIG. 1 a;
  • FIGS. 3 a through 3 c are cross-sectional views of exemplary alignment device-cover combinations that are useful in the assembly of FIG. 1 a, which illustrate various embodiments of the alignment device, the cover, the electrical connection of package stub contacts to carrier substrate terminals, and the attachment of the alignment device to the carrier substrate;
  • FIGS. 4 a through 4 c are cross-sectional views of exemplary alignment device-cover combinations that are useful in the assembly of FIG. 1 a, which illustrate various mechanisms for securing the cover to the alignment device;
  • FIG. 4 d is a frontal perspective view of a cover and alignment device that includes another variation of a mechanism for securing the cover to the alignment device;
  • FIG. 5 is a frontal perspective view of another variation of the cover that includes a heat sink mechanism thereon;
  • FIG. 6 is a frontal perspective view of another variation of the alignment device that includes a plurality of package receptacles; and
  • FIG. 7 is a schematic representation of the vertically mountable semiconductor device assembly in a computer.
  • DETAILED DESCRIPTION OF THE INVENTION
  • With reference to FIG. 1 a, a vertically mountable semiconductor device assembly according to the present invention includes a vertically mountable semiconductor device 10, an alignment device 20, and a cover 30, which is also referred to as a contact element. Alignment device 20 attaches to a carrier substrate 40 by a substrate attachment mechanism 25. As FIG. 1 b illustrates, cover 30 is disposable over alignment device 20. Preferably, cover 30 is removable from and replaceable upon alignment device 20 in order to permit a user to upgrade the vertically mountable semiconductor devices 10 installed within the alignment device 20.
  • FIG. 2 depicts a vertically mountable semiconductor device 10 according to the present invention, which includes a cover 14 that encloses an integrated circuit die 11, a bottom edge 16 on the cover, and a plurality of stub contacts 12 a, 12 b, 12 c, etc. extending from the bottom edge. Preferably, stub contacts 12 a, 12 b, 12 c, etc. extend perpendicular to bottom edge 16. At least a portion of stub contacts 12 a, 12 b, 12 c, etc. are electrically connected to bond pads 15 on integrated circuit die 11. The bond pads 15, shown in phantom, are electrically connected 17, also shown in phantom, to the stub contacts 12 a, 12 b, 12 c, etc. Stub contacts 12 a, 12 b, 12 c, etc. are manufactured from materials which are known in the art, including, without limitation, copper alloys, iron-nickel (Fe—Ni) alloys, and iron-nickel-cobalt (Fe—Ni—Co) alloys. Typical leads have a thickness of about 4 mils to about 10 mils. As a result of their materials and thinness, typical semiconductor leads are compliant. Due to the compliance of typical semiconductor leads, stub contacts 12 a, 12 b, 12 c, etc. are preferably very short and straight in order to reduce their tendency to buckle as a load is placed thereon. Preferably, stub contacts 12 a, 12 b, 12 c, etc. (collectively referred to as “stub contacts 12”) extend from cover 14 a length of less than about 1 mm. More preferably, stub contacts 12 extend from cover 14 a length of less than about one-half (½) mm. Even more preferred are stub contact 12 lengths of about 10 mils or less. Moreover, the relatively short length of stub contacts 12 a, 12 b, 12 c, etc. reduces the amount of impedance that is generated thereby and increases the overall speed of the device of which they are a part, relative to many vertical surface mount packages in the prior art.
  • Vertically mountable semiconductor device 10 has a standardized number of stub contacts 12 a, 12 b, 12 c, etc., which are spaced apart from one another at a standardized pitch, and which may be positioned at a specific location relative to a center line 18 of the vertically mountable semiconductor device 10, or relative to any other landmark on the vertically mountable semiconductor device 10, such as a side thereof. Alternatively, the number and pitch of stub contacts 12 may be nonstandardized.
  • Vertically mountable semiconductor device 10 may be packaged by methods which are known in the art. However, the leads of many vertical surface mount packages in the prior art are trimmed to a desired length, then bent to a desired shape. In comparison, stub contacts 12 a, 12 b, 12 c, etc., of vertically mountable semiconductor device 10 are merely trimmed to a short length. Thus, at least one step is eliminated from the packaging process, which reduces the overall manufacturing cost of the vertically mountable semiconductor device of the present invention relative to other vertical surface mount packages in the prior art. Additionally, due to the reduced length of stub contacts 12 a, 12 b, 12 c, etc. relative to such devices, less material is required to form each lead, further reducing the cost of vertically mountable semiconductor device 10.
  • Alternatively, a vertically mountable semiconductor device which has longer leads and/or bent leads, including many vertical surface mount packages in the prior art, may also be used in the assembly of the present invention.
  • Referring again to FIG. 1 a, alignment device 20 includes one or more receptacles 26 defined by an alignment device body 24. Preferably, receptacles 26 extend completely through alignment device 20. Receptacle 26 orients vertically mountable semiconductor device 10 vertically with respect to carrier substrate 40 and aligns stub contacts 12 a, 12 b, 12 c, etc. relative to their respective terminals (not shown) on the carrier substrate. Preferably, the shape and size of receptacle 26 facilitates the insertion and alignment of vertically mountable semiconductor device 10. Thus, receptacle 26 is slightly larger than vertically mountable semiconductor device 10. Alternatively, the vertically mountable semiconductor device 10 may include a guide which corresponds to a guide in the alignment device receptacle 26. Thus, as the vertically mountable semiconductor device 10 is inserted into the receptacle, the guide aligns stub contacts 12 a, 12 b, 12 c, etc. with respect to their corresponding terminals (not shown) on carrier substrate 40.
  • Preferably, alignment device 20 is thin-walled in order to conserve area or “real estate” on carrier substrate 40. A preferred alignment device 20 material, such as ceramic, glass, copper, aluminum or another “heat sink” material, has good thermal conductivity properties. Alternatively, alignment device 20 may be manufactured from materials such as plastics and epoxy resins. Preferably, cover 30 is made from the same material as alignment device 20.
  • As mentioned above, alignment device 20 is attached to carrier substrate 40 with a substrate attachment mechanism 25. As illustrated in FIG. 1 a, a preferred substrate attachment mechanism 25 is a layer of z-axis elastomer. However, other mechanisms which are known in the art are useful for attaching alignment device 20 to carrier substrate 40, including, without limitation, screws, epoxies, acrylics, tabs and adhesives.
  • FIGS. 3 a through 3 c illustrate various embodiments of covers and alignment devices according to another aspect of the present invention. FIG. 3 a shows a first variation of an alignment device 20 which includes a receptacle 26 extending therethrough. The height of receptacle 26 is slightly less than that of a vertically mountable semiconductor device 10 insertable therein. Thus, as a corresponding first variation of a cover 30 is secured to alignment device 20, the cover 30 exerts a downward force on vertically mountable semiconductor device 10 to establish and maintain an electrical contact between stub contacts 12 and their corresponding terminals 42 on carrier substrate 40. FIG. 3 a also illustrates a substrate attachment mechanism 25, here, a thin layer of a z-axis elastomer, which secures alignment device 20 to carrier substrate 40, and through which an electrical connection is established between stub contacts 12 and terminals 42.
  • FIG. 3 b depicts second variations of an alignment device 20′ and a cover 30′ that are useful in the present invention. The receptacles 26′ of alignment device 20′ have about the same or a greater height than that of a vertically mountable semiconductor device 10 insertable therein. Cover 30′ includes a depressor component 36′, which exerts adequate downward force on vertically mountable semiconductor device 10 to establish and maintain an electrical connection between stub contacts 12 and their respective terminals 42. Depressor component 36′ is a short downward extension of cover 30′ which is adapted to insert into receptacle 26′ and apply a constant downward force on vertically mountable semiconductor device 10. As depicted, alignment device 20′ may be secured to carrier substrate 40 with a thin layer of z-axis elastomer or other substrate attachment mechanism 25.
  • FIG. 3 c shows a third variation of an alignment device 20″ and a cover 30″, which are substantially the same as the alignment device and cover described above in reference to FIG. 3 a. However, the assembly shown in FIG. 3 c lacks a z-axis elastomer. Rather, alignment device 20″ is attached to carrier substrate 40 with an attachment mechanism 25″ which may include, but is not limited to, screws, epoxies and adhesive materials. The downward force of cover 30″ on a vertically mountable semiconductor device 10 which has been inserted into receptacle 26″ establishes and maintains an interference fit between stub contacts 12, which extend from the vertically mountable semiconductor device 10, and their respective terminals 42 on carrier substrate 40. Thus, the downward force of cover 30″ on vertically mountable semiconductor device 10 establishes and maintains electrical connections between each of the stub contacts 12 and its corresponding terminal 42.
  • Different combinations of the alignment device, cover, and securing mechanism, as well as variations thereof, which orient and align a vertically mountable semiconductor device perpendicularly relative to a carrier substrate and which establish and maintain an electrical connection between the vertically mountable semiconductor device's stub contacts and their respective terminals on the carrier substrate are also contemplated to be within the scope of the present invention.
  • In order to exert sufficient downward force on a vertically mountable semiconductor device disposed within an alignment device's receptacle, the cover must be secured to the alignment device. FIGS. 4 a through 4 d illustrate various exemplary alignment device-cover combinations and their respective securing mechanisms.
  • FIG. 4 a shows a preferred configuration of an alignment device 420 and its complementary cover 430. The top 428 of alignment device 420 is adapted to receive and engage cover 430. Preferably, the top 428 of alignment device 420 is recessed around the entire perimeter thereof. A shoulder 427, which extends around the entire perimeter of alignment device 420, separates recessed top 428 from the remainder of the alignment device. Cover 430 includes a downwardly extending perimeter, which is referred to as lip 432. Preferably, lip 432 is shaped complementarily to recessed top 428 of alignment device 420. Lip 432 defines a receptacle 435 in cover 430, which is adapted to receive the top 428 of alignment device 420. Lip 432 also includes a bottom edge 436 (see FIG. 4 a), which rests upon shoulder 427 of alignment device 420 as cover 430 is disposed on the alignment device. As cover 430 is placed over top 428 of alignment device 420, the top of the alignment device is inserted into receptacle 435 of the cover. Preferably, when cover 430 is disposed on alignment device 420, the outer surfaces of the sides of the alignment device and the cover are flush.
  • With continued reference to FIG. 4 a, a first variation of a cover engagement mechanism 429 and its corresponding alignment device engagement mechanism 434 are shown. Recessed top 428 of alignment device 420 includes a horizontal, elongate groove 429 (the cover engagement mechanism) formed therein. On cover 430, one or more ridges 434 (the alignment device engagement mechanism), which are complementary to groove 429, extend slightly into receptacle 435 from the inner surface of lip 432. Ridge 434 is preferably manufactured from a compressible, resilient material such as polyurethane, silicone rubber, latex, or other resilient thermoplastic material. Thus, as cover 430 is disposed over alignment device 420, ridge 434 compresses as it is forced downward along the recessed top 428 of the alignment device. When ridge 434 overlaps groove 429, the ridge expands to substantially its original shape and size to secure itself into the groove and secure cover 430 to alignment device 420. In order to remove cover 430 from alignment device 420, sufficient upward force must be applied to the cover to compress ridge 434 and pull it from groove 429.
  • FIG. 4 b illustrates a second variation of a cover engagement mechanism 429′ and its corresponding alignment device engagement mechanism 434′. Alignment device engagement mechanism 434′ includes a plurality of protrusions which extends downwardly from lip 432′ of cover 430′. Cover engagement mechanism 429′ includes a plurality of receptacles which opens through shoulder 427′ and extends downward through the lower portion of alignment device 420′. The receptacles of cover engagement mechanism 429′ align with and are complementary to protrusions 434′. Thus, as protrusions 434′ are inserted into the receptacles of cover engagement mechanism 429′, they mate with the receptacles and are secured thereby, securing cover 430′ to alignment device 420′.
  • FIG. 4 c depicts a third variation of a mechanism for securing a cover 430″ to an alignment device 420″. A plurality of bores 434″ extends downward through lip 432″ of cover 430″. As cover 430″ is disposed on alignment device 420″, bores 434″ align with complementary downwardly extending bores 429″ formed in the alignment device through shoulder 427″. A securing mechanism (not shown), such as a screw, a retaining pin, or another elongate fastener, is then inserted into each of cover bores 434″ and their respective alignment device bores 429″ and secured within the alignment device bores to secure cover 430″ to alignment device 420″.
  • Referring to FIG. 4 d, a fourth variation of an alignment device securing mechanism is shown, wherein the cover 130 includes a downwardly extending securing element 134. Preferably, securing element 134 is a resilient, outwardly forcible, integrally molded leaf spring which comprises a latch 135 near the bottom thereof. Latch 135 faces inwardly relative to cover 130. A corresponding receptacle 129 formed in alignment device 120 receives latch 135 as cover 130 is placed over the alignment device. Thus, as cover 130 is placed over alignment device 120, securing element 134 is flexed outward until latch 135 reaches receptacle 129. As latch 135 overlaps receptacle 129, securing element 134 snaps back to its relaxed state, securing the latch 135 within the receptacle 129, thereby securing cover 130 to alignment device 120.
  • Other mechanisms which secure a cover to an alignment device are also within the scope of the present invention. Contact elements which establish and maintain a constant bias of the vertically mountable semiconductor device's stub contacts against their corresponding carrier substrate leads as the vertically mountable semiconductor device is disposed within an alignment device, other than a cover, are also contemplated as being within the scope of the invention. Such contact elements include, but are not limited to, spring loaded devices, latches, levers and snap-fit-type bosses which are part of the alignment device or insertable therein, and which hold the vertically mountable semiconductor device within the alignment device receptacle. Alternative contact elements may apply downward force to the top of a vertically mountable semiconductor device or engage a portion of the vertically mountable semiconductor device to exert a downward force thereupon.
  • FIG. 5 illustrates a cover 530 which includes a heat sink 532 thereon. As mentioned above, the cover may be made from a heat sink material.
  • FIG. 6 illustrates an alternative variation 620 of the alignment device, which includes a plurality of receptacles 626 a, 626 b, 626 c, etc. defined thereby in a serial arrangement. Other variations of the alignment device may include only one receptacle or a plurality of receptacles in a matrix-type arrangement. In variations of the alignment device which include a plurality of receptacles, some of the receptacles may remain empty so that the computer or other device within which the assembly of the present invention is installed may be upgraded in the future by inserting additional vertically mountable semiconductor devices into the empty receptacles. Alternatively, each of the receptacles of such multi-receptacle alignment devices may include a vertically mountable semiconductor device.
  • FIG. 7 depicts a computer 700 which includes a carrier substrate 710 therein. Alignment device 20, which includes one or more vertically mountable semiconductor devices (not shown) disposed therein, is attached to carrier substrate 710. A cover 30 is disposed over alignment device 20 to establish and maintain an electrical connection between the vertically mountable semiconductor device(s) and carrier substrate 710. Thus, the vertically mountable semiconductor device(s) is (are) operatively incorporated into computer 700.
  • Referring again to FIG. 1 a, in use, alignment device 20 is mounted to carrier substrate 40 with an attachment mechanism 25. One or more vertically mountable semiconductor devices 10 are inserted into receptacle(s) 26 of alignment device 20. A contact element, such as cover 30, is disposed against vertically mountable semiconductor device(s) 10 to bias the vertically mountable semiconductor devices against carrier substrate 40. Cover 30 exerts sufficient force on vertically mountable semiconductor device(s) 10 to establish and maintain an electrical connection between stub contacts 12 and their corresponding terminals (not shown) on carrier substrate 40. Disengagement of cover 30 facilitates the ready removal of the vertically mountable semiconductor device(s) 10 from alignment device 20. Consequently, each vertically mountable semiconductor device 10 is readily removable from receptacle 26 and may also be readily replaced therein.
  • The features of the vertically mountable semiconductor device and alignment device of the present invention provide several advantages over many vertically mountable semiconductor devices in the prior art. First, the vertically mountable semiconductor device includes short stub contacts. Consequently, the vertically mountable semiconductor device has relatively low impedance when compared with many vertically mountable semiconductor devices in the prior art. Second, the alignment device and removable cover of the present invention establish an electrical connection between a vertically mountable semiconductor device and a carrier substrate. Such electrical connections are preferably made by a z-axis elastomer or interference fit, both of which are readily disconnected. Advantageously, the assembly of the present invention is readily user-upgradable. Moreover, vertically mountable semiconductor devices are readily installable within the alignment device, and a cover or other mechanism forces the vertically mountable semiconductor device against a carrier substrate to effect an operative connection between the vertically mountable semiconductor device and the carrier substrate. Thus, the assembly establishes and maintains adequate electrical connections between the vertically mountable semiconductor device and the carrier substrate.
  • Although the foregoing description contains many specificities, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of selected presently preferred embodiments. Similarly, other embodiments of the invention may be devised which do not depart from the spirit or scope of the present invention. The scope of this invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions and modifications to the invention as disclosed herein which fall within the meaning and scope of the claims are embraced within their scope.

Claims (21)

1. A packaged semiconductor device, comprising:
a semiconductor die;
a package encapsulating at least a portion of the semiconductor die; and
a plurality of leads, each lead of the plurality of leads including an external portion that consists essentially of a substantially planar element extending outward from a bottom edge of the package, at least a portion of each lead in communication with a bond pad of the semiconductor die.
2. The packaged semiconductor device of claim 1, wherein each lead of the plurality of leads extends less than about one millimeter past the bottom edge.
3. The packaged semiconductor device of claim 1, wherein each lead of the plurality of leads extends less than about one-half millimeter past the bottom edge.
4. The packaged semiconductor device of claim 1, wherein each lead of the plurality of leads extends about 10 mils or less past the bottom edge.
5. The packaged semiconductor device of claim 1, wherein a length each lead of the plurality of leads protrudes from the bottom edge and a thickness of each lead of the plurality of leads imparts that lead with rigidity.
6. The packaged semiconductor device of claim 5, wherein each lead is substantially nondeformable.
7. A packaged semiconductor device, comprising:
a semiconductor die;
a package covering at least a portion of the semiconductor die;
a plurality of leads in communication with corresponding bond pads of the semiconductor die, each lead of the plurality including an external portion consisting essentially of a substantially planar element extending outwardly from a single, bottom edge of the package in a plane substantially parallel to a plane of the semiconductor die.
8. The packaged semiconductor device of claim 7, wherein each lead of the plurality of leads extends less than about one millimeter past the bottom edge.
9. The packaged semiconductor device of claim 7, wherein each lead of the plurality of leads extends less than about one-half millimeter past the bottom edge.
10. The packaged semiconductor device of claim 7, wherein each lead of the plurality of leads extends about 10 mils or less past the bottom edge.
11. The packaged semiconductor device of claim 7, wherein a length each lead of the plurality of leads protrudes from the bottom edge and a thickness of each lead of the plurality of leads imparts that lead with rigidity.
12. The packaged semiconductor device of claim 11, wherein each lead is substantially nondeformable.
13. A semiconductor device assembly, comprising:
at least one semiconductor device package including:
a semiconductor die;
a package covering at least a portion of the semiconductor die; and
a plurality of leads in communication with corresponding bond pads of the semiconductor die, each lead of the plurality including an external portion consisting essentially
of a substantially planar element protruding from a single, bottom edge of the package; and
an alignment device including a receptacle configured to removably receive the at least one semiconductor device package in a nonparallel orientation relative to a substrate.
14. The assembly of claim 13, wherein each lead of the plurality of leads extends less than about one millimeter past the bottom edge.
15. The assembly of claim 13, wherein each lead of the plurality of leads extends less than about one-half millimeter past the bottom edge.
16. The assembly of claim 13, wherein each lead of the plurality of leads extends about 10 mils or less past the bottom edge.
17. The assembly of claim 13, wherein a length each lead of the plurality of leads protrudes from the bottom edge and a thickness of each lead of the plurality of leads imparts that lead with rigidity.
18. The assembly of claim 13, wherein each lead of the plurality of leads is substantially nondeformable.
19. The assembly of claim 13, wherein the at least one semiconductor device package may be removed from the receptacle and replaced by at least one of another semiconductor device package and an upgrade thereof.
20. The assembly of claim 13, wherein the alignment device includes a plurality of receptacles.
21. The assembly of claim 20, wherein at least one semiconductor device package disposed in the receptacle is removable separately from another semiconductor device package disposed in another receptacle of the alignment device.
US11/219,135 1997-12-31 2005-09-01 Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages Abandoned US20060001155A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/219,135 US20060001155A1 (en) 1997-12-31 2005-09-01 Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US09/002,160 US6342731B1 (en) 1997-12-31 1997-12-31 Vertically mountable semiconductor device, assembly, and methods
US09/416,357 US6265773B1 (en) 1997-12-31 1999-10-12 Vertically mountable and alignable semiconductor device, assembly, and methods
US09/873,869 US6512290B2 (en) 1997-12-31 2001-06-04 Vertically mountable and alignable semiconductor device, assembly, and methods
US10/352,698 US6963128B2 (en) 1997-12-31 2003-01-27 Vertically mountable and alignable semiconductor device assembly
US11/219,135 US20060001155A1 (en) 1997-12-31 2005-09-01 Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/352,698 Continuation US6963128B2 (en) 1997-12-31 2003-01-27 Vertically mountable and alignable semiconductor device assembly

Publications (1)

Publication Number Publication Date
US20060001155A1 true US20060001155A1 (en) 2006-01-05

Family

ID=21699488

Family Applications (11)

Application Number Title Priority Date Filing Date
US09/002,160 Expired - Lifetime US6342731B1 (en) 1997-12-31 1997-12-31 Vertically mountable semiconductor device, assembly, and methods
US09/358,171 Expired - Fee Related US6634098B1 (en) 1997-12-31 1999-07-20 Methods for assembling, modifying and manufacturing a vertical surface mount package
US09/416,357 Expired - Lifetime US6265773B1 (en) 1997-12-31 1999-10-12 Vertically mountable and alignable semiconductor device, assembly, and methods
US09/873,869 Expired - Lifetime US6512290B2 (en) 1997-12-31 2001-06-04 Vertically mountable and alignable semiconductor device, assembly, and methods
US09/939,849 Expired - Lifetime US6531764B2 (en) 1997-12-31 2001-08-27 Vertically mountable semiconductor device, assembly, and methods
US10/352,698 Expired - Fee Related US6963128B2 (en) 1997-12-31 2003-01-27 Vertically mountable and alignable semiconductor device assembly
US10/427,518 Expired - Fee Related US7082681B2 (en) 1997-12-31 2003-05-01 Methods for modifying a vertical surface mount package
US11/219,135 Abandoned US20060001155A1 (en) 1997-12-31 2005-09-01 Semiconductor device packages including leads with substantially planar exposed portions extending from bottom edges of the packages, and assemblies including the packages
US11/219,134 Abandoned US20060001150A1 (en) 1997-12-31 2005-09-01 Alignment devices for securing semiconductor devices to carrier substrates, and assemblies including the alignment devices
US11/219,214 Expired - Fee Related US7569418B2 (en) 1997-12-31 2005-09-01 Methods for securing packaged semiconductor devices to carrier substrates
US11/257,428 Abandoned US20060033190A1 (en) 1997-12-31 2005-10-24 Vertically mountable and alignable semiconductor device packages and assemblies including the same

Family Applications Before (7)

Application Number Title Priority Date Filing Date
US09/002,160 Expired - Lifetime US6342731B1 (en) 1997-12-31 1997-12-31 Vertically mountable semiconductor device, assembly, and methods
US09/358,171 Expired - Fee Related US6634098B1 (en) 1997-12-31 1999-07-20 Methods for assembling, modifying and manufacturing a vertical surface mount package
US09/416,357 Expired - Lifetime US6265773B1 (en) 1997-12-31 1999-10-12 Vertically mountable and alignable semiconductor device, assembly, and methods
US09/873,869 Expired - Lifetime US6512290B2 (en) 1997-12-31 2001-06-04 Vertically mountable and alignable semiconductor device, assembly, and methods
US09/939,849 Expired - Lifetime US6531764B2 (en) 1997-12-31 2001-08-27 Vertically mountable semiconductor device, assembly, and methods
US10/352,698 Expired - Fee Related US6963128B2 (en) 1997-12-31 2003-01-27 Vertically mountable and alignable semiconductor device assembly
US10/427,518 Expired - Fee Related US7082681B2 (en) 1997-12-31 2003-05-01 Methods for modifying a vertical surface mount package

Family Applications After (3)

Application Number Title Priority Date Filing Date
US11/219,134 Abandoned US20060001150A1 (en) 1997-12-31 2005-09-01 Alignment devices for securing semiconductor devices to carrier substrates, and assemblies including the alignment devices
US11/219,214 Expired - Fee Related US7569418B2 (en) 1997-12-31 2005-09-01 Methods for securing packaged semiconductor devices to carrier substrates
US11/257,428 Abandoned US20060033190A1 (en) 1997-12-31 2005-10-24 Vertically mountable and alignable semiconductor device packages and assemblies including the same

Country Status (1)

Country Link
US (11) US6342731B1 (en)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6342731B1 (en) * 1997-12-31 2002-01-29 Micron Technology, Inc. Vertically mountable semiconductor device, assembly, and methods
US6235551B1 (en) 1997-12-31 2001-05-22 Micron Technology, Inc. Semiconductor device including edge bond pads and methods
US6087723A (en) * 1998-03-30 2000-07-11 Micron Technology, Inc. Vertical surface mount assembly and methods
JP2001352035A (en) * 2000-06-07 2001-12-21 Sony Corp Assembling jig for multilayer semiconductor device and manufacturing method therefor
US7321922B2 (en) * 2000-08-24 2008-01-22 Yahoo! Inc. Automated solicited message detection
TWI230392B (en) * 2001-06-18 2005-04-01 Innovative Silicon Sa Semiconductor device
US6979904B2 (en) * 2002-04-19 2005-12-27 Micron Technology, Inc. Integrated circuit package having reduced interconnects
JP3755824B2 (en) * 2003-03-04 2006-03-15 株式会社らいふ Electronic component for bonding multiple electrodes and mounting method thereof
KR100505682B1 (en) * 2003-04-03 2005-08-03 삼성전자주식회사 Dual damascene interconnects including metal-insulator-metal capacitor and fabricating method thereof
US6917090B2 (en) * 2003-04-07 2005-07-12 Micron Technology, Inc. Chip scale image sensor package
US8238696B2 (en) 2003-08-21 2012-08-07 Microsoft Corporation Systems and methods for the implementation of a digital images schema for organizing units of information manageable by a hardware/software interface system
US8166101B2 (en) 2003-08-21 2012-04-24 Microsoft Corporation Systems and methods for the implementation of a synchronization schemas for units of information manageable by a hardware/software interface system
US7401104B2 (en) * 2003-08-21 2008-07-15 Microsoft Corporation Systems and methods for synchronizing computer systems through an intermediary file system share or device
US7778962B2 (en) * 2004-04-30 2010-08-17 Microsoft Corporation Client store synchronization through intermediary store change packets
US20060118933A1 (en) * 2004-12-07 2006-06-08 Tessera, Inc. Stackable frames for packaging microelectronic devices
JP2006221912A (en) * 2005-02-09 2006-08-24 Elpida Memory Inc Semiconductor device
US7242091B2 (en) * 2005-03-02 2007-07-10 Stats Chippac Ltd. Stacked semiconductor packages and method therefor
US7336491B2 (en) * 2005-09-06 2008-02-26 Lear Corporation Heat sink
WO2007101275A1 (en) * 2006-03-03 2007-09-07 Honeywell International, Inc. Camera with auto-focus capability
JP4428355B2 (en) * 2006-03-30 2010-03-10 Tdk株式会社 Evaluation method for electronic components
DE102010044798A1 (en) 2010-09-09 2012-03-15 Benteler Automobiltechnik Gmbh Process for the preparation of a stabilizer and stabilizer
US20120119345A1 (en) * 2010-11-15 2012-05-17 Cho Sungwon Integrated circuit packaging system with device mount and method of manufacture thereof
DE102015108909B4 (en) * 2015-06-05 2021-02-18 Infineon Technologies Ag Arrangement of several power semiconductor chips and method for producing the same

Citations (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US34794A (en) * 1862-03-25 Improvement in stump-extractors
US327327A (en) * 1885-09-29 Machine for burnishing the blades of table-knives
US3624587A (en) * 1970-02-09 1971-11-30 Litton Systems Inc Clinched-wire interconnection device for printed circuit boards
US4515048A (en) * 1983-08-01 1985-05-07 Forsell Glenn W Method and apparatus for trimming lead wires projecting from printed circuit boards
US4774635A (en) * 1986-05-27 1988-09-27 American Telephone And Telegraph Company At&T Bell Laboratories Semiconductor package with high density I/O lead connection
US4920074A (en) * 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US5082459A (en) * 1990-08-23 1992-01-21 Amp Incorporated Dual readout simm socket
US5086018A (en) * 1991-05-02 1992-02-04 International Business Machines Corporation Method of making a planarized thin film covered wire bonded semiconductor package
US5234866A (en) * 1985-03-25 1993-08-10 Hitachi, Ltd. Semiconductor device and process for producing the same, and lead frame used in said process
US5279029A (en) * 1990-08-01 1994-01-18 Staktek Corporation Ultra high density integrated circuit packages method
US5294897A (en) * 1992-07-20 1994-03-15 Mitsubishi Denki Kabushiki Kaisha Microwave IC package
US5313097A (en) * 1992-11-16 1994-05-17 International Business Machines, Corp. High density memory module
US5402563A (en) * 1992-08-28 1995-04-04 Hitachi, Ltd. Apparatus for removing electronic device from printed circuit board
US5406699A (en) * 1992-09-18 1995-04-18 Matsushita Electric Industrial Co., Ltd. Method of manufacturing an electronics package
US5444304A (en) * 1992-08-24 1995-08-22 Hitachi, Ltd. Semiconductor device having a radiating part
US5450289A (en) * 1993-03-05 1995-09-12 Samsung Electronics Co., Ltd. Semiconductor package and a printed circuit board applicable to its mounting
US5451815A (en) * 1993-06-25 1995-09-19 Fujitsu Limited Semiconductor device with surface mount package adapted for vertical mounting
US5484959A (en) * 1992-12-11 1996-01-16 Staktek Corporation High density lead-on-package fabrication method and apparatus
US5545924A (en) * 1993-08-05 1996-08-13 Honeywell Inc. Three dimensional package for monolithic microwave/millimeterwave integrated circuits
US5581877A (en) * 1994-09-30 1996-12-10 Allen-Bradley Company, Inc. Method of fabrication of a circuit board adapted to receive a single in-line module
US5592019A (en) * 1994-04-19 1997-01-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and module
US5593927A (en) * 1993-10-14 1997-01-14 Micron Technology, Inc. Method for packaging semiconductor dice
US5616962A (en) * 1992-01-24 1997-04-01 Kabushiki Kaisha Toshiba Semiconductor integrated circuit devices having particular terminal geometry
US5619067A (en) * 1994-05-02 1997-04-08 Texas Instruments Incorporated Semiconductor device package side-by-side stacking and mounting system
US5623395A (en) * 1995-12-15 1997-04-22 Mitsubishi Semiconductor America, Inc. Integrated circuit package assembly
US5635760A (en) * 1993-07-01 1997-06-03 Nec Corporation Surface mount semiconductor device
US5644161A (en) * 1993-03-29 1997-07-01 Staktek Corporation Ultra-high density warp-resistant memory module
US5661339A (en) * 1992-09-16 1997-08-26 Clayton; James E. Thin multichip module
US5696027A (en) * 1994-03-11 1997-12-09 The Panda Project Method of manufacturing a semiconductor chip carrier affording a high-density external interface
US5726492A (en) * 1995-10-27 1998-03-10 Fujitsu Limited Semiconductor module including vertically mounted semiconductor chips
US5734551A (en) * 1995-11-07 1998-03-31 Sun Microsystems, Inc. Method to install SIMMs without causing discomfort to the user
US5786985A (en) * 1991-05-31 1998-07-28 Fujitsu Limited Semiconductor device and semiconductor device unit
US5790380A (en) * 1995-12-15 1998-08-04 International Business Machines Corporation Method for fabricating a multiple chip module using orthogonal reorientation of connection planes
US5802709A (en) * 1995-08-15 1998-09-08 Bourns, Multifuse (Hong Kong), Ltd. Method for manufacturing surface mount conductive polymer devices
US5918516A (en) * 1997-02-07 1999-07-06 Unisys Corporation Method of forming I/O columns with open ends that are free of crater-like voids
US5949645A (en) * 1997-06-02 1999-09-07 Northern Telecom Limited Electronic unit
US5986209A (en) * 1997-07-09 1999-11-16 Micron Technology, Inc. Package stack via bottom leaded plastic (BLP) packaging
US5995378A (en) * 1997-12-31 1999-11-30 Micron Technology, Inc. Semiconductor device socket, assembly and methods
US5996458A (en) * 1996-10-09 1999-12-07 Nec Corporation Lead cutting apparatus of electronic component
US6007357A (en) * 1995-05-26 1999-12-28 Rambus Inc. Chip socket assembly and chip file assembly for semiconductor chips
US6049975A (en) * 1992-09-16 2000-04-18 Clayton; James E. Method of forming a thin multichip module
US6091606A (en) * 1997-12-31 2000-07-18 Micron Technology, Inc. Semiconductor device including combed bond pad opening, assemblies and methods
US6098279A (en) * 1997-11-14 2000-08-08 Hon Hai Precision Ind. Co., Ltd. Method for making heat sink device
US6122822A (en) * 1998-06-23 2000-09-26 Vanguard International Semiconductor Corporation Method for balancing mold flow in encapsulating devices
US6151220A (en) * 1997-06-30 2000-11-21 Oki Electric Industry Co., Ltd. Mounting structure for electronic part
US6265733B1 (en) * 1994-10-26 2001-07-24 Mitsubishi Chemical Corporation Semiconductor device and method for manufacturing the same
US6342731B1 (en) * 1997-12-31 2002-01-29 Micron Technology, Inc. Vertically mountable semiconductor device, assembly, and methods

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US52897A (en) * 1866-02-27 Improvement in the manufacture of lubricating-oil
GB2104827B (en) 1981-07-01 1985-09-11 Kras Corp Molding of electronic components
US4967262A (en) 1989-11-06 1990-10-30 Micron Technology, Inc. Gull-wing zig-zag inline lead package having end-of-package anchoring pins
JP2682583B2 (en) 1991-05-02 1997-11-26 三菱電機株式会社 Thin mounting device for semiconductor memory device
US5234886A (en) * 1991-06-28 1993-08-10 Eastman Kodak Company Thermal dye transfer receiver slide element
US5327327A (en) * 1992-10-30 1994-07-05 Texas Instruments Incorporated Three dimensional assembly of integrated circuit chips
US5530623A (en) * 1993-11-19 1996-06-25 Ncr Corporation High speed memory packaging scheme
GB2312904B (en) 1996-05-08 2000-07-12 Johnston Pipes Ltd A pipe,a method for constructing the pipe and a method of lining or re-lining a sewer using the pipe as a liner

Patent Citations (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US34794A (en) * 1862-03-25 Improvement in stump-extractors
US327327A (en) * 1885-09-29 Machine for burnishing the blades of table-knives
US3624587A (en) * 1970-02-09 1971-11-30 Litton Systems Inc Clinched-wire interconnection device for printed circuit boards
US4515048A (en) * 1983-08-01 1985-05-07 Forsell Glenn W Method and apparatus for trimming lead wires projecting from printed circuit boards
US5234866A (en) * 1985-03-25 1993-08-10 Hitachi, Ltd. Semiconductor device and process for producing the same, and lead frame used in said process
US4774635A (en) * 1986-05-27 1988-09-27 American Telephone And Telegraph Company At&T Bell Laboratories Semiconductor package with high density I/O lead connection
US4920074A (en) * 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US5279029A (en) * 1990-08-01 1994-01-18 Staktek Corporation Ultra high density integrated circuit packages method
US5082459A (en) * 1990-08-23 1992-01-21 Amp Incorporated Dual readout simm socket
US5086018A (en) * 1991-05-02 1992-02-04 International Business Machines Corporation Method of making a planarized thin film covered wire bonded semiconductor package
US5786985A (en) * 1991-05-31 1998-07-28 Fujitsu Limited Semiconductor device and semiconductor device unit
US5616962A (en) * 1992-01-24 1997-04-01 Kabushiki Kaisha Toshiba Semiconductor integrated circuit devices having particular terminal geometry
US5294897A (en) * 1992-07-20 1994-03-15 Mitsubishi Denki Kabushiki Kaisha Microwave IC package
US5444304A (en) * 1992-08-24 1995-08-22 Hitachi, Ltd. Semiconductor device having a radiating part
US5402563A (en) * 1992-08-28 1995-04-04 Hitachi, Ltd. Apparatus for removing electronic device from printed circuit board
US5661339A (en) * 1992-09-16 1997-08-26 Clayton; James E. Thin multichip module
US6049975A (en) * 1992-09-16 2000-04-18 Clayton; James E. Method of forming a thin multichip module
US5406699A (en) * 1992-09-18 1995-04-18 Matsushita Electric Industrial Co., Ltd. Method of manufacturing an electronics package
US5313097A (en) * 1992-11-16 1994-05-17 International Business Machines, Corp. High density memory module
US5484959A (en) * 1992-12-11 1996-01-16 Staktek Corporation High density lead-on-package fabrication method and apparatus
US5450289A (en) * 1993-03-05 1995-09-12 Samsung Electronics Co., Ltd. Semiconductor package and a printed circuit board applicable to its mounting
US5644161A (en) * 1993-03-29 1997-07-01 Staktek Corporation Ultra-high density warp-resistant memory module
US5451815A (en) * 1993-06-25 1995-09-19 Fujitsu Limited Semiconductor device with surface mount package adapted for vertical mounting
US5635760A (en) * 1993-07-01 1997-06-03 Nec Corporation Surface mount semiconductor device
US5545924A (en) * 1993-08-05 1996-08-13 Honeywell Inc. Three dimensional package for monolithic microwave/millimeterwave integrated circuits
US5593927A (en) * 1993-10-14 1997-01-14 Micron Technology, Inc. Method for packaging semiconductor dice
US5696027A (en) * 1994-03-11 1997-12-09 The Panda Project Method of manufacturing a semiconductor chip carrier affording a high-density external interface
US5592019A (en) * 1994-04-19 1997-01-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and module
US5619067A (en) * 1994-05-02 1997-04-08 Texas Instruments Incorporated Semiconductor device package side-by-side stacking and mounting system
US5581877A (en) * 1994-09-30 1996-12-10 Allen-Bradley Company, Inc. Method of fabrication of a circuit board adapted to receive a single in-line module
US6265733B1 (en) * 1994-10-26 2001-07-24 Mitsubishi Chemical Corporation Semiconductor device and method for manufacturing the same
US6007357A (en) * 1995-05-26 1999-12-28 Rambus Inc. Chip socket assembly and chip file assembly for semiconductor chips
US5802709A (en) * 1995-08-15 1998-09-08 Bourns, Multifuse (Hong Kong), Ltd. Method for manufacturing surface mount conductive polymer devices
US5726492A (en) * 1995-10-27 1998-03-10 Fujitsu Limited Semiconductor module including vertically mounted semiconductor chips
US5734551A (en) * 1995-11-07 1998-03-31 Sun Microsystems, Inc. Method to install SIMMs without causing discomfort to the user
US5623395A (en) * 1995-12-15 1997-04-22 Mitsubishi Semiconductor America, Inc. Integrated circuit package assembly
US5790380A (en) * 1995-12-15 1998-08-04 International Business Machines Corporation Method for fabricating a multiple chip module using orthogonal reorientation of connection planes
US5996458A (en) * 1996-10-09 1999-12-07 Nec Corporation Lead cutting apparatus of electronic component
US5918516A (en) * 1997-02-07 1999-07-06 Unisys Corporation Method of forming I/O columns with open ends that are free of crater-like voids
US5949645A (en) * 1997-06-02 1999-09-07 Northern Telecom Limited Electronic unit
US6151220A (en) * 1997-06-30 2000-11-21 Oki Electric Industry Co., Ltd. Mounting structure for electronic part
US5986209A (en) * 1997-07-09 1999-11-16 Micron Technology, Inc. Package stack via bottom leaded plastic (BLP) packaging
US6098279A (en) * 1997-11-14 2000-08-08 Hon Hai Precision Ind. Co., Ltd. Method for making heat sink device
US5995378A (en) * 1997-12-31 1999-11-30 Micron Technology, Inc. Semiconductor device socket, assembly and methods
US6091606A (en) * 1997-12-31 2000-07-18 Micron Technology, Inc. Semiconductor device including combed bond pad opening, assemblies and methods
US6342731B1 (en) * 1997-12-31 2002-01-29 Micron Technology, Inc. Vertically mountable semiconductor device, assembly, and methods
US6512290B2 (en) * 1997-12-31 2003-01-28 Micron Technology, Inc. Vertically mountable and alignable semiconductor device, assembly, and methods
US6122822A (en) * 1998-06-23 2000-09-26 Vanguard International Semiconductor Corporation Method for balancing mold flow in encapsulating devices

Also Published As

Publication number Publication date
US6342731B1 (en) 2002-01-29
US6634098B1 (en) 2003-10-21
US20060033190A1 (en) 2006-02-16
US6512290B2 (en) 2003-01-28
US20030196323A1 (en) 2003-10-23
US20030111718A1 (en) 2003-06-19
US6265773B1 (en) 2001-07-24
US6531764B2 (en) 2003-03-11
US20010026023A1 (en) 2001-10-04
US20020008310A1 (en) 2002-01-24
US6963128B2 (en) 2005-11-08
US20060030072A1 (en) 2006-02-09
US7082681B2 (en) 2006-08-01
US7569418B2 (en) 2009-08-04
US20060001150A1 (en) 2006-01-05

Similar Documents

Publication Publication Date Title
US7569418B2 (en) Methods for securing packaged semiconductor devices to carrier substrates
US6113399A (en) Low-profile socketed packaging system with land-grid array and thermally conductive slug
US20110101514A1 (en) Vertical surface mount assembly and methods
TW517411B (en) System and method for connecting a power converter to a land grid array socket
EP0276062A2 (en) Method of mounting a substrate structure to a circuit board
US6734529B2 (en) Vertically mountable interposer and assembly
JPH0453101B2 (en)
US4720771A (en) Heat sink assembly for a circuit board mounted integrated circuit
EP0907307A1 (en) Heat sink for surface mount power packages
US20060133058A1 (en) Memory module and connection interface between the memory module and circuit board
WO1994028697A1 (en) Intercoupling component for installing integrated circuit packages on circuit boards
JPH01105592A (en) Mounting method for hybrid integrated circuit

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION