US20060237821A1 - Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects - Google Patents

Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects Download PDF

Info

Publication number
US20060237821A1
US20060237821A1 US11/448,249 US44824906A US2006237821A1 US 20060237821 A1 US20060237821 A1 US 20060237821A1 US 44824906 A US44824906 A US 44824906A US 2006237821 A1 US2006237821 A1 US 2006237821A1
Authority
US
United States
Prior art keywords
metal
interconnect
silicide
metal nitride
bit line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/448,249
Inventor
Ruojia Lee
Ralph Kauffman
J. Keller
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/448,249 priority Critical patent/US20060237821A1/en
Publication of US20060237821A1 publication Critical patent/US20060237821A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/485Bit line contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
    • H01L21/28518Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System the conductive layers comprising silicides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823418MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • H01L21/823425MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823475MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/31DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
    • H10B12/312DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with a bit line higher than the capacitor

Definitions

  • the stacked capacitor structure of the present invention includes a trench disposed over an active device region of a semiconductor device structure.
  • the trench extends downward through the stacked capacitor structure to the active device region of the semiconductor substrate (e.g., silicon, gallium arsenide, indium phosphide), exposing same through the stacked capacitor structure.
  • a layer of self-aligned metal silicide, or “salicide,” is disposed within the trench, adjacent the active device region and preferably defining a buried metal diffusion (BMD) layer with the active device region.
  • An aluminum interconnect, or “contact,” is disposed within the trench in contact with the metal silicide and substantially filling the trench.
  • the aluminum interconnect preferably provides an electrical link between the active device region and a bit line that extends above the stacked capacitor structure and electrically contacts the interconnect.
  • An interconnect is fabricated in the trench by depositing aluminum over the semiconductor device structure in a manner that substantially fills the trench.
  • Known processes such as physical vapor deposition (PVD) and chemical vapor deposition (CVD) techniques, may be employed to deposit aluminum over the semiconductor device structure.
  • the aluminum that covers other areas of the semiconductor device structure may then be removed by known processes, such as by known planarization (e.g., by chemical-mechanical polishing (CMP) techniques) or etching techniques, which do not remove aluminum from the trench.
  • CMP chemical-mechanical polishing
  • Additional layers and structures may then be fabricated or defined above the stacked capacitor, including, without limitation, bit lines that are in electrical contact with one or more corresponding aluminum interconnects.
  • FIG. 1 is a cross-sectional schematic representation of a semiconductor device structure including an aluminum interconnect extending from an active device region of the semiconductor substrate and through a stacked capacitor structure to a bit line;
  • FIGS. 2-8 are cross-sectional schematic representations which illustrate a process of fabricating the semiconductor device structure of FIG. 1 in accordance with the present invention.
  • Aluminum interconnect 34 is in electrical communication with a bit line 36 that extends over semiconductor device structure 10 above the stacked capacitor structures 20 thereof.
  • Bit line 36 may be fabricated from an electrically conductive material, including, without limitation, metals such as aluminum, tungsten and titanium, electrically conductive polymers, and doped polysilicon. If bit line 36 is fabricated from aluminum, bit line 36 and aluminum interconnect 34 are preferably integral.
  • FIG. 2 illustrates a semiconductor device structure 10 with active device regions 16 , word lines 18 , and a stacked capacitor structure 20 disposed thereon.
  • Each of these features may be fabricated as known in the art, such as by the process disclosed in the '562 patent.
  • a trench 22 is defined through stacked capacitor structure 20 by known processes, such as the mask and anisotropic etch processes that are disclosed in the '562 patent.
  • Any electrically conductive features of the stacked capacitor structure 20 such as the electrically conductive (typically polysilicon) layer 21 thereof, that are exposed to trench 22 may be oxidized by known processes to insulate these electrically conductive features from the subsequently fabricated aluminum interconnect 34 (see FIG. 1 ), as disclosed in the '562 patent.
  • a selective contact 38 of a metal silicide may then be fabricated over source/drain 24 .
  • Metal silicides that may be employed as selective contact 38 include, without limitation, titanium silicide (TiSi x , predominantly TiSi 2 ), tungsten silicide (WSi x , predominantly WSi 2 ), molybdenum silicide (MoSi x , predominantly MoSi 2 ), and platinum silicide (PtSi x , predominantly PtSi 2 ).
  • Known processes may be employed to form selective contact 38 .
  • selective contact 38 may be selectively deposited onto source/drain 24 by chemical vapor deposition (CVD) of a metallic precursor and a silicon-containing compound.
  • CVD chemical vapor deposition
  • a titanium tetrahalide such as titanium tetrachloride (TiCl 4 )
  • silane SiH 4
  • DCS dichlorosilane
  • metal nitride layer 40 may comprise a mixed phase layer, such as the TiN/TiSi x layer deposited by the method disclosed in U.S. Pat. No. 5,252,518 (“the '518 patent”), issued to Gurtej S. Sandhu et al. on Oct. 12, 1993, the disclosure of which is hereby incorporated by reference in its entirety.
  • the process of the '518 patent includes reacting Ti(NR 2 ) 4 , where the titanium atom is bonded to the nitrogen atom which is, in turn, bonded to two hydrogen atoms or a carbon-containing radical (R), with an organic silane reactive gas, such as tris(dimethylamino) silane (SIN).

Abstract

An interconnect includes a member that is integral and lacks a discernable boundary with a bit line, as well as metal nitride and metal silicide between the member and an active-device region of a semiconductor substrate. The interconnect may extend adjacent to and be insulated from a stacked capacitor structure to facilitate electrical communication between the active-device region and the bit line. Methods for fabricating such an interconnect are disclosed, as methods for fabricating semiconductor device structures that include one or more such interconnects.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of application Ser. No. 10/931,181, filed Aug. 30, 2004, which will issue as U.S. Pat. No. 7,057,285, on Jun. 6, 2006, which is a continuation of application Ser. No. 10/180,846, filed Jun. 26, 2002, now U.S. Pat. No. 6,787,428, issued Sep. 7, 2004, which is a continuation of application Ser. No. 09/651,384, filed Aug. 29, 2000, now U.S. Pat. No. 6,465,319, issued Oct. 15, 2002, which is a continuation of application Ser. No. 09/102,331, filed Jun. 22, 1998, now U.S. Pat. No. 6,165,863, issued Dec. 26, 2000.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to stacked capacitor structures of semiconductor devices. In particular, the present invention relates to semiconductor device structures which include aluminum plugs disposed between the active device regions and bit lines thereof. More specifically, the present invention relates to semiconductor device structures which include an aluminum-filled trench that electrically connects a bit line to an active device region positioned between adjacent stacked capacitor structures.
  • 2. Background of Related Art
  • Stacked capacitors are employed in many state of the art semiconductor devices to maintain high storage capacitance despite the ever-increasing densities of such semiconductor devices. Stacked capacitors typically make an electrical connection with a diffusion region, or active device region, of a semiconductor substrate, such as silicon, polysilicon, gallium arsenide, or indium phosphide. Some conventional processes for fabricating stacked capacitors on semiconductor device structures facilitate increased densities by employing electrically conductive layers (e.g., polysilicon layers) that are somewhat convoluted or have large surface areas, and which project outwardly relative to and electrically contact their associated active device regions. The remainders of the capacitor structures are then fabricated on the electrically conductive layers.
  • Many stacked capacitor structures include electrically conductive contacts between the active device regions and the bit lines thereof. Typically, such electrically conductive contacts are fabricated from polysilicon, which withstands the high temperature processes (e.g., thermal oxidation processes or thermal anneal processes) that are usually performed subsequent to the fabrication of contacts on semiconductor device structures. Such contacts, however, may create a somewhat undesirable amount of contact resistance during operation of the semiconductor device.
  • Metals have also been employed as the contact material between the active device region and bit lines of semiconductor devices and through the stacked capacitor structures thereof. Again, due to the high process temperatures that are employed following the fabrication of the contacts, metals that will withstand high process temperatures are typically employed in the contacts. Metals that will withstand such high process temperatures are commonly referred to as “refractory metals” and include titanium (Ti), tungsten (W), molybdenum (Mo), and tantalum (Ta). While these metals and their silicides have low resistivities relative to other metals, their resistivities (ρTi=43-47 μΩ-cm, ρW=5.3 μΩ-cm, ρMo=5 μΩ-cm, and ρTa=13−16 μΩ-cm) may be somewhat undesirable during the operation of state of the art very large scale integration (VLSI) and ultra large scale integration (ULSI) semiconductor devices. As metals of higher resistivity are employed in such semiconductor devices, the power requirements and operating temperature of such semiconductor devices increase undesirably.
  • Conventionally, aluminum (Al) has been widely employed as an electrically conductive material in semiconductor devices, as it has low resistivity (ρAl=2.7 μΩ-cm) and is compatible with both silicon (Si) and silicon dioxide (SiO2). Aluminum is not, however, typically employed in self-aligned processes due to its inability to withstand high temperature processing, such as the rapid thermal anneal processes that may be employed in fabricating self-aligned silicide layers.
  • What is needed is a process for fabricating a stacked capacitor structure on a semiconductor device structure which increases the speed of the semiconductor device and reduces the interconnect resistance and power consumption thereof and a stacked capacitor structure and semiconductor device structure fabricated by such a process.
  • SUMMARY OF THE INVENTION
  • The present invention includes a stacked capacitor structure and methods of fabricating the stacked capacitor structure which address the foregoing needs.
  • The stacked capacitor structure of the present invention includes a trench disposed over an active device region of a semiconductor device structure. The trench extends downward through the stacked capacitor structure to the active device region of the semiconductor substrate (e.g., silicon, gallium arsenide, indium phosphide), exposing same through the stacked capacitor structure. A layer of self-aligned metal silicide, or “salicide,” is disposed within the trench, adjacent the active device region and preferably defining a buried metal diffusion (BMD) layer with the active device region. An aluminum interconnect, or “contact,” is disposed within the trench in contact with the metal silicide and substantially filling the trench. The aluminum interconnect preferably provides an electrical link between the active device region and a bit line that extends above the stacked capacitor structure and electrically contacts the interconnect.
  • A method of fabricating a stacked capacitor structure is also within the scope of the present invention. The method includes fabricating a stacked capacitor structure over a semiconductor device structure and defining a trench through the stacked capacitor structure and over an active device region of the semiconductor device structure. Processes for fabricating stacked capacitor structures and defining trenches therethrough to an underlying active device region, which may be employed in the method of the present invention, are disclosed in U.S. Pat. No. 5,498,562 (“the '562 patent”), which issued to Dennison et al. on Mar. 12, 1996, the disclosure of which is hereby incorporated by reference in its entirety.
  • A layer of a metal that will form a salicide with the silicon exposed through the trench, such as titanium or tungsten, is then deposited over the semiconductor device structure. Known processes, such as rapid thermal anneal (RTA) or silicide deposition processes, may then be employed to form the salicide layer, such as titanium silicide (TiSix, predominantly TiSi2) or tungsten silicide (WSix, predominantly WSi2), which is typically referred to as a “selective” contact, over the active device region of the semiconductor device structure. The formation of suicides such as TiSi2 and WSi2 is said to be self-aligned since the silicide forms only over exposed semiconductor substrate (e.g., silicon and polysilicon) regions of a semiconductor device structure. Everywhere else, the metal film overlies an insulative, substantially non-reactive oxide layer, and may subsequently be removed. Preferably, the metal silicide diffuses into the silicon and defines a BMD layer. A metal nitride layer may also be fabricated over the selective contact by known techniques. Such metal nitride layers are typically referred to as “barrier” layers, as they prevent the diffusion of silicon and silicide into any metal layer or structure that is subsequently fabricated adjacent thereto.
  • An interconnect is fabricated in the trench by depositing aluminum over the semiconductor device structure in a manner that substantially fills the trench. Known processes, such as physical vapor deposition (PVD) and chemical vapor deposition (CVD) techniques, may be employed to deposit aluminum over the semiconductor device structure. The aluminum that covers other areas of the semiconductor device structure may then be removed by known processes, such as by known planarization (e.g., by chemical-mechanical polishing (CMP) techniques) or etching techniques, which do not remove aluminum from the trench. Additional layers and structures may then be fabricated or defined above the stacked capacitor, including, without limitation, bit lines that are in electrical contact with one or more corresponding aluminum interconnects.
  • Alternatively, portions of the aluminum layer that overlie the semiconductor device structure may be selectively removed therefrom by known techniques, such as masking and etching processes, in order to define bit lines that are integral with the aluminum interconnects and extend over an active surface of the semiconductor device structure. Such aluminum bit lines may be desirable since they may further reduce contact resistance and are compatible with the adjacent silicon dioxide of the semiconductor device structure.
  • The advantages of the present invention will become apparent to those of skill in the art through a consideration of the ensuing description, the accompanying drawings, and the appended claims.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 is a cross-sectional schematic representation of a semiconductor device structure including an aluminum interconnect extending from an active device region of the semiconductor substrate and through a stacked capacitor structure to a bit line; and
  • FIGS. 2-8 are cross-sectional schematic representations which illustrate a process of fabricating the semiconductor device structure of FIG. 1 in accordance with the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • With reference to FIG. 1, a semiconductor device structure 10 according to the present invention is shown. Semiconductor device structure 10 includes a semiconductor substrate 12, such as silicon, gallium arsenide, or indium phosphide, a field oxide layer 14 disposed over various regions of semiconductor substrate 12, active device regions 16 in semiconductor substrate 12, word lines 18 extending over semiconductor substrate 12 and field oxide layer 14, and a stacked capacitor structure 20 disposed over word lines 18 and active device regions 16.
  • A trench 22 extends through stacked capacitor structure 20, exposing a source/drain 24, or p-n region, of active device region 16 to an active surface 11 of semiconductor device structure 10. A metal silicide selective contact 38 may be disposed over source/drain 24, and preferably defines a buried metal diffusion layer 39 in the semiconductor substrate 12 of source/drain 24. Selective contact 38 preferably comprises titanium silicide. A metal nitride layer 40, preferably titanium nitride (TiN), may be disposed over selective contact 38. The remainder of trench 22 is filled with aluminum, which defines an aluminum interconnect 34, or contact or plug.
  • Aluminum interconnect 34 is in electrical communication with a bit line 36 that extends over semiconductor device structure 10 above the stacked capacitor structures 20 thereof. Bit line 36 may be fabricated from an electrically conductive material, including, without limitation, metals such as aluminum, tungsten and titanium, electrically conductive polymers, and doped polysilicon. If bit line 36 is fabricated from aluminum, bit line 36 and aluminum interconnect 34 are preferably integral.
  • Referring now to FIGS. 2-8, a method of fabricating a semiconductor device structure 10 in accordance with the present invention is illustrated. FIG. 2 illustrates a semiconductor device structure 10 with active device regions 16, word lines 18, and a stacked capacitor structure 20 disposed thereon. Each of these features may be fabricated as known in the art, such as by the process disclosed in the '562 patent.
  • Turning now to FIG. 3, a trench 22 is defined through stacked capacitor structure 20 by known processes, such as the mask and anisotropic etch processes that are disclosed in the '562 patent. Any electrically conductive features of the stacked capacitor structure 20, such as the electrically conductive (typically polysilicon) layer 21 thereof, that are exposed to trench 22 may be oxidized by known processes to insulate these electrically conductive features from the subsequently fabricated aluminum interconnect 34 (see FIG. 1), as disclosed in the '562 patent. Preferably, in order to prevent oxidation of source/drain 24 as any exposed electrically conductive features of stacked capacitor structure 20 are insulated, such insulation is performed before trench 22 has been completely defined and, therefore, prior to the exposure of source/drain 24 through trench 22.
  • With reference to FIG. 4, a selective contact 38 of a metal silicide may then be fabricated over source/drain 24. Metal silicides that may be employed as selective contact 38 include, without limitation, titanium silicide (TiSix, predominantly TiSi2), tungsten silicide (WSix, predominantly WSi2), molybdenum silicide (MoSix, predominantly MoSi2), and platinum silicide (PtSix, predominantly PtSi2). Known processes may be employed to form selective contact 38. An exemplary process for fabricating selective contact 38 includes the deposition of a metal or metal nitride over semiconductor device structure 10, a rapid thermal anneal of the metal or metal nitride to the exposed regions of semiconductor substrate 12 to form the salicide selective contact 38, and removal of the non-reacted metal or metal nitride from the active surface 11 of the semiconductor device structure 10.
  • Alternatively, selective contact 38 may be selectively deposited onto source/drain 24 by chemical vapor deposition (CVD) of a metallic precursor and a silicon-containing compound. For example, when titanium silicide selective contacts are desired, a titanium tetrahalide, such as titanium tetrachloride (TiCl4), is reacted with either silane (SiH4) or dichlorosilane (DCS, SiH2Cl2) as follows:
    TiCl4+SiH4→TiSi2
    TiCl4+SiH2Cl2→TiSi2
  • In order to optimize the selectivity of these titanium silicide deposition reactions for the semiconductor substrate 12, which is exposed through trench 22, a deposition temperature in the range of about 650° C. to about 750° C. is preferable. Since minimal amounts of the semiconductor substrate 12 are consumed by these reactions, the deposition reaction is allowed to continue until a selective contact 38 of the desired thickness is formed.
  • Other exemplary metal silicide deposition processes that may be employed in the present invention to fabricate selective contact 38 include the reaction of a titanium halide and/or a gaseous titanium organometallic precursor with a silicon-containing compound of the formula SinH2n+2, as disclosed in U.S. Pat. No. 5,240,739, issued to Trung Doan et al. on Aug. 31, 1993; U.S. Pat. No. 5,278,100, issued to Trung Doan et al. on Jan. 11, 1994; and U.S. Pat. No. 5,376,405, issued to Trung Doan et al. on Dec. 27, 1994, the disclosures of each of which are hereby incorporated by reference in their entirety. Titanium halides that may be employed in the deposition of selective contact 38 over source/drain 24 include, without limitation, TiCl4, titanium tetraboride, titanium tetrafluoride, titanium tetraiodide, and subhalides. Titanium organometallic precursors which may be used to fabricate selective contact 38 include, but are not limited to, compounds of the formula Ti(NR2)4, where the titanium atom is bonded to the nitrogen atom and R comprises hydrogen or a carbon-containing radical. Exemplary compounds include tetradimethylamido titanium (TDMAT or Ti(N(CH3)2)4 and Ti(N(C2H5)2)4).
  • The following are exemplary chemical reactions for depositing metal silicide on source/drain 24:
    nTiCl4+SinH2n+2 →nTiSi+4nHCl+H2+by-products;
    nTiCl4+2SinH2n+2 →nTiSi+4nHCl+2H2+by-products;
    TiCl4+SinH2n+2→Ti5Si3+HCl+H2+by-products;
    TDMAT+Si2H6→TiSi2+organic by-products;
    TDMAT+SinH2n+2→(n/2)TiSi2+organic by-products; and
    Ti(NR2)4+SiH4→TiSix+TiSiyN1−y+organic by-products,
    where x is predominantly equal to two, y is zero or one and n is an integer equal to zero or more. The reaction between TiCl4 and Si2H6 may be employed to deposit selective contact 38 over source/drain 24 at a temperature as low as about 400° C. The reaction of TiCl4 and Si3H8 deposits a titanium silicide selective contact 38 on a semiconductor substrate 12 at a temperature of about 300° C. or higher.
  • Preferably, selective contact 38 and semiconductor substrate 12 diffuse into each other to define a buried metal diffusion layer 39.
  • Although silicide deposition in accordance with the foregoing processes is selective for semiconductor substrate 12, residual metal silicide may be deposited above stacked capacitor structure 20. Thus, cleaning of semiconductor device structure 10 may be desirable in order to remove any residual metal silicide from above stacked capacitor structure 20. Cleaning agents such as chlorine (Cl2), hydrochloric acid (HCl) and hydrofluoric acid (HF) may be employed in known cleaning techniques (e.g., thermal gas, plasma assisted, and remote plasma activated cleaning) to clean any residual metal silicides from field oxide layer 14.
  • Referring now to FIG. 5, upon depositing a selective contact 38 of the desired thickness, a metal nitride layer 40, which is also referred to as a barrier layer, may be deposited over selective contact 38. A metallic precursor and another reactant, which are collectively referred to as second reactants, may be reacted to deposit metal nitride layer 40 over semiconductor device structure 10. The metallic precursor, which is preferably TiCl4 when selective contact 38 is comprised of titanium silicide, is reacted with ammonia (NH3) to initiate the following chemical reaction, which deposits a metal nitride layer 40 of titanium nitride over the surface of semiconductor device structure 10:
    TiCl4+NH3→TiN↓,
    including above the stacked capacitor structures 20 and selective contacts 38 of the semiconductor device structure 10 (i.e., a “blanket” deposition occurs). The duration of the foregoing reaction is dependent upon the desired thickness of metal nitride layer 40. This reaction may also be carried out in the presence of nitrogen gas (N2), as discussed in U.S. Pat. No. 5,416,045 (“the '045 patent”), issued to Ralph E. Kauffman et al. on May 16, 1995, the disclosure of which is hereby incorporated by reference in its entirety. As explained in the '045 patent, nitrogen gas facilitates the deposition of titanium nitride at temperatures of about 500° C. or lower. Hydrogen gas (H2) may also be introduced into the reaction chamber to facilitate the formation of hydrochloric acid from chlorine.
  • Other chemical reactions are also useful for depositing metal nitride layer 40. U.S. Pat. No. 5,399,379 (“the '379 patent”), issued to Gurtej S. Sandhu on Mar. 21, 1995, the disclosure of which is hereby incorporated by reference in its entirety, describes such a reaction, whereby one or more organometallic compounds of the formula Ti(NR2)4, which is also referred to as a tetrakis-dialkylamido-titanium, are reacted with a halide gas (e.g., F2, Cl2, Br2) to form a titanium nitride film on a semiconductor device. In each Ti(NR2)4 molecule, the titanium atom is single-bonded to four nitrogen atoms, each of which are also single-bonded to two carbon-containing radical (R) groups, which include hydrogen atoms or alkyl groups.
  • Another exemplary titanium nitride deposition reaction is disclosed in U.S. Pat. No. 5,254,499 (“the '499 patent”), issued to Gurtej S. Sandhu et al. on Oct. 19, 1993, the disclosure of which is hereby incorporated by reference in its entirety. According to the '499 patent, a titanium nitride layer may also be deposited by reacting one or more compounds of the general formula Ti(NR2)4, where the titanium atom is bonded to a nitrogen atom, which is in turn bonded to two hydrogen atoms or a carbon-containing radical (R), with ammonia (NH3). The following United States Patents disclose various other methods for depositing titanium nitride films, wherein the second reactants are Ti(NR2)4 and ammonia: U.S. Pat. No. 5,192,589, issued to Gurtej S. Sandhu on Mar. 9, 1993; U.S. Pat. No. 5,139,825, issued to Roy G. Gordon et al. on Aug. 18, 1992; and U.S. Pat. No. 5,089,438, issued to Avishay Katz on Feb. 18, 1992, the disclosures of each of which are hereby incorporated by reference in their entirety.
  • U.S. Pat. No. 5,246,881, issued to Gurtej S. Sandhu et al. on Sep. 21, 1993, the disclosure of which is hereby incorporated by reference in its entirety, discloses another method for depositing a titanium nitride film, wherein the second reactants are one or more compounds of the formula Ti(NR2)4, where the titanium atom is bonded to the nitrogen atom which is, in turn, bonded to two hydrogen atoms or a carbon-containing radical (R), and an activated species which attacks the R-nitrogen bonds of the Ti(NR2)4, and which will convert the activated species to a volatile compound. The activated species include halogens, ammonia, and hydrogen, and are radiofrequency (RF) activated remote from the Ti(NR2)4.
  • Another titanium nitride deposition reaction that is useful in the method of the present invention is disclosed in U.S. Pat. No. 5,227,334, issued to Gurtej S. Sandhu on Jul. 13, 1993, which is hereby incorporated by reference in its entirety. The second reactants of that process include a titanium-containing compound, such as Ti(NR2)4, and nitrogen trifluoride (NF3).
  • Alternatively, metal nitride layer 40 may comprise a mixed phase layer, such as the TiN/TiSix layer deposited by the method disclosed in U.S. Pat. No. 5,252,518 (“the '518 patent”), issued to Gurtej S. Sandhu et al. on Oct. 12, 1993, the disclosure of which is hereby incorporated by reference in its entirety. The process of the '518 patent includes reacting Ti(NR2)4, where the titanium atom is bonded to the nitrogen atom which is, in turn, bonded to two hydrogen atoms or a carbon-containing radical (R), with an organic silane reactive gas, such as tris(dimethylamino) silane (SIN).
  • FIG. 6 illustrates the selective removal of metal nitride layer 40 from the active surface 11 of semiconductor device structure 10. Known patterning processes, such as mask and etch techniques, may be employed to selectively remove metal nitride layer 40 from various regions of semiconductor device structure 10 (e.g., from above the stacked capacitor structures 20 thereof), while metal nitride layer 40 remains over selective contact 38. Alternatively, a layer 42 (see FIG. 7) of aluminum may be disposed over metal nitride layer 40 prior to such patterning.
  • With reference to FIG. 7, a layer 42 of aluminum may be disposed over semiconductor device structure 10 and within trench 22 by known processes, such as PVD (e.g., sputtering, evaporation, or other PVD processes) or CVD. Aluminum layer 42 may be patterned by known techniques, such as masking and etching, to define bit lines 36 (see FIG. 1) therefrom and integral therewith. Alternatively, the layer 42 of aluminum overlying semiconductor device structure 10 may be substantially completely removed from above the stacked capacitor structures 20 thereof by known techniques, such as etch processes or planarization processes (e.g., chemical/mechanical planarization (CMP)) that will leave aluminum interconnect 34 substantially intact.
  • Referring to FIG. 8, if aluminum layer 42 is removed from active surface 11, a bit line 36 comprised of an electrically conductive material, such as a metal (e.g., tungsten, titanium, aluminum), an electrically conductive polymer, or polysilicon, may be fabricated above stacked capacitor structure 20 and in electrical contact with aluminum interconnect 34. Known metal layer fabrication processes, such as PVD or CVD processes, may be employed to deposit a layer of metal from which bit line 36 is to be defined by known patterning techniques, such as mask and etch processes.
  • Additional structures and layers may then be fabricated over the active surface 11 of semiconductor device structure 10 by known processes.
  • The semiconductor device structure 10 (see FIG. 1) of the present invention may have increased speed and lower power consumption than many state of the art semiconductor devices due to the use of aluminum, which has a low resistivity, in interconnects 34 and due to the salicide selective contact 38 and the buried metal diffusion layer 39, each of which may reduce contact resistance.
  • In addition, the aluminum interconnects 34 of semiconductor device structure 10 of the present invention may also facilitate further increases in the density of semiconductor device structures due to the low resistivity of aluminum and, thus, the potentially thinner interconnects 34 that may be fabricated through the stacked capacitor structures 20 of such semiconductor devices.
  • Although the foregoing description contains many specifics, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of some of the presently preferred embodiments. Similarly, other embodiments of the invention may be devised which do not depart from the spirit or scope of the present invention. Features from different embodiments may be employed in combination. The scope of the invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions and modifications to the invention as disclosed herein which fall within the meaning and scope of the claims are to be embraced thereby.

Claims (27)

1. An interconnect for connecting an active-device region of a semiconductor substrate to a bit line extending above a semiconductor device structure, comprising:
metal silicide in contact with the active-device region;
a member in communication with the bit line, the member and the bit line comprising a unitary structure with no discernable boundary therebetween; and
metal nitride substantially confined between the metal silicide and the member.
2. The interconnect of claim 1, wherein the metal nitride comprises titanium nitride.
3. The interconnect of claim 1, wherein the metal nitride and the member comprise a buried metal diffusion structure.
4. The interconnect of claim 1, wherein the metal silicide comprises at least one of titanium silicide and tungsten silicide.
5. The interconnect of claim 1, wherein the member has a resistivity of less than about 5 μΩ-cm.
6. The interconnect of claim 1, wherein the member comprises aluminum.
7. An interconnect for connecting an active-device region of a semiconductor substrate to a bit line extending above a semiconductor device structure, comprising:
a member extending from the bit line, the member and the bit line comprising a unitary structure with no discernable boundary therebetween;
a metal silicide adjacent to the active-device region; and
metal nitride positioned between the metal silicide and the member, an entirety of the metal nitride being superimposed relative to the metal silicide.
8. The interconnect of claim 7, wherein the metal silicide contacts the active-device region.
9. The interconnect of claim 7, wherein the metal silicide contacts the member.
10. The interconnect of claim 7, wherein the metal nitride comprises titanium nitride.
11. The interconnect of claim 7, wherein adjacent portion of the metal silicide and the member comprise a buried metal diffusion structure.
12. The interconnect of claim 7, wherein the metal silicide comprises at least one of titanium silicide and tungsten silicide.
13. The interconnect of claim 7, wherein the member has a resistivity of less than about 5 μΩ-cm.
14. The interconnect of claim 7, wherein the member comprises aluminum.
15. A method for fabricating a semiconductor device structure, comprising:
forming at least one trench through at least one stacked capacitor structure to expose at least one active device region;
forming a buried metal diffusion layer within the trench;
forming metal nitride adjacent to the buried metal diffusion layer;
concurrently introducing conductive material over the at least one stacked capacitor structure and within the at least one trench, the metal nitride substantially confined between the buried metal diffusion layer and the conductive material; and
forming at least one bit line from conductive material located over at least the at least one stacked capacitor structure, with no discernable boundary between the at least one bit line and at least one member formed by conductive material within the at least one trench.
16. The method of claim 15, further comprising:
electrically isolating the at least one trench from the at least one stacked capacitor structure.
17. The method of claim 15, wherein forming the buried metal diffusion layer comprises forming a metal silicide layer on the surface of the at least one active-device region.
18. The method of claim 17, wherein forming the buried metal diffusion layer includes selectively depositing the metal silicide layer.
19. The method of claim 17, wherein forming the buried metal diffusion layer includes depositing a metal or metal nitride and annealing the metal or metal nitride layer to the at least one active-device region.
20. The method of claim 15, wherein forming metal nitride comprises depositing metal nitride on the buried metal diffusion layer.
21. The method of claim 20, wherein depositing metal nitride comprises selectively depositing metal nitride.
22. The method of claim 21, further comprising:
selectively removing metal nitride from surfaces of the at least one trench and over the at least one stacked capacitor structure.
23. The method of claim 15, wherein concurrently introducing comprises concurrently introducing conductive material comprising aluminum.
24. The method of claim 15, wherein forming the at least one bit line comprises patterning the conductive material located over at least the at least one stacked capacitor structure.
25. The method of claim 15, wherein forming the bit line comprising selectively removing the material from locations over the at least one stacked capacitor structure.
26. The method of claim 25, wherein selectively removing includes planarizing the conductive material.
27. The method of claim 25, wherein selectively removing includes etching the conductive material.
US11/448,249 1998-06-22 2006-06-06 Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects Abandoned US20060237821A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/448,249 US20060237821A1 (en) 1998-06-22 2006-06-06 Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US09/102,331 US6165863A (en) 1998-06-22 1998-06-22 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US09/651,384 US6465319B1 (en) 1998-06-22 2000-08-29 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/180,846 US6787428B2 (en) 1998-06-22 2002-06-26 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/931,181 US7057285B2 (en) 1998-06-22 2004-08-30 Aluminum interconnects with metal silicide diffusion barriers
US11/448,249 US20060237821A1 (en) 1998-06-22 2006-06-06 Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/931,181 Continuation US7057285B2 (en) 1998-06-22 2004-08-30 Aluminum interconnects with metal silicide diffusion barriers

Publications (1)

Publication Number Publication Date
US20060237821A1 true US20060237821A1 (en) 2006-10-26

Family

ID=22289312

Family Applications (6)

Application Number Title Priority Date Filing Date
US09/102,331 Expired - Fee Related US6165863A (en) 1998-06-22 1998-06-22 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US09/651,384 Expired - Fee Related US6465319B1 (en) 1998-06-22 2000-08-29 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US09/651,879 Expired - Fee Related US6720605B1 (en) 1998-06-22 2000-08-29 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/180,846 Expired - Fee Related US6787428B2 (en) 1998-06-22 2002-06-26 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/931,181 Expired - Fee Related US7057285B2 (en) 1998-06-22 2004-08-30 Aluminum interconnects with metal silicide diffusion barriers
US11/448,249 Abandoned US20060237821A1 (en) 1998-06-22 2006-06-06 Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects

Family Applications Before (5)

Application Number Title Priority Date Filing Date
US09/102,331 Expired - Fee Related US6165863A (en) 1998-06-22 1998-06-22 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US09/651,384 Expired - Fee Related US6465319B1 (en) 1998-06-22 2000-08-29 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US09/651,879 Expired - Fee Related US6720605B1 (en) 1998-06-22 2000-08-29 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/180,846 Expired - Fee Related US6787428B2 (en) 1998-06-22 2002-06-26 Aluminum-filled self-aligned trench for stacked capacitor structure and methods
US10/931,181 Expired - Fee Related US7057285B2 (en) 1998-06-22 2004-08-30 Aluminum interconnects with metal silicide diffusion barriers

Country Status (1)

Country Link
US (6) US6165863A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090289334A1 (en) * 2008-05-21 2009-11-26 Willy Rachmady Metal gate structure and method of manufacturing same
US20130157450A1 (en) * 2011-12-20 2013-06-20 Globalfoundries Inc. Methods of Forming Metal Silicide Regions on Semiconductor Devices

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7192827B2 (en) * 2001-01-05 2007-03-20 Micron Technology, Inc. Methods of forming capacitor structures
DE10119873A1 (en) * 2001-04-24 2002-10-31 Infineon Technologies Ag Process for the production of metal / semiconductor contacts
US6847077B2 (en) * 2002-06-25 2005-01-25 Agere Systems, Inc. Capacitor for a semiconductor device and method for fabrication therefor
US7358586B2 (en) * 2004-09-28 2008-04-15 International Business Machines Corporation Silicon-on-insulator wafer having reentrant shape dielectric trenches
US7208095B2 (en) * 2004-12-15 2007-04-24 Infineon Technologies Ag Method for fabricating bottom electrodes of stacked capacitor memory cells and method for cleaning and drying a semiconductor wafer
US7211474B2 (en) * 2005-01-18 2007-05-01 International Business Machines Corporation SOI device with body contact self-aligned to gate
US7372092B2 (en) * 2005-05-05 2008-05-13 Micron Technology, Inc. Memory cell, device, and system
US7494921B2 (en) * 2005-12-29 2009-02-24 Dongbu Electronics Co., Ltd. Aluminum metal line of a semiconductor device and method of fabricating the same
US7982284B2 (en) * 2006-06-28 2011-07-19 Infineon Technologies Ag Semiconductor component including an isolation structure and a contact to the substrate
US7482282B2 (en) * 2007-03-26 2009-01-27 International Business Machines Corporation Use of dilute hydrochloric acid in advanced interconnect contact clean in nickel semiconductor technologies
US8183145B2 (en) * 2007-10-11 2012-05-22 International Business Machines Corporation Structure and methods of forming contact structures
US8338265B2 (en) * 2008-11-12 2012-12-25 International Business Machines Corporation Silicided trench contact to buried conductive layer
CN114914243A (en) * 2020-05-08 2022-08-16 福建省晋华集成电路有限公司 Memory device

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5049517A (en) * 1990-11-07 1991-09-17 Micron Technology, Inc. Method for formation of a stacked capacitor
US5061650A (en) * 1991-01-17 1991-10-29 Micron Technology, Inc. Method for formation of a stacked capacitor
US5142438A (en) * 1991-11-15 1992-08-25 Micron Technology, Inc. Dram cell having a stacked capacitor with a tantalum lower plate, a tantalum oxide dielectric layer, and a silicide buried contact
US5196364A (en) * 1990-10-24 1993-03-23 Micron Technology, Inc. Method of making a stacked capacitor dram cell
US5229326A (en) * 1992-06-23 1993-07-20 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
US5262343A (en) * 1991-04-12 1993-11-16 Micron Technology, Inc. DRAM stacked capacitor fabrication process
US5270241A (en) * 1992-03-13 1993-12-14 Micron Technology, Inc. Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing
US5338700A (en) * 1993-04-14 1994-08-16 Micron Semiconductor, Inc. Method of forming a bit line over capacitor array of memory cells
US5374579A (en) * 1992-08-18 1994-12-20 Sony Corporation Method of fabricating a semiconductor DRAM
US5498562A (en) * 1993-04-07 1996-03-12 Micron Technology, Inc. Semiconductor processing methods of forming stacked capacitors
US5563089A (en) * 1994-07-20 1996-10-08 Micron Technology, Inc. Method of forming a bit line over capacitor array of memory cells and an array of bit line over capacitor array of memory cells
US5604147A (en) * 1995-05-12 1997-02-18 Micron Technology, Inc. Method of forming a cylindrical container stacked capacitor
US5605857A (en) * 1993-02-12 1997-02-25 Micron Technology, Inc. Method of forming a bit line over capacitor array of memory cells and an array of bit line over capacitor array of memory cells
US5609511A (en) * 1994-04-14 1997-03-11 Hitachi, Ltd. Polishing method
US5614765A (en) * 1995-06-07 1997-03-25 Advanced Micro Devices, Inc. Self aligned via dual damascene
US5635423A (en) * 1994-10-11 1997-06-03 Advanced Micro Devices, Inc. Simplified dual damascene process for multi-level metallization and interconnection structure
US5643833A (en) * 1993-08-31 1997-07-01 Sony Corporation Method of making a contact hole in a semiconductor device
US5651855A (en) * 1992-07-28 1997-07-29 Micron Technology, Inc. Method of making self aligned contacts to silicon substrates during the manufacture of integrated circuits
US5767541A (en) * 1995-08-07 1998-06-16 Yamaha Corporation Semiconductor memory device with ferroelectric capacitor
US5834846A (en) * 1995-01-10 1998-11-10 Kawasaki Steel Corporation Semiconductor device with contact structure and method of manufacturing the same
US5973402A (en) * 1993-03-23 1999-10-26 Kawasaki Steel Corporation Metal interconnection and method for making
US6001729A (en) * 1995-01-10 1999-12-14 Kawasaki Steel Corporation Method of forming wiring structure for semiconductor device
US6020511A (en) * 1996-10-02 2000-02-01 Micron Technology, Inc. Methods, complexes, and systems for forming metal-containing films
US6262449B1 (en) * 1995-09-18 2001-07-17 Vanguard International Semiconductor Corporation High density dynamic random access memory cell structure having a polysilicon pillar capacitor
US20050006769A1 (en) * 1997-10-02 2005-01-13 Micron Technology, Inc. Semiconductor device with metal fill by treatment of mobility layers

Patent Citations (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5196364A (en) * 1990-10-24 1993-03-23 Micron Technology, Inc. Method of making a stacked capacitor dram cell
US5049517A (en) * 1990-11-07 1991-09-17 Micron Technology, Inc. Method for formation of a stacked capacitor
US5061650A (en) * 1991-01-17 1991-10-29 Micron Technology, Inc. Method for formation of a stacked capacitor
US5262343A (en) * 1991-04-12 1993-11-16 Micron Technology, Inc. DRAM stacked capacitor fabrication process
US5142438A (en) * 1991-11-15 1992-08-25 Micron Technology, Inc. Dram cell having a stacked capacitor with a tantalum lower plate, a tantalum oxide dielectric layer, and a silicide buried contact
US5270241A (en) * 1992-03-13 1993-12-14 Micron Technology, Inc. Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing
US5229326A (en) * 1992-06-23 1993-07-20 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
US5651855A (en) * 1992-07-28 1997-07-29 Micron Technology, Inc. Method of making self aligned contacts to silicon substrates during the manufacture of integrated circuits
US5374579A (en) * 1992-08-18 1994-12-20 Sony Corporation Method of fabricating a semiconductor DRAM
US5705838A (en) * 1993-02-12 1998-01-06 Micron Technology, Inc. Array of bit line over capacitor array of memory cells
US5605857A (en) * 1993-02-12 1997-02-25 Micron Technology, Inc. Method of forming a bit line over capacitor array of memory cells and an array of bit line over capacitor array of memory cells
US5702990A (en) * 1993-02-12 1997-12-30 Micron Technology, Inc. Method of forming a bit line over capacitor array of memory cells and an array of bit line over capacitor array of memory cells
US5973402A (en) * 1993-03-23 1999-10-26 Kawasaki Steel Corporation Metal interconnection and method for making
US5498562A (en) * 1993-04-07 1996-03-12 Micron Technology, Inc. Semiconductor processing methods of forming stacked capacitors
US5652164A (en) * 1993-04-07 1997-07-29 Micron Technology, Inc. Semiconductor processing methods of forming stacked capacitors
US5338700A (en) * 1993-04-14 1994-08-16 Micron Semiconductor, Inc. Method of forming a bit line over capacitor array of memory cells
US5643833A (en) * 1993-08-31 1997-07-01 Sony Corporation Method of making a contact hole in a semiconductor device
US5609511A (en) * 1994-04-14 1997-03-11 Hitachi, Ltd. Polishing method
US5563089A (en) * 1994-07-20 1996-10-08 Micron Technology, Inc. Method of forming a bit line over capacitor array of memory cells and an array of bit line over capacitor array of memory cells
US5635423A (en) * 1994-10-11 1997-06-03 Advanced Micro Devices, Inc. Simplified dual damascene process for multi-level metallization and interconnection structure
US6001729A (en) * 1995-01-10 1999-12-14 Kawasaki Steel Corporation Method of forming wiring structure for semiconductor device
US5834846A (en) * 1995-01-10 1998-11-10 Kawasaki Steel Corporation Semiconductor device with contact structure and method of manufacturing the same
US5604147A (en) * 1995-05-12 1997-02-18 Micron Technology, Inc. Method of forming a cylindrical container stacked capacitor
US5614765A (en) * 1995-06-07 1997-03-25 Advanced Micro Devices, Inc. Self aligned via dual damascene
US5767541A (en) * 1995-08-07 1998-06-16 Yamaha Corporation Semiconductor memory device with ferroelectric capacitor
US6262449B1 (en) * 1995-09-18 2001-07-17 Vanguard International Semiconductor Corporation High density dynamic random access memory cell structure having a polysilicon pillar capacitor
US6020511A (en) * 1996-10-02 2000-02-01 Micron Technology, Inc. Methods, complexes, and systems for forming metal-containing films
US20050006769A1 (en) * 1997-10-02 2005-01-13 Micron Technology, Inc. Semiconductor device with metal fill by treatment of mobility layers

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090289334A1 (en) * 2008-05-21 2009-11-26 Willy Rachmady Metal gate structure and method of manufacturing same
US7875519B2 (en) * 2008-05-21 2011-01-25 Intel Corporation Metal gate structure and method of manufacturing same
US20110079830A1 (en) * 2008-05-21 2011-04-07 Willy Rachmady Metal gate structure and method of manufacturing same
US8294223B2 (en) 2008-05-21 2012-10-23 Intel Corporation Metal gate structure and method of manufacturing same
US20130157450A1 (en) * 2011-12-20 2013-06-20 Globalfoundries Inc. Methods of Forming Metal Silicide Regions on Semiconductor Devices
US8765586B2 (en) * 2011-12-20 2014-07-01 Globalfoundries Inc. Methods of forming metal silicide regions on semiconductor devices

Also Published As

Publication number Publication date
US6165863A (en) 2000-12-26
US20050023587A1 (en) 2005-02-03
US6787428B2 (en) 2004-09-07
US6720605B1 (en) 2004-04-13
US6465319B1 (en) 2002-10-15
US7057285B2 (en) 2006-06-06
US20020177272A1 (en) 2002-11-28

Similar Documents

Publication Publication Date Title
US20060237821A1 (en) Interconnects including members integral with bit lines, as well as metal nitride and metal silicide, and methods for fabricating interconnects and semiconductor device structures including the interconnects
US6372643B1 (en) Method for forming a selective contact and local interconnect in situ and semiconductor devices carrying the same
US5956609A (en) Method for reducing stress and improving step-coverage of tungsten interconnects and plugs
US5933758A (en) Method for preventing electroplating of copper on an exposed surface at the edge exclusion of a semiconductor wafer
US6376371B1 (en) Method of forming a semiconductor device
US6156630A (en) Titanium boride gate electrode and interconnect and methods regarding same
US6194315B1 (en) Electrochemical cobalt silicide liner for metal contact fills and damascene processes
US8058728B2 (en) Diffusion barrier and adhesion layer for an interconnect structure
KR100360396B1 (en) Method for forming contact structure of semiconductor device
US5804499A (en) Prevention of abnormal WSix oxidation by in-situ amorphous silicon deposition
US5756394A (en) Self-aligned silicide strap connection of polysilicon layers
JP2861869B2 (en) Method for manufacturing semiconductor device
US7727883B2 (en) Method of forming a diffusion barrier and adhesion layer for an interconnect structure
US5846881A (en) Low cost DRAM metallization
US6117761A (en) Self-aligned silicide strap connection of polysilicon layers
US6888252B2 (en) Method of forming a conductive contact
US20030025206A1 (en) Boron-doped titanium nitride layer for high aspect ratio semiconductor devices
US20030057562A1 (en) Semiconductor device
US6274472B1 (en) Tungsten interconnect method
US6531352B1 (en) Methods of forming conductive interconnects
US7858518B2 (en) Method for forming a selective contact and local interconnect in situ
EP0926741A2 (en) Gate structure and method of forming same
US20010016416A1 (en) Method for fabricating contact plug
US7217660B1 (en) Method for manufacturing a semiconductor component that inhibits formation of wormholes
KR20030090872A (en) Method for forming a semiconductor device's contact

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION