US20070001762A1 - DC-DC converter switching transistor current measurement technique - Google Patents

DC-DC converter switching transistor current measurement technique Download PDF

Info

Publication number
US20070001762A1
US20070001762A1 US11/173,760 US17376005A US2007001762A1 US 20070001762 A1 US20070001762 A1 US 20070001762A1 US 17376005 A US17376005 A US 17376005A US 2007001762 A1 US2007001762 A1 US 2007001762A1
Authority
US
United States
Prior art keywords
transistors
pair
transistor
coupled
current
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/173,760
Other versions
US8134548B2 (en
Inventor
Gerhard Schrom
Peter Hazucha
Vivek De
Tanay Karnik
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US11/173,760 priority Critical patent/US8134548B2/en
Application filed by Individual filed Critical Individual
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DE, VIVEK, HAZUCHA, PETER, KARNIK, TANAY, SCHROM, GERHARD
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DE, VIVEK, HAZUCHA, PETER, KARNIK, TANAY, SCHROM, GERHARD
Publication of US20070001762A1 publication Critical patent/US20070001762A1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NUMONYX B. V.
Priority to US13/417,763 priority patent/US8482552B2/en
Publication of US8134548B2 publication Critical patent/US8134548B2/en
Application granted granted Critical
Priority to US13/914,358 priority patent/US9124174B2/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTEL CORPORATION
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R19/00Arrangements for measuring currents or voltages or for indicating presence or sign thereof
    • G01R19/0092Arrangements for measuring currents or voltages or for indicating presence or sign thereof measuring current only
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0009Devices or circuits for detecting current in a converter

Definitions

  • DC-DC converters typically craft a DC voltage by full wave rectifying and filtering one or more time varying signals. Because of the switching undertaken in the full wave rectification process, significant amounts of current are frequently “switched” back-and-forth at rapid pace by large transistors. It is often helpful to measure the current through these transistors to, for instance, determine whether or not the DC-DC converter is being loaded, monitor any ripple currents resulting from rectification, etc.
  • Shunt inductance induces a current measurement signal in an inductor by coupling magnetic fields that are produced by the current signal being measured through the inductor.
  • shunt inductance is not practical for rapidly changing currents because the bandwidth of an inductor is limited (i.e., the inductor will increasingly attenuate the current measurement signal as its frequency increases).
  • FIG. 1 shows resistance couples in series with a DC-DC converter switching transistor
  • FIG. 5 shows an extension of the circuit of FIG. 4 capable of providing an indication of the output current from the pair of switching transistors Q 1 and Q 2 ;
  • a second pair of transistors M 3 and M 4 have their conductive channels coupled in parallel (their drains are tied together and their source nodes are tied to ground) and a node between the second pair of transistors M 3 , M 4 is coupled to a reference input of the amplifier (the source node of M 6 ).
  • a current flow of approximately kI DS will flow through transistor M 1 , where k ⁇ 1 (e.g., in many applications k is expected to be within a range of 0.0001 to 0.01 inclusive).
  • the kI DS current flow through transistor M 1 influences an output signal Io which can be used as an indicator of the current I DS through transistor Q 1 .
  • transistors M 1 and M 2 , as well as M 3 and M 4 are scaled down versions of transistor Q 1 (e.g., being designed with identical doping profiles and gate lengths but with different gate widths). Since a large transistor Q 1 is often implemented as a parallel connection of many identical small transistors (legs), the smaller transistors M 1 , M 2 , M 3 , and M 4 can be implemented using just a few of the same small transistors.
  • the M 1 and M 2 structure essentially enables fast and accurate measurement of the I DS current without actually imposing a series resistance through the I DS current path. To ensure proper operation, M 1 and M 3 may be matched and M 2 and M 4 may be matched respectively. To improve the accuracy at larger drain-to-source voltages V DS in Q 1 , especially, when Q 1 is operating in saturation, M 1 may be chosen to be smaller than M 2 . To enhance the output signal Io, M 1 may be chosen to be larger than M 2 .
  • Transistors M 5 , M 6 , M 7 and M 8 form a common gate amplifier having: 1) a reference leg M 6 , M 7 whose current, I BIAS , flows into the resistive network formed by transistors M 3 and M 4 ; and, 2) a measurement leg M 5 , M 8 whose current I X flows into the resistive network formed by transistors M 1 and M 2 .
  • Transistors M 2 and M 4 are designed to be in the linear mode over the range of operation for the circuit. Therefore, M 2 and M 4 will behave like resistors (i.e., approximately a linear relationship between its drain-to-source voltage and its drain-to-source current). Moreover, like M 2 and M 4 , transistors M 1 and M 3 are also ideally designed to remain in linear mode of operation, when transistor Q 1 is in linear mode, and to be in saturation mode when Q 1 is in saturation mode. In order to help effect this behavior, the gates of transistors M 2 and M 4 are tied to a fixed voltage (V CC ) and the gates of transistors M 1 and M 3 are tied to the gate of transistor Q 1 .
  • V CC fixed voltage
  • FIG. 4 provides another circuit design that uses the M 1 through M 4 structure as a device for measuring I DS , but uses a different common-gate amplifier, formed by M 5 through M 11 , to generate the output signal Io.
  • This amplifier is essentially equivalent to a combination of two replicas of the amplifier M 5 through M 8 in FIG. 2 and provides improved range and linearity at a reduced bias current.
  • FIG. 7 shows an embodiment of a computing system.
  • the exemplary computing system of FIG. 6 includes: 1) one or more processors 601 having an “on-chip” DC-DC converter 610 ; 2 ) a memory control hub (MCH) 602 ; 3 ) a system memory 603 (of which different types exist such as DDR RAM, EDO RAM, etc,); 4) a cache 604 ; 5 ) an I/O control hub (ICH) 605 ; 6) a graphics processor 606 ; 6) a display/screen 607 (of which different types exist such as Cathode Ray Tube (CRT), Thin Film Transistor (TFT), Liquid Crystal Display (LCD), DPL, etc.; 8) one or more I/O devices 608 .
  • CTR Cathode Ray Tube
  • TFT Thin Film Transistor
  • LCD Liquid Crystal Display
  • System memory 603 is deliberately made available to other components within the computing system. For example, the data received from various interfaces to the computing system (e.g., keyboard and mouse, printer port, LAN port, modem port, etc.) or retrieved from an internal storage element of the computing system (e.g., hard disk drive) are often temporarily queued into system memory 603 prior to their being operated upon by the one or more processor(s) 601 in the implementation of a software program.
  • various interfaces to the computing system e.g., keyboard and mouse, printer port, LAN port, modem port, etc.
  • an internal storage element of the computing system e.g., hard disk drive
  • I/O devices 608 are also implemented in a typical computing system. I/O devices generally are responsible for transferring data to and/or from the computing system (e.g., a networking adapter); or, for large scale non-volatile storage within the computing system (e.g., hard disk drive).
  • ICH 605 has bi-directional point-to-point links between itself and the observed I/O devices 608 .

Abstract

A method is described comprising conducting a first current through a switching transistor. The method also comprises conducting a second current through a pair of transistors whose conductive channels are coupled in series with respect to each other and are together coupled in parallel across the switching transistor's conductive channel. The second current is less than and proportional to the first current.

Description

    BACKGROUND
  • DC-DC converters typically craft a DC voltage by full wave rectifying and filtering one or more time varying signals. Because of the switching undertaken in the full wave rectification process, significant amounts of current are frequently “switched” back-and-forth at rapid pace by large transistors. It is often helpful to measure the current through these transistors to, for instance, determine whether or not the DC-DC converter is being loaded, monitor any ripple currents resulting from rectification, etc.
  • Two “straight-forward” techniques are readily known in the art for measuring current: 1) shunt inductance; and, 2) series resistance. Shunt inductance induces a current measurement signal in an inductor by coupling magnetic fields that are produced by the current signal being measured through the inductor. Unfortunately, shunt inductance is not practical for rapidly changing currents because the bandwidth of an inductor is limited (i.e., the inductor will increasingly attenuate the current measurement signal as its frequency increases).
  • The series resistance technique, which is shown in FIG. 1, does not typically suffer from limited bandwidth issues because a pure resistance does not change its resistive properties as a function of signal frequency. Unfortunately, however, the series resistance technique is also not practical for large currents (such as those drawn by a DC-DC converter's switching transistors) because a large current being driven through a resistance will tend to dissipate large amounts of power (through the relationship P=I2R) which may result in overheating; or, if the power “problem” is handled by using a very small series resistance, inaccuracy results because the signal V=I*R may become too small to measure.
  • FIGURES
  • The present invention is illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
  • FIG. 1 shows resistance couples in series with a DC-DC converter switching transistor;
  • FIG. 2 shows an embodiment of a current measurement circuit coupled to a DC-DC converter switching transistor;
  • FIG. 3 shows an equivalent circuit for the circuit of FIG. 2;
  • FIG. 4 shows another circuit that measures DC-DC converter switching transistor current using a similar M1 through M4 structure as shown in FIG. 2;
  • FIG. 5 shows an extension of the circuit of FIG. 4 capable of providing an indication of the output current from the pair of switching transistors Q1 and Q2;
  • FIG. 6 shows a computing system whose processor(s) include a DC-DC converter.
  • DETAILED DESCRIPTION
  • FIG. 2 shows a circuit directed to measuring the IDS current of transistor Q1 without the use of a series resistance through which the IDS current flows. Here, transistor Q1 may be a large switching transistor whose drain-to-source current (IDS) is rapidly changing with large amplitude. A pair of transistors M1, M2 having their conductive channels coupled in series (where, the conductive channel of a transistor is understood to be the channel between its drain and source nodes). The drain of M1 is coupled to the drain of the switching transistor's conductive channel. The source of M2 is coupled to the source of the switching transistor's conductive channel (through the ground node). A node between the M1 and M2 transistors is coupled to an input of an amplifier (the source node of M5). A second pair of transistors M3 and M4 have their conductive channels coupled in parallel (their drains are tied together and their source nodes are tied to ground) and a node between the second pair of transistors M3, M4 is coupled to a reference input of the amplifier (the source node of M6).
  • According to the theory of operation of the circuitry of FIG. 2, a current flow of approximately kIDS will flow through transistor M1, where k<1 (e.g., in many applications k is expected to be within a range of 0.0001 to 0.01 inclusive). The kIDS current flow through transistor M1 influences an output signal Io which can be used as an indicator of the current IDS through transistor Q1. In a typical implementation transistors M1 and M2, as well as M3 and M4 are scaled down versions of transistor Q1 (e.g., being designed with identical doping profiles and gate lengths but with different gate widths). Since a large transistor Q1 is often implemented as a parallel connection of many identical small transistors (legs), the smaller transistors M1, M2, M3, and M4 can be implemented using just a few of the same small transistors.
  • The proportionality factor can be approximately computed from the transistors' widths as 1/k=WQ1*(1/WM1+1/WM2). In some applications a value of k>1 may be desirable. The M1 and M2 structure essentially enables fast and accurate measurement of the IDS current without actually imposing a series resistance through the IDS current path. To ensure proper operation, M1 and M3 may be matched and M2 and M4 may be matched respectively. To improve the accuracy at larger drain-to-source voltages VDS in Q1, especially, when Q1 is operating in saturation, M1 may be chosen to be smaller than M2. To enhance the output signal Io, M1 may be chosen to be larger than M2.
  • Transistors M5, M6, M7 and M8 form a common gate amplifier having: 1) a reference leg M6, M7 whose current, IBIAS, flows into the resistive network formed by transistors M3 and M4; and, 2) a measurement leg M5, M8 whose current IX flows into the resistive network formed by transistors M1 and M2.
  • The principle of operation of the entire circuit is that voltage changes in proportion to kIDS at the source of transistor M5 causes the gate-to-source voltage of transistor M5 to differ with respect to that of transistor M6 such that an output current Io is created having a component that varies in proportion to kIDS. The current IBIAS may be injected using various techniques, such as, e.g., using a reference current circuit or a resistor connected to the gates of M6 and M7.
  • The principle of operation of the circuit of FIG. 2 is more easily viewed with the equivalent circuit of FIG. 3. Comparing FIGS. 2 and 3, note that: 1) transistor M1 has been replaced by a variable resistance R1 and a voltage source VDS causing a current of kIDS; 2) transistor M2 has been replaced by resistance R2; 3) transistor M3 has been replaced by variable resistance R3; and, 4) transistor M4 has been replaced by resistance R4.
  • Transistors M2 and M4 are designed to be in the linear mode over the range of operation for the circuit. Therefore, M2 and M4 will behave like resistors (i.e., approximately a linear relationship between its drain-to-source voltage and its drain-to-source current). Moreover, like M2 and M4, transistors M1 and M3 are also ideally designed to remain in linear mode of operation, when transistor Q1 is in linear mode, and to be in saturation mode when Q1 is in saturation mode. In order to help effect this behavior, the gates of transistors M2 and M4 are tied to a fixed voltage (VCC) and the gates of transistors M1 and M3 are tied to the gate of transistor Q1.
  • With transistors M5 and M6 in saturation mode, and with transistors M7 and M8 forming a current mirror, it can be shown that the output current Io for the circuit of FIG. 3 can be approximated as:
    Io≈kI DS(R1/(R1R//2+R5))+(((R1//R2)−(R1//R4))/(R1//R2+R5))I BIAS  Eqn. 1
    where IDS is the current being measured (i.e., the drain-to-source current of transistor Q1), k is a proportionality constant between the drain-to-source currents of transistors Q1 and M1, and R5 is the common-gate input resistance of transistor M5. Moreover,
    R3//R4=(R3R4)/(R3+R4)  Eqn. 2a
    R1//R2=(R1R2)/(R1+R2)  Eqn. 2b
    which corresponds to the effective resistances of resistors R3 and R4 in parallel and R1 and R2 in parallel, respectively. Since R1=R3 and R2=R4, IBIAS does not add to the output signal Io. The value of R5 depends on the transconductance parameter β of M5 and on the bias current IBIAS:
    R5=1/sqrt(2μM5(I BIAS −Io))  Eqn. 3
  • In a typical design R5 may be large compared to R1//R2, e.g., ten times larger, to reduce the power consumption of the common-gate amplifier. In other designs R5 may be comparable to or even smaller than R1//R2 in order to improve linearity. To ensure proper operation the bias current should be larger than the maximum output current: IBIAS>Io. For negative currents Io<0 the bias current may be reduced to a very small value, e.g., by operating M5 and M6 at or slightly above threshold. The presence of M3 also provides for good suppression of noise from the gate node of transistor Q1 since the noise injected through the gate capacitances of M1 and M3 approximately cancels out. Note that although the reference voltage of FIGS. 2 and 3 correspond to a ground node, another fixed voltage could be used (such as a supply node) provided appropriate offset were applied to VCC.
  • Other Circuits
  • FIG. 4 provides another circuit design that uses the M1 through M4 structure as a device for measuring IDS, but uses a different common-gate amplifier, formed by M5 through M11, to generate the output signal Io. This amplifier is essentially equivalent to a combination of two replicas of the amplifier M5 through M8 in FIG. 2 and provides improved range and linearity at a reduced bias current.
  • When the current IDS of Q1 is small, i.e., the output signal is approximately −IBIAS<Io<+IBIAS both parts of the amplifier, M5 through M8 and M9 through M11 respectively, contribute to the output signal Io. When current is large and positive, i.e., Io>+IBIAS, M9 through M11 will increase their contribution to Io due to the nonlinearity of the circuit, whereas M5 through M8 will reduce and eventually cease their contribution to the output signal.
  • Furthermore, when the current is large and negative, i.e., Io<−IBIAS, M9 through M11 will reduce their contribution to Io and M5 through M8 will take over. Thus, the non-linearities of both halves of the amplifier compensate each other, resulting in improved linearity and range at a smaller bias current. The method for properly chosing the bias current IBIAS and the sizes of M5 through M11 usually involves simple calculations and circuit simulations, which anyone skilled in the art can easily carry out.
  • FIG. 5 shows a circuit that measures the current through both of switching transistors Q1 and Q2. M13 through M16 are the PMOS equivalent of M1 through M4 respectively, and, M7, M8, M11, M12 are coupled so that they become the PMOS equivalent of M5, M6, M10 and M9 respectively. Arrangement in this manner allows for an output Io that varies with IDS—Q2-IDS—Q1.
  • Possible Applications of Current Measurement Circuits
  • It is envisioned that embodiments of the current measurement approaches described herein can be used in “on-chip” DC-DC converters. A DC-DC converter is a device that converts a first fixed voltage into a second fixed voltage. Here, for example, transistor Q1 (and transistors Q1 and Q2 in FIG. 4) can be a large switching transistor in an “on-chip” DC-DC converter (and transistors Q1 and Q2 can be large switching transistors in an “on-chip” DC-DC converter).
  • The current measurement circuit can be used for various functions such as, to name a few: 1) soft—switching, i.e., to monitor the currents through switching transistors in order to determine the proper time for turn-off; 2) monitoring the ripple current in DC-DC converters; 3) “safe turn off” in “on-chip” DC-DC converters (e.g., turning off the DC-DC converter when the inductor currents flowing through the switching transistors are small enough to prevent voltage overshoot); and, 4) monitoring the load current, e.g., in “on-chip” DC-DC converters used to a CPU (central processing unit) or part of a CPU.
  • FIG. 7 shows an embodiment of a computing system. The exemplary computing system of FIG. 6 includes: 1) one or more processors 601 having an “on-chip” DC-DC converter 610; 2) a memory control hub (MCH) 602; 3) a system memory 603 (of which different types exist such as DDR RAM, EDO RAM, etc,); 4) a cache 604; 5) an I/O control hub (ICH) 605; 6) a graphics processor 606; 6) a display/screen 607 (of which different types exist such as Cathode Ray Tube (CRT), Thin Film Transistor (TFT), Liquid Crystal Display (LCD), DPL, etc.; 8) one or more I/O devices 608.
  • The one or more processors 601 execute instructions in order to perform whatever software routines the computing system implements. The instructions frequently involve some sort of operation performed upon data. Both data and instructions are stored in system memory 603 and cache 604. Cache 604 is typically designed to have shorter latency times than system memory 603. For example, cache 604 might be integrated onto the same silicon chip(s) as the processor(s) and/or constructed with faster SRAM cells whilst system memory 603 might be constructed with slower DRAM cells.
  • By tending to store more frequently used instructions and data in the cache 604 as opposed to the system memory 603, the overall performance efficiency of the computing system improves. System memory 603 is deliberately made available to other components within the computing system. For example, the data received from various interfaces to the computing system (e.g., keyboard and mouse, printer port, LAN port, modem port, etc.) or retrieved from an internal storage element of the computing system (e.g., hard disk drive) are often temporarily queued into system memory 603 prior to their being operated upon by the one or more processor(s) 601 in the implementation of a software program.
  • Similarly, data that a software program determines should be sent from the computing system to an outside entity through one of the computing system interfaces, or stored into an internal storage element, is often temporarily queued in system memory 603 prior to its being transmitted or stored. The ICH 605 is responsible for ensuring that such data is properly passed between the system memory 603 and its appropriate corresponding computing system interface (and internal storage device if the computing system is so designed). The MCH 602 is responsible for managing the various contending requests for system memory 603 access amongst the processor(s) 601, interfaces and internal storage elements that may proximately arise in time with respect to one another.
  • One or more I/O devices 608 are also implemented in a typical computing system. I/O devices generally are responsible for transferring data to and/or from the computing system (e.g., a networking adapter); or, for large scale non-volatile storage within the computing system (e.g., hard disk drive). ICH 605 has bi-directional point-to-point links between itself and the observed I/O devices 608.
  • In the foregoing specification, the invention has been described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Claims (25)

1. An apparatus, comprising:
a) a switching transistor;
b) a pair of transistors having their conductive channels coupled in series, a drain of one of said pair of transistors coupled to one end of said switching transistor's conductive channel, a source of the other of said pair of transistors coupled to the other end of said switching transistor's conductive channel; and,
c) a node between said pair of transistors coupled to an input of an amplifier.
2. The apparatus of claim 1 further comprising a second pair of transistors having their conductive channels coupled in parallel, a node between said second pair of transistors coupled to a reference input of said amplifier.
3. The apparatus of claim 2 wherein a transistor of said first pair of transistors is designed to be matched to a transistor of said second pair of transistors.
4. The apparatus of claim 2 wherein a transistor from said first pair of transistors and a transistor from said second pair of transistors each have their gates coupled to said switching transistor's gate, and wherein, a second transistor from said first pair of transistors and a second transistor from said second pair of transistors each have their gates coupled to a fixed voltage node.
5. The apparatus of claim 2 wherein a transistor from said first pair of transistors and a first transistor from said second pair of transistors were designed to impose the same resistance, said resistance greater than the resistance posed by the second transistor of said second pair of transistors.
6. The apparatus of claim 1 wherein said amplifier is a common gate amplifier.
7. The apparatus of claim 1 wherein a node at which one of said pair of transistors is coupled to said switching transistor's conductive channel is a fixed voltage node.
8. The apparatus of claim 7 wherein said fixed voltage node is a reference node.
9. The apparatus of claim 7 wherein said fixed voltage node is a supply node.
10. The apparatus of claim 1 wherein a first of said pair of transistors is to provide to a second of said pair of transistors a current that is proportional to the current within said switching transistor's conductive channel.
11. The apparatus of claim 10 wherein said input of said amplifier is a measurement leg designed to bias said first of said pair of transistors in a linear mode of operation.
12. The apparatus of claim 11 further comprising a second pair of transistors having their conductive channels coupled in parallel, a node between said second pair of transistors coupled to a reference leg of said amplifier.
13. The apparatus of claim 12 further comprising one of said second pair of transistors having one end of its conductive channel coupled to a fixed voltage node at which one of said pair of transistors is said coupled to an end of said switching transistor's conductive channel.
14. A method, comprising:
conducting a first current through a switching transistor; and,
conducting a second current through a pair of transistors whose conductive channels are coupled in series with respect to each other and are together coupled in parallel across said switching transistor's conductive channel, said second current less than and proportional to said first current.
15. The method of claim 14 further comprising:
setting a gate-to-source voltage of a transistor with a voltage appearing at a node between said pair of transistors.
16. The method of claim 15 further comprising:
generating a current that is proportional to said first current in response to said setting.
17. The method of claim 16 wherein said setting further comprises raising said transistor's source voltage with said voltage and lowering said transistor's gate voltage with a second voltage, said second voltage appearing between a second pair of transistors, one of said second pair of transistors having its gate voltage vary with said switching transistor's gate voltage.
18. The method of claim 17 wherein both of said second pair of transistors are operating in a linear region of operation and at least one of said fist pair of transistors are operating in a linear region of operation.
19. The method of claim 1 comprising generating a signal that varies linearly with a difference between said first current and another current that flows through a second switching transistor.
20. A computing system, comprising:
a) one or more processors having an on-chip DC-DC converter, said on chip DC-DC converter comprising a switching transistor and a current measurement circuit, said current measurement circuit comprising
a pair of transistors having their conductive channels coupled in series, a drain of one of said pair of transistors coupled to one end of said switching transistor's conductive channel, a source of the other of said pair of transistors coupled to the other end of said switching transistor's conductive channel;
a node between said pair of transistors coupled to a measurement leg of an amplifier;
b) a memory controller coupled to said one or more processors;
c) a graphics processor coupled to said memory controller; and,
d) an LCD display coupled to said graphics processor.
21. The apparatus of claim 20 further comprising a second pair of transistors having their conductive channels coupled in parallel, a node between said second pair of transistors coupled to a reference leg of said amplifier.
22. The apparatus of claim 21 wherein the transistors of said first pair of transistors and said second pair of transistors are all approximately the same size.
23. The apparatus of claim 21 wherein a transistor from said first pair of transistors and a transistor from said second pair of transistors each have their gates coupled to said switching transistor's gate.
24. The apparatus of claim 21 wherein a transistor from said first pair of transistors and a first transistor from said second pair of transistors impose the same resistance, said resistance greater than the resistance posed by the second transistor of said second pair of transistors.
25. The apparatus of claim 20 wherein said amplifier is a common gate amplifier.
US11/173,760 2005-06-30 2005-06-30 DC-DC converter switching transistor current measurement technique Expired - Fee Related US8134548B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/173,760 US8134548B2 (en) 2005-06-30 2005-06-30 DC-DC converter switching transistor current measurement technique
US13/417,763 US8482552B2 (en) 2005-06-30 2012-03-12 DC-DC converter switching transistor current measurement technique
US13/914,358 US9124174B2 (en) 2005-06-30 2013-06-10 DC-DC converter switching transistor current measurement technique

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/173,760 US8134548B2 (en) 2005-06-30 2005-06-30 DC-DC converter switching transistor current measurement technique

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/417,763 Division US8482552B2 (en) 2005-06-30 2012-03-12 DC-DC converter switching transistor current measurement technique

Publications (2)

Publication Number Publication Date
US20070001762A1 true US20070001762A1 (en) 2007-01-04
US8134548B2 US8134548B2 (en) 2012-03-13

Family

ID=37588722

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/173,760 Expired - Fee Related US8134548B2 (en) 2005-06-30 2005-06-30 DC-DC converter switching transistor current measurement technique
US13/417,763 Expired - Fee Related US8482552B2 (en) 2005-06-30 2012-03-12 DC-DC converter switching transistor current measurement technique
US13/914,358 Active 2026-03-14 US9124174B2 (en) 2005-06-30 2013-06-10 DC-DC converter switching transistor current measurement technique

Family Applications After (2)

Application Number Title Priority Date Filing Date
US13/417,763 Expired - Fee Related US8482552B2 (en) 2005-06-30 2012-03-12 DC-DC converter switching transistor current measurement technique
US13/914,358 Active 2026-03-14 US9124174B2 (en) 2005-06-30 2013-06-10 DC-DC converter switching transistor current measurement technique

Country Status (1)

Country Link
US (3) US8134548B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040222492A1 (en) * 2003-05-05 2004-11-11 Gardner Donald S. On-die micro-transformer structures with magnetic materials
US8482552B2 (en) 2005-06-30 2013-07-09 Micron Technology, Inc. DC-DC converter switching transistor current measurement technique
US20200028502A1 (en) * 2018-07-20 2020-01-23 Nanya Technology Corporation Semiconductor device

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101788218B1 (en) * 2011-01-06 2017-10-20 삼성디스플레이 주식회사 DC-DC Converter and Mobile Communication Terminal using The Same
TWI455446B (en) * 2012-05-07 2014-10-01 Asustek Comp Inc Power supply system and method thereof for electronic device

Citations (64)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3607462A (en) * 1968-03-21 1971-09-21 Spang Ind Inc Process of magnetic particle preparation
US3905883A (en) * 1973-06-20 1975-09-16 Hitachi Ltd Electrolytic etching method
US4055774A (en) * 1975-09-26 1977-10-25 Rca Corporation Current scaling apparatus
US4543553A (en) * 1983-05-18 1985-09-24 Murata Manufacturing Co., Ltd. Chip-type inductor
US4791719A (en) * 1983-12-22 1988-12-20 Hitachi, Ltd. Method of manufacturing a thin-film magnetic head
US4797648A (en) * 1987-03-09 1989-01-10 Murata Manufacturing Co., Ltd. Chip inductor
US4816784A (en) * 1988-01-19 1989-03-28 Northern Telecom Limited Balanced planar transformers
US4884156A (en) * 1984-01-26 1989-11-28 Canon Kabushiki Kaisha Magnetic head having a thin-film and a coil
US4959631A (en) * 1987-09-29 1990-09-25 Kabushiki Kaisha Toshiba Planar inductor
US5047296A (en) * 1987-09-18 1991-09-10 Commissariat A L'energie Atomique Composite magnetic material and its production process
US5053697A (en) * 1989-06-16 1991-10-01 Schlumberger Industries Input circuit for an electrical energy meter
US5095357A (en) * 1989-08-18 1992-03-10 Mitsubishi Denki Kabushiki Kaisha Inductive structures for semiconductor integrated circuits
US5121852A (en) * 1990-05-23 1992-06-16 Essef Corporation Dynamic pressure relief seal for pressure vessels
US5169713A (en) * 1990-02-22 1992-12-08 Commissariat A L'energie Atomique High frequency electromagnetic radiation absorbent coating comprising a binder and chips obtained from a laminate of alternating amorphous magnetic films and electrically insulating
US5221459A (en) * 1992-02-12 1993-06-22 Nkk Corporation Method of manufacturing a magnetic disk substrate of titanium
US5298857A (en) * 1992-04-06 1994-03-29 Landis & Gyr Metering, Inc. Electrical energy meter with a precision integrator for current measurement
US5420558A (en) * 1992-05-27 1995-05-30 Fuji Electric Co., Ltd. Thin film transformer
US5446311A (en) * 1994-09-16 1995-08-29 International Business Machines Corporation High-Q inductors in silicon technology without expensive metalization
US5469399A (en) * 1993-03-16 1995-11-21 Kabushiki Kaisha Toshiba Semiconductor memory, memory card, and method of driving power supply for EEPROM
US5530415A (en) * 1989-08-01 1996-06-25 Tdk Corporation Composite winding type stacked-layer inductors including self inductive inductors and manual-inductive inductors
US5583474A (en) * 1990-05-31 1996-12-10 Kabushiki Kaisha Toshiba Planar magnetic element
US5609946A (en) * 1995-10-03 1997-03-11 General Electric Company High frequency, high density, low profile, magnetic circuit components
US5635892A (en) * 1994-12-06 1997-06-03 Lucent Technologies Inc. High Q integrated inductor
US5694030A (en) * 1993-03-15 1997-12-02 Kabushiki Kaisha Toshiba Magnetic element for power supply and DC-to-DC converter
US5696441A (en) * 1994-05-13 1997-12-09 Distribution Control Systems, Inc. Linear alternating current interface for electronic meters
US5705287A (en) * 1994-09-20 1998-01-06 International Business Machines Corporation Magnetic recording disk with metal nitride texturing layer
US5781071A (en) * 1994-12-17 1998-07-14 Sony Corporation Transformers and amplifiers
US5801100A (en) * 1997-03-07 1998-09-01 Industrial Technology Research Institute Electroless copper plating method for forming integrated circuit structures
US5834825A (en) * 1995-12-27 1998-11-10 Nec Corporation Semiconductor device having spiral wiring directly covered with an insulating layer containing ferromagnetic particles
US5877533A (en) * 1993-05-21 1999-03-02 Semiconductor Energy Laboratory Co., Ltd. Hybrid integrated circuit component
US5892425A (en) * 1997-04-10 1999-04-06 Virginia Tech Intellectual Properties, Inc. Interwound center-tapped spiral inductor
US5920979A (en) * 1996-04-15 1999-07-13 Read-Rite Corporation Method of forming an inductive magnetic head with approximate zero magnetostriction
US5930415A (en) * 1996-10-14 1999-07-27 Gec Alsthom T & D Sa Monitoring device for a gas-insulated cable
US5952704A (en) * 1996-12-06 1999-09-14 Electronics And Telecommunications Research Institute Inductor devices using substrate biasing technique
US5961746A (en) * 1996-04-22 1999-10-05 Read-Rite Corporation Corrosion resistant amorphous magnetic alloys
US5976715A (en) * 1996-02-02 1999-11-02 Lucent Techologies Inc. Articles comprising magnetically soft thin films
US6031445A (en) * 1997-11-28 2000-02-29 Stmicroelectronics S.A. Transformer for integrated circuits
US6033782A (en) * 1993-08-13 2000-03-07 General Atomics Low volume lightweight magnetodielectric materials
US6037649A (en) * 1999-04-01 2000-03-14 Winbond Electronics Corp. Three-dimension inductor structure in integrated circuit technology
US6040226A (en) * 1997-05-27 2000-03-21 General Electric Company Method for fabricating a thin film inductor
US6043641A (en) * 1998-02-17 2000-03-28 Singer; Jerome R. Method and apparatus for rapid determinations of voltage and current in wires and conductors
US6067002A (en) * 1995-09-12 2000-05-23 Murata Manufacturing Co., Ltd. Circuit substrate with a built-in coil
US6103136A (en) * 1998-03-23 2000-08-15 Headway Technologies, Inc. Method for forming a soft adjacent layer (SAL) magnetoresistive (MR) sensor element with transversely magnetically biased soft adjacent layer (SAL)
US6114937A (en) * 1996-08-23 2000-09-05 International Business Machines Corporation Integrated circuit spiral inductor
US6121852A (en) * 1997-07-15 2000-09-19 Kabushiki Kaisha Toshiba Distributed constant element using a magnetic thin film
US6166422A (en) * 1998-05-13 2000-12-26 Lsi Logic Corporation Inductor with cobalt/nickel core for integrated circuit structure with high inductance and high Q-factor
US6191495B1 (en) * 1997-06-10 2001-02-20 Lucent Technologies Inc. Micromagnetic device having an anisotropic ferromagnetic core and method of manufacture therefor
US6194987B1 (en) * 1998-03-24 2001-02-27 Telefonaktiebolaget Lm Ericsson Inductance device
US6201287B1 (en) * 1998-10-26 2001-03-13 Micron Technology, Inc. Monolithic inductance-enhancing integrated circuits, complementary metal oxide semiconductor (CMOS) inductance-enhancing integrated circuits, inductor assemblies, and inductance-multiplying methods
US6207303B1 (en) * 1997-07-03 2001-03-27 Kabushiki Kaisha Toshiba Multilayered magnetic film having buffer layer inserted between resin layer and laminated magnetic film layer and thin film inductor using the same
US6240621B1 (en) * 1997-08-05 2001-06-05 U.S. Philips Corporation Method of manufacturing a plurality of electronic components
US6281560B1 (en) * 1995-10-10 2001-08-28 Georgia Tech Research Corp. Microfabricated electromagnetic system and method for forming electromagnets in microfabricated devices
US6291305B1 (en) * 1999-06-11 2001-09-18 S3 Graphics Co., Ltd. Method for implementing resistance, capacitance and/or inductance in an integrated circuit
US20010052837A1 (en) * 1999-02-24 2001-12-20 Walsh Joseph G. Planar miniature inductors and transformers
US6392524B1 (en) * 2000-06-09 2002-05-21 Xerox Corporation Photolithographically-patterned out-of-plane coil structures and method of making
US6433299B1 (en) * 1991-09-11 2002-08-13 American Research Corporation Of Virginia Monolithic magnetic modules for integrated planar magnetic circuitry and process for manufacturing same
US6441715B1 (en) * 1999-02-17 2002-08-27 Texas Instruments Incorporated Method of fabricating a miniaturized integrated circuit inductor and transformer fabrication
US20030001713A1 (en) * 1999-11-23 2003-01-02 Gardner Donald S. Integrated transformer
US20030001709A1 (en) * 2001-06-29 2003-01-02 Visser Hendrik Arend Multiple-interleaved integrated circuit transformer
US20040246226A1 (en) * 2003-05-23 2004-12-09 Seung-Hwan Moon Inverter and liquid crystal display including inverter
US6838863B2 (en) * 2002-12-30 2005-01-04 Intel Corporation Voltage converter utilizing independently switched inductors
US6881244B2 (en) * 2001-07-23 2005-04-19 Alstom Technology Ltd Method and device for preventing deposits in steam systems
US20060091896A1 (en) * 2004-10-29 2006-05-04 Gerhard Schrom Method and apparatus for measuring coil current
US7203963B1 (en) * 2002-06-13 2007-04-10 Mcafee, Inc. Method and apparatus for adaptively classifying network traffic

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3881244A (en) 1972-06-02 1975-05-06 Texas Instruments Inc Method of making a solid state inductor
FR2369694A1 (en) 1976-10-29 1978-05-26 Cit Alcatel Transformer for use at 20 MHZ - has two adjacent waveforms formed of conductive alloy on substrate
JPS6120311A (en) 1984-07-09 1986-01-29 Nippon Telegr & Teleph Corp <Ntt> Fabrication of amorphous soft magnetic film
ES2040343T3 (en) 1987-06-08 1993-10-16 Esselte Meto International Gmbh MAGNETIC DEVICES.
JPH03214411A (en) 1990-01-19 1991-09-19 Canon Inc Thin-film magnetic head
JPH0581615A (en) 1991-09-24 1993-04-02 Sharp Corp Production of thin-film magnetic head
JPH06124843A (en) 1992-10-14 1994-05-06 Nippon Telegr & Teleph Corp <Ntt> High frequency use thin film transformer
JPH07272932A (en) 1994-03-31 1995-10-20 Canon Inc Printed inductor
EP0725407A1 (en) 1995-02-03 1996-08-07 International Business Machines Corporation Three-dimensional integrated circuit inductor
JPH09219976A (en) * 1996-02-15 1997-08-19 Mitsubishi Electric Corp Drive method for power conversion device
US6118351A (en) 1997-06-10 2000-09-12 Lucent Technologies Inc. Micromagnetic device for power processing applications and method of manufacture therefor
JP3214411B2 (en) 1997-09-19 2001-10-02 三菱電機株式会社 Electronics
JP2000082621A (en) 1998-09-07 2000-03-21 Fuji Electric Co Ltd Plane transformer
TW386310B (en) 1998-10-30 2000-04-01 Chiou Jing Hung Method of producing microinductor and structure thereof
US6452247B1 (en) 1999-11-23 2002-09-17 Intel Corporation Inductor for integrated circuit
US6891461B2 (en) 1999-11-23 2005-05-10 Intel Corporation Integrated transformer
US6856228B2 (en) 1999-11-23 2005-02-15 Intel Corporation Integrated inductor
US6738240B1 (en) * 1999-12-10 2004-05-18 Micron Technology, Inc. Microtransformer for system-on-chip power supply
US6597593B1 (en) 2000-07-12 2003-07-22 Sun Microsystems, Inc. Powering IC chips using AC signals
JP2002040117A (en) 2000-07-21 2002-02-06 Delta Tooling Co Ltd Planar magnetic sensor and planar magnetic sensor for analyzing multidimensional magnetic field
KR100841616B1 (en) * 2001-12-31 2008-06-27 엘지디스플레이 주식회사 Driving apparatus and its driving method of liquid crystal panel
US7852185B2 (en) 2003-05-05 2010-12-14 Intel Corporation On-die micro-transformer structures with magnetic materials
FR2867698B1 (en) 2004-03-16 2007-11-16 Beaufour Ipsen S C R A S CATALYTIC SYSTEM FOR (CO) OLIGOMERIZATION OF LACTIDE AND GLYCOLIDE
US8134548B2 (en) 2005-06-30 2012-03-13 Micron Technology, Inc. DC-DC converter switching transistor current measurement technique

Patent Citations (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3607462A (en) * 1968-03-21 1971-09-21 Spang Ind Inc Process of magnetic particle preparation
US3905883A (en) * 1973-06-20 1975-09-16 Hitachi Ltd Electrolytic etching method
US4055774A (en) * 1975-09-26 1977-10-25 Rca Corporation Current scaling apparatus
US4543553A (en) * 1983-05-18 1985-09-24 Murata Manufacturing Co., Ltd. Chip-type inductor
US4791719A (en) * 1983-12-22 1988-12-20 Hitachi, Ltd. Method of manufacturing a thin-film magnetic head
US4884156A (en) * 1984-01-26 1989-11-28 Canon Kabushiki Kaisha Magnetic head having a thin-film and a coil
US4797648A (en) * 1987-03-09 1989-01-10 Murata Manufacturing Co., Ltd. Chip inductor
US5047296A (en) * 1987-09-18 1991-09-10 Commissariat A L'energie Atomique Composite magnetic material and its production process
US4959631A (en) * 1987-09-29 1990-09-25 Kabushiki Kaisha Toshiba Planar inductor
US4816784A (en) * 1988-01-19 1989-03-28 Northern Telecom Limited Balanced planar transformers
US5053697A (en) * 1989-06-16 1991-10-01 Schlumberger Industries Input circuit for an electrical energy meter
US5530415A (en) * 1989-08-01 1996-06-25 Tdk Corporation Composite winding type stacked-layer inductors including self inductive inductors and manual-inductive inductors
US5095357A (en) * 1989-08-18 1992-03-10 Mitsubishi Denki Kabushiki Kaisha Inductive structures for semiconductor integrated circuits
US5169713A (en) * 1990-02-22 1992-12-08 Commissariat A L'energie Atomique High frequency electromagnetic radiation absorbent coating comprising a binder and chips obtained from a laminate of alternating amorphous magnetic films and electrically insulating
US5121852A (en) * 1990-05-23 1992-06-16 Essef Corporation Dynamic pressure relief seal for pressure vessels
US6593841B1 (en) * 1990-05-31 2003-07-15 Kabushiki Kaisha Toshiba Planar magnetic element
US6404317B1 (en) * 1990-05-31 2002-06-11 Kabushiki Kaisha Toshiba Planar magnetic element
US5583474A (en) * 1990-05-31 1996-12-10 Kabushiki Kaisha Toshiba Planar magnetic element
US6433299B1 (en) * 1991-09-11 2002-08-13 American Research Corporation Of Virginia Monolithic magnetic modules for integrated planar magnetic circuitry and process for manufacturing same
US5221459A (en) * 1992-02-12 1993-06-22 Nkk Corporation Method of manufacturing a magnetic disk substrate of titanium
US5298857A (en) * 1992-04-06 1994-03-29 Landis & Gyr Metering, Inc. Electrical energy meter with a precision integrator for current measurement
US5420558A (en) * 1992-05-27 1995-05-30 Fuji Electric Co., Ltd. Thin film transformer
US5694030A (en) * 1993-03-15 1997-12-02 Kabushiki Kaisha Toshiba Magnetic element for power supply and DC-to-DC converter
US5469399A (en) * 1993-03-16 1995-11-21 Kabushiki Kaisha Toshiba Semiconductor memory, memory card, and method of driving power supply for EEPROM
US5877533A (en) * 1993-05-21 1999-03-02 Semiconductor Energy Laboratory Co., Ltd. Hybrid integrated circuit component
US6033782A (en) * 1993-08-13 2000-03-07 General Atomics Low volume lightweight magnetodielectric materials
US5696441A (en) * 1994-05-13 1997-12-09 Distribution Control Systems, Inc. Linear alternating current interface for electronic meters
US5446311A (en) * 1994-09-16 1995-08-29 International Business Machines Corporation High-Q inductors in silicon technology without expensive metalization
US5705287A (en) * 1994-09-20 1998-01-06 International Business Machines Corporation Magnetic recording disk with metal nitride texturing layer
US5635892A (en) * 1994-12-06 1997-06-03 Lucent Technologies Inc. High Q integrated inductor
US5781071A (en) * 1994-12-17 1998-07-14 Sony Corporation Transformers and amplifiers
US6067002A (en) * 1995-09-12 2000-05-23 Murata Manufacturing Co., Ltd. Circuit substrate with a built-in coil
US5609946A (en) * 1995-10-03 1997-03-11 General Electric Company High frequency, high density, low profile, magnetic circuit components
US6281560B1 (en) * 1995-10-10 2001-08-28 Georgia Tech Research Corp. Microfabricated electromagnetic system and method for forming electromagnets in microfabricated devices
US5834825A (en) * 1995-12-27 1998-11-10 Nec Corporation Semiconductor device having spiral wiring directly covered with an insulating layer containing ferromagnetic particles
US5976715A (en) * 1996-02-02 1999-11-02 Lucent Techologies Inc. Articles comprising magnetically soft thin films
US5920979A (en) * 1996-04-15 1999-07-13 Read-Rite Corporation Method of forming an inductive magnetic head with approximate zero magnetostriction
US5961746A (en) * 1996-04-22 1999-10-05 Read-Rite Corporation Corrosion resistant amorphous magnetic alloys
US6114937A (en) * 1996-08-23 2000-09-05 International Business Machines Corporation Integrated circuit spiral inductor
US5930415A (en) * 1996-10-14 1999-07-27 Gec Alsthom T & D Sa Monitoring device for a gas-insulated cable
US5952704A (en) * 1996-12-06 1999-09-14 Electronics And Telecommunications Research Institute Inductor devices using substrate biasing technique
US5801100A (en) * 1997-03-07 1998-09-01 Industrial Technology Research Institute Electroless copper plating method for forming integrated circuit structures
US5892425A (en) * 1997-04-10 1999-04-06 Virginia Tech Intellectual Properties, Inc. Interwound center-tapped spiral inductor
US6040226A (en) * 1997-05-27 2000-03-21 General Electric Company Method for fabricating a thin film inductor
US6191495B1 (en) * 1997-06-10 2001-02-20 Lucent Technologies Inc. Micromagnetic device having an anisotropic ferromagnetic core and method of manufacture therefor
US6207303B1 (en) * 1997-07-03 2001-03-27 Kabushiki Kaisha Toshiba Multilayered magnetic film having buffer layer inserted between resin layer and laminated magnetic film layer and thin film inductor using the same
US6121852A (en) * 1997-07-15 2000-09-19 Kabushiki Kaisha Toshiba Distributed constant element using a magnetic thin film
US6240621B1 (en) * 1997-08-05 2001-06-05 U.S. Philips Corporation Method of manufacturing a plurality of electronic components
US6031445A (en) * 1997-11-28 2000-02-29 Stmicroelectronics S.A. Transformer for integrated circuits
US6043641A (en) * 1998-02-17 2000-03-28 Singer; Jerome R. Method and apparatus for rapid determinations of voltage and current in wires and conductors
US6103136A (en) * 1998-03-23 2000-08-15 Headway Technologies, Inc. Method for forming a soft adjacent layer (SAL) magnetoresistive (MR) sensor element with transversely magnetically biased soft adjacent layer (SAL)
US6194987B1 (en) * 1998-03-24 2001-02-27 Telefonaktiebolaget Lm Ericsson Inductance device
US6166422A (en) * 1998-05-13 2000-12-26 Lsi Logic Corporation Inductor with cobalt/nickel core for integrated circuit structure with high inductance and high Q-factor
US6201287B1 (en) * 1998-10-26 2001-03-13 Micron Technology, Inc. Monolithic inductance-enhancing integrated circuits, complementary metal oxide semiconductor (CMOS) inductance-enhancing integrated circuits, inductor assemblies, and inductance-multiplying methods
US6441715B1 (en) * 1999-02-17 2002-08-27 Texas Instruments Incorporated Method of fabricating a miniaturized integrated circuit inductor and transformer fabrication
US20010052837A1 (en) * 1999-02-24 2001-12-20 Walsh Joseph G. Planar miniature inductors and transformers
US6037649A (en) * 1999-04-01 2000-03-14 Winbond Electronics Corp. Three-dimension inductor structure in integrated circuit technology
US6291305B1 (en) * 1999-06-11 2001-09-18 S3 Graphics Co., Ltd. Method for implementing resistance, capacitance and/or inductance in an integrated circuit
US20030001713A1 (en) * 1999-11-23 2003-01-02 Gardner Donald S. Integrated transformer
US6392524B1 (en) * 2000-06-09 2002-05-21 Xerox Corporation Photolithographically-patterned out-of-plane coil structures and method of making
US20030001709A1 (en) * 2001-06-29 2003-01-02 Visser Hendrik Arend Multiple-interleaved integrated circuit transformer
US6881244B2 (en) * 2001-07-23 2005-04-19 Alstom Technology Ltd Method and device for preventing deposits in steam systems
US7203963B1 (en) * 2002-06-13 2007-04-10 Mcafee, Inc. Method and apparatus for adaptively classifying network traffic
US6838863B2 (en) * 2002-12-30 2005-01-04 Intel Corporation Voltage converter utilizing independently switched inductors
US20040246226A1 (en) * 2003-05-23 2004-12-09 Seung-Hwan Moon Inverter and liquid crystal display including inverter
US20060091896A1 (en) * 2004-10-29 2006-05-04 Gerhard Schrom Method and apparatus for measuring coil current

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040222492A1 (en) * 2003-05-05 2004-11-11 Gardner Donald S. On-die micro-transformer structures with magnetic materials
US7852185B2 (en) 2003-05-05 2010-12-14 Intel Corporation On-die micro-transformer structures with magnetic materials
US20110068887A1 (en) * 2003-05-05 2011-03-24 Gardner Donald S On-die micro-transformer structures with magnetic materials
US8471667B2 (en) 2003-05-05 2013-06-25 Intel Corporation On-die micro-transformer structures with magnetic materials
US8482552B2 (en) 2005-06-30 2013-07-09 Micron Technology, Inc. DC-DC converter switching transistor current measurement technique
US9124174B2 (en) 2005-06-30 2015-09-01 Micron Technology, Inc. DC-DC converter switching transistor current measurement technique
US20200028502A1 (en) * 2018-07-20 2020-01-23 Nanya Technology Corporation Semiconductor device
US10581420B2 (en) * 2018-07-20 2020-03-03 Nanya Technology Corporation Semiconductor device

Also Published As

Publication number Publication date
US20120169425A1 (en) 2012-07-05
US20130271105A1 (en) 2013-10-17
US9124174B2 (en) 2015-09-01
US8482552B2 (en) 2013-07-09
US8134548B2 (en) 2012-03-13

Similar Documents

Publication Publication Date Title
US9124174B2 (en) DC-DC converter switching transistor current measurement technique
US9651966B2 (en) Compensation network for a regulator circuit
Magnelli et al. A 2.6 nW, 0.45 V temperature-compensated subthreshold CMOS voltage reference
JP3080823B2 (en) Semiconductor integrated circuit device
JPS63167277A (en) Linear type measuring circuit
CN102074942B (en) Overcurrent protection circuit
US20070260409A1 (en) Duty Cycle Measurement Apparatus and Method
WO2017107267A1 (en) Feedback control circuit and power management module
US20230375598A1 (en) High precision current sampling circuit with on-chip real-time calibration
US9194893B2 (en) Bi-directional input, bi-directional output, lossless current sensing scheme with temperature compensation
US20220035506A1 (en) Multi-bias mode current conveyor, configuring a multi-bias mode current conveyor, touch sensing systems including a multi-bias mode current conveyor, and related systems, methods and devices
KR102390730B1 (en) Overcurrent protection circuit and voltage regulator
US7710701B1 (en) System and method for providing a process, temperature and over-drive invariant over-current protection circuit
JPH0552880A (en) Current detection circuit
Lee et al. Integrated current-mode DC–DC boost converter with high-performance control circuit
JP2003315383A (en) Fuel gage power switch with current sense
JPH06138961A (en) Voltage regulator
Jhamb Ultra low power current mirror design with enhanced bandwidth
US6566952B1 (en) Operational amplifier with extended output voltage range
CN115729296A (en) Circuit for keeping conduction impedance of power tube constant in load switch
US11838010B2 (en) Power supply circuit with adjustable channel switch impedance and electronic device
CN117517753B (en) Current sampling circuit adopting resistance sampling and compatible with P, N type power tube
KR102629216B1 (en) A sensor circuit that measures the inductor current of a dc-dc converter operating in current mode
JP4154414B2 (en) Current measurement circuit
CN210835777U (en) Push-pull type LDO circuit based on voltage flip follower structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHROM, GERHARD;HAZUCHA, PETER;DE, VIVEK;AND OTHERS;SIGNING DATES FROM 20050901 TO 20050902;REEL/FRAME:016841/0366

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHROM, GERHARD;HAZUCHA, PETER;DE, VIVEK;AND OTHERS;REEL/FRAME:016841/0366;SIGNING DATES FROM 20050901 TO 20050902

AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHROM, GERHARD;HAZUCHA, PETER;DE, VIVEK;AND OTHERS;SIGNING DATES FROM 20050901 TO 20050902;REEL/FRAME:017290/0143

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHROM, GERHARD;HAZUCHA, PETER;DE, VIVEK;AND OTHERS;REEL/FRAME:017290/0143;SIGNING DATES FROM 20050901 TO 20050902

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NUMONYX B. V.;REEL/FRAME:027046/0040

Effective date: 20110930

ZAAA Notice of allowance and fees due

Free format text: ORIGINAL CODE: NOA

ZAAB Notice of allowance mailed

Free format text: ORIGINAL CODE: MN/=.

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:030747/0001

Effective date: 20111122

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362