US20070111451A1 - Flash memory device and method of manufacturing the same - Google Patents

Flash memory device and method of manufacturing the same Download PDF

Info

Publication number
US20070111451A1
US20070111451A1 US11/650,237 US65023707A US2007111451A1 US 20070111451 A1 US20070111451 A1 US 20070111451A1 US 65023707 A US65023707 A US 65023707A US 2007111451 A1 US2007111451 A1 US 2007111451A1
Authority
US
United States
Prior art keywords
layer
gate
floating gate
dielectric layer
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/650,237
Inventor
Jae-Hwang Kim
Yong-Suk Choi
Seung-Beom Yoon
Yong-Tae Kim
Young-Sam Park
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority to US11/650,237 priority Critical patent/US20070111451A1/en
Publication of US20070111451A1 publication Critical patent/US20070111451A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • H01L29/42328Gate electrodes for transistors with a floating gate with at least one additional gate other than the floating gate and the control gate, e.g. program gate, erase gate or select gate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates to a semiconductor device, and more particularly to a flash memory device and a method of manufacturing the same.
  • a flash memory device uses a floating gate as a charge trapping layer.
  • a proposed flash cell structure includes a split gate in which the width of a floating gate is narrower than that of a control gate disposed on the floating gate.
  • Such a split gate structure is constructed in a manner such that a charge trapping layer is only defined in a prescribed region below a control gate for the purpose of lowering power dissipation during programming and erasing operations while increasing programming and erasing efficiency.
  • a flash memory device having this structure is formed such that the control gate and charge trapping layer only overlap along a partially defined length.
  • FIG. 1 is a sectional view of a flash memory device.
  • a tunnel oxidation layer 21 is formed on a silicon semiconductor substrate 10 , and a floating gate 31 is formed as a partially-defined charge trapping layer.
  • An insulating cap layer 23 is formed on the floating gate 31 , an oxide-nitride-oxide (ONO) layer 25 is formed on the insulating cap layer 23 , and a control gate 35 is formed on the ONO layer 25 .
  • the ONO layer 25 acts as an interlayer insulating layer.
  • a source/drain region 40 may be disposed between the floating gates 31 .
  • lengths L 1 and L 2 of the regions where the ONO layer 25 and the control gate 35 overlap may differ in a first cell and a second cell because of misalignment during a photolithography process.
  • the photolithography process is performed while patterning the control gate 35 .
  • Misalignment between the control gate 35 and the underlying floating gate 31 may occur due to a loading effect that can occur during a photolithography process and a misalignment in the photolithography process.
  • the misalignment induces undesirable characteristic differences between neighboring cells.
  • the misalignment results in different effective lengths of the control gate 35 and the floating gate 31 , i.e., the charge trapping layers, in cells. Consequently, the characteristics of the cells are inconsistent.
  • a patterning etch step involving the use of a photoresist pattern is utilized.
  • an edge rounding effect impedes formation of the floating gate 31 with a small dimension.
  • a flash memory device with a structure that can be manufactured without being influenced by photolithography equipment utilized during the photolithography process is needed. More specifically, to effectively and continuously reduce cell size in flash memory devices, a technique capable of preventing the misalignment caused by the photolithography process is needed.
  • a flash memory device and a method of manufacturing the same are disclosure wherein characteristic differences between cells caused by misalignment due to a photolithography process are substantially prevented, thus facilitating reduced cell size.
  • a method of manufacturing a flash memory device comprises forming a tunnel dielectric layer on a semiconductor substrate through which charges tunnel, forming a floating gate layer on the tunnel dielectric layer that traps the tunneled charges, and forming an interlayer dielectric layer that covers the floating gate layer; forming a mold layer comprising at least two layers on the interlayer dielectric layer.
  • the method further comprises sequentially patterning the mold layer, the interlayer dielectric layer and, the floating gate layer, thereby forming a mold layer first pattern, an interlayer dielectric layer pattern and a floating gate layer pattern, which are aligned with one another, selectively lateral etching exposed portions of side surfaces of a certain layer of the mold layer first pattern, the layer being adjacent to the interlayer dielectric layer pattern, thereby forming a mold layer second pattern having grooves in side surfaces thereof, and forming a gate dielectric layer on side surfaces of the floating gate layer pattern and exposed portions of the semiconductor substrate adjacent to the floating gate layer pattern.
  • the method comprises forming a control gate on the gate dielectric layer by filling the grooves in the side surfaces of the mold layer second pattern such that a width filling up the groove is set as a width of a portion overlapping with the floating gate layer pattern, selectively removing the mold layer second pattern, forming spacers on sidewalls of the control gate exposed by the removing of the mold layer second pattern, and forming a floating gate by selectively etching exposed portions of the interlayer dielectric layer and the floating gate layer pattern, using the spacers as an etch mask.
  • a method for manufacturing a flash memory device comprises forming a tunnel dielectric layer on a semiconductor substrate through which charges tunnel, forming a floating gate layer on the tunnel dielectric layer that traps the tunneled charges, and forming an interlayer dielectric layer that covers the floating gate layer.
  • the method further comprises sequentially forming a first mold layer and a second mold layer having different etch selectivities on the interlayer dielectric layer, sequentially patterning the second mold layer, the first layer, the interlayer dielectric layer, and the floating gate layer, thereby forming a second mold layer first pattern, a first mold layer first pattern, an interlayer dielectric layer pattern and a floating gate layer pattern, which are self-aligned with one another, and selectively lateral etching exposed side surfaces of the first mold layer first pattern, thereby forming a first mold layer second pattern having grooves in side surfaces thereof.
  • the method comprises forming a gate dielectric layer on side surfaces of the floating gate layer pattern and exposed portions of the semiconductor substrate adjacent to the floating gate layer pattern, forming a control gate layer on the gate dielectric layer by filling the grooves in the first mold layer second pattern such that a width filling up the groove is set as a width of a portion overlapping with the floating gate layer pattern, and planarizing the control gate layer, thereby forming a control gate.
  • the method further comprises selectively removing the second mold layer pattern and first mold layer second pattern, forming spacers on sides of the control gate exposed by the removing of the first mold layer second pattern, and forming a floating gate by selectively etching exposed portions of the interlayer dielectric layer and the floating gate layer pattern, using the spacers as an etch mask.
  • the flash memory device manufacturing method further comprises patterning the floating gate layer in a linear form.
  • the floating gate layer comprises a conductive polysilicon layer.
  • the interlayer dielectric layer comprises a silicon nitride layer.
  • the mold layer includes a stack of a silicon oxide layer and a silicon nitride layer.
  • the silicon oxide layer of the first mold layer is formed by chemical vapor deposition (CVD). Lateral etching for forming the groove is performed by wet etching or chemical dry etching (CDE).
  • the gate dielectric layer comprises a silicon oxide layer formed by thermal oxidation or chemical vapor deposition.
  • the control gate comprises a conductive polysilicon layer.
  • the spacer comprises silicon oxide.
  • a flash memory device comprises a control gate disposed on a semiconductor substrate, spacers disposed on sidewalls of the control gate; a floating gate disposed under the spacer aligned therewith and having one portion extending under the control gate, a tunnel dielectric layer disposed between the floating gate and the semiconductor substrate through which charge tunneling to the floating gate occurs, a gate dielectric layer disposed between the control gate and the semiconductor substrate and extending onto a side surface of the floating gate, and an interlayer dielectric layer disposed on an upper surface of the floating gate between the control gate and the floating gate.
  • the flash memory device and the method of manufacturing the same prevent characteristic differences in cells resulting from misalignment while performing a photolithography process to facilitate reduced cell size.
  • a flash memory device comprises a control gate disposed on a semiconductor substrate, a first and second spacer disposed on respective first and second sidewalls of said control gate, and a floating gate disposed under said first spacer aligned with said first spacer and having one portion extending under said control gate.
  • the flash memory device further comprising a lower gate disposed under said second spacer aligned with said second spacer and opposite to said first spacer on said first sidewall of said control gate, a tunnel dielectric layer interposed between said floating gate and said semiconductor substrate and between said lower gate and said semiconductor substrate through which charge tunneling to said floating gate occurs, a gate dielectric layer disposed between said control gate and said semiconductor substrate and extending onto a side surfaces of said floating gate, and an interlayer dielectric layer disposed on an upper surface of said floating gate between said control gate and floating gate.
  • the first and second spacers comprise a silicon oxide layer.
  • FIG. 1 is a sectional view of a flash memory device
  • FIGS. 2 through 11 are sectional views illustrating a method of manufacturing a flash memory device according to an embodiment of the present disclosure.
  • FIGS. 2 through 11 are sectional views illustrating a method of manufacturing a flash memory device according to an embodiment of the present disclosure.
  • a tunnel dielectric layer 210 is formed on a semiconductor substrate 100 , e.g., a silicon substrate.
  • the tunnel dielectric layer 210 is included such that charges, such as electrons, tunnel therethrough while programming or erasing the flash memory device.
  • the tunnel dielectric layer 210 may be formed of an oxide layer by thermal oxidation, e.g., a thermal oxide or a Chemical Vapor Deposition (CVD) oxide.
  • the tunnel dielectric layer 210 includes a silicon oxide layer formed by thermal oxidation.
  • the tunnel dielectric layer 210 is formed having a thickness that allows the tunnelling of the charges, e.g., to a thickness of about 50 to 100 ⁇ .
  • a floating gate layer 310 is formed on the tunnel dielectric layer 210 .
  • the floating gate layer 310 acts as a charge trapping layer later, which traps the charges tunnelling through the tunnel dielectric layer 210 .
  • the floating gate layer 310 may be formed of a conductive layer, e.g., a conductive polysilicon layer, with a thickness of approximately 300 to 500 ⁇ .
  • a conductive polysilicon layer is employed as a floating gate in a succeeding process, it may be subjected to a patterning process for forming the floating gate.
  • the conductive polysilicon layer pattern extending horizontally may be used as a floating gate layer 310 .
  • the interlayer dielectric layer 330 is formed on floating gate layer 310 .
  • the interlayer dielectric layer 330 may be formed of layers acting as dielectric layers between the floating gate and the control gate in the flash memory device. For example, it may be formed by growing a silicon nitride layer to a thickness of about 100 to 200 ⁇ by CVD.
  • First and second mold layers 350 and 370 to be used as a mold in patterning processes are sequentially formed on the interlayer dielectric layer 330 .
  • the first mold layer 350 has etching selectively to the second mold layer 370 .
  • the first mold layer 350 may be formed of a silicon oxide layer to a thickness of about 500 to 1000 ⁇ by CVD.
  • An insulating material e.g., silicon nitride layer, having etching selectively to the silicon oxide is formed thereon to a thickness of 200 to 300 ⁇ , which is thinner than the first mold layer 350 , to be used as the second mold layer 370 .
  • Such a silicon nitride layer may be deposited by CVD.
  • the first mold layer 350 is preferably formed of the silicon oxide. Accordingly, the interlayer dielectric layer 330 is formed of a silicon nitride layer, or the like, which has etching selectively to the first mold layer 350 .
  • an etch mask (not shown) is formed on the second mold layer 370 .
  • the structure of FIG. 2 is patterned down to the semiconductor substrate 100 .
  • a photoresist pattern may be used as the etch mask.
  • a second mold layer pattern 371 , a first mold layer pattern 351 , an interlayer dielectric layer pattern 331 , a floating gate layer pattern 310 and a tunnel dielectric layer pattern 210 , which are self-aligned with one another, are formed by selective etching exposed regions using the etch mask.
  • the selective etching may be anisotropic dry etching.
  • the middle stack in FIG. 3 is designated as a first stack 301 , and stacks adjacent to the first stack 301 are designated as second stack 302 .
  • exposed side surfaces of the first mold layer pattern 351 are etched to form a third mold layer pattern 353 , thereby forming a groove 355 recessed a predetermined depth into the side surface.
  • Lateral etching is performed on the first stack 301 selectively with respect to the second mold layer pattern 371 , the interlayer dielectric layer pattern 331 , the floating gate layer pattern 310 , and the tunnel dielectric layer pattern 210 , thereby selectively etching the first mold layer pattern 351 .
  • the lateral etching may be carried out by wet etching or chemical dry etching (CDE) that provides a sufficient etch selectivity between silicon oxide and silicon nitride.
  • widths 356 obtained by recessing both side surfaces of the first mold layer pattern 351 , are substantially equal.
  • the dimensions of grooves 355 are substantially the same.
  • the first mold layer second pattern 353 has a width that depends on the widths 356 .
  • the second mold layer pattern 371 protrudes from both sides of the first mold layer second pattern 353 .
  • the interlayer dielectric layer pattern 331 is preferably formed of a silicon nitride layer so as to protrude from both sides of the first mold layer second pattern 353 .
  • the floating gate layer pattern 310 is preferably formed of polysilicon, thus protruding from both sides of the first mold layer second pattern 353 due to the etch selectivity between the polysilicon and silicon oxide.
  • the width of the protruding portion of the floating gate layer pattern 310 e.g., the width corresponding to the width 356 of the groove 355 , is set by a width by which the floating gate and control gate overlap in a subsequent process.
  • the groove 355 is selectively formed in the first stack 301 , and the two second stacks 302 are shielded by a photoresist pattern 150 . This is so that a lower gate opposite to a floating gate in a flash memory device of split gate type below a control gate is formed such that the lower gate has a different width than the floating gate, e.g., narrower than the floating gate.
  • the dielectric layer 210 formed on semiconductor substrate 100 adjoined to the floating gate layer pattern 310 may be degraded or lost.
  • the dielectric layer needs to be repeatedly grown or the degraded portion needs to be cured.
  • a gate dielectric layer 250 is formed on the floating gate layer pattern 310 and exposed portions of the semiconductor substrate 100 by CVD or thermal oxidation.
  • the thermal oxidation and CVD may be combined or individually performed to form a silicon oxide layer for the gate dielectric layer 250 .
  • the CVD can be performed after executing the thermal oxidation so as to sufficiently shield edges of the floating gate layer pattern 310 .
  • the gate dielectric layer 250 is interposed between the control gate formed in a subsequent process and the semiconductor substrate 100 .
  • a conductive material layer e.g., a conductive polysilicon layer, is deposited on the gate dielectric layer 250 and fills the grooves 355 , thereby forming a control gate layer 390 .
  • the control gate layer 390 may be formed by CVD, or the like, such that the grooves 335 are sufficiently filled. It is also preferable to deposit a polycrystalline silicon layer having desirable gap fill characteristic as the control fate layer 390 .
  • the control gate layer 390 is planarized to form a control gate 390 .
  • the second layer pattern 371 may be utilized as an end point of Chemical Mechanical Polishing (CMP), a preferable method for the planarization.
  • the second and third mold layer patterns 371 and 353 are selectively removed by wet or dry etching.
  • the interlayer dielectric layer pattern 331 immediately below the third mold layer pattern 353 may be utilized as an end point of the etching.
  • control gate 390 and the floating gate layer pattern 310 overlap each other as much as the widths of the grooves 355 . Since the grooves 355 have substantially identical dimensions, the widths of the overlapping portions are substantially identical. Therefore, the problems of flash memory devices resulting from inconsistent characteristics of different cells due to misalignment caused during photolithography processes are substantially avoided.
  • a spacer layer 400 is formed of a CVD silicon oxide layer, etc., to a thickness of about 500 to 1000 ⁇ .
  • a spacer 410 is formed of the spacer layer 400 using reactive ion etching (RIE), dry etching, or the like.
  • RIE reactive ion etching
  • exposed portions of the interlayer dielectric layer pattern 331 , the floating gate layer pattern 310 and the tunnel dielectric layer 210 are sequentially etched using the spacer 410 as an etch mask, thereby forming a floating gate 313 and a lower gate 315 disposed on opposite sides of the control gate 390 . Since the patterning of the floating gate 313 and the lower gate 315 utilizes the spacer 410 as the etch mask, the floating gate 313 and the lower gate 315 are aligned with the spacer 410 , and their widths depend on the width of spacer 410 .
  • the width of the spacer 410 is adjusted by controlling the thickness of spacer layer 400 during deposition.
  • widths of the floating gate 313 and the lower gate 315 can be precisely controlled. Since the width of the floating gate 313 is adjusted in accordance with the width of the spacer 410 and dimension of groove 355 , the width of the floating gate 313 can be accurately controlled by controlling the dimensions of the groove 355 and the width of the spacer 410 .
  • a source region 110 and a drain region 150 are formed in the semiconductor substrate 100 adjacent to the control gate 390 by implanting n-type impurities.
  • an ion implantation mask such as a photoresist pattern can be used to implant the n-type impurities, thereby forming the drain region 150 .
  • Another ion implantation mask can be used to implant the n-type impurities, thereby forming the source region 110 .
  • a silicide layer may be formed on the source/drain regions 110 and 150 and the control gate 390 by selective silicidation. This silicide layer is introduced to decrease a resistance, and may be formed of tungsten silicide (WSi x ), cobalt silicide (CoSi x ), titanium silicide (TiSi x ), or the like.
  • the lower gate 315 is connected to a word line (not shown) to allow a programming operation to be performed at a much lower voltage.
  • the width of the floating gate can be formed precisely. Furthermore, by excluding the photolithography process while forming the control gate, characteristic differences between cells because of misalignment can be substantially prevented.

Abstract

A flash memory device including a tunnel dielectric layer, a floating gate layer, an interlayer dielectric layer and at least two mold layers formed on a semiconductor substrate and a method of manufacturing the same are provided. By sequentially patterning the layers, a first mold layer pattern and a floating gate layer pattern aligned with each other are formed. Exposed portions of side surfaces of the first mold layer pattern are selectively lateral etched, thereby forming a first mold layer second pattern having grooves in its sidewalls. A gate dielectric layer is formed on the semiconductor substrate adjacent to the floating gate layer pattern. A control gate having a width that is determined by the grooves in the second mold layer pattern is formed on the gate dielectric layer. By removing the first mold layer second pattern, spacers are formed on sidewalls of the control gate. Exposed portions of the interlayer dielectric layer and the floating gate layer pattern are selectively etched, using the spacer as an etch mask to form a floating gate having a width defined by the widths of the groove and spacer.

Description

  • This application is a Divisional Application from a U.S. patent application Ser. No. 11/025,279 filed Dec. 29, 2004, which is herein specifically incorporated by reference in its entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor device, and more particularly to a flash memory device and a method of manufacturing the same.
  • 2. Description of Related Art
  • Interest in flash memory devices as nonvolatile memory semiconductor devices has increased recently. A flash memory device uses a floating gate as a charge trapping layer. A proposed flash cell structure includes a split gate in which the width of a floating gate is narrower than that of a control gate disposed on the floating gate.
  • Such a split gate structure is constructed in a manner such that a charge trapping layer is only defined in a prescribed region below a control gate for the purpose of lowering power dissipation during programming and erasing operations while increasing programming and erasing efficiency. A flash memory device having this structure is formed such that the control gate and charge trapping layer only overlap along a partially defined length.
  • Problems occurring when manufacturing a typical split gate type flash memory cell will be described with reference to FIG. 1.
  • FIG. 1 is a sectional view of a flash memory device.
  • Referring to FIG. 1, a tunnel oxidation layer 21 is formed on a silicon semiconductor substrate 10, and a floating gate 31 is formed as a partially-defined charge trapping layer. An insulating cap layer 23 is formed on the floating gate 31, an oxide-nitride-oxide (ONO) layer 25 is formed on the insulating cap layer 23, and a control gate 35 is formed on the ONO layer 25. The ONO layer 25 acts as an interlayer insulating layer. A source/drain region 40 may be disposed between the floating gates 31.
  • When forming the flash memory device of split gate of FIG. 1, lengths L1 and L2 of the regions where the ONO layer 25 and the control gate 35 overlap may differ in a first cell and a second cell because of misalignment during a photolithography process. The photolithography process is performed while patterning the control gate 35. Misalignment between the control gate 35 and the underlying floating gate 31 may occur due to a loading effect that can occur during a photolithography process and a misalignment in the photolithography process.
  • The misalignment induces undesirable characteristic differences between neighboring cells. The misalignment results in different effective lengths of the control gate 35 and the floating gate 31, i.e., the charge trapping layers, in cells. Consequently, the characteristics of the cells are inconsistent.
  • When forming the floating gate 31 of the flash memory cell, a patterning etch step involving the use of a photoresist pattern is utilized. Here, an edge rounding effect impedes formation of the floating gate 31 with a small dimension.
  • Therefore, a flash memory device with a structure that can be manufactured without being influenced by photolithography equipment utilized during the photolithography process is needed. More specifically, to effectively and continuously reduce cell size in flash memory devices, a technique capable of preventing the misalignment caused by the photolithography process is needed.
  • SUMMARY OF THE INVENTION
  • According to an embodiment of the present disclosure, a flash memory device and a method of manufacturing the same are disclosure wherein characteristic differences between cells caused by misalignment due to a photolithography process are substantially prevented, thus facilitating reduced cell size.
  • According to an embodiment of the present disclosure, a method of manufacturing a flash memory device comprises forming a tunnel dielectric layer on a semiconductor substrate through which charges tunnel, forming a floating gate layer on the tunnel dielectric layer that traps the tunneled charges, and forming an interlayer dielectric layer that covers the floating gate layer; forming a mold layer comprising at least two layers on the interlayer dielectric layer. The method further comprises sequentially patterning the mold layer, the interlayer dielectric layer and, the floating gate layer, thereby forming a mold layer first pattern, an interlayer dielectric layer pattern and a floating gate layer pattern, which are aligned with one another, selectively lateral etching exposed portions of side surfaces of a certain layer of the mold layer first pattern, the layer being adjacent to the interlayer dielectric layer pattern, thereby forming a mold layer second pattern having grooves in side surfaces thereof, and forming a gate dielectric layer on side surfaces of the floating gate layer pattern and exposed portions of the semiconductor substrate adjacent to the floating gate layer pattern. The method comprises forming a control gate on the gate dielectric layer by filling the grooves in the side surfaces of the mold layer second pattern such that a width filling up the groove is set as a width of a portion overlapping with the floating gate layer pattern, selectively removing the mold layer second pattern, forming spacers on sidewalls of the control gate exposed by the removing of the mold layer second pattern, and forming a floating gate by selectively etching exposed portions of the interlayer dielectric layer and the floating gate layer pattern, using the spacers as an etch mask.
  • According to an embodiment of the present disclosure, a method for manufacturing a flash memory device comprises forming a tunnel dielectric layer on a semiconductor substrate through which charges tunnel, forming a floating gate layer on the tunnel dielectric layer that traps the tunneled charges, and forming an interlayer dielectric layer that covers the floating gate layer. The method further comprises sequentially forming a first mold layer and a second mold layer having different etch selectivities on the interlayer dielectric layer, sequentially patterning the second mold layer, the first layer, the interlayer dielectric layer, and the floating gate layer, thereby forming a second mold layer first pattern, a first mold layer first pattern, an interlayer dielectric layer pattern and a floating gate layer pattern, which are self-aligned with one another, and selectively lateral etching exposed side surfaces of the first mold layer first pattern, thereby forming a first mold layer second pattern having grooves in side surfaces thereof. The method comprises forming a gate dielectric layer on side surfaces of the floating gate layer pattern and exposed portions of the semiconductor substrate adjacent to the floating gate layer pattern, forming a control gate layer on the gate dielectric layer by filling the grooves in the first mold layer second pattern such that a width filling up the groove is set as a width of a portion overlapping with the floating gate layer pattern, and planarizing the control gate layer, thereby forming a control gate. The method further comprises selectively removing the second mold layer pattern and first mold layer second pattern, forming spacers on sides of the control gate exposed by the removing of the first mold layer second pattern, and forming a floating gate by selectively etching exposed portions of the interlayer dielectric layer and the floating gate layer pattern, using the spacers as an etch mask.
  • According to an embodiment of the present disclosure, the flash memory device manufacturing method further comprises patterning the floating gate layer in a linear form. The floating gate layer comprises a conductive polysilicon layer. The interlayer dielectric layer comprises a silicon nitride layer. The mold layer includes a stack of a silicon oxide layer and a silicon nitride layer. The silicon oxide layer of the first mold layer is formed by chemical vapor deposition (CVD). Lateral etching for forming the groove is performed by wet etching or chemical dry etching (CDE). The gate dielectric layer comprises a silicon oxide layer formed by thermal oxidation or chemical vapor deposition. The control gate comprises a conductive polysilicon layer. The spacer comprises silicon oxide.
  • According to an embodiment of the present disclosure, a flash memory device comprises a control gate disposed on a semiconductor substrate, spacers disposed on sidewalls of the control gate; a floating gate disposed under the spacer aligned therewith and having one portion extending under the control gate, a tunnel dielectric layer disposed between the floating gate and the semiconductor substrate through which charge tunneling to the floating gate occurs, a gate dielectric layer disposed between the control gate and the semiconductor substrate and extending onto a side surface of the floating gate, and an interlayer dielectric layer disposed on an upper surface of the floating gate between the control gate and the floating gate.
  • The flash memory device and the method of manufacturing the same according to an embodiment of the present disclosure prevent characteristic differences in cells resulting from misalignment while performing a photolithography process to facilitate reduced cell size.
  • According to an embodiment of the present disclosure, a flash memory device comprises a control gate disposed on a semiconductor substrate, a first and second spacer disposed on respective first and second sidewalls of said control gate, and a floating gate disposed under said first spacer aligned with said first spacer and having one portion extending under said control gate. The flash memory device further comprising a lower gate disposed under said second spacer aligned with said second spacer and opposite to said first spacer on said first sidewall of said control gate, a tunnel dielectric layer interposed between said floating gate and said semiconductor substrate and between said lower gate and said semiconductor substrate through which charge tunneling to said floating gate occurs, a gate dielectric layer disposed between said control gate and said semiconductor substrate and extending onto a side surfaces of said floating gate, and an interlayer dielectric layer disposed on an upper surface of said floating gate between said control gate and floating gate. The first and second spacers comprise a silicon oxide layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
  • FIG. 1 is a sectional view of a flash memory device; and
  • FIGS. 2 through 11 are sectional views illustrating a method of manufacturing a flash memory device according to an embodiment of the present disclosure.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • FIGS. 2 through 11 are sectional views illustrating a method of manufacturing a flash memory device according to an embodiment of the present disclosure.
  • Referring to FIG. 2, a tunnel dielectric layer 210 is formed on a semiconductor substrate 100, e.g., a silicon substrate.
  • The tunnel dielectric layer 210 is included such that charges, such as electrons, tunnel therethrough while programming or erasing the flash memory device. The tunnel dielectric layer 210 may be formed of an oxide layer by thermal oxidation, e.g., a thermal oxide or a Chemical Vapor Deposition (CVD) oxide. Preferably, the tunnel dielectric layer 210 includes a silicon oxide layer formed by thermal oxidation. The tunnel dielectric layer 210 is formed having a thickness that allows the tunnelling of the charges, e.g., to a thickness of about 50 to 100 Å.
  • A floating gate layer 310 is formed on the tunnel dielectric layer 210. The floating gate layer 310 acts as a charge trapping layer later, which traps the charges tunnelling through the tunnel dielectric layer 210. The floating gate layer 310 may be formed of a conductive layer, e.g., a conductive polysilicon layer, with a thickness of approximately 300 to 500 Å.
  • Because such a conductive polysilicon layer is employed as a floating gate in a succeeding process, it may be subjected to a patterning process for forming the floating gate. The conductive polysilicon layer pattern extending horizontally may be used as a floating gate layer 310.
  • An interlayer dielectric layer 330 is formed on floating gate layer 310. The interlayer dielectric layer 330 may be formed of layers acting as dielectric layers between the floating gate and the control gate in the flash memory device. For example, it may be formed by growing a silicon nitride layer to a thickness of about 100 to 200 Å by CVD.
  • First and second mold layers 350 and 370 to be used as a mold in patterning processes are sequentially formed on the interlayer dielectric layer 330. The first mold layer 350 has etching selectively to the second mold layer 370.
  • For example, the first mold layer 350 may be formed of a silicon oxide layer to a thickness of about 500 to 1000 Å by CVD. An insulating material, e.g., silicon nitride layer, having etching selectively to the silicon oxide is formed thereon to a thickness of 200 to 300 Å, which is thinner than the first mold layer 350, to be used as the second mold layer 370. Such a silicon nitride layer may be deposited by CVD.
  • When considering a subsequent removal process, the first mold layer 350 is preferably formed of the silicon oxide. Accordingly, the interlayer dielectric layer 330 is formed of a silicon nitride layer, or the like, which has etching selectively to the first mold layer 350.
  • Referring to FIG. 3, an etch mask (not shown) is formed on the second mold layer 370. Using the etch mask, the structure of FIG. 2 is patterned down to the semiconductor substrate 100. A photoresist pattern may be used as the etch mask.
  • A second mold layer pattern 371, a first mold layer pattern 351, an interlayer dielectric layer pattern 331, a floating gate layer pattern 310 and a tunnel dielectric layer pattern 210, which are self-aligned with one another, are formed by selective etching exposed regions using the etch mask. The selective etching may be anisotropic dry etching.
  • The middle stack in FIG. 3 is designated as a first stack 301, and stacks adjacent to the first stack 301 are designated as second stack 302.
  • Referring to FIG. 4, exposed side surfaces of the first mold layer pattern 351 are etched to form a third mold layer pattern 353, thereby forming a groove 355 recessed a predetermined depth into the side surface.
  • Lateral etching is performed on the first stack 301 selectively with respect to the second mold layer pattern 371, the interlayer dielectric layer pattern 331, the floating gate layer pattern 310, and the tunnel dielectric layer pattern 210, thereby selectively etching the first mold layer pattern 351. The lateral etching may be carried out by wet etching or chemical dry etching (CDE) that provides a sufficient etch selectivity between silicon oxide and silicon nitride.
  • Since both of the exposed side surfaces of the first mold layer pattern 351 are substantially identical, the etching process performed on both side surfaces brings about substantially identical results. Accordingly, widths 356, obtained by recessing both side surfaces of the first mold layer pattern 351, are substantially equal. The dimensions of grooves 355 are substantially the same. By controlling the time of the lateral etching, the widths 356 can be adjusted as desired.
  • Therefore, the first mold layer second pattern 353 has a width that depends on the widths 356. Thus, the second mold layer pattern 371 protrudes from both sides of the first mold layer second pattern 353. The interlayer dielectric layer pattern 331 is preferably formed of a silicon nitride layer so as to protrude from both sides of the first mold layer second pattern 353.
  • The floating gate layer pattern 310 is preferably formed of polysilicon, thus protruding from both sides of the first mold layer second pattern 353 due to the etch selectivity between the polysilicon and silicon oxide. The width of the protruding portion of the floating gate layer pattern 310, e.g., the width corresponding to the width 356 of the groove 355, is set by a width by which the floating gate and control gate overlap in a subsequent process.
  • The groove 355 is selectively formed in the first stack 301, and the two second stacks 302 are shielded by a photoresist pattern 150. This is so that a lower gate opposite to a floating gate in a flash memory device of split gate type below a control gate is formed such that the lower gate has a different width than the floating gate, e.g., narrower than the floating gate.
  • While the groove 355 is being formed, a portion of the tunnel dielectric layer 210 formed on semiconductor substrate 100 adjoined to the floating gate layer pattern 310 may be degraded or lost. Thus, the dielectric layer needs to be repeatedly grown or the degraded portion needs to be cured.
  • Referring to FIG. 5, after removing the photoresist pattern 150, a gate dielectric layer 250 is formed on the floating gate layer pattern 310 and exposed portions of the semiconductor substrate 100 by CVD or thermal oxidation. The thermal oxidation and CVD may be combined or individually performed to form a silicon oxide layer for the gate dielectric layer 250. When forming the gate dielectric layer 250, the CVD can be performed after executing the thermal oxidation so as to sufficiently shield edges of the floating gate layer pattern 310.
  • The gate dielectric layer 250 is interposed between the control gate formed in a subsequent process and the semiconductor substrate 100.
  • Referring to FIG. 6, a conductive material layer, e.g., a conductive polysilicon layer, is deposited on the gate dielectric layer 250 and fills the grooves 355, thereby forming a control gate layer 390.
  • The control gate layer 390 may be formed by CVD, or the like, such that the grooves 335 are sufficiently filled. It is also preferable to deposit a polycrystalline silicon layer having desirable gap fill characteristic as the control fate layer 390. The control gate layer 390 is planarized to form a control gate 390. The second layer pattern 371 may be utilized as an end point of Chemical Mechanical Polishing (CMP), a preferable method for the planarization.
  • Referring to FIG. 7, the second and third mold layer patterns 371 and 353 are selectively removed by wet or dry etching. The interlayer dielectric layer pattern 331 immediately below the third mold layer pattern 353 may be utilized as an end point of the etching.
  • The control gate 390 and the floating gate layer pattern 310 overlap each other as much as the widths of the grooves 355. Since the grooves 355 have substantially identical dimensions, the widths of the overlapping portions are substantially identical. Therefore, the problems of flash memory devices resulting from inconsistent characteristics of different cells due to misalignment caused during photolithography processes are substantially avoided.
  • Referring to FIG. 8, a spacer layer 400 is formed of a CVD silicon oxide layer, etc., to a thickness of about 500 to 1000 Å.
  • Referring to FIG. 9, a spacer 410 is formed of the spacer layer 400 using reactive ion etching (RIE), dry etching, or the like.
  • Referring to FIG. 10, exposed portions of the interlayer dielectric layer pattern 331, the floating gate layer pattern 310 and the tunnel dielectric layer 210 are sequentially etched using the spacer 410 as an etch mask, thereby forming a floating gate 313 and a lower gate 315 disposed on opposite sides of the control gate 390. Since the patterning of the floating gate 313 and the lower gate 315 utilizes the spacer 410 as the etch mask, the floating gate 313 and the lower gate 315 are aligned with the spacer 410, and their widths depend on the width of spacer 410.
  • The width of the spacer 410 is adjusted by controlling the thickness of spacer layer 400 during deposition. Thus, widths of the floating gate 313 and the lower gate 315 can be precisely controlled. Since the width of the floating gate 313 is adjusted in accordance with the width of the spacer 410 and dimension of groove 355, the width of the floating gate 313 can be accurately controlled by controlling the dimensions of the groove 355 and the width of the spacer 410.
  • Since the photolithography process is excluded, the characteristics differences between cells due to misalignment caused by the photolithography process are substantially prevented.
  • Referring to FIG. 11, a source region 110 and a drain region 150 are formed in the semiconductor substrate 100 adjacent to the control gate 390 by implanting n-type impurities. For example, an ion implantation mask such as a photoresist pattern can be used to implant the n-type impurities, thereby forming the drain region 150. Another ion implantation mask can be used to implant the n-type impurities, thereby forming the source region 110.
  • A silicide layer may be formed on the source/ drain regions 110 and 150 and the control gate 390 by selective silicidation. This silicide layer is introduced to decrease a resistance, and may be formed of tungsten silicide (WSix), cobalt silicide (CoSix), titanium silicide (TiSix), or the like.
  • After forming the insulating layer, contacts electrically connected to the drain region 150 and the source region 110 are formed, thus forming the flash device. The lower gate 315 is connected to a word line (not shown) to allow a programming operation to be performed at a much lower voltage.
  • The width of the floating gate can be formed precisely. Furthermore, by excluding the photolithography process while forming the control gate, characteristic differences between cells because of misalignment can be substantially prevented.
  • While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.

Claims (3)

1. A flash memory device comprising:
a control gate disposed on a semiconductor substrate;
a plurality of spacers disposed on sidewalls of said control gate;
a floating gate disposed under said plurality of spacers aligned therewith and having a portion extending under said control gate;
a tunnel dielectric layer disposed between said floating gate and said semiconductor substrate through which charge tunneling to said floating gate occurs;
a gate dielectric layer disposed between said control gate and said semiconductor substrate and extending onto a side surface of said floating gate; and
an interlayer dielectric layer disposed on an upper surface of said floating gate between said control gate and said floating gate.
2. A flash memory device comprising:
a control gate disposed on a semiconductor substrate;
a first and second spacer disposed on respective first and second sidewalls of said control gate;
a floating gate disposed under said first spacer aligned with said first spacer and having one portion extending under said control gate;
a lower gate disposed under said second spacer aligned with said second spacer and opposite to said first spacer on said first sidewall of said control gate;
a tunnel dielectric layer interposed between said floating gate and said semiconductor substrate and between said lower gate and said semiconductor substrate through which charge tunneling to said floating gate occurs;
a gate dielectric layer disposed between said control gate and said semiconductor substrate and extending onto a side surfaces of said floating gate; and
an interlayer dielectric layer disposed on an upper surface of said floating gate between said control gate and floating gate.
3. The flash memory device as claimed in claim 2, wherein said first and second spacers comprise a silicon oxide layer.
US11/650,237 2003-12-30 2007-01-05 Flash memory device and method of manufacturing the same Abandoned US20070111451A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/650,237 US20070111451A1 (en) 2003-12-30 2007-01-05 Flash memory device and method of manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR10-2003-0100497A KR100532488B1 (en) 2003-12-30 2003-12-30 Flash memory device and manufacturing method therefor
KR2003-100497 2003-12-30
US11/025,279 US7192833B2 (en) 2003-12-30 2004-12-29 Flash memory device and method of manufacturing the same
US11/650,237 US20070111451A1 (en) 2003-12-30 2007-01-05 Flash memory device and method of manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/025,279 Division US7192833B2 (en) 2003-12-30 2004-12-29 Flash memory device and method of manufacturing the same

Publications (1)

Publication Number Publication Date
US20070111451A1 true US20070111451A1 (en) 2007-05-17

Family

ID=34737933

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/025,279 Active 2025-09-21 US7192833B2 (en) 2003-12-30 2004-12-29 Flash memory device and method of manufacturing the same
US11/650,237 Abandoned US20070111451A1 (en) 2003-12-30 2007-01-05 Flash memory device and method of manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/025,279 Active 2025-09-21 US7192833B2 (en) 2003-12-30 2004-12-29 Flash memory device and method of manufacturing the same

Country Status (3)

Country Link
US (2) US7192833B2 (en)
KR (1) KR100532488B1 (en)
CN (1) CN100474567C (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090030958A1 (en) * 2007-07-25 2009-01-29 Apple Inc. Extended garbage collection
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7547599B2 (en) * 2005-05-26 2009-06-16 Micron Technology, Inc. Multi-state memory cell
US8431995B2 (en) 2010-05-13 2013-04-30 International Business Machines Corporation Methodology for fabricating isotropically recessed drain regions of CMOS transistors
US8716798B2 (en) 2010-05-13 2014-05-06 International Business Machines Corporation Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors
KR102552949B1 (en) * 2016-09-02 2023-07-06 삼성전자주식회사 Semiconductor device
KR20180052171A (en) * 2016-11-09 2018-05-18 삼성전자주식회사 Design method of semiconductor integrated circuit layout and method for forming semiconductor device using the same

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6281545B1 (en) * 1997-11-20 2001-08-28 Taiwan Semiconductor Manufacturing Company Multi-level, split-gate, flash memory cell
US6462372B1 (en) * 2001-10-09 2002-10-08 Silicon-Based Technology Corp. Scaled stack-gate flash memory device
US6566707B1 (en) * 1998-01-08 2003-05-20 Sanyo Electric Co., Ltd. Transistor, semiconductor memory and method of fabricating the same

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5714412A (en) * 1996-12-02 1998-02-03 Taiwan Semiconductor Manufacturing Company, Ltd Multi-level, split-gate, flash memory cell and method of manufacture thereof
US6133097A (en) * 1998-08-14 2000-10-17 Taiwan Semiconductor Manufacturing Company Method for forming mirror image split gate flash memory devices by forming a central source line slot
US6074914A (en) * 1998-10-30 2000-06-13 Halo Lsi Design & Device Technology, Inc. Integration method for sidewall split gate flash transistor
US6228695B1 (en) * 1999-05-27 2001-05-08 Taiwan Semiconductor Manufacturing Company Method to fabricate split-gate with self-aligned source and self-aligned floating gate to control gate

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6281545B1 (en) * 1997-11-20 2001-08-28 Taiwan Semiconductor Manufacturing Company Multi-level, split-gate, flash memory cell
US6566707B1 (en) * 1998-01-08 2003-05-20 Sanyo Electric Co., Ltd. Transistor, semiconductor memory and method of fabricating the same
US6462372B1 (en) * 2001-10-09 2002-10-08 Silicon-Based Technology Corp. Scaled stack-gate flash memory device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090030958A1 (en) * 2007-07-25 2009-01-29 Apple Inc. Extended garbage collection
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US9030877B2 (en) 2007-08-30 2015-05-12 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device

Also Published As

Publication number Publication date
CN100474567C (en) 2009-04-01
US20050153502A1 (en) 2005-07-14
KR100532488B1 (en) 2005-12-01
US7192833B2 (en) 2007-03-20
CN1638099A (en) 2005-07-13
KR20050068730A (en) 2005-07-05

Similar Documents

Publication Publication Date Title
US11393838B2 (en) Semiconductor device and manufacturing method thereof
US7345336B2 (en) Semiconductor memory device having self-aligned charge trapping layer
US8269266B2 (en) Semiconductor device and a method of manufacturing the same
JP4116428B2 (en) Method for fabricating a multi-bit memory cell
KR100375235B1 (en) Sonos flash memory device and a method for fabricating the same
US7208796B2 (en) Split gate flash memory
US7768061B2 (en) Self aligned 1 bit local SONOS memory cell
US7547603B2 (en) Non-planar non-volatile memory cell with an erase gate, an array therefor, and a method of making same
US20070020854A1 (en) Be-directional read/program non-volatile floating gate memory cell with independent controllable control gates, and array thereof, and method of formation
US6818510B2 (en) Non-volatile memory device and method for fabricating the same
KR100480619B1 (en) SONOS EEPROM having improved programming and erasing performance characteristics and method for fabricating the same
US20070111451A1 (en) Flash memory device and method of manufacturing the same
JP4384616B2 (en) Method for manufacturing flash memory device
US6897115B2 (en) Method of fabricating non-volatile memory device
US7315055B2 (en) Silicon-oxide-nitride-oxide-silicon (SONOS) memory devices having recessed channels
US20090325374A1 (en) Methods of Fabricating Nonvolatile Memory Devices
JP4606580B2 (en) Formation of control gate and floating gate of semiconductor non-volatile memory
US7172938B2 (en) Method of manufacturing a semiconductor memory device
US7041555B2 (en) Method for manufacturing flash memory device
US7101758B2 (en) Poly-etching method for split gate flash memory cell
US7358559B2 (en) Bi-directional read/program non-volatile floating gate memory array, and method of formation
US20140027834A1 (en) Shallow trench isolation for a memory
US7579239B2 (en) Method for the manufacture of a non-volatile memory device and memory device thus obtained

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION