US20070165125A1 - Photoelectric conversion apparatus - Google Patents

Photoelectric conversion apparatus Download PDF

Info

Publication number
US20070165125A1
US20070165125A1 US11/689,195 US68919507A US2007165125A1 US 20070165125 A1 US20070165125 A1 US 20070165125A1 US 68919507 A US68919507 A US 68919507A US 2007165125 A1 US2007165125 A1 US 2007165125A1
Authority
US
United States
Prior art keywords
photoelectric conversion
vertical
output
source follower
pixels
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/689,195
Inventor
Tetsunobu Kochi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Canon Inc
Original Assignee
Canon Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Canon Inc filed Critical Canon Inc
Priority to US11/689,195 priority Critical patent/US20070165125A1/en
Publication of US20070165125A1 publication Critical patent/US20070165125A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/61Noise processing, e.g. detecting, correcting, reducing or removing noise the noise originating only from the lens unit, e.g. flare, shading, vignetting or "cos4"
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/67Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
    • H04N25/671Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
    • H04N25/677Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction for reducing the column or line fixed pattern noise
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors
    • H04N25/77Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components

Definitions

  • the present invention relates to a photoelectric conversion apparatus having photoelectric conversion elements arrayed in a matrix and being capable of obtaining a high-quality image.
  • FIG. 1 is a diagram for explaining a conventional photoelectric conversion apparatus.
  • photoelectric conversion elements e.g., photodiodes
  • One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2 .
  • the source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3 .
  • the drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4 .
  • the source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6 .
  • the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a source follower circuit.
  • the photoelectric conversion element 1 , the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a pixel.
  • a signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • the gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8 .
  • An output signal from the source follower circuit is externally output via the vertical output line 6 , a horizontal transfer MOS switch 10 , a horizontal output line 11 , and an output amplifier 12 .
  • the gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9 .
  • the signal voltages are read onto the corresponding vertical lines.
  • the horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • FIG. 2 a resistance 201 is distributed on the vertical output line 6 .
  • M rows of pixels be present, and r 1 be the resistance value of the vertical output line per row.
  • r 1 the resistance value of the vertical output line per row.
  • the total resistance between the pixels on the Kth row and the horizontal transfer MOS switch 10 is defined as: r 1 ⁇ K (1 ⁇ K ⁇ M ) (1)
  • Ia, Rm, Vth 0 , and Vsig 0 be the current flowing through the load power supply 7 , the series resistance of the vertical selection switch MOSs 3 , the threshold voltage of the source follower input MOS 2 , and the signal voltage on the gate of the source follower input MOS 2 , respectively.
  • Vsig1 V sig0 ⁇ Vth 0 ⁇ Ia ⁇ Rm ⁇ Ia ⁇ r 1 ⁇ K (1 ⁇ K ⁇ M ) (2) That is, even if the identical signal voltages Vsig 0 is induced at the pixels, the voltages Vsig 1 read in units of rows have differences due to voltage drops by the resistances r 1 of the vertical output lines 6 , thus causing vertical shading. The image quality is greatly deteriorated.
  • a resistance 202 in FIG. 8 is distributed on the power supply line 4 .
  • M rows of pixels be present, and r 2 be the resistance value of the power supply line per row.
  • the total resistance between the pixels on the Kth row and the power supply terminal 5 is: r 2 ⁇ K (1 ⁇ K ⁇ M) (3)
  • Vd be the voltage of the power supply terminal 5
  • the source follower input MOS 2 must operate as a pentode in order to operate the source follower circuit as a linear amplifier.
  • a condition for this is given by: Vd ⁇ Ia ⁇ r 2 ⁇ K>V sig0 ⁇ Vth 0(1 ⁇ K ⁇ M ) (4)
  • the above condition can be rewritten as: V sig0 ⁇ Vd+Vth 0 ⁇ Ia ⁇ r 2 ⁇ K (1 ⁇ K ⁇ M ) (5)
  • the signal voltage values not satisfying the above condition are different depending on the rows. That is, the signals have different dynamic ranges.
  • a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means, including load means arranged in units of vertical output lines, for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, and horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, wherein the load means are located on a side vertically opposite to a direction of signal output from the amplification means.
  • a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means, including load means arranged in units of vertical output lines, for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, and horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, wherein the load means are located on vertically the same side as a direction of outputting the signals from the amplification means, and some of the signals from the amplification means are output in an opposite direction to the direction of signal output.
  • a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, and power supply means for supplying power supply voltages to the amplification means, wherein one of the power supply means is located on a side vertically opposite to a direction of signal output from the amplification means.
  • a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, output means for outputting as voltage signals signal charges accumulated in the photoelectric conversion elements mounted on the plurality of rows, vertical scanning means for sequentially scanning the voltage signals from the output means to read the voltage signals onto vertical output lines, horizontal output means for sequentially scanning the voltage signals on the vertical output lines to read the voltage signals onto horizontal output lines, and shading correction means for correcting shading resulting from a voltage signal level difference between the photoelectric conversion elements on different rows, which is output from the output means.
  • FIG. 1 is a diagram for explaining a conventional photoelectric conversion apparatus
  • FIG. 2 is a circuit diagram for explaining the operation of the conventional photoelectric conversion apparatus
  • FIG. 3 is a diagram for explaining the operation of the first embodiment of the present invention.
  • FIG. 4 is a circuit diagram for explaining the operation of the first embodiment of the present invention.
  • FIG. 5 is a diagram for explaining the second embodiment of the present invention.
  • FIG. 6 is a diagram for explaining the third embodiment of the present invention.
  • FIG. 7 is a diagram for explaining the fourth embodiment of the present invention.
  • FIG. 8 is a diagram for explaining the fifth embodiment of the present invention.
  • FIG. 3 is a diagram for explaining the first embodiment of the present invention.
  • Constant current sources 7 are located on the side vertically opposite to the direction of outputting signal voltages from a source follower circuit.
  • photoelectric conversion elements e.g., photodiodes
  • One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2 .
  • the source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3 .
  • the drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4 .
  • the source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6 .
  • the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a source follower circuit.
  • the photoelectric conversion element 1 , the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a pixel.
  • a signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • the gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8 .
  • An output signal from the source follower circuit is externally output via the vertical output line 6 , a horizontal transfer MOS switch 10 , a horizontal output line 11 , and an output amplifier 12 .
  • the gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9 .
  • the signal voltages are read onto the corresponding vertical lines.
  • the horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • An amplifier such as a MOS amplifier having a high input impedance is preferable as the output amplifier 12 .
  • FIG. 4 shows one pixel and its peripheral portion for illustrative convenience.
  • a resistance 401 is present between the source follower and the constant current source 7 .
  • a steady current of the constant current source 7 flows into the constant current source 7 via this resistance 401 .
  • a resistance 201 is present between the source follower and the output terminal.
  • the steady current Ia flows into the constant current source 7 via the resistance 401 , and the voltages Vsig 1 at the connection points between the constant current sources 7 and the resistances 401 have potential differences in units of pixel rows due to the presence of the resistances 401 , as indicated by equation (2) above.
  • the load power supplies 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits. Hence, only a transient current in the initial read period flows across the resistance 201 , and no steady current flows across it.
  • the source follower circuit using a constant current type load has been described above.
  • the present invention is not limited to this.
  • the same effect as described can be obtained by using a resistance type circuit.
  • an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • the shading correction means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits. This arrangement has a function of correcting shading arising from level differences of signals output from the source follower circuits of the respective rows.
  • the current output means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits.
  • the above arrangement has a function of flowing currents on the vertical output lines to the constant current source side but not in the direction in which signals are output from the source follower circuits.
  • FIG. 5 is a chart for explaining the second embodiment of the present invention. Constant current sources are located on vertically the same side as a direction of outputting signal voltages from source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions.
  • photoelectric conversion elements e.g., photodiodes
  • photoelectric conversion elements 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4 ⁇ 4 elements in FIG. 5 ).
  • One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2 .
  • the source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3 .
  • the drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4 .
  • the source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6 .
  • the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a source follower circuit.
  • the photoelectric conversion element 1 , the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a pixel.
  • a signal voltage of the photoelectric conversion element 1 is induces at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • the gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8 .
  • An output signal from the source follower circuit is externally output via the vertical output line 6 , a horizontal transfer MOS switch 10 , a horizontal output line 11 , and an output amplifier 12 .
  • the gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9 .
  • the signal voltages are read onto the corresponding vertical lines.
  • the horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • the horizontal transfer MOS switches 10 are connected to every other vertical output lines 6 , and each horizontal scanning circuit 13 outputs a signal from the corresponding horizontal transfer MOS switch 10 to the corresponding horizontal output line 11 for each vertical output line 6 .
  • the constant current sources 7 serving as the loads of the source follower circuits are connected to the sources of the horizontal transfer MOS switches 10 on the vertical output line 6 side.
  • the resistance values of the vertical output lines are different depending on the locations of the vertical gate lines 8 .
  • the horizontal scanning circuits 13 are arranged on the two terminals of each vertical output line 6 .
  • the horizontal scanning circuits 13 on the two terminals synchronously operate to turn on each horizontal transfer MOS switch 10 in units of vertical output lines 6 .
  • Each horizontal scanning circuit 13 reads an optical charge signal from the photoelectric conversion element 1 to the corresponding horizontal output line 11 , thereby outputting the signal from the corresponding output amplifier 12 .
  • the horizontal transfer MOS switches 10 at the two terminals are turned on to increase the read rate.
  • the output signals from the output amplifiers 12 at the two terminals may be. concatenated as a time-serial image signal sequence and output as a video signal via a sample/hold circuit, a shading correction circuit, and the like.
  • V sig KL V sig0 ⁇ Vth 0 ⁇ Ia ⁇ Rm ⁇ Ia ⁇ r 1 ⁇ K (1 ⁇ K ⁇ M ) (8) (where Rm is the series ON resistance value of the vertical selection switch MOSs 3 , r 1 is the resistance value of the vertical output line 6 per row, Vsig 0 is the output voltage of the photoelectric conversion element 1 , Vth 0 is the threshold voltage of the source follower input MOS 2 , and Ia is the current of the constant current source 7 ).
  • a relevant external circuit can be mounted outside or inside the device to add or average adjacent signals to further reduce shading.
  • processing for adding and reading adjacent signals is generally performed by adding and reading signals of adjacent pixels, and reconstructing a video signal by external matrix operations.
  • the use of the arrangement of the present invention allows reduction in shading without causing any trouble.
  • This embodiment has exemplified a case in which constant current sources are alternately connected to the columns.
  • the constant current sources may be connected to every two or three columns, depending on the degree of shading, to obtain the same effect as described above.
  • constant current sources may be alternately connected to the columns at only the central portion of the light-receiving section of a photoelectric conversion apparatus.
  • a source follower circuit using a constant current load has been described.
  • the present invention is not limited to this.
  • the same effect as in this embodiment can be obtained with the use of a resistance type load.
  • an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • the shading correction means is an arrangement in which the constant current sources 7 are located on vertically the same side as the direction of outputting the signal voltages from the source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions.
  • This arrangement has a function of correcting shading resulting form level differences of signals output from the source follower circuits of the respective rows.
  • the current output means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions.
  • the level differences of voltage signals, between different rows, that are output from the source follower circuits are alternately opposite to each other.
  • FIG. 6 is a diagram for explaining the third embodiment of the present invention.
  • the power supply terminals of source follower circuits are alternately arranged at vertically opposite positions.
  • photoelectric conversion elements e.g., photodiodes
  • photoelectric conversion elements 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4 ⁇ 4 elements in FIG. 6 ).
  • One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2 .
  • the source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3 .
  • the drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4 .
  • the source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6 .
  • the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a source follower circuit.
  • the photoelectric conversion element 1 , the source follower input MOS 2 , the vertical selection switch MOS 3 , and load power supply 7 form a pixel.
  • a signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • the power supplies of the respective source follower circuits are connected to the power supply lines 4 in units of rows.
  • the power supply lines 4 are alternately connected to the power supply terminals 5 .
  • the gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8 .
  • An output signal from the source follower circuit is externally output via the vertical output line 6 , a horizontal transfer MOS switch 10 , a horizontal output line 11 , and an output amplifier 12 .
  • the gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9 .
  • the signal voltages are read onto the corresponding vertical lines.
  • the horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13 .
  • the signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • the dynamic range of a signal read from a pixel at the Kth row and Lth column (1 ⁇ K ⁇ M, 1 ⁇ L ⁇ N) falls within the range: V sig KL ⁇ Vd+Vth 0 ⁇ Ia ⁇ r 2 ⁇ K (1 ⁇ K ⁇ M ) (10) (where Vd is the power supply voltage, Vth 0 is the threshold voltage of the source follower input MOS 2 , and r 2 is the resistance value between the drain of the source follower input MOS 2 corresponding to each vertical gate line 8 of the power supply line 4 and the drain of the source follower input MOS 2 corresponding to the next vertical gate line 8 ).
  • the dynamic range of a signal read from a pixel at the Kth row and (L+1)th row (1 ⁇ K ⁇ M, 1 ⁇ L ⁇ N) is: V sig KL ⁇ Vd+Vth 0 ⁇ Ia ⁇ r 2 ⁇ ( M ⁇ K )(1 ⁇ K ⁇ M ) (11)
  • This embodiment has exemplified a case in which constant current sources are alternately connected to the columns.
  • the constant current sources may be connected to every two or three columns, depending on the degree of shading, to obtain the same effect as described above.
  • constant current sources may be alternately connected to the columns at only the central portion of the light-receiving section of a photoelectric conversion apparatus.
  • a source follower circuit using a constant current load has been described.
  • the present invention is not limited to this.
  • the same effect as in this embodiment can be obtained with the use of a resistance type load.
  • an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • the shading correction means is an arrangement in which the power supply terminals 5 of the source follower circuits are alternately located in the vertically opposite directions of columns. This arrangement has a function of correcting shading resulting from level differences of signals output from the source follower circuits of the respective rows.
  • the power supply voltage supply means is an arrangement in which the power supply terminals 5 of the source follower circuits are alternately located in the vertically opposite directions of columns. This arrangement has a function of alternately reversing the directions of vertically reducing the power supply voltage supply amounts in units of columns in order to output signal voltages from the source follower circuits.
  • FIG. 7 is a diagram for explaining the fourth embodiment of the present invention.
  • a reset switch 701 removes the charge accumulated in a photoelectric conversion element 1 .
  • the source of the reset switch 701 is connected to the photoelectric conversion element 1
  • the drain of the reset switch 701 is connected to a power supply line 4 common to the source follower circuit.
  • a reset gate line 702 controls the reset switch 701 .
  • the pixel arrangement of this embodiment is applicable to the first to third embodiments. With this pixel arrangement, as compared with the first to third embodiments, the reset voltage of the photoelectric conversion element 1 can be accurately controlled. DC level variations of the signal voltages produced by reset voltage variations, and any after image produced by the reset voltage remaining upon irradiation of strong light can be reduced.
  • power supply terminals 5 are alternately located in the vertically opposite directions in units of columns or in units of a plurality of columns, thereby greatly reducing signal voltage shading.
  • FIG. 8 is a diagram for explaining the fifth embodiment of the present invention.
  • a charge transfer switch 801 perfectly depletes and transfers the signal charge from a photoelectric conversion element 1 to a source follower input MOS 2 .
  • a transfer gate line 802 controls the transfer switch 801 .
  • the size of the photoelectric conversion element 1 is increased and the conversion amount is increased in converting an optical signal into an electrical signal.
  • the parasitic capacitance value of the gate of the source follower input MOS 2 increases accordingly, the read rate lowers, and the sensitivity cannot efficiently increase.
  • the capacitance value of the input gate of the source follower input MOS 2 is designed to be smaller than that of the photoelectric conversion element 1 (e.g., a photodiode), and perfect depletion transfer is performed to increase the sensitivity.
  • a vertical selection switch MOS 3 is inserted between a power supply line 4 and the source follower input MOS 2 , and the voltage drop accounted for by the resistance of the vertical selection switch MOS 3 : Ia ⁇ Rm (12) in equation (2) can be eliminated, thereby obtaining a wide dynamic range.
  • the pixel arrangement of this embodiment can be applied to the first to third embodiments to obtain the same effect as described above.
  • the same effect can be obtained regardless of the NMOS or PMOS transistor.
  • the above embodiments can be combined to further reduce or prevent occurrence of shading. For example, when the case in which different power supply terminals located at two terminals of the power supply lines shown in the third embodiment is combined with the case in which the horizontal output lines 11 are located at two terminals of the horizontal output lines 11 as shown in the second embodiment, both shading attributed to the resistance of the vertical output line and shading attributed to the resistance of the power supply line can be eliminated.
  • the present invention is not limited to the pixel structures shown in the first to fifth embodiments.
  • an arrangement in which the charge. accumulated in the photoelectric conversion element is not amplified before being output, i.e., the charge is output without amplification can be employed.
  • the transistor is not limited to the MOS element, but can be an SIT or BASIS element.
  • vertical saturation voltage shading of the output signal from the photoelectric conversion apparatus can also be reduced, and the dynamic range of the output from each photoelectric conversion element can be widened.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Light Receiving Elements (AREA)

Abstract

In order to solve the problem in which voltages Vsig1 read in units of rows have differences to cause vertical shading, thereby degrading image quality, and the problem in which the dynamic ranges of source follower circuits are different in units of rows because finite resistances are distributed in the power supply lines, a photoelectric conversion apparatus includes photoelectric conversion portions placed in a plurality of rows, an amplification section including a load section arranged in units of vertical output lines to amplify signal charges accumulated in the photoelectric conversion portions placed in a plurality of rows, a vertical scanning section for sequentially scanning signals amplified by the amplification section to read the signals onto the vertical output lines, and a horizontal scanning section for sequentially scanning the signals amplified by the amplification section to read the signals onto horizontal output lines, wherein the load sections are located on a side vertically opposite to the direction of signal output from the amplification section.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a photoelectric conversion apparatus having photoelectric conversion elements arrayed in a matrix and being capable of obtaining a high-quality image.
  • 2. Related Background Art
  • FIG. 1 is a diagram for explaining a conventional photoelectric conversion apparatus. Referring to FIG. 1, photoelectric conversion elements (e.g., photodiodes) 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4×4 elements in FIG. 1). One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2. The source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3. The drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4. The source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6. The source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a source follower circuit. The photoelectric conversion element 1, the source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a pixel.
  • A signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • The gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8. An output signal from the source follower circuit is externally output via the vertical output line 6, a horizontal transfer MOS switch 10, a horizontal output line 11, and an output amplifier 12. The gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13. With this arrangement, the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9. The signal voltages are read onto the corresponding vertical lines. The horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13. The signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • In the prior art described above, since finite resistances are distributed in the vertical output lines 6, shading in the vertical direction occurs in the signals due to potential drops across the resistances. For descriptive convenience, one pixel and its peripheral portion are illustrated in FIG. 2. Referring to FIG. 2, a resistance 201 is distributed on the vertical output line 6. Let M rows of pixels be present, and r1 be the resistance value of the vertical output line per row. Then, the total resistance between the pixels on the Kth row and the horizontal transfer MOS switch 10 is defined as:
    r1×K(1≦K≦M)  (1)
  • Let Ia, Rm, Vth0, and Vsig0 be the current flowing through the load power supply 7, the series resistance of the vertical selection switch MOSs 3, the threshold voltage of the source follower input MOS 2, and the signal voltage on the gate of the source follower input MOS 2, respectively. Then, a signal Vsig1 current-amplified and read by the source follower circuit is defined as:
    Vsig1=Vsig0−Vth0−Ia×Rm−Ia×r1×K(1≦K≦M)  (2)
    That is, even if the identical signal voltages Vsig0 is induced at the pixels, the voltages Vsig1 read in units of rows have differences due to voltage drops by the resistances r1 of the vertical output lines 6, thus causing vertical shading. The image quality is greatly deteriorated.
  • In recent years, the number of pixels increases and the size decreases in the development of photoelectric conversion apparatuss. The wirings used in the photoelectric conversion apparatuss tend to be thin and long. Voltage drop by the resistance r1 of the vertical output line 6 poses a serious problem.
  • Another problem is posed by different dynamic ranges of the source follower circuit in units of rows because a finite resistance is distributed on the power supply line 4. This problem will be described with reference to FIG. 2. A resistance 202 in FIG. 8 is distributed on the power supply line 4. Let M rows of pixels be present, and r2 be the resistance value of the power supply line per row. Then, the total resistance between the pixels on the Kth row and the power supply terminal 5 is:
    r2×K(1≦K≦M)  (3)
  • Letting Vd be the voltage of the power supply terminal 5, the source follower input MOS 2 must operate as a pentode in order to operate the source follower circuit as a linear amplifier. A condition for this is given by:
    Vd−Ia×r2×K>Vsig0−Vth0(1≦K≦M)  (4)
    The above condition can be rewritten as:
    Vsig0<Vd+Vth0−Ia×r2×K(1≦K≦M)  (5)
  • The signal voltage values not satisfying the above condition are different depending on the rows. That is, the signals have different dynamic ranges.
  • This results in saturation voltage shading or output shading on the small-light-amount characteristic side due to a combination with the polarities of the photodiode 1, thereby greatly degrading the image quality.
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to prevent degradation of image quality in a photoelectric conversion apparatus.
  • In order to achieve the above object, according to the first embodiment, there is provided a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means, including load means arranged in units of vertical output lines, for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, and horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, wherein the load means are located on a side vertically opposite to a direction of signal output from the amplification means.
  • According to another embodiment, there is provided a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means, including load means arranged in units of vertical output lines, for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, and horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, wherein the load means are located on vertically the same side as a direction of outputting the signals from the amplification means, and some of the signals from the amplification means are output in an opposite direction to the direction of signal output.
  • According to still another embodiment, there is provided a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, amplification means for amplifying signal charges accumulated in the photoelectric conversion elements mounted in the plurality of rows, vertical scanning means for sequentially scanning signals amplified by the amplification means to read the signals onto the vertical output lines, horizontal scanning means for sequentially scanning the signals amplified by the amplification means to read the signals onto horizontal output lines, and power supply means for supplying power supply voltages to the amplification means, wherein one of the power supply means is located on a side vertically opposite to a direction of signal output from the amplification means.
  • According to still another embodiment of the present invention, there is provided a photoelectric conversion apparatus comprising photoelectric conversion elements mounted on a plurality of rows, output means for outputting as voltage signals signal charges accumulated in the photoelectric conversion elements mounted on the plurality of rows, vertical scanning means for sequentially scanning the voltage signals from the output means to read the voltage signals onto vertical output lines, horizontal output means for sequentially scanning the voltage signals on the vertical output lines to read the voltage signals onto horizontal output lines, and shading correction means for correcting shading resulting from a voltage signal level difference between the photoelectric conversion elements on different rows, which is output from the output means.
  • With the above arrangements, a high-quality photoelectric conversion apparatus can be provided.
  • The above and other objects, features, and advantages of the present invention will be apparent from the detailed description of the preferred embodiments taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram for explaining a conventional photoelectric conversion apparatus;
  • FIG. 2 is a circuit diagram for explaining the operation of the conventional photoelectric conversion apparatus;
  • FIG. 3 is a diagram for explaining the operation of the first embodiment of the present invention;
  • FIG. 4 is a circuit diagram for explaining the operation of the first embodiment of the present invention;
  • FIG. 5 is a diagram for explaining the second embodiment of the present invention;
  • FIG. 6 is a diagram for explaining the third embodiment of the present invention;
  • FIG. 7 is a diagram for explaining the fourth embodiment of the present invention; and
  • FIG. 8 is a diagram for explaining the fifth embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • FIG. 3 is a diagram for explaining the first embodiment of the present invention. Constant current sources 7 are located on the side vertically opposite to the direction of outputting signal voltages from a source follower circuit. Referring to FIG. 3, photoelectric conversion elements (e.g., photodiodes) 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4×4 elements in FIG. 3). One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2. The source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3. The drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4. The source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6. The source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a source follower circuit. The photoelectric conversion element 1, the source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a pixel.
  • A signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • The gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8. An output signal from the source follower circuit is externally output via the vertical output line 6, a horizontal transfer MOS switch 10, a horizontal output line 11, and an output amplifier 12. The gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13. With this arrangement, the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9. The signal voltages are read onto the corresponding vertical lines. The horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13. The signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels. An amplifier such as a MOS amplifier having a high input impedance is preferable as the output amplifier 12.
  • FIG. 4 shows one pixel and its peripheral portion for illustrative convenience. Referring to FIG. 4, a resistance 401 is present between the source follower and the constant current source 7. A steady current of the constant current source 7 flows into the constant current source 7 via this resistance 401. A resistance 201 is present between the source follower and the output terminal.
  • A voltage Vsig1′ at the output terminal of the source follower is given by:
    Vsig1′=Vsig0−Vth0−Ia×Rm  (6)
    This value is a constant value which is determined by the design values of the transistor and the steady current.
  • As previously described, the steady current Ia flows into the constant current source 7 via the resistance 401, and the voltages Vsig1 at the connection points between the constant current sources 7 and the resistances 401 have potential differences in units of pixel rows due to the presence of the resistances 401, as indicated by equation (2) above.
  • The load power supplies 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits. Hence, only a transient current in the initial read period flows across the resistance 201, and no steady current flows across it. A voltage Vsig2 at the connection point between the resistance 201 and the horizontal transfer MOS switch 10 is given by:
    Vsig2=Vsig1′  (7)
    No potential effect occurs by resistance. Therefore, vertical shading can be greatly reduced, and image quality can be improved.
  • In this embodiment, the source follower circuit using a constant current type load has been described above. The present invention, however, is not limited to this. The same effect as described can be obtained by using a resistance type circuit. This also holds true for the use of an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • In addition, the same effect can be also obtained even when a signal is stored temporarily in a capacity and then read out therefrom, instead of being input into the amplifier directly.
  • In this embodiment, the shading correction means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits. This arrangement has a function of correcting shading arising from level differences of signals output from the source follower circuits of the respective rows.
  • In this embodiment, the current output means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits.
  • The above arrangement has a function of flowing currents on the vertical output lines to the constant current source side but not in the direction in which signals are output from the source follower circuits.
  • FIG. 5 is a chart for explaining the second embodiment of the present invention. Constant current sources are located on vertically the same side as a direction of outputting signal voltages from source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions.
  • Referring to FIG. 5, photoelectric conversion elements (e.g., photodiodes) 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4×4 elements in FIG. 5). One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2. The source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3. The drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4. The source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6. The source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a source follower circuit. The photoelectric conversion element 1, the source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a pixel.
  • A signal voltage of the photoelectric conversion element 1 is induces at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit.
  • The gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8. An output signal from the source follower circuit is externally output via the vertical output line 6, a horizontal transfer MOS switch 10, a horizontal output line 11, and an output amplifier 12. The gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13. With this arrangement, the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9. The signal voltages are read onto the corresponding vertical lines. The horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13. The signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • The horizontal transfer MOS switches 10 are connected to every other vertical output lines 6, and each horizontal scanning circuit 13 outputs a signal from the corresponding horizontal transfer MOS switch 10 to the corresponding horizontal output line 11 for each vertical output line 6. The constant current sources 7 serving as the loads of the source follower circuits are connected to the sources of the horizontal transfer MOS switches 10 on the vertical output line 6 side. The resistance values of the vertical output lines are different depending on the locations of the vertical gate lines 8. The horizontal scanning circuits 13 are arranged on the two terminals of each vertical output line 6. The horizontal scanning circuits 13 on the two terminals synchronously operate to turn on each horizontal transfer MOS switch 10 in units of vertical output lines 6. Each horizontal scanning circuit 13 reads an optical charge signal from the photoelectric conversion element 1 to the corresponding horizontal output line 11, thereby outputting the signal from the corresponding output amplifier 12. In this case, the horizontal transfer MOS switches 10 at the two terminals are turned on to increase the read rate.
  • Although not shown, the output signals from the output amplifiers 12 at the two terminals may be. concatenated as a time-serial image signal sequence and output as a video signal via a sample/hold circuit, a shading correction circuit, and the like.
  • With the above arrangement, assume a photoelectric conversion apparatus having elements at M rows and N columns. A signal voltage read from a pixel at the Kth row and Lth column (1≦K≦M, 1≦L≦N) is given by:
    VsigKL=Vsig0−Vth0−Ia×Rm−Ia×rK(1≦K≦M)  (8)
    (where Rm is the series ON resistance value of the vertical selection switch MOSs 3, r1 is the resistance value of the vertical output line 6 per row, Vsig0 is the output voltage of the photoelectric conversion element 1, Vth0 is the threshold voltage of the source follower input MOS 2, and Ia is the current of the constant current source 7). A signal voltage read from a pixel at the Kth row and (L+1)th column (1≦K≦M, 1≦L≦N) is influenced by a different resistance value because the voltage extraction direction is reversed, and becomes:
    VsigKL+1=Vsig0−Vth0−Ia×Rm−Rm−Ia×r 1×( M−K)(1≦K≦M)  (9)
  • As can be apparent from the above equation, for example, when odd-numbered columns are taken into consideration, shading has occurred in this embodiment as in the conventional case, but shading opposite to that of the odd-numbered columns has occurred in even-numbered columns, thereby averaging and canceling shading and hence greatly improving the image quality.
  • In practice, a relevant external circuit can be mounted outside or inside the device to add or average adjacent signals to further reduce shading. In a photoelectric conversion apparatus for sensing a color image using color filters of, e.g., complementary colors, processing for adding and reading adjacent signals is generally performed by adding and reading signals of adjacent pixels, and reconstructing a video signal by external matrix operations. In this case, the use of the arrangement of the present invention allows reduction in shading without causing any trouble.
  • This embodiment has exemplified a case in which constant current sources are alternately connected to the columns. The constant current sources may be connected to every two or three columns, depending on the degree of shading, to obtain the same effect as described above. Alternatively, constant current sources may be alternately connected to the columns at only the central portion of the light-receiving section of a photoelectric conversion apparatus.
  • In this embodiment, a source follower circuit using a constant current load has been described. However, the present invention is not limited to this. The same effect as in this embodiment can be obtained with the use of a resistance type load. This also holds true for the use of an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • In addition, the same effect can be also obtained even when a signal is stored temporarily in a capacity and then read out therefrom, instead of being input into the amplifier directly.
  • In this embodiment, the shading correction means is an arrangement in which the constant current sources 7 are located on vertically the same side as the direction of outputting the signal voltages from the source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions. This arrangement has a function of correcting shading resulting form level differences of signals output from the source follower circuits of the respective rows.
  • In this embodiment, the current output means is an arrangement in which the constant current sources 7 are located on the side vertically opposite to the direction of outputting the signal voltages from the source follower circuits, and at the same time, the signal voltages in units of rows are alternately output in opposite directions. In this arrangement, the level differences of voltage signals, between different rows, that are output from the source follower circuits are alternately opposite to each other.
  • FIG. 6 is a diagram for explaining the third embodiment of the present invention. The power supply terminals of source follower circuits are alternately arranged at vertically opposite positions.
  • Referring to FIG. 6, photoelectric conversion elements (e.g., photodiodes) 1 store charges in accordance with the amounts of incident light and form a two-dimensional array (4×4 elements in FIG. 6). One terminal of the photoelectric conversion element 1 is connected to the gate of a source follower input MOS 2. The source of the source follower input MOS 2 is connected to the drain of a vertical selection switch MOS 3. The drain of the source follower input MOS 2 is connected to a power supply terminal 5 through a power supply line 4. The source of the vertical selection switch MOS 3 is connected to a load power supply 7 through a vertical output line 6. The source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a source follower circuit. The photoelectric conversion element 1, the source follower input MOS 2, the vertical selection switch MOS 3, and load power supply 7 form a pixel.
  • A signal voltage of the photoelectric conversion element 1 is induced at the gate of the source follower input MOS 2 in accordance with the charge accumulated in the photoelectric conversion element of each pixel. This signal voltage is current-amplified and read by the source follower circuit. The power supplies of the respective source follower circuits are connected to the power supply lines 4 in units of rows. The power supply lines 4 are alternately connected to the power supply terminals 5.
  • The gate of the vertical selection switch MOS 3 is connected to a vertical scanning circuit 9 via a vertical gate line 8. An output signal from the source follower circuit is externally output via the vertical output line 6, a horizontal transfer MOS switch 10, a horizontal output line 11, and an output amplifier 12. The gate of each horizontal transfer MOS switch 10 is connected to a horizontal scanning circuit 13. With this arrangement, the signal voltages of the respective photoelectric conversion elements sequentially turn on the vertical selection switch MOSs 3 by the pulse voltages on the vertical gate lines 8 connected to the vertical scanning circuit 9. The signal voltages are read onto the corresponding vertical lines. The horizontal transfer MOS switches 10 are sequentially turned on by a shift register signal of the horizontal scanning circuit 13. The signal voltages of the respective photoelectric conversion elements are output from the output amplifier 12 as time-serial signals in units of pixels.
  • With the above arrangement, the dynamic range of a signal read from a pixel at the Kth row and Lth column (1≦K≦M, 1≦L≦N) falls within the range:
    VsigKL<Vd+Vth0−Ia×r2×K(1≦K≦M)  (10)
    (where Vd is the power supply voltage, Vth0 is the threshold voltage of the source follower input MOS 2, and r2 is the resistance value between the drain of the source follower input MOS 2 corresponding to each vertical gate line 8 of the power supply line 4 and the drain of the source follower input MOS 2 corresponding to the next vertical gate line 8). At this time, the dynamic range of a signal read from a pixel at the Kth row and (L+1)th row (1≦K≦M, 1≦L≦N) is:
    VsigKL<Vd+Vth0−Ia×r2×(M−K)(1≦K≦M)  (11)
    As is apparent from the above condition, for example, when odd-numbered columns are taken into consideration, shading of the saturation voltage of the photoelectric conversion characteristics of the photoelectric conversion element 1 or small-light-amount side output shading has occurred in this embodiment as in the conventional case, but shading opposite to that of the odd-numbered columns has occurred in even-numbered columns, thereby averaging and canceling shading and hence greatly improving the image quality.
  • This embodiment has exemplified a case in which constant current sources are alternately connected to the columns. The constant current sources may be connected to every two or three columns, depending on the degree of shading, to obtain the same effect as described above. Alternatively, constant current sources may be alternately connected to the columns at only the central portion of the light-receiving section of a photoelectric conversion apparatus.
  • In this embodiment, a source follower circuit using a constant current load has been described. However, the present invention is not limited to this. The same effect as in this embodiment can be obtained with the use of a resistance type load. This also holds true for the use of an inverting amplifier type circuit which is not a source follower circuit but a circuit for inverting and amplifying the charges accumulated in a photoelectric conversion element and outputting the charges onto a vertical output line, as disclosed in U.S. Pat. No. 5,698,844.
  • In addition, the same effect can be also obtained even when a signal is stored temporarily in a capacity and then read out therefrom, instead of being input into the amplifier directly.
  • In this embodiment, the shading correction means is an arrangement in which the power supply terminals 5 of the source follower circuits are alternately located in the vertically opposite directions of columns. This arrangement has a function of correcting shading resulting from level differences of signals output from the source follower circuits of the respective rows.
  • In this embodiment, the power supply voltage supply means is an arrangement in which the power supply terminals 5 of the source follower circuits are alternately located in the vertically opposite directions of columns. This arrangement has a function of alternately reversing the directions of vertically reducing the power supply voltage supply amounts in units of columns in order to output signal voltages from the source follower circuits.
  • When a current read type amplifier is used, a new effect, i.e., reduction in output current shading can be obtained.
  • FIG. 7 is a diagram for explaining the fourth embodiment of the present invention. Referring to FIG. 7, a reset switch 701 removes the charge accumulated in a photoelectric conversion element 1. The source of the reset switch 701 is connected to the photoelectric conversion element 1, and the drain of the reset switch 701 is connected to a power supply line 4 common to the source follower circuit. A reset gate line 702 controls the reset switch 701. The pixel arrangement of this embodiment is applicable to the first to third embodiments. With this pixel arrangement, as compared with the first to third embodiments, the reset voltage of the photoelectric conversion element 1 can be accurately controlled. DC level variations of the signal voltages produced by reset voltage variations, and any after image produced by the reset voltage remaining upon irradiation of strong light can be reduced. In particular, when this arrangement is applied to the third embodiment described above, power supply terminals 5 are alternately located in the vertically opposite directions in units of columns or in units of a plurality of columns, thereby greatly reducing signal voltage shading.
  • FIG. 8 is a diagram for explaining the fifth embodiment of the present invention. Referring to FIG. 8, a charge transfer switch 801 perfectly depletes and transfers the signal charge from a photoelectric conversion element 1 to a source follower input MOS 2. A transfer gate line 802 controls the transfer switch 801. In general, to increase the sensitivity of the photoelectric conversion apparatus, the size of the photoelectric conversion element 1 is increased and the conversion amount is increased in converting an optical signal into an electrical signal. The parasitic capacitance value of the gate of the source follower input MOS 2 increases accordingly, the read rate lowers, and the sensitivity cannot efficiently increase. With the arrangement of this embodiment, however, the capacitance value of the input gate of the source follower input MOS 2 is designed to be smaller than that of the photoelectric conversion element 1 (e.g., a photodiode), and perfect depletion transfer is performed to increase the sensitivity.
  • As shown in FIG. 8, a vertical selection switch MOS 3 is inserted between a power supply line 4 and the source follower input MOS 2, and the voltage drop accounted for by the resistance of the vertical selection switch MOS 3:
    Ia×Rm  (12)
    in equation (2) can be eliminated, thereby obtaining a wide dynamic range.
  • The pixel arrangement of this embodiment can be applied to the first to third embodiments to obtain the same effect as described above.
  • In the first to fifth embodiments, the same effect can be obtained regardless of the NMOS or PMOS transistor. The above embodiments can be combined to further reduce or prevent occurrence of shading. For example, when the case in which different power supply terminals located at two terminals of the power supply lines shown in the third embodiment is combined with the case in which the horizontal output lines 11 are located at two terminals of the horizontal output lines 11 as shown in the second embodiment, both shading attributed to the resistance of the vertical output line and shading attributed to the resistance of the power supply line can be eliminated.
  • The present invention is not limited to the pixel structures shown in the first to fifth embodiments. For example, an arrangement in which the charge. accumulated in the photoelectric conversion element is not amplified before being output, i.e., the charge is output without amplification can be employed. The transistor is not limited to the MOS element, but can be an SIT or BASIS element.
  • As has been described above, according to the first to fifth embodiments, vertical shading of the output signals from the photoelectric conversion apparatus can be reduced.
  • In addition, vertical saturation voltage shading of the output signal from the photoelectric conversion apparatus can also be reduced, and the dynamic range of the output from each photoelectric conversion element can be widened.
  • Many widely different embodiments of the present invention may be constructed without departing from the spirit and scope of the present invention. It should be understood that the present invention is not limited to the specific embodiments described in the specification, except as defined in the appended claims.

Claims (8)

1-14. (canceled)
15. A photoelectric conversion apparatus comprising:
a plurality of pixels arranged two-dimensionally, each of said plurality of pixels including a photoelectric conversion element;
amplifying means for amplifying a signal generated in said photoelectric conversion element;
a plurality of first signal lines for reading out signals from said plurality of pixels;
a plurality of output terminals provided to output the signals on said plurality of first signal lines, said plurality of output terminals being arranged on opposite sides of an area in which said plurality of pixels are arranged; and
a plurality of current sources for supplying currents to said plurality of first signal lines, each of said plurality of current sources being a portion of said amplifying means, and said plurality of current sources being arranged alternately on opposite sides of said area in which said plurality of pixels are arranged.
16. An apparatus according to claim 15, wherein said plurality of current sources are arranged on the same sides as those of said plurality of output terminals.
17. An apparatus according to claim 15, wherein said plurality of current sources are arranged alternately on the opposite sides for every first output line.
18. An apparatus according to claim 15, wherein said amplifying means is a source follower circuit including a MOS transistor which is arranged so that a gate potential thereof changes in accordance with charges generated in said photoelectric conversion element.
19. A photoelectric conversion apparatus comprising:
a plurality of pixels arranged two-dimensionally, each of said plurality of pixels including a photoelectric conversion element;
amplifying means provided with a MOS transistor which is arranged so that a gate potential thereof changes in accordance with charges generated in said photoelectric conversion elements, and a source follower circuit including a constant current source;
a plurality of first signal lines for reading out signals from said plurality of pixels; and
a plurality of output terminals provided to output the signals on said plurality of first signal lines, said plurality of output terminals being arranged on opposite sides of an area in which said plurality of pixels are arranged,
wherein each of said plurality of first signal lines is provided with said constant current source so that a plurality of said constant current sources provided to said plurality of first signal lines, respectively, are arranged on opposite sides of said area in which said plurality of pixels are arranged.
20. An apparatus according to claim 19, wherein said plurality of constant current sources are arranged on the same sides as those of said plurality of output terminals.
21. An apparatus according to claim 19, wherein said plurality of constant current sources are arranged alternately on the opposite sides for every first output line.
US11/689,195 1997-09-29 2007-03-21 Photoelectric conversion apparatus Abandoned US20070165125A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/689,195 US20070165125A1 (en) 1997-09-29 2007-03-21 Photoelectric conversion apparatus

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP9-263546 1997-09-29
JP9263546A JPH11103418A (en) 1997-09-29 1997-09-29 Photoelectric converting device
US09/161,294 US7221397B1 (en) 1997-09-29 1998-09-28 Photoelectric conversion apparatus which avoids certain shading effects
US11/689,195 US20070165125A1 (en) 1997-09-29 2007-03-21 Photoelectric conversion apparatus

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/161,294 Division US7221397B1 (en) 1997-09-29 1998-09-28 Photoelectric conversion apparatus which avoids certain shading effects

Publications (1)

Publication Number Publication Date
US20070165125A1 true US20070165125A1 (en) 2007-07-19

Family

ID=17391052

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/161,294 Expired - Fee Related US7221397B1 (en) 1997-09-29 1998-09-28 Photoelectric conversion apparatus which avoids certain shading effects
US11/689,195 Abandoned US20070165125A1 (en) 1997-09-29 2007-03-21 Photoelectric conversion apparatus

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/161,294 Expired - Fee Related US7221397B1 (en) 1997-09-29 1998-09-28 Photoelectric conversion apparatus which avoids certain shading effects

Country Status (6)

Country Link
US (2) US7221397B1 (en)
EP (1) EP0905971B1 (en)
JP (1) JPH11103418A (en)
KR (1) KR100325954B1 (en)
CN (1) CN1189020C (en)
DE (1) DE69835127T2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060180742A1 (en) * 2005-02-14 2006-08-17 Magnachip Semiconductor, Ltd. Image sensor
US20080121785A1 (en) * 2005-03-01 2008-05-29 Canon Kabushiki Kaisha Image sensor, multi-chip module type image sensor and contact image sensor
US20090050787A1 (en) * 2006-08-01 2009-02-26 Canon Kabushiki Kaisha Photoelectric conversion apparatus and image pickup system using photoelectric conversion apparatus
US20090079856A1 (en) * 2007-09-20 2009-03-26 Sony Corporation Solid-state imaging device and driving method therefor
US9024243B2 (en) 2011-03-18 2015-05-05 Commissariat A L'energie Atomique Et Aux Energies Alternatives Image sensor
US9083901B2 (en) 1998-11-02 2015-07-14 Canon Kabushiki Kaisha Solid-state image pickup device and method of resetting the same
US10249678B2 (en) 2016-12-15 2019-04-02 Canon Kabushiki Kaisha Imaging device, method of driving imaging device, and imaging system

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3467013B2 (en) * 1999-12-06 2003-11-17 キヤノン株式会社 Solid-state imaging device
JP3875461B2 (en) * 2000-07-06 2007-01-31 株式会社東芝 Solid-state imaging system
US6952228B2 (en) 2000-10-13 2005-10-04 Canon Kabushiki Kaisha Image pickup apparatus
US20040085469A1 (en) * 2002-10-30 2004-05-06 Eastman Kodak Company Method to eliminate bus voltage drop effects for pixel source follower amplifiers
US7019277B2 (en) * 2003-03-13 2006-03-28 Psion Teklogix Systems Inc. Imaging device
JP4120453B2 (en) 2003-04-18 2008-07-16 ソニー株式会社 Solid-state imaging device and drive control method thereof
US7423790B2 (en) * 2004-03-18 2008-09-09 Canon Kabushiki Kaisha Photoelectric conversion apparatus and contact-type image sensor
JP4434844B2 (en) 2004-06-08 2010-03-17 オリンパス株式会社 Solid-state imaging device
JP2006014316A (en) 2004-06-22 2006-01-12 Samsung Electronics Co Ltd Improved solid-state image sensor for equalizing sub-sampled analog signals and driving method thereof
JP4508891B2 (en) 2005-01-28 2010-07-21 キヤノン株式会社 PHOTOELECTRIC CONVERSION DEVICE, MULTI-CHIP IMAGE SENSOR, TOUCH TYPE IMAGE SENSOR AND IMAGE READING DEVICE
JP4847202B2 (en) 2006-04-27 2011-12-28 キヤノン株式会社 Imaging apparatus and radiation imaging system
JP4986771B2 (en) * 2006-08-31 2012-07-25 キヤノン株式会社 Imaging apparatus, driving method thereof, and radiation imaging system
JP4918440B2 (en) * 2007-09-07 2012-04-18 株式会社アドバンテスト Manufacturing system, manufacturing method, management apparatus, management method, and program
JP5004775B2 (en) * 2007-12-04 2012-08-22 キヤノン株式会社 Imaging apparatus and imaging system
JP5288965B2 (en) * 2008-09-22 2013-09-11 キヤノン株式会社 Solid-state imaging device and driving method thereof
JP5311954B2 (en) * 2008-09-30 2013-10-09 キヤノン株式会社 Driving method of solid-state imaging device
US8102451B2 (en) * 2008-11-04 2012-01-24 Aptina Imaging Corporation VLN biasing scheme to achieve low vertical shading for high-speed and large-format CMOS image sensors with top/bottom readout scheme
KR101543674B1 (en) * 2009-01-13 2015-08-11 삼성전자주식회사 - - Image sensor for reducing kick-back noise and image pick-up device having the same
JP5475482B2 (en) * 2010-01-26 2014-04-16 キヤノン株式会社 Imaging device and imaging apparatus
JP4968971B2 (en) * 2010-08-06 2012-07-04 キヤノン株式会社 Solid-state imaging device and solid-state imaging system
JP6045136B2 (en) 2011-01-31 2016-12-14 キヤノン株式会社 Photoelectric conversion device
DE102011120099A1 (en) 2011-12-02 2013-06-06 Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg Image sensor and method for reading an image sensor
JP5330581B2 (en) * 2012-09-10 2013-10-30 キヤノン株式会社 Imaging apparatus and imaging system
KR20170038981A (en) * 2015-09-30 2017-04-10 에스케이하이닉스 주식회사 Image sensing device
CN109788218A (en) * 2018-12-19 2019-05-21 天津大学 The enhanced dot structure of driving suitable for large area array cmos image sensor

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4463383A (en) * 1981-05-09 1984-07-31 Sony Corporation Image pickup apparatus
US4466018A (en) * 1981-05-09 1984-08-14 Sony Corporation Image pickup apparatus with gain controlled output amplifier
US4996413A (en) * 1990-02-27 1991-02-26 General Electric Company Apparatus and method for reading data from an image detector
US5536932A (en) * 1995-02-10 1996-07-16 Xerox Corporation Polysilicon multiplexer for two-dimensional image sensor arrays
US5698844A (en) * 1995-08-02 1997-12-16 Canon Kabushiki Kaisha Solid-state image sensing device and method of controlling the solid-state image sensing device
US5717458A (en) * 1994-02-21 1998-02-10 Sony Corporation Solid-state imager having capacitors connected to vertical signal lines and a charge detection circuit
US5719626A (en) * 1994-12-16 1998-02-17 Nikon Corporation Solid-state image pickup device
US5793423A (en) * 1991-03-18 1998-08-11 Sony Corporation Solid state image sensing device
US5856686A (en) * 1996-03-18 1999-01-05 Sharp Kabushiki Kaisha Amplifying type solid-state imaging apparatus and method for driving the same
US5942774A (en) * 1995-02-24 1999-08-24 Nikon Corporation Photoelectric conversion element and photoelectric conversion apparatus
US5952659A (en) * 1996-10-22 1999-09-14 Nikon Corporation Thermal infrared image sensor
US5962844A (en) * 1997-09-03 1999-10-05 Foveon, Inc. Active pixel image cell with embedded memory and pixel level signal processing capability
US5969758A (en) * 1997-06-02 1999-10-19 Sarnoff Corporation DC offset and gain correction for CMOS image sensor
US5998818A (en) * 1996-03-13 1999-12-07 Sharp Kabushiki Kaisha Amplification type solid-state imaging device
US6049357A (en) * 1992-06-30 2000-04-11 Canon Kabushiki Kaisha Image pickup apparatus including signal accumulating cells
US6320616B1 (en) * 1997-06-02 2001-11-20 Sarnoff Corporation CMOS image sensor with reduced fixed pattern noise
US6449014B1 (en) * 1997-03-03 2002-09-10 Nissan Motor Co., Ltd. Image sensor having a low impedance reading block between pixel data lines and output line
US6512543B1 (en) * 1997-03-14 2003-01-28 Matsushita Electric Industrial Co., Ltd. Physical quantity distribution sensor, method of driving said sensor and method of producing said sensor
US6670990B1 (en) * 1997-09-29 2003-12-30 Canon Kabushiki Kaisha Image sensing device using MOS-type image sensing element whose threshold voltage of charge transfer switch and reset switch is different from that of signal output transistor
US6795121B2 (en) * 1995-08-11 2004-09-21 Kabushiki Kaisha Toshiba MOS-type solid-state imaging apparatus

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0410569A (en) 1990-04-27 1992-01-14 Canon Inc Photoelectric conversion device
JP3513996B2 (en) * 1995-08-07 2004-03-31 株式会社ニコン Solid-state imaging device
JP3432051B2 (en) * 1995-08-02 2003-07-28 キヤノン株式会社 Photoelectric conversion device
JPH10233964A (en) * 1997-02-20 1998-09-02 Nikon Corp Solid-state image pickup device for forming binary signal

Patent Citations (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4466018A (en) * 1981-05-09 1984-08-14 Sony Corporation Image pickup apparatus with gain controlled output amplifier
US4463383A (en) * 1981-05-09 1984-07-31 Sony Corporation Image pickup apparatus
US4996413A (en) * 1990-02-27 1991-02-26 General Electric Company Apparatus and method for reading data from an image detector
US5793423A (en) * 1991-03-18 1998-08-11 Sony Corporation Solid state image sensing device
US6049357A (en) * 1992-06-30 2000-04-11 Canon Kabushiki Kaisha Image pickup apparatus including signal accumulating cells
US6061093A (en) * 1994-02-21 2000-05-09 Sony Corporation Solid-state imager having capacitors connected to vertical signal lines and a charge detection circuit
US5717458A (en) * 1994-02-21 1998-02-10 Sony Corporation Solid-state imager having capacitors connected to vertical signal lines and a charge detection circuit
US5719626A (en) * 1994-12-16 1998-02-17 Nikon Corporation Solid-state image pickup device
US5536932A (en) * 1995-02-10 1996-07-16 Xerox Corporation Polysilicon multiplexer for two-dimensional image sensor arrays
US5942774A (en) * 1995-02-24 1999-08-24 Nikon Corporation Photoelectric conversion element and photoelectric conversion apparatus
US5698844A (en) * 1995-08-02 1997-12-16 Canon Kabushiki Kaisha Solid-state image sensing device and method of controlling the solid-state image sensing device
US6795121B2 (en) * 1995-08-11 2004-09-21 Kabushiki Kaisha Toshiba MOS-type solid-state imaging apparatus
US5998818A (en) * 1996-03-13 1999-12-07 Sharp Kabushiki Kaisha Amplification type solid-state imaging device
US5856686A (en) * 1996-03-18 1999-01-05 Sharp Kabushiki Kaisha Amplifying type solid-state imaging apparatus and method for driving the same
US5952659A (en) * 1996-10-22 1999-09-14 Nikon Corporation Thermal infrared image sensor
US6449014B1 (en) * 1997-03-03 2002-09-10 Nissan Motor Co., Ltd. Image sensor having a low impedance reading block between pixel data lines and output line
US6512543B1 (en) * 1997-03-14 2003-01-28 Matsushita Electric Industrial Co., Ltd. Physical quantity distribution sensor, method of driving said sensor and method of producing said sensor
US7397508B2 (en) * 1997-03-14 2008-07-08 Matsushita Electric Industrial Co., Ltd. Physical quantity distribution sensor, method of driving said sensor and method of producing said sensor
US5969758A (en) * 1997-06-02 1999-10-19 Sarnoff Corporation DC offset and gain correction for CMOS image sensor
US6320616B1 (en) * 1997-06-02 2001-11-20 Sarnoff Corporation CMOS image sensor with reduced fixed pattern noise
US5962844A (en) * 1997-09-03 1999-10-05 Foveon, Inc. Active pixel image cell with embedded memory and pixel level signal processing capability
US6670990B1 (en) * 1997-09-29 2003-12-30 Canon Kabushiki Kaisha Image sensing device using MOS-type image sensing element whose threshold voltage of charge transfer switch and reset switch is different from that of signal output transistor

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9083901B2 (en) 1998-11-02 2015-07-14 Canon Kabushiki Kaisha Solid-state image pickup device and method of resetting the same
US20060180742A1 (en) * 2005-02-14 2006-08-17 Magnachip Semiconductor, Ltd. Image sensor
US20080121785A1 (en) * 2005-03-01 2008-05-29 Canon Kabushiki Kaisha Image sensor, multi-chip module type image sensor and contact image sensor
US7473882B2 (en) 2005-03-01 2009-01-06 Canon Kabushiki Kaisha Image sensor, multi-chip module type image sensor and contact image sensor
US20090101799A1 (en) * 2005-03-01 2009-04-23 Canon Kabushiki Kaisha Image sensor, multi-chip module type image sensor and contact image sensor
US7566857B2 (en) 2005-03-01 2009-07-28 Canon Kabushiki Kaisha Image sensor, multi-chip module type image sensor and contact image sensor
US20090050787A1 (en) * 2006-08-01 2009-02-26 Canon Kabushiki Kaisha Photoelectric conversion apparatus and image pickup system using photoelectric conversion apparatus
US8063351B2 (en) 2006-08-01 2011-11-22 Canon Kabushiki Kaisha Photoelectric conversion apparatus and image pickup system using photoelectric conversion apparatus
US20090079856A1 (en) * 2007-09-20 2009-03-26 Sony Corporation Solid-state imaging device and driving method therefor
US9024243B2 (en) 2011-03-18 2015-05-05 Commissariat A L'energie Atomique Et Aux Energies Alternatives Image sensor
US10249678B2 (en) 2016-12-15 2019-04-02 Canon Kabushiki Kaisha Imaging device, method of driving imaging device, and imaging system

Also Published As

Publication number Publication date
DE69835127T2 (en) 2007-01-04
CN1213249A (en) 1999-04-07
CN1189020C (en) 2005-02-09
KR100325954B1 (en) 2002-05-09
EP0905971A2 (en) 1999-03-31
KR19990030209A (en) 1999-04-26
EP0905971A3 (en) 2000-04-05
EP0905971B1 (en) 2006-07-05
US7221397B1 (en) 2007-05-22
JPH11103418A (en) 1999-04-13
DE69835127D1 (en) 2006-08-17

Similar Documents

Publication Publication Date Title
US7221397B1 (en) Photoelectric conversion apparatus which avoids certain shading effects
US10506188B2 (en) Solid-state imaging device
EP1271930B1 (en) Image sensing apparatus capable of outputting image with converted resolution, its control method, and image sensing system
CN107683603B (en) Solid-state image pickup element, electronic apparatus, and method of controlling solid-state image pickup element
US6963371B2 (en) Image pickup apparatus including a plurality of pixels, each having a photoelectric conversion element and an amplifier whose output is prevented from falling below a predetermined level
US20110242382A1 (en) Image pickup apparatus
US6963372B1 (en) Solid-state image sensing apparatus and method of operating the same
US8659682B2 (en) Solid-state imaging apparatus
EP0977427B1 (en) Signal processing apparatus
US6166767A (en) Active solid-state imaging device which effectively suppresses fixed-pattern noise
US20090290056A1 (en) Image pick-up device
US20220264052A1 (en) Image sensor
US8115850B2 (en) Solid-state imaging apparatus and driving method for the same
US8040416B2 (en) Solid-state imaging apparatus
KR20080004349A (en) Solid state imaging device and imaging device
JP2000050164A (en) Signal processor and image pickup device using the same
US20120002091A1 (en) Solid-state image pickup device
JP2003333428A (en) Photoelectric conversion device
JP2003158683A (en) Solid-state image pickup device and solid-state imaging system employing the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION