US20070243707A1 - Hard Mask Layer Stack And A Method Of Patterning - Google Patents

Hard Mask Layer Stack And A Method Of Patterning Download PDF

Info

Publication number
US20070243707A1
US20070243707A1 US11/686,501 US68650107A US2007243707A1 US 20070243707 A1 US20070243707 A1 US 20070243707A1 US 68650107 A US68650107 A US 68650107A US 2007243707 A1 US2007243707 A1 US 2007243707A1
Authority
US
United States
Prior art keywords
layer
hard mask
patterned
stack
carbon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/686,501
Inventor
Dirk Manger
Hocine Boubekeur
Martin Verhoeven
Nicolas Nagel
Thomas Tatry
Dirk Caspary
Matthias Markert
Lothar Bauch
Stefan Blawid
Manuela Gutsch
Ludovic Lattard
Martin Roessiger
Mirko Vogt
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qimonda AG
Original Assignee
Qimonda AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qimonda AG filed Critical Qimonda AG
Priority to US11/686,501 priority Critical patent/US20070243707A1/en
Assigned to QIMONDA AG reassignment QIMONDA AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MARKERT, MATTHIAS, NAGEL, NICOLAS, VOGT, MIRKO, BOUBEKEUR, HOCINE, ROESSIGER, MARTIN, LATTARD, LUDOVIC, TATRY, THOMAS, VERHOEVEN, MARTIN, BAUCH, LOTHAR, BLAWID, STEFAN, GUTSCH, MANUELA, CASPARY, DIRK, MANGER, DIRK
Publication of US20070243707A1 publication Critical patent/US20070243707A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32139Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0332Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B20/00Read-only memory [ROM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components

Definitions

  • One embodiment of the invention relates to a novel hard mask layer stack.
  • one embodiment of the invention relates to a method of patterning a layer using this hard mask layer stack.
  • one embodiment of the invention relates to a memory device, a method of forming a memory device and to masks used by this method.
  • Semiconductor devices include arrays of conductive lines in several layers of the device.
  • the conductive lines of such arrays usually are arranged in parallel and are electrically insulated from one another laterally by a dielectric material.
  • the lateral distance between two conductive lines and the width of a conductive line sum to the pitch of the array of lines.
  • the pitch is the dimension of the periodicity of a periodic pattern arrangement.
  • the lines succeed one another in a completely periodic fashion, in order to reduce the necessary device area as much as possible.
  • semiconductor memory devices include arrays of conductive lines which connect specific parts of memory cells arranged in rows and columns and which thus address the memory cells. Nevertheless, it is not necessary to address each memory cell separately.
  • two sets of conductive lines are formed where the first set runs along a first direction and is called word lines and where the second set runs along a second direction intersecting the first direction and is called bit lines.
  • word or bit lines are formed by patterning a conductive layer stack so as to form single lines which are arranged in parallel.
  • a semiconductor device may include arrays of conductive lines in other layers than the word or bit line layer.
  • FIG. 1A illustrates a plan view of an exemplary memory device comprising an array 100 of memory cells.
  • the memory cell array 100 includes word lines 2 extending in a first direction as well as bit lines extending in a second direction.
  • Memory cells 45 are disposed between adjacent bit lines at each point of intersection of a substrate portion with a corresponding word line 2 .
  • the bit lines and the word lines are insulated from each other by a thick silicon dioxide layer (not illustrated).
  • the pitch of the array of the word lines is reduced as much as possible. Nevertheless, for contacting the single word lines landing pads 111 having a minimum area are needed.
  • these landing pads 111 are disposed in a contact or fanout region 110 adjacent to the memory cell array 100 .
  • the area of each of the landing pads 111 must have a minimum value.
  • a minimum value of the landing pads is needed to securely make a contact to upper wiring layers without having challenging overlay specifications.
  • the word lines 2 have a minimum width wmin and a minimum distance dmin from each other.
  • the width and the distance of the word lines could be reduced.
  • a minimum contact area in the contact region 110 should be maintained. Differently stated, the difference in size between the width of the word lines 2 and the lateral dimensions of the landing pads 111 becomes greater.
  • landing pads 111 which have a relatively large area with respect to the width of the word lines have to be arranged at the end of each word line without contacting or affecting each other.
  • One solution to this is the arrangement of landing pads at both sides of the array, as illustrated in FIG. 1 B. Having landing pads of only every second word line at one side of the array, the landing pads can have a large area without contacting or affecting neighbouring landing pads.
  • the arrangement of landing pads at both sides of the array results in a complex wiring scheme in upper layers affecting the performance of the memory device. For example, lines have to be generated in another layer that connect every second pad at the other side of the array.
  • a further problem that arises from the shrinking the pitch of the word lines relates to the patterning of these small structures. If the word line array is patterned by using a photolithography technique that is usually employed, the lateral dimensions of the word lines as well as the distance between neighbouring word lines is limited by the minimal structural feature size which is obtainable by the technology used. However, a lithographic step for simultaneously imaging different ground rules (large area of landing pads and small conductive lines) is very difficult to implement, since the lithographic step and the used mask have to be optimized for imaging the smallest structure. Therefore, further shrinking of word line width and pitch (word line width smaller than 70 nm), and thus further shrinking of memory devices, is difficult using a single exposure lithography.
  • an improved hard mask layer stack for patterning a layer to be patterned including a carbon layer disposed on top of the layer to be patterned, a silicon oxide layer or a silicon oxinitride layer disposed on top of the carbon layer and a silicon layer disposed on top of the silicon oxide layer or the silicon oxinitride layer respectively.
  • a method of patterning a layer to be patterned including providing a layer to be patterned, providing a hard mask layer stack on the layer to be patterned, the hard mask layer stack including a carbon layer disposed on top of the layer to be patterned, a silicon oxide layer or a silicon oxinitride layer disposed on top of the carbon layer and a silicon layer diposed on top of the silicon oxide layer or the silicon oxinitride layer respectively, patterning the silicon hard mask layer in accordance with a pattern to be formed in the layer to be patterned, transferring the patterns in the silicon hard mask layer into the silicon oxide layer or the silicon oxinitride layer and into the carbon layer and etching the uncovered portions of the layer to be patterned.
  • the hard mask layer stack according to one embodiment of the invention allows a rework if defects arise during the patterning process of the hard mask layer. Particularly, removing a photoresist layer having defects from top of the hard mask layer stack is possible without affecting the carbon hard mask layer. In one embodiment, this is advantageous if a double lithography process is used.
  • the silicon hard mask layer can be very thin, a double lithography process for small structures becomes possible.
  • array structures with critical dimensions less than 100 nm are generated in the silicon hard mask layer by a first lithography and etching.
  • second patterning process for instance, landing pad structures and periphery structures are generated in the silicon hard mask layer by a second lithography and etching.
  • the surface of the commonly used hard mask layer stack illustrates a high topography with steps of more than 120 nm after the first patterning process.
  • the necessary depth of focus could not be reached making a double lithography process impossible.
  • generating small array structures needs a lithography process and a first mask optimized with respect to the array structures, which makes a second lithography with a second mask for generating the landing pads and periphery structures necessary.
  • the new hard mask layer stack according to one embodiment of the invention solves this problem.
  • the use of the above described new hard mask layer stack according to one aspect of the invention is advantageous for the double lithography process as described above, but is possible and advantageous for any process including more than one lithographic exposure and corresponding etching process referring to the same layer.
  • the silicon hard mask layer will be etched after a respective lithography process. Since the silicon hard mask layer is very thin, these etching processes are short, resulting in less etching damages and in possible reduction of costs.
  • thin photoresist layers may be used, which is advantageous for photolithography with wave length of 193 nm and less.
  • FIGS. 1A and 1B illustrate plan views on conventional devices.
  • FIG. 2A illustrates a plan view on a memory device with symmetrical landing pads.
  • FIG. 2B illustrates a plan view on a memory device with asymmetrical landing pads.
  • FIGS. 3A to 3 C illustrate plan views on a plurality of subsets of landing pads according to embodiments of the invention.
  • FIGS. 4A to 4 F illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to an embodiment of the invention.
  • FIGS. 5A to 5 G illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to another embodiment of the invention.
  • FIG. 6 illustrates a cross-sectional view of the new hard mask.
  • FIGS. 7A to 7 D illustrate cross-sectional views of the substrate at different processing steps using the new hard mask.
  • FIGS. 8A and B illustrate plan views on the first photomask according to embodiments of the invention.
  • FIG. 9 illustrates a plan view on the second photomask according to the first photomask of FIGS. 8A and 8B .
  • FIGS. 10A and 10B illustrate plan views on the first photomask according to other embodiments of the invention.
  • FIG. 11 illustrates a plan view on the second photomask according to the first photomask of FIGS. 10A and 10B .
  • FIGS. 12A to 12 D illustrate plan views on the first photomask according to yet another embodiment of the invention.
  • FIG. 13 illustrates a plan view on the second photomask according to the first photomask of FIG. 12D .
  • FIG. 14 illustrates a plan view on assist structures in the second photomask according to the detail of FIG. 11 .
  • FIG. 15A and 15B illustrate cross-sectional views of embodiments of another new hard mask layer stack.
  • FIG. 16A and 16B illustrate flow diagrams of embodiments of methods of patterning a layer.
  • FIG. 17A to 17 D illustrate cross-sectional views of the substrate at different processing steps of the method of FIG. 16A .
  • FIG. 18A to 18 E illustrate cross-sectional views of the substrate at different processing steps of the method of FIG. 16B .
  • FIG. 2A illustrates a plan view on an arrangement of word lines including landing pads according to a first embodiment of the present invention.
  • FIG. 2A illustrates a memory device 130 including a memory cell array region 100 , a contact region 110 with a plurality of landing pads 111 and a peripheral region 120 .
  • Each landing pad 111 is connected with a word line 2 extending from the array region 100 into the contact region 110 .
  • the device may further include a plurality of second conductive lines (not illustrated) running along a second direction, the second direction intersecting a first direction of the word lines 2 , and a plurality of memory cells.
  • Each memory cell can be accessible by addressing corresponding ones of said word lines 2 and said second conductive lines or a pair of second conductive lines.
  • the second conductive lines may be formed in or on the surface of a substrate and may correspond to bit lines of the memory device.
  • the memory cells include for example non-volatile memory cells like NROM or Floating gate cells, but may include other types of memory
  • the landing pads 111 and corresponding word lines 2 may be arranged in a plurality of subsets.
  • a subset 112 of landing pads 11 and word lines 2 is defined by sixteen word lines 2 with connected landing pads 111 .
  • subsets can be defined also by other numbers of word lines and landing pads.
  • the subsets may be separated by conductive lines which are not connected to corresponding landing pads and which are removed in a later process step in order to contact underlying conductive layers.
  • the landing pads 111 of a subset 112 are arranged in a staggered fashion with increasing distance with respect to a reference position 7 of the memory device and symmetrically with respect to a space 113 between two word lines in the middle of the subset 112 .
  • the subset 112 is divided in two halves by the space 113 .
  • the landing pads 111 in each half of a subset are arranged with an increasing distance with respect to the reference position 7 , starting with a first landing pad 111 connected with the word line 2 at the boundary of the subset 112 and having the smallest distance to the reference position 7 and ending with a landing pad 111 connected with one of the two word lines 2 in the middle of the subset 112 and having the largest distance to the reference position 7 .
  • the smallest and the largest distance of the landing pads 111 in each half are the same for both halves of the subset 112 .
  • the arrangement of the landing pads 111 in the subset 112 looks like a Christmas tree with symmetrical boughs, but without the top in the middle, or like a trapezium with the long parallel side adjacent to the array region 100 and the short parallel side arranged at a larger distance with respect to the reference position 7 the distance measured along the word lines 2 .
  • the width wl of the word lines 2 is smaller than 70 nm, in particular smaller than 65 nm, and the pitch, that is the sum of line width wl and the space width ws, is smaller than 140 nm, in particular smaller than 130 nm. From the lithographic point of view, having the same line and space width would be preferable, nevertheless, this is not necessary. Although, lines and spaces having equal widths are depicted in the following figures, lines and spaces may have also different widths.
  • Each landing pad has a width wp measured perpendicular to the direction of the word lines and a length lp measured along the direction of the word lines wherein wp and lp are larger than wl.
  • wp is smaller than 350 nm and lp is smaller than 300 nm.
  • wp is about 188 nm and lp is about 250 to 300 nm.
  • lp and wp are larger than wl.
  • the distance Is between two adjacent landing pads measured along the direction of the word lines is about 150 to 350 nm resulting in a pitch of the landing pads (lp+ls) of 450 to 600 nm. As can be seen, lp+ls is smaller than 10 ⁇ wl.
  • the subset 112 has a length lc measured along the direction of the word lines and a width wc measured perpendicularly with respect to the direction of the word lines, both dimensions being dependent on the dimensions and pitches of word lines and landing pads and of the number of word lines forming a subset.
  • lc is about 3.3 to 4.5 ⁇ m
  • wc is about 2.25 ⁇ m for the depicted subset containing 16 word lines.
  • the dimensions of the landing pads and conductive lines as well as the arrangement of the landing pads can be defined arbitrarily in accordance with the restrictions of the device at all and the manufacturing process.
  • FIG. 2B illustrates a plan view on a further embodiment of the invention.
  • FIG. 2B illustrates a memory device 130 as described in FIG. 2A , but with landing pads 111 arranged asymmetrically with respect to a space 113 between two word lines in the middle of the subset 112 .
  • the first landing pad 1122 of the left half of the subset is arranged at a larger distance with respect to the reference position 7 than the fist landing pad 1121 of the right half of the subset, in other words, the distance d 2 is larger than the distance dl.
  • the landing pad with the largest distance of all landing pads of the subset is arranged at the left side of the corresponding word line 2 .
  • the landing pads 111 in the subset 112 looks like a Christmas tree with a top, but with asymmetrical boughs, or like a triangle.
  • FIG. 3A illustrates a plan view on a plurality of subsets 112 of landing pads according to one embodiment of the present invention.
  • the landing pads in each subset are arranged symmetrically with respect to a space 113 between the two word lines in the middle of the subset. In the following only the landing pads of one half of each subset are considered, but the landing pads of the other halves are arranged in the same way.
  • the first subset 112 a has a first landing pad 1121 a at the boundary to the second subset 112 b having a first landing pad 1121 b at this boundary.
  • the first landing pads 1121 a and 1121 b are the landing pads with the smallest distance of all landing pads of the considered half of respective subset to a reference position 7 of the memory device the distance measured along the direction of the word lines 2 .
  • the landing pads 1121 a and 1121 b are arranged at the same distance with respect to the reference position 7 .
  • FIG. 3B illustrates a plan view on another arrangement of a plurality of subsets 112 of landing pads according to a further embodiment of the invention.
  • the landing pads 111 of each subset 112 are arranged asymmetrically with respect to a space 113 between the two lines in the middle of the subset.
  • the landing pad 1122 b which is the landing pad of the left half of the subset 112 a with the smallest distance to a reference position 7 is arranged at a larger distance d 2 with respect to the reference position 7 than the first landing pad 1121 a at the right half of the subset 112 a having a distance d 1 to the reference position 7 .
  • the landing pads 1121 a and 1122 b adjacent to the boundary of the subsets 112 a and 112 b are arranged at a different distance with respect to a reference position, differently stated d 2 >d 1 .
  • the space between two adjacent subsets 112 can be reduced or the dimensions of the landing pads 111 can be increased without the risk that the first landing pads 1121 a and 1122 b of two adjacent subsets contact or affect each other.
  • the width wp of the first landing pads of each subset has to be smaller than one and a half of the pitch, that is the sum of the width wl of the conductive lines and the distance ws between two conductive lines.
  • FIG. 3C illustrates a plan view on yet another arrangement of a plurality of subsets 112 of landing pads according to an embodiment of the memory device.
  • the landing pads of a subset are arranged symmetrically with respect to a space 113 between the two lines in the middle of the subset.
  • the first landing pad 1121 a of the subset 112 a has a larger distance d 1 with respect to a reference position 7 than the first landing pad 1121 b of the subset 112 b having a distance d 2 , the distance measured along the direction of the word lines.
  • a space between the first and the second landing pad 1121 b and 1122 b is provided in that way that the first landing pad 1121 a of the subset 112 a can reach into this space.
  • the space between two adjacent subsets can be reduced or the width wp of the first landing pads of each subset and the other landing pads as well can be increased without landing pads contacting or affecting each other.
  • the distance of the landing pad with the largest distance of one subset is the same for all subsets, which can be useful during processing of the memory device.
  • FIG. 3A The following cross-sectional views illustrating different processing steps illustrate views of the contact region 110 , wherein the left side is taken between II and II and the right side is taken between III and III as is illustrated in FIG. 3A .
  • the arrangement of landing pads and subsets of FIG. 3A is taken by the way of example. Nevertheless, the illustrated process is comparable for other arrangements or devices as well.
  • positive photoresists 23 , 231 and 232 and according photomasks are used in order to describe the inventive method.
  • the steps of patterning a layer stack and of removing the uncovered portions of the layer stack will be defined as etching processes. Nevertheless, other processes are possible to perform these steps.
  • the hard mask material is removed. Nevertheless, the hard mask material can as well be automatically removed by the previous etching steps, or it can be maintained, for example, serving as an insulating layer.
  • the semiconductor substrate may include any type of semiconducting substrate, like for instance silicon, SOI or others, which may already be processed and thus may include doped regions or may have a topographic surface. Furthermore, several layers may be disposed on the surface of the semiconducting substrate or on parts of it, like for instance conductive or dielectric layers.
  • a gate oxide layer is grown by thermal oxidation in a substrate portion in which a peripheral portion of a memory device is to be formed.
  • a storage layer stack is deposited including a first SiO 2 layer having a thickness of 1.5 to 10 nm, a Si 3 N 4 layer having a thickness of 2 to 15 nm followed by a second SiO 2 layer having a thickness of 5 to 15 nm.
  • the storage layer stack is patterned so as to form lines. After covering the lines with a protective layer and forming spacers adjacent to the sidewalls of the lines of the layer stack, an implantation step is performed so as to define the source/drain regions in the exposed portions.
  • a bit line oxide is provided by performing a deposition step, followed by a step of depositing a word line layer stack. These steps are well known to the person skilled in the art of NROM devices, and a detailed description thereof is omitted.
  • FIGS. 4A to 4 F illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to an embodiment of the method of the invention.
  • a word line layer stack 20 on the surface 10 of the semiconductor substrate 1 , in particular, a p-doped semiconductor substrate, in the contact region 110 , a word line layer stack 20 , a cap layer 21 and a hard mask layer 22 are disposed.
  • the word line layer stack 20 usually includes segments of a first polysilicon layer and a second polysilicon layer having a total thickness of approximately 70 to 110 nm, followed by a titanium layer (not illustrated), a tungsten nitride layer having a thickness of approximately 5 to 20 nm and a tungsten layer having a thickness of approximately 50 to 70 nm.
  • a silicon nitride layer 21 On top of the tungsten layer, a silicon nitride layer 21 having a thickness of approximately 100 to 200 nm is disposed.
  • the hard mask layer may be a layer stack including layers of different materials which can be arbitrarily selected. Nevertheless, the hard mask layers must be able to be selectively etched with respect to each other and with respect to the material of the top most layer of the conductive layer stack.
  • the hard mask materials include amorphous silicon and carbon.
  • such a carbon layer is made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen.
  • the carbon layer may be deposited using known methods like a CVD method.
  • the hard mask layer 22 is made of amorphous silicon.
  • the hard mask layer 22 can have a thickness of approximately 100 nm or more.
  • a photoresist layer 23 is deposited on the resulting surface and exposed using a first photomask 51 .
  • the resulting structure is illustrated in FIG. 4A as a cross-sectional view and in FIG. 4B as a plan view.
  • Those portions of the photoresist layer 23 illuminated become solulable by a developer.
  • the photoresist layer 23 is exposed with a lines/spaces pattern, wherein the spaces may have interruptions.
  • the spaces in the first photomask are interrupted by opaque portions connecting the opaque lines in the first photomask. Nevertheless, other embodiments of the lines/spaces patterns are possible as will be described in FIG. 10 or 12 .
  • the peripheral region 120 is not exposed by the first exposure.
  • the structures 23 a in FIGS. 4A and 4B describe exposed patterns and the structures 23 b describe unexposed patterns in the photoresist 23 , respectively.
  • an antireflective coating (ARC) layer may be disposed on top of the hard mask layer, for example, a hard mask layer which includes carbon.
  • a hard mask layer which includes carbon.
  • the ARC layer can be disposed beneath the photoresist layer.
  • the photoresist 23 is exposed using a second photomask 52 .
  • patterns of the first photomask 51 and the second photomask 52 are imaged into the same photoresist 23 .
  • the resulting structure is illustrated in FIG. 4C as a cross-sectional view and in FIG. 4D as a plan view, wherein those portions of the photoresist layer 23 illuminated become solulable by a developer.
  • the photoresist layer 23 is exposed with patterns in that way, that in the developed photoresist lines with connected landing pads are defined and where the landing pads are arranged in the interruptions of the exposed structures of the first exposure.
  • lines arranged between two subsets of word lines are exposed in the contact region 110 and the array region 100 .
  • the hard mask 22 , the silicon nitride layer 21 and the word line layer stack 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step.
  • an additional lithography process for opening this region can be saved resulting in decreasing costs and improving yield.
  • patterns in the peripheral region 120 can be defined by the second exposure. Again, structures 23 a describe exposed patterns and structures 23 b describe unexposed patterns in the photoresist, respectively.
  • the photoresist 23 is developed and the resulting patterns are transferred to the hard mask layer 22 .
  • an etching step is performed, taking the photoresist mask as an etching mask.
  • the patterns of the hard mask layer 22 are transferred into the silicon nitride layer 21 and the remaining hard mask layer 22 is removed.
  • FIG. 4E in a cross-sectional view and in FIG. 4F in a plan view is obtained, wherein single lines 211 and single landing pads 212 of silicon nitride are formed on the surface of the word line layer stack 20 . Nevertheless, the hard mask layer 22 can be maintained.
  • the patterns of the silicon nitride layer 21 are transferred into the word line stack 20 , thereby simultaneously defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • the conductive lines obtained by patterning the conductive layer stack correspond to word lines 2 of a memory device, the word lines 2 being disposed above another conductive layer including bit lines 4 of that memory device.
  • the memory device further includes memory cells, each of the memory cells being able to be accessed by addressing a corresponding word line 2 .
  • the conductive lines can as well correspond to the bit lines 4 or any other wiring on a dense pitch, that is a pitch smaller than 140 nm.
  • the hard mask can be removed from portions of the array region 100 , where the underlying bit lines have to be contacted in a later process step, in the second exposure. That is, the hard mask is removed in an earlier processing step than in conventionally used methods without disturbing the homogeneity of the imaged space/line structures.
  • imaging of small line structures with the first photomask in a first exposure is possible and a further lithography step to remove word lines from the array region described above is saved.
  • FIGS. 5A to 5 G illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after these processing steps according to another embodiment of the method of the invention using two separate lithography steps.
  • Each lithography step includes imaging patterns into a separate photoresist and developing this photoresist. The patterns in the respective photoresist are transferred separately into a hard mask layer stack.
  • the separated lithography processes can be optimized for imaging the respective structures without affecting the imaging of the other structures.
  • the illumination parameters can be optimized for imaging line and space structures. Smaller dimensions of lines in the photoresist layer can be achieved compared to a double exposure process that images patterns of both photomasks into the same photoresist layer as described above. Since the mechanical stress to the photoresist lines is more homogeneous in the first exposure, where the line and space structures are homogeneously arranged, smaller line widths can be achieved. If the patterns of the second photomask are imaged into the same photoresist layer, photoresist lines having small widths and being adjacent to relatively large regions without photoresist may collapse when the photoresist is developed. This is avoided by separating the imaging of patterns of the first and second photomasks.
  • a rework of the second lithography process can be done without the need of repeating the first exposure.
  • the process of providing the second photoresist and the etching processes profit from such an optimization of structures, in particular from a homogeneous arrangement of structures, resulting in the possibility to further reduce structure dimensions.
  • the steps of etching the hard mask layer stack after the first and the second lithographic process may be performed so that after the first lithographic process only the top most layer of the hard mask layer stack is etched.
  • the patterns in the second photoresist are transferred into the top most hard mask layer.
  • the resulting pattern in the top most hard mask layer is transferred to the other layers of the hard mask layer stack, after removing the second photoresist from the hard mask layer stack.
  • the other hard mask layers can be etched without being affected by photoresist residues or other effects resulting from photoresist on top of the hard mask.
  • a word line layer stack 20 on the surface 10 of the semiconductor substrate 1 , in particular, a p-doped semiconductor substrate, in the contact region 110 , a word line layer stack 20 , a silicon nitride layer 21 and a hard mask layer 22 are disposed, as described with respect to FIG. 4A .
  • a first photoresist layer 231 is deposited on the resulting surface, exposed using a first photomask 51 wherein the regions of the photoresist layer 231 which were illuminated become solulable by a developer and developed.
  • the resulting structure is illustrated in FIG. 5A .
  • the photoresist layer 231 is exposed with a line/space pattern, wherein the spaces in the first photomask may be interrupted by opaque segments of line which connect the opaque lines. Nevertheless, other embodiments of the line/space patterns are possible as will be described in FIG. 10 or 12 .
  • the photoresist 231 forms continuous lines in the array and contact regions, two adjacent lines being spaced apart from each other by a corresponding space structure and being connected with each other by the segment of line of the corresponding space structure that forms a bridge in the interruption of the space between the lines.
  • the hard mask layer 22 lies on the surface of the substrate.
  • the peripheral region 120 may be not exposed by the first exposure.
  • the patterns of the first photoresist 231 are transferred into the hard mask layer 22 .
  • an etching step is performed, taking the photoresist mask as an etching mask.
  • the structure illustrated in FIG. 5B in a cross-sectional view and in FIG. 5C in a plan view is obtained, wherein single lines 221 of the hard mask material 22 are formed which are connected by bridges 222 of the hard mask material 22 . In the spaces between the lines 221 the silicon nitride layer 21 lies on the surface of the substrate.
  • a second photoresist 232 is deposited on the resulting surface, exposed with a second photomask 52 wherein the regions of the photoresist layer 232 which where illuminated become solulable by a developer and developed.
  • an ARC layer can be used as described above.
  • the resulting structure is illustrated in FIG. 5D in a cross-sectional view and in FIG. 5E in a plan view.
  • the photoresist layer 232 is exposed in that way, that in the developed photoresist patterns are defined that cover lines with connected landing pads in the array and contact regions.
  • portions arranged between two subsets of word lines are exposed in the array and the contact regions 100 and 110 .
  • the hard mask lines 221 and the underlying layers 21 and 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step.
  • patterns in the peripheral region 120 can be defined by the second exposure.
  • patterns of the second photoresist 232 are transferred to the hard mask layer 22 .
  • an etching step is performed, taking the photoresist mask as an etching mask.
  • the patterns of the hard mask layer 22 are transferred into the silicon nitride layer 21 and the remaining hard mask layer 22 is removed.
  • the structure illustrated in FIG. 5F in a cross-sectional view and in FIG. 5G in a plan view is obtained, wherein single lines 211 and single landing pads 212 of silicon nitride are formed on the surface of the word line layer stack 20 . Nevertheless, the hard mask layer 22 can be maintained.
  • the patterns of the silicon nitride layer 21 are transferred into the word line stack 20 , thereby defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • One embodiment of the manufacturing method described with respect to the FIG. 5 is advantageous with respect to the first patterning step of hard mask layer 22 and the deposition of the second photoresist 232 since the pattern of the first photoresist and therefore the pattern in the hard mask layer 22 after the first patterning process are very homogeneous. Furthermore, the line structures imaged by the first exposure, in particular, the width of the lines in the contact region 110 , are not affected by the second exposure, in particular, not affected by stray light due to the second exposure, since the first and the second exposure are not carried out into the same photoresist.
  • FIG. 6 illustrates a cross-sectional view of a new hard mask layer stack according to the invention.
  • a word line layer stack 20 On the surface 10 of a semiconductor substrate 1 , for example, a word line layer stack 20 , a silicon nitride layer 21 and a hard mask 6 are disposed.
  • the hard mask 6 includes three layers 61 to 63 of different materials.
  • the first hard mask layer 61 is, for example, a carbon layer.
  • Such a carbon layer is made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen.
  • the carbon layer may be deposited using known methods like a CVD method.
  • the hard mask layer 61 can have a thickness of approximately 100 nm to 150 nm.
  • the second hard mask layer 62 is made of silicon oxide, for example, having a thickness of about 10 nm to 30 nm.
  • the second hard mask layer 62 may be made of silicon oxinitride as well.
  • the third hard mask layer 63 is made of silicon, for example, wherein the silicon layer may be made of any type of silicon like acrephous, poly- or monocrystalline silicon having a thickness of about 10 nm to 50 nm, in particular about 20 to 30 nm.
  • hard mask layers 61 to 63 of hard mask layer stack 6 are unstructured across the whole surface. None of the layers 61 to 63 includes structures or topography in that section of the substrate surface 10 , above which they are arranged.
  • the materials and thicknesses of the hard mask layers 61 to 63 can arbitrarily be selected as far as sufficient etch selectivities with respect to each other and the materials of the underlying layers are given.
  • the layers 62 and 63 has to be etched selectively to each other, and the layer 61 has to be etched selectively to the underlying layer 21 .
  • etching layer 63 the layer 62 should be removed with an etch rate much smaller than that of layer 63
  • etching layer 62 the layer 63 should be removed with an etch rate much smaller than that of layer 62 .
  • the thickness of the layer 61 may be larger than that of the layer 62 , and the thickness of the layer 62 may be larger than the thickness of the layer 63 .
  • Such a hard mask layer stack may be used to pattern any kind of underlying layer and that its use is not limited to conductive layers adjacent to the carbon hard mask layer.
  • Embodiments of this new hard mask layer stack has different advantages as described with respect to FIG. 7 .
  • FIGS. 7A to 7 D illustrate cross-sectional views of the substrate at different processing steps according to the embodiment of the method of the invention described in FIG. 5 , but using the new hard mask layer stack 6 .
  • the plan views of the structures after the different processing steps are omitted, since they correspond to the plan views illustrated in FIGS. 5C, 5E and 5 G with structures patterned in the third hard mask layer 63 in FIGS. 5C and 5G .
  • a p-doped semiconductor substrate in the contact region 110 , a word line layer stack 20 , a silicon nitride layer 21 and a hard mask layer stack 6 including layers 61 to 63 are disposed, as described with respect to FIG. 4A .
  • the hard mask layer stack includes a carbon layer 61 , a silicon oxide layer 62 and a silicon layer 63 , as described with respect to FIG. 6 .
  • a first photoresist layer 231 is deposited on the resulting surface, that is directly on and in contact with the uppermost layer 63 of the hard mask layer stack, exposed using a first photomask 51 wherein the regions of the photoresist layer 231 which where illuminated become solulable by a developer and developed.
  • the resulting structure is illustrated in FIG. 7A .
  • the photoresist layer 231 is exposed with a line/space pattern, wherein the spaces may have interruptions as described above with respect to FIGS. 4 and 5 . Nevertheless, other embodiments of the line/space patterns are possible as will be described in FIG. 10 or 12 .
  • the peripheral region 120 may not be exposed by the first exposure.
  • the patterns of the first photoresist 231 are transferred into the silicon layer 63 .
  • an etching step is performed, taking the photoresist mask as an etching mask.
  • the structure illustrated in FIG. 7B is obtained, wherein single lines 631 of silicon are formed which are connected by bridges 632 of silicon.
  • the plan view on this structure is illustrated in FIG. 5C .
  • a second photoresist layer 232 is deposited on the resulting surface, exposed using a second photomask 52 wherein the regions of the photoresist layer 232 which where illuminated become solulable by a developer and developed.
  • the resulting structure is illustrated as a cross-sectional view in FIG. 7C and as a plan view in FIG. 5E .
  • the photoresist layer 232 is exposed with patterns in that way, that in the developed photoresist lines with connected landing pads are defined. Furthermore, lines arranged between two subsets of word lines are exposed in the array region 100 .
  • the hard mask layer stack 6 , the silicon nitride layer 21 and the word line layer stack 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step.
  • patterns in the peripheral region 120 can be defined by the second exposure.
  • the silicon layer 63 is thin with respect to a commonly used hard mask layer 22 as described with respect to FIGS. 4 and 5 , the topography of the resulting surface after the first patterning of the silicon layer 63 is small. Therefore the exposure of the second photoresist 232 is not critical with respect to the depth of focus, and a double lithography process for small structures becomes possible.
  • the first patterning process for instance, array structures with critical dimensions less than 100 nm are generated in layer 63 by a first lithography and etching.
  • the second patterning process for instance, landing pad structures and periphery structures are generated in layer 63 by a second lithography and etching.
  • the surface of the commonly used hard mask layer stack illustrates a high topography with steps of more than 120 nm after the first patterning process.
  • the necessary depth of focus could not be reached making a double lithography process impossible.
  • generating small array structures needs a lithography process and a first mask optimized with respect to the array structures, which makes a second lithography with a second mask for generating the landing pads and periphery structures necessary.
  • the new hard mask layer stack 6 according to the invention solves this problem.
  • the silicon layer 63 is etched, taking the photoresist layer 232 as an etching mask. After removing the photoresist material 232 , the patterns of the silicon layer 63 are transferred into the silicon oxide layer 62 , the carbon layer 61 and the silicon nitride layer 21 . Remaining parts of hard mask layers 63 to 61 are removed during the single etching steps or following the last etching step.
  • the structure illustrated in a cross-sectional view in FIG. 7D and in a plan view in FIG. 5G is obtained, wherein single lines 211 and single landing pads 212 of the silicon nitride are formed. Nevertheless, one or more of the hard mask layers 63 to 61 can be maintained.
  • the patterns of the silicon nitride layer 21 are transferred into the word line stack 20 , thereby defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • the use of the above described new hard mask layer stack 6 is described with respect to FIG. 7 , the use of the new hard mask layer stack 6 is possible and advantageous for any process including more than one lithographic exposure and corresponding etching process referring to the same layer.
  • the layer 63 will be etched after the first lithography process and after the second lithography process. Since the silicon hard mask layer is very thin, these etching processes are short, resulting in less etching damages and in possible reduction of costs.
  • thin photoresist layers may be used, which is advantageous for photolithography with wave length of 193 nm and less.
  • Patterning of the silicon hard mask layer may include providing a first photoresist layer on top of the silicon hard mask layer, imaging first structures in a first exposure step using a first photomask into the first photoresist layer, developing the first photoresist layer, so as to generate a photoresist pattern on the silicon hard mask layer, etching the uncovered portions of the silicon hard mask layer thereby forming first patterns and removing the first photoresist layer from the silicon hard mask layer leaving a surface of the substrate with regions covered by the silicon hard mask layer and regions with uncovered first layer of the hard mask layer stack.
  • the patterning of the silicon hard mask layer may further include providing a second photoresist layer on top of the surface, imaging second structures in a second exposure step using a second photomask into the second photoresist layer, developing the second photoresist, so as to generate a photoresist pattern on the surface, and etching the uncovered portions of the silicon hard mask layer thereby forming second patterns.
  • FIGS. 8 to 14 illustrate plan views on embodiments of the first and the second photomask according to the invention or details of them.
  • One set of photomasks according to an embodiment of the present invention includes a first and a corresponding second photomask.
  • the first photomask is used to image the line structures, while the second photomask is used to define the landing pads connected to corresponding lines, to remove structures, which are obtained by a lithographic process using the first photomask and which are not needed for connecting word lines and landing pads, and to define structures in the peripheral region.
  • the photomasks illustrated are masks used to expose positive photoresists. Masks used for exposing negative photoresists can be formed in the same manner, but have to have opposite structures.
  • the photomasks may include regions with other structures not illustrated in FIGS. 8 to 14 , particularly peripheral structures.
  • FIG. 8A illustrates a plan view on a first photomask 51 of a first embodiment of the inventive set of photomasks.
  • the structures in the first photomask are arranged in a plurality of subsets, and one such subset is illustrated.
  • opaque lines 511 are arranged homogeneously, which are separated by transparent spaces 512 .
  • the widths of the lines and spaces correspond to the width wl of the wordlines to be patterned and the distances ws between them, respectively.
  • the line/space structures form a grating with opaque lines and transparent spaces.
  • the spaces 512 In the fan-out or contact region 110 , the spaces 512 have first transparent segments 512 a , interruptions 513 and second transparent segments 512 b .
  • the breaks or interruptions in the spaces are opaque portions interrupting the transparent spaces.
  • the interruptions 513 thereby separate the transparent segments 512 a and 512 b and connect neighbouring lines 511 .
  • the interruptions 513 are arranged in a staggered fashion at different distances with respect to a reference position 7 , the distances measured along the direction of the lines 511 and increasing in a direction perpendicular to the direction of the lines.
  • the length of the interruptions measured along the direction of the lines can be slightly larger than the length lp of the landing pads to be created.
  • the interruptions are arranged symmetrically with respect to a space 515 between the two middle lines of the subset of landing pads illustrated in FIG. 8A .
  • the space 515 does not have an interruption.
  • the mask is opaque. The homogeneous arrangement of lines and spaces in the array and contact region improves the imaging of the structures, thus allowing to reduce the width of the lines and spaces.
  • FIG. 8B illustrates another embodiment of the first photomask of the present invention having also a symmetrical arrangement of lines 511 and spaces 512 in a subset 112 as described with respect to FIG. 8A , but here assist features 514 are located in the interruptions.
  • the assist features have a width below the resolution limit of the lithographic tool and thus they are not printed.
  • the spaces 512 are continuous spaces with a segment 512 a having a width w 1 , a segment 514 having a width w 2 and a segment 512 b having a width w 1 , where w 1 >w 2 .
  • FIG. 9 illustrates a plan view on a second photomask according to the photomask set including any of the masks illustrated in FIGS. 8A and 8B .
  • the mask including an opaque region in the array region 100 , and an opaque structure in the contact region 110 in that way that the interruptions 513 of the first photomask are partially covered by the fingers 521 and the lines and spaces at the side of the interruptions 513 adjacent to the array region are entirely covered.
  • the dimension of the opaque structures 521 covering the interruptions 513 measured along the direction of the line structures of the first photomask corresponds to the length lp of the landing pads 111 to be created.
  • FIG. 10A illustrate a plan view on another first photomask 51 of the first embodiment of the inventive set of photomasks.
  • one subset 112 of structures is illustrated with line/space structures as described with respect to FIG. 8A , but with interruptions 513 of spaces 512 arranged asymmetrically with respect to a space 515 between the two middle lines of the subset.
  • the space 515 does not have an interruption.
  • FIG. 10B illustrates a plan view on another first photomask 51 of the first embodiment of the inventive set of photomasks.
  • one subset 112 of structures is illustrated with line/space structures as described with respect to FIG. 8B , but with interruptions 513 of spaces 512 arranged asymmetrically with respect to a space 515 between the two middle lines of the subset.
  • FIG. 11 illustrates a plan view on a second photomask according to the photomask set including any of the masks illustrated in FIGS. 10A and 10B .
  • the mask is very similar to that of the photomask illustrated in FIG. 9 , but with an arrangement of the opaque region corresponding to the structures of the photomasks illustrated in FIGS. 10A and 10B .
  • the fingers 521 are arranged asymmetrically according to the arrangement of interruptions 513 in the first photomask.
  • there is a transparent portion 522 in the array region 100 resulting in the above described advantages.
  • In the peripheral region 120 structures not illustrated in FIG. 11 can be defined. The detail 526 of FIG. 11 will be described with respect to FIG. 14 .
  • the photomasks, illustrated in FIGS. 8 to 11 may include non-printing assist features. Assist features like serifs or scattering bars can be arranged at the edges or boundaries of the structures in the first or second photomask. These assist features improve the lithographic imaging of the structures. Also other assist features which will be printed by the lithographic processes can be used outside the regions comprising the line structures or landing pads to further improve the imaging of structures.
  • FIGS. 12A to 12 D illustrate plan views on different first photomasks 51 of a second embodiment of the inventive set of photomasks.
  • the structures in the first photomask are arranged in a plurality of subsets, and one subset 112 is illustrated in FIG. 12A .
  • opaque lines 511 are arranged homogeneously, which are separated by transparent spaces 512 .
  • the widths of the lines and spaces correspond to the width of the wordlines to be patterned and the distances between them, respectively.
  • the line/space structures form a grating with opaque lines and transparent spaces.
  • the spaces 512 extend to different distances with respect to a reference position 7 , the distance measured along the direction of the lines 511 and increasing within a half of the subset 112 . At a distance greater than the extent of the spaces 512 the mask 51 is opaque.
  • Spaces 512 of one subset 112 with the same extent are arranged symmetrically with respect to a space 515 between the two middle lines of the subset.
  • the space 516 separating two subsets 112 extends over the entire contact region 110 , but other extents are possible, too.
  • the space 516 has the function to separate the landing pads adjacent to this space that will be imaged using the second photomask. Thus, the space 516 has to extend to a distance to which the adjacent landing pads will extend.
  • the mask is opaque. The homogeneous arrangement of lines and spaces in the array region improves the imaging of the structures, thus allowing to reduce the width of the lines and spaces.
  • FIG. 12B illustrates another embodiment of the first photomask of the present invention which is very similar to that illustrated in FIG. 12A .
  • the photomask has also a symmetrical arrangement of spaces 512 extending to the same distance in a subset 112 , but here assist features 514 are disposed adjacent to the spaces 512 . Differently stated, the assist features 514 continue the spaces 512 .
  • the assist features have a width below the resolution limit of the lithographic tool and thus they are not printed. But they improve the imaging of the space/line structures in the contact region 110 .
  • FIG. 12C illustrates an example of such an arrangement with assist features 514 continuing the spaces 512 in the entire contact region 110 . Nevertheless, also an arrangement without such assist features is possible, similar to that illustrated in FIG. 12A .
  • the photomasks illustrated in FIG. 9 or FIG. 11 can be used as the second photomask 52 of the photomask set according to embodiments of the invention, respectively.
  • the opaque structure in the contact region 110 has to extend in that way, that the fingers 521 extend to a longer distance than the corresponding spaces 512 in the first photomask 51 with respect to a reference position 7 , thus defining landing pads 111 in the patterned structure.
  • the dimension of the fingers 521 measured in the direction of the lines in the first photomask defines the length lp of the landing pads.
  • FIG. 12D illustrates another first photomask of the second embodiment of the photomask set according to an embodiment of the present invention.
  • the spaces 512 of one subset extending to the same distance with respect to a reference position 7 are arranged symmetrically with respect to the space 515 between the two lines 511 in the middle of the subset.
  • the space 512 a that is the space adjacent to the line at the boundary of the subset 112 a extends to a larger distance than the space 512 b that is the space adjacent to the line at the boundary of the subset 112 b .
  • the first photomask illustrated in FIG. 12D corresponds to the structure illustrated in FIG. 3C .
  • FIG. 13 illustrates a plan view on a second photomask according to the photomask set including the mask illustrated in FIG. 12D .
  • the mask includes an opaque region in the array region 100 , and an opaque structure in the contact region 110 in that way that the fingers 521 extend to a longer distance than the corresponding spaces 512 of the first photomask.
  • landing pads are patterned connected to adjacent lines 511 .
  • the dimension of the opaque structures 521 measured along the direction of the line structures of the first photomask corresponds to the length lp of the landing pads 111 to be created.
  • there is a transparent portion 522 in the array region 100 thus exposing defined lines 511 created by the first photomask.
  • the photomasks, illustrated in FIGS. 12 and 13 may include non-printing assist features. Assist features like serifs or scattering bars can be arranged at the edges or boundaries of the structures in the first or second photomask. These assist features improve the lithographic imaging of the structures. Also other assist features which will be printed by the lithographic processes can be used outside the regions comprising the line structures or landing pads to further improve the imaging of structures.
  • FIG. 14 illustrates the detail 526 of FIG. 11 . Nevertheless, the described structures can be applied to any structure in any photomask which may benefit from using those structures while being imaged.
  • FIG. 14 illustrates assist features 524 applied to fingers 521 .
  • Non-printing opaque serifs are used as assist features to improve the imaging of the edges of fingers 521 .
  • the transparent portions 525 adjacent to the fingers 521 improve the imaging of the space between two neighbouring fingers.
  • the dashed line describes the boundary of the finger 521 patterned in the photoresist.
  • These assist features and transparent portions can be applied to every space and finger. Nevertheless, other assist features like scattering bars or others, printing or non-printing, can be used in any photomask described here as it is well known to persons skilled in the art.
  • FIG. 15A illustrates a cross-sectional view of a another new hard mask layer stack.
  • a structure layer 20 On a surface 10 of a substrate or carrier 1 , for example, a structure layer 20 , a sacrificial layer 21 and a hard mask layer stack 8 may be disposed.
  • the substrate 1 may, for instance, be a semiconductor substrate and may, for instance, include semiconductor devices, like transistors, memory cells or others.
  • the structure layer 20 may, for instance, be a word line layer stack comprising at least one conductive layer.
  • the sacrificial layer 21 may, by way of example, be a silicon nitride layer. It is already patterned, as illustrated in FIG. 15A .
  • the sacrificial layer 21 has a thickness of more than 100 nm. If a photoresist material is directly provided on top of the patterned sacrificial layer 21 , problems may arise with respect to the depth of focus in a photolithographic process.
  • the hard mask layer stack 8 includes a carbon layer 81 disposed above the structure layer 20 and a cover layer 82 .
  • the carbon layer 81 may be made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen.
  • the carbon layer 81 may be deposited using known methods like a CVD method.
  • the carbon layer 81 is deposited such, that it forms a closed surface above the patterns in sacrificial layer 21 . There are no portions of structure layer 20 or sacrificial layer 21 being exposed. Voids may exist in the carbon layer 81 in the spaces between patterns of layer 21 , as illustrated in FIG. 15A .
  • the carbon layer may be deposited essentially only on top of the patterns in sacrificial layer 21 , for instance with an angle of 45° to the top surface of that patterns, leaving the spaces between the patterns unfilled.
  • the carbon layer may be removed without affecting the patterns in sacrificial layer 21 .
  • the use of such a carbon layer provides an essentially planar surface above the patterned layer 21 without the need of a planarization process like CMP (Chemical mechanical polishing) after deposition of an hard mask layer. There may be only small topographic differences in the surface of the carbon layer 81 with a height of some nm, the height being smaller than 30 nm.
  • the carbon layer 81 may have a thickness d 81 of more than 100 nm.
  • the carbon layer 81 may have a thickness d 81 of less than 1000 nm.
  • the thickness d 81 is measured from top of layer 21 to the top of the carbon layer 81 .
  • the cover layer 82 is disposed on top of the carbon layer 81 and may be made of a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon. Nevertheless it may include other materials which are able to protect the carbon layer 81 during processing like for instance processing and rework of a photoresist layer lying on top of the carbon layer. Furthermore, the use of such a cover layer improves the patterning of the carbon layer since the cover layer may act as etching mask for etching the carbon layer instead of a photoresist layer.
  • the cover layer may act as an anti-reflective coating layer for photolithographic processing of a photoresist disposed on top of the cover layer 82 .
  • the cover layer 82 is a silicon oxynitride layer, the ratios of the elements Si, O and N within the layer 82 may be varied in accordance to predetermined optical properties of this layer.
  • the cover layer 82 may have a thickness of more than 20 nm.
  • the cover layer 82 may have a thickness of less than 60 nm.
  • the thickness of the carbon layer 81 may be larger than the thickness of the cover layer 82 .
  • FIG. 15B illustrates a cross-sectional view of another new hard mask layer stack.
  • a structure layer 20 On a surface 10 of a substrate or carrier 1 , for example, a structure layer 20 , a sacrificial layer 21 and a hard mask layer stack 8 may be disposed.
  • the substrate 1 , the structure layer 20 , and the layer 21 may be formed as described with respect to FIG. 15A .
  • the hard mask layer stack 8 includes a carbon layer 81 disposed above the structure layer 20 , an intermediate layer 83 , and a cover layer 82 .
  • the carbon layer 81 is formed as described with respect to FIG. 15A .
  • the intermediate layer 83 is disposed on top of the carbon layer 81 and may be formed of a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon. It may be formed for example of silicon, like for example of amorphous or monocrystalline silicon or of polysilicon. Nevertheless, the material of the intermediate layer 83 may be arbitrarily selected as far as sufficient etch selectivities with respect to the carbon layer 81 and the cover layer 82 are given.
  • the intermediate layer 83 may be deposited using known methods like a CVD method.
  • the intermediate layer 83 may have a thickness of more than 20 nm.
  • the intermediate layer 83 may have a thickness of less than 100 nm.
  • the cover layer 82 is disposed on top of the intermediate layer 83 .
  • the cover layer 82 may be formed of different materials as described above and may act as an anti-reflective coating layer.
  • the material of the cover layer 82 may be another material as that of the intermediate layer 83 .
  • the cover layer 82 may have a thickness of more than 20 nm.
  • the cover layer 82 may have a thickness of less than 60 nm.
  • the thickness of cover layer 82 may be smaller than the thickness of the intermediate layer 83 .
  • the thickness of the carbon layer 81 may be larger than the thickness of the cover layer 82 .
  • the thickness of the carbon layer 81 may be larger than the thickness of the intermediate layer 83 .
  • the carbon layer 81 and the intermediate layer 83 exist in an unpatterned manner beneath the cover layer 82 .
  • the carbon layer 81 and the intermediate layer 83 do not show a topography or include structures.
  • the materials and thicknesses of the hard mask layers 81 to 83 can arbitrarily be selected as far as sufficient etch selectivities with respect to each other and the materials of the underlying layers are given.
  • the layers 82 and 83 has to be etched selectively to each other, and the layer 81 has to be etched selectively to the underlying layer 21 .
  • the underlying layer 83 or 81 should be removed with an etch rate much smaller than that of layer 82
  • etching layer 83 or 81 should be removed with an etch rate much smaller than that of layer 83 or 81 .
  • a mask layer stack may include a carbon layer, an intermediate layer disposed on top of the carbon layer, a cover layer disposed on top of the intermediate layer, and a photo resist layer on top of the cover layer, wherein the thickness of the cover layer is less than 50 nm.
  • An integrated circuit for example a memory device, may include at least a first layer to be patterned and a hard mask layer stack, the stack comprising a carbon layer disposed on top of the layer to be patterned, an intermediate layer disposed on top of the carbon layer, and a cover layer disposed on top of the intermediate layer.
  • an intermediate layer 83 and a cover layer 82 is advantageous for a process sequence comprising two photolithographic processes for patterning the same layer, like for instance the cover layer 82 .
  • Such a process sequence is described above with respect to FIG. 7 .
  • hard mask layer stacks may be used to pattern any kind of underlying layer and that their use is not limited to conductive layers adjacent to the carbon hard mask layer.
  • FIG. 16A shows a flow diagram of a method of patterning a layer.
  • a hard mask layer stack is provided on top of a patterned layer (S 11 ).
  • the patterned layer may be a first hard mask on top of a conductive layer stack.
  • the pattern in the patterned layer may include line patterns with an equal line width and/or an equal space width, like for instance word line patterns of a memory array.
  • the hard mask layer stack includes a carbon layer disposed on top of the patterned layer.
  • the hard mask layer stack is removed from above a predetermined section of the patterned layer (S 12 ).
  • the patterns in the pattern layer are removed from the predetermined section (S 13 ).
  • predetermined line structures in the first hard mask may be removed to form a modified first hard mask.
  • This modified first hard mask may be used to pattern an underlying layer, like for instance a conductive layer stack to form for instance conductive lines.
  • the modified first hard mask may be used for instance as an etch mask in an etching process.
  • FIG. 16B shows a flow diagram of a method of patterning a layer.
  • a hard mask layer stack is provided on top of a layer to be patterned (S 21 ).
  • the layer to be patterned may be a first hard mask disposed on top of a conductive layer stack and the hard mask layer stack may then be a second hard mask.
  • the hard mask layer stack includes a cover layer as an uppermost layer.
  • the cover layer is removed from above a predetermined section of the layer to be patterned (S 22 ).
  • the predetermined section may be a section of an array region of a memory device.
  • the cover layer is patterned (S 23 ), for instance according to a pattern in a photoresist layer disposed on top of the cover layer.
  • the patterns may include, for instance, line patterns with an equal line width and/or an equal space width, like for instance word line patterns of a memory array.
  • the patterns in the cover layer are transferred into the other layers of the hard mask layer stack and into the layer to be patterned (S 24 ).
  • the patterned layer may be used to pattern an underlying layer, like for instance a conductive layer stack to form, for instance, conductive lines.
  • the patterned layer may be used for instance as an etch mask in an etching process.
  • FIG. 17A to 17 D illustrate a method for patterning a layer using cross-sectional views of a substrate at different processing steps.
  • the removal of predetermined word lines of a memory array will be described.
  • Another method for removing predetermined word lines is described with respect to FIG. 4, 5 or 7 .
  • the predetermined word lines are removed from an array of word lines with an equal line width and/or equal space width.
  • these word line may be configured to address single memory cells in an memory cell array.
  • Predetermined hard mask portions may be removed in a hard mask level above a word line level.
  • a structure layer stack 20 , a sacrificial layer 21 , and a hard mask layer stack 8 are disposed on top of a surface 10 of a substrate or carrier 1 .
  • the structure layer stack 20 may, for instance, include a word line layer stack comprising a first polysilicon layer 201 , a second polysilicon layer 202 , and a metal layer 203 .
  • the sacrificial layer 21 may, for instance, be a silicon nitride layer and may serve as a hard mask layer for patterning the structure layer stack 20 . It may already be patterned, as illustrated in FIG. 17A .
  • the layer 21 may include structures, like for instance line structures according to word line structures.
  • the hard mask layer stack may include a carbon layer 81 and a cover layer 82 .
  • the carbon layer 81 is formed so as to have a closed and essentially planar surface above the structures in layer 21 , as described with respect to FIG. 15A .
  • Section 101 may include structures in sacrificial layer 21 which have to be removed. The resulting structure is illustrated in FIG. 17A .
  • the cover layer 82 and the carbon layer 81 are etched using the photoresist layer 23 as an etching mask. In the result, the structures in the layer 21 above the predetermined section 101 are exposed, as can be seen in FIG. 17B .
  • the sacrificial layer 21 may be etched using an anisotropic etching process.
  • the underlying structure layer stack 20 may act as an etching stop.
  • structures in layer 21 above the predetermined section 101 are removed.
  • layer 21 is made of a similar material like the cover layer 82 , the cover layer 82 is removed during etching the layer 21 .
  • the resulting structure is illustrated in FIG. 17C .
  • the carbon layer 81 is removed, for instance, by using an stripping process.
  • the resulting structure includes only structures in layer 21 outside the predetermined section 101 , as illustrated in FIG. 17D .
  • the structure layer stack 20 may be etched using the structures in layer 21 as an etching mask, thereby forming, for instance, word lines. Since no structures exist in layer 21 above the predetermined section 101 , the structure layer stack 20 is removed from over the section 101 , thereby exposing the substrate surface 10 . Thus it is possible, to form contacts to underlying structures in substrate 1 , like for instance to buried bit lines.
  • FIG. 18A to 18 E illustrate another method for patterning a layer using cross-sectional views of a substrate at different processing steps.
  • a structure layer stack 20 a structure layer stack 20 , a sacrificial layer 21 , and a hard mask layer stack 8 are disposed on top of a surface 10 of a substrate or carrier 1 .
  • the structure layer stack 20 may, for instance, be a word line layer stack comprising a first polysilicon layer 201 , a second polysilicon layer 202 , and a tungsten layer 203 , as described above.
  • the layer 21 may, for instance, be a silicon nitride layer. It may be formed unpatterned, as illustrated in FIG. 18A . That is, the layer 21 may not include structures.
  • the hard mask layer stack may include a carbon layer 81 , an intermediate layer 83 and a cover layer 82 , as described with respect to FIG. 15B .
  • the cover layer 82 is allready patterned, for instance by using a photolithographic process and an etching process. That is, the cover layer 82 is patterned such that it is removed from over a predetermined section 101 of the substrate 1 .
  • Section 101 may be a section of substrate surface 10 which eventually has to be exposed in order to contact underlying structures. The resulting structure is illustrated in FIG. 18A .
  • Patterns in layer 23 may for instance be formed according to line/space patterns which have eventually to be formed within structure layer 20 , like for instance word lines. Patterns in layer 23 are formed across the whole surface of the structure illustrated in FIG. 18A . Patterns are formed within and outside the predetermined section 101 . The resulting structure is illustrated in FIG. 18B .
  • the cover layer 82 is etched using the photoresist layer 23 as an etching mask.
  • the intermediate layer 83 acts as an etching stop. The resulting structure can be seen in FIG. 18C .
  • the intermediate layer 83 and the carbon layer 81 are etched using the structures in the cover layer 82 as an etching mask.
  • the layer 21 acts as an etching stop.
  • the hard mask layer stack 8 is completely removed from above the predetermined section 101 , as illustrated in FIG. 18D .
  • the layer 21 is patterned by an etching process using the patterned hard mask layer stack 8 as an etching mask.
  • the underlying structure layer stack 20 acts as an etching stop.
  • layer 21 above the predetermined section 101 is removed.
  • layer 21 is made of a similar material like the cover layer 82 , the cover layer 82 is removed during etching the layer 21 .
  • the resulting structure is illustrated in FIG. 18E .
  • the intermediate layer 83 and the carbon layer 81 are removed, for instance, by using an stripping process.
  • the resulting structure includes only structures in layer 21 outside the predetermined section 101 , as described with respect to FIG. 17D .
  • the structure layer stack 20 may be etched using the structures in layer 21 as an etching mask, as described above.
  • the methods described with respect to FIG. 17A to 17 D or 18 A to 18 E, respectively, may be used for patterning a structure layer, wherein the patterning includes removing small patterns from a predetermined section of the substrate.
  • the photomask used for patterning the cover layer, as described with respect to FIG. 17A or 18 A, respectively, includes large structures and may include also other mask structures, like for instance for patterning structures in a periphery of a device. Thus one photomask may be saved in manufacturing a device comprising small structures, like for instance word lines, in an array region and large structures in a periphery, wherein some of the small structures are removed.

Abstract

A hard mask layer stack for patterning a layer to be patterned includes a carbon layer disposed on top of the layer to be patterned, a first layer of a material selected from the group of SiO2 and SiON disposed on top of the carbon layer and a silicon layer disposed on top of the first layer. A method of patterning a layer to be patterned includes providing the above described hard mask layer stack on the layer to be patterned and patterning the silicon hard mask layer in accordance with a pattern to be formed in the layer that has to be patterned.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation-in-part application of U.S. patent application Ser. No. 11/376,645, Attorney Docket Number I433.220.101, entitled “HARD MASK LAYER STACK AND A METHOD OF PATTERN,” filed Mar. 15, 2006, and is incorporated herein by reference.
  • BACKGROUND
  • One embodiment of the invention relates to a novel hard mask layer stack. In addition, one embodiment of the invention relates to a method of patterning a layer using this hard mask layer stack. Furthermore, one embodiment of the invention relates to a memory device, a method of forming a memory device and to masks used by this method.
  • Semiconductor devices include arrays of conductive lines in several layers of the device. The conductive lines of such arrays usually are arranged in parallel and are electrically insulated from one another laterally by a dielectric material. The lateral distance between two conductive lines and the width of a conductive line sum to the pitch of the array of lines. The pitch is the dimension of the periodicity of a periodic pattern arrangement. The lines succeed one another in a completely periodic fashion, in order to reduce the necessary device area as much as possible.
  • By way of example, semiconductor memory devices include arrays of conductive lines which connect specific parts of memory cells arranged in rows and columns and which thus address the memory cells. Nevertheless, it is not necessary to address each memory cell separately. Usually, two sets of conductive lines are formed where the first set runs along a first direction and is called word lines and where the second set runs along a second direction intersecting the first direction and is called bit lines. Usually word or bit lines are formed by patterning a conductive layer stack so as to form single lines which are arranged in parallel.
  • Nevertheless, a semiconductor device may include arrays of conductive lines in other layers than the word or bit line layer.
  • FIG. 1A illustrates a plan view of an exemplary memory device comprising an array 100 of memory cells. To be more specific, the memory cell array 100 includes word lines 2 extending in a first direction as well as bit lines extending in a second direction. Memory cells 45 are disposed between adjacent bit lines at each point of intersection of a substrate portion with a corresponding word line 2. At a point of intersection of the word lines and bit lines, the bit lines and the word lines are insulated from each other by a thick silicon dioxide layer (not illustrated). In order to minimize the area for the memory cell array 100, the pitch of the array of the word lines is reduced as much as possible. Nevertheless, for contacting the single word lines landing pads 111 having a minimum area are needed. Usually, these landing pads 111 are disposed in a contact or fanout region 110 adjacent to the memory cell array 100. In order to achieve a contact having an appropriate contact resistance, the area of each of the landing pads 111 must have a minimum value. Furthermore, a minimum value of the landing pads is needed to securely make a contact to upper wiring layers without having challenging overlay specifications.
  • As is illustrated in FIG. 1A, the word lines 2 have a minimum width wmin and a minimum distance dmin from each other. In order to increase the package density of such a memory cell array, the width and the distance of the word lines could be reduced. However, when shrinking the width of the word lines 2, a minimum contact area in the contact region 110 should be maintained. Differently stated, the difference in size between the width of the word lines 2 and the lateral dimensions of the landing pads 111 becomes greater.
  • Different problems arise from the shrinking in the width and pitch of the word lines. For example, landing pads 111 which have a relatively large area with respect to the width of the word lines have to be arranged at the end of each word line without contacting or affecting each other. One solution to this is the arrangement of landing pads at both sides of the array, as illustrated in FIG. 1B. Having landing pads of only every second word line at one side of the array, the landing pads can have a large area without contacting or affecting neighbouring landing pads. However, the arrangement of landing pads at both sides of the array results in a complex wiring scheme in upper layers affecting the performance of the memory device. For example, lines have to be generated in another layer that connect every second pad at the other side of the array.
  • A further problem that arises from the shrinking the pitch of the word lines relates to the patterning of these small structures. If the word line array is patterned by using a photolithography technique that is usually employed, the lateral dimensions of the word lines as well as the distance between neighbouring word lines is limited by the minimal structural feature size which is obtainable by the technology used. However, a lithographic step for simultaneously imaging different ground rules (large area of landing pads and small conductive lines) is very difficult to implement, since the lithographic step and the used mask have to be optimized for imaging the smallest structure. Therefore, further shrinking of word line width and pitch (word line width smaller than 70 nm), and thus further shrinking of memory devices, is difficult using a single exposure lithography.
  • Although these problems are described herein for word line arrays of memory devices by way of example, they are likely to arise for other devices or for other wiring layers as well when these devices or wiring layers reach comparable dimensions.
  • SUMMARY
  • According to one aspect of the present invention, an improved hard mask layer stack for patterning a layer to be patterned is provided, including a carbon layer disposed on top of the layer to be patterned, a silicon oxide layer or a silicon oxinitride layer disposed on top of the carbon layer and a silicon layer disposed on top of the silicon oxide layer or the silicon oxinitride layer respectively.
  • According to another aspect of the present invention, a method of patterning a layer to be patterned is provided, including providing a layer to be patterned, providing a hard mask layer stack on the layer to be patterned, the hard mask layer stack including a carbon layer disposed on top of the layer to be patterned, a silicon oxide layer or a silicon oxinitride layer disposed on top of the carbon layer and a silicon layer diposed on top of the silicon oxide layer or the silicon oxinitride layer respectively, patterning the silicon hard mask layer in accordance with a pattern to be formed in the layer to be patterned, transferring the patterns in the silicon hard mask layer into the silicon oxide layer or the silicon oxinitride layer and into the carbon layer and etching the uncovered portions of the layer to be patterned.
  • The hard mask layer stack according to one embodiment of the invention allows a rework if defects arise during the patterning process of the hard mask layer. Particularly, removing a photoresist layer having defects from top of the hard mask layer stack is possible without affecting the carbon hard mask layer. In one embodiment, this is advantageous if a double lithography process is used.
  • Since the silicon hard mask layer can be very thin, a double lithography process for small structures becomes possible. In a first patterning process, for instance, array structures with critical dimensions less than 100 nm are generated in the silicon hard mask layer by a first lithography and etching. In a second patterning process, for instance, landing pad structures and periphery structures are generated in the silicon hard mask layer by a second lithography and etching. The surface of the commonly used hard mask layer stack illustrates a high topography with steps of more than 120 nm after the first patterning process. Thus, in the second lithography the necessary depth of focus could not be reached making a double lithography process impossible. On the other hand, generating small array structures needs a lithography process and a first mask optimized with respect to the array structures, which makes a second lithography with a second mask for generating the landing pads and periphery structures necessary. The new hard mask layer stack according to one embodiment of the invention solves this problem.
  • The use of the above described new hard mask layer stack according to one aspect of the invention is advantageous for the double lithography process as described above, but is possible and advantageous for any process including more than one lithographic exposure and corresponding etching process referring to the same layer. Thus, only the silicon hard mask layer will be etched after a respective lithography process. Since the silicon hard mask layer is very thin, these etching processes are short, resulting in less etching damages and in possible reduction of costs. Furthermore, thin photoresist layers may be used, which is advantageous for photolithography with wave length of 193 nm and less.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the present invention and are incorporated in and constitute a part of this specification. The drawings illustrate the embodiments of the present invention and together with the description serve to explain the principles of the invention. Other embodiments of the present invention and many of the intended advantages of the present invention will be readily appreciated as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
  • FIGS. 1A and 1B illustrate plan views on conventional devices.
  • FIG. 2A illustrates a plan view on a memory device with symmetrical landing pads.
  • FIG. 2B illustrates a plan view on a memory device with asymmetrical landing pads.
  • FIGS. 3A to 3C illustrate plan views on a plurality of subsets of landing pads according to embodiments of the invention.
  • FIGS. 4A to 4F illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to an embodiment of the invention.
  • FIGS. 5A to 5G illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to another embodiment of the invention.
  • FIG. 6 illustrates a cross-sectional view of the new hard mask.
  • FIGS. 7A to 7D illustrate cross-sectional views of the substrate at different processing steps using the new hard mask.
  • FIGS. 8A and B illustrate plan views on the first photomask according to embodiments of the invention.
  • FIG. 9 illustrates a plan view on the second photomask according to the first photomask of FIGS. 8A and 8B.
  • FIGS. 10A and 10B illustrate plan views on the first photomask according to other embodiments of the invention.
  • FIG. 11 illustrates a plan view on the second photomask according to the first photomask of FIGS. 10A and 10B.
  • FIGS. 12A to 12D illustrate plan views on the first photomask according to yet another embodiment of the invention.
  • FIG. 13 illustrates a plan view on the second photomask according to the first photomask of FIG. 12D.
  • FIG. 14 illustrates a plan view on assist structures in the second photomask according to the detail of FIG. 11.
  • FIG. 15A and 15B illustrate cross-sectional views of embodiments of another new hard mask layer stack.
  • FIG. 16A and 16B illustrate flow diagrams of embodiments of methods of patterning a layer.
  • FIG. 17A to 17D illustrate cross-sectional views of the substrate at different processing steps of the method of FIG. 16A.
  • FIG. 18A to 18E illustrate cross-sectional views of the substrate at different processing steps of the method of FIG. 16B.
  • DETAILED DESCRIPTION
  • In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “front,” “back,” “leading,” “trailing,” etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments of the present invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
  • FIG. 2A illustrates a plan view on an arrangement of word lines including landing pads according to a first embodiment of the present invention. In particular, FIG. 2A illustrates a memory device 130 including a memory cell array region 100, a contact region 110 with a plurality of landing pads 111 and a peripheral region 120. Each landing pad 111 is connected with a word line 2 extending from the array region 100 into the contact region 110. The device may further include a plurality of second conductive lines (not illustrated) running along a second direction, the second direction intersecting a first direction of the word lines 2, and a plurality of memory cells. Each memory cell can be accessible by addressing corresponding ones of said word lines 2 and said second conductive lines or a pair of second conductive lines. The second conductive lines may be formed in or on the surface of a substrate and may correspond to bit lines of the memory device. The memory cells include for example non-volatile memory cells like NROM or Floating gate cells, but may include other types of memory cells as well.
  • The landing pads 111 and corresponding word lines 2 may be arranged in a plurality of subsets. In the illustrated drawing, a subset 112 of landing pads 11 and word lines 2 is defined by sixteen word lines 2 with connected landing pads 111. Nevertheless, as is clearly to be understood, subsets can be defined also by other numbers of word lines and landing pads. The subsets may be separated by conductive lines which are not connected to corresponding landing pads and which are removed in a later process step in order to contact underlying conductive layers.
  • The landing pads 111 of a subset 112 are arranged in a staggered fashion with increasing distance with respect to a reference position 7 of the memory device and symmetrically with respect to a space 113 between two word lines in the middle of the subset 112. Thus the subset 112 is divided in two halves by the space 113. The landing pads 111 in each half of a subset are arranged with an increasing distance with respect to the reference position 7, starting with a first landing pad 111 connected with the word line 2 at the boundary of the subset 112 and having the smallest distance to the reference position 7 and ending with a landing pad 111 connected with one of the two word lines 2 in the middle of the subset 112 and having the largest distance to the reference position 7. The smallest and the largest distance of the landing pads 111 in each half are the same for both halves of the subset 112. Thus the arrangement of the landing pads 111 in the subset 112 looks like a Christmas tree with symmetrical boughs, but without the top in the middle, or like a trapezium with the long parallel side adjacent to the array region 100 and the short parallel side arranged at a larger distance with respect to the reference position 7 the distance measured along the word lines 2.
  • Typically, the width wl of the word lines 2 is smaller than 70 nm, in particular smaller than 65 nm, and the pitch, that is the sum of line width wl and the space width ws, is smaller than 140 nm, in particular smaller than 130 nm. From the lithographic point of view, having the same line and space width would be preferable, nevertheless, this is not necessary. Although, lines and spaces having equal widths are depicted in the following figures, lines and spaces may have also different widths.
  • Each landing pad has a width wp measured perpendicular to the direction of the word lines and a length lp measured along the direction of the word lines wherein wp and lp are larger than wl. Typically, wp is smaller than 350 nm and lp is smaller than 300 nm. In particular, wp is about 188 nm and lp is about 250 to 300 nm. Thus, lp and wp are larger than wl. The distance Is between two adjacent landing pads measured along the direction of the word lines is about 150 to 350 nm resulting in a pitch of the landing pads (lp+ls) of 450 to 600 nm. As can be seen, lp+ls is smaller than 10×wl.
  • The subset 112 has a length lc measured along the direction of the word lines and a width wc measured perpendicularly with respect to the direction of the word lines, both dimensions being dependent on the dimensions and pitches of word lines and landing pads and of the number of word lines forming a subset. In particular, lc is about 3.3 to 4.5 μm and wc is about 2.25 μm for the depicted subset containing 16 word lines.
  • Nevertheless, the dimensions of the landing pads and conductive lines as well as the arrangement of the landing pads can be defined arbitrarily in accordance with the restrictions of the device at all and the manufacturing process.
  • FIG. 2B illustrates a plan view on a further embodiment of the invention. In particular, FIG. 2B illustrates a memory device 130 as described in FIG. 2A, but with landing pads 111 arranged asymmetrically with respect to a space 113 between two word lines in the middle of the subset 112. As can be seen, the first landing pad 1122 of the left half of the subset is arranged at a larger distance with respect to the reference position 7 than the fist landing pad 1121 of the right half of the subset, in other words, the distance d2 is larger than the distance dl. The landing pad with the largest distance of all landing pads of the subset is arranged at the left side of the corresponding word line 2. Nevertheless, it can be arranged at the right side or on top of the corresponding word line as well. Thus the arrangement of the landing pads 111 in the subset 112 looks like a Christmas tree with a top, but with asymmetrical boughs, or like a triangle.
  • FIG. 3A illustrates a plan view on a plurality of subsets 112 of landing pads according to one embodiment of the present invention. The landing pads in each subset are arranged symmetrically with respect to a space 113 between the two word lines in the middle of the subset. In the following only the landing pads of one half of each subset are considered, but the landing pads of the other halves are arranged in the same way. The first subset 112 a has a first landing pad 1121 a at the boundary to the second subset 112 b having a first landing pad 1121 b at this boundary. The first landing pads 1121 a and 1121 b are the landing pads with the smallest distance of all landing pads of the considered half of respective subset to a reference position 7 of the memory device the distance measured along the direction of the word lines 2. The landing pads 1121 a and 1121 b are arranged at the same distance with respect to the reference position 7.
  • FIG. 3B illustrates a plan view on another arrangement of a plurality of subsets 112 of landing pads according to a further embodiment of the invention. The landing pads 111 of each subset 112 are arranged asymmetrically with respect to a space 113 between the two lines in the middle of the subset. Thus the landing pad 1122 b which is the landing pad of the left half of the subset 112 a with the smallest distance to a reference position 7 is arranged at a larger distance d2 with respect to the reference position 7 than the first landing pad 1121 a at the right half of the subset 112 a having a distance d1 to the reference position 7. The same applies to the subset 112 b. Thus, the landing pads 1121 a and 1122 b adjacent to the boundary of the subsets 112 a and 112 b are arranged at a different distance with respect to a reference position, differently stated d2>d1. Thus the space between two adjacent subsets 112 can be reduced or the dimensions of the landing pads 111 can be increased without the risk that the first landing pads 1121 a and 1122 b of two adjacent subsets contact or affect each other.
  • If the conductive lines are arranged homogeneously in a direction perpendicular to the direction of the lines and the first landing pads of two adjacent subsets of landing pads are arranged at the same distance with respect to a reference position as described with respect to FIG. 3A, the width wp of the first landing pads of each subset has to be smaller than one and a half of the pitch, that is the sum of the width wl of the conductive lines and the distance ws between two conductive lines. Through arranging the first landing pads of adjacent subsets at different distances, the width wp of the first landing pads, which is the critical one, can become as large as two and a half of the pitch without contacting or affecting each other. Therefore the area of the landing pads can be increased resulting in a better contact resistance property and in relaxed overlay specifications for contacting an upper wiring layer.
  • FIG. 3C illustrates a plan view on yet another arrangement of a plurality of subsets 112 of landing pads according to an embodiment of the memory device. Here the landing pads of a subset are arranged symmetrically with respect to a space 113 between the two lines in the middle of the subset. The first landing pad 1121 a of the subset 112 a has a larger distance d1 with respect to a reference position 7 than the first landing pad 1121 b of the subset 112 b having a distance d2, the distance measured along the direction of the word lines. In the subset 112 b, a space between the first and the second landing pad 1121 b and 1122 b is provided in that way that the first landing pad 1121 a of the subset 112 a can reach into this space. The space has a length lss which may be defined by lss=lp+2×ls, where lp is the length of a landing pad 111 and ls is the length of the space between two adjacent landing pads, the length measured along the direction of the word lines 2. Thus, the space between two adjacent subsets can be reduced or the width wp of the first landing pads of each subset and the other landing pads as well can be increased without landing pads contacting or affecting each other. Furthermore, the distance of the landing pad with the largest distance of one subset is the same for all subsets, which can be useful during processing of the memory device.
  • The following cross-sectional views illustrating different processing steps illustrate views of the contact region 110, wherein the left side is taken between II and II and the right side is taken between III and III as is illustrated in FIG. 3A. The arrangement of landing pads and subsets of FIG. 3A is taken by the way of example. Nevertheless, the illustrated process is comparable for other arrangements or devices as well. By the way of example, positive photoresists 23, 231 and 232 and according photomasks are used in order to describe the inventive method.
  • In the further description of the invention, the steps of patterning a layer stack and of removing the uncovered portions of the layer stack will be defined as etching processes. Nevertheless, other processes are possible to perform these steps. Optionally, thereafter, the hard mask material is removed. Nevertheless, the hard mask material can as well be automatically removed by the previous etching steps, or it can be maintained, for example, serving as an insulating layer.
  • Starting point for performing the method of the present invention is a semiconductor substrate, in particular, a silicon substrate, which may be p-doped. The semiconductor substrate may include any type of semiconducting substrate, like for instance silicon, SOI or others, which may already be processed and thus may include doped regions or may have a topographic surface. Furthermore, several layers may be disposed on the surface of the semiconducting substrate or on parts of it, like for instance conductive or dielectric layers.
  • By way of example, a gate oxide layer is grown by thermal oxidation in a substrate portion in which a peripheral portion of a memory device is to be formed. In an array portion, a storage layer stack is deposited including a first SiO2 layer having a thickness of 1.5 to 10 nm, a Si3N4 layer having a thickness of 2 to 15 nm followed by a second SiO2 layer having a thickness of 5 to 15 nm. The storage layer stack is patterned so as to form lines. After covering the lines with a protective layer and forming spacers adjacent to the sidewalls of the lines of the layer stack, an implantation step is performed so as to define the source/drain regions in the exposed portions.
  • A bit line oxide is provided by performing a deposition step, followed by a step of depositing a word line layer stack. These steps are well known to the person skilled in the art of NROM devices, and a detailed description thereof is omitted.
  • FIGS. 4A to 4F illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after those processing steps according to an embodiment of the method of the invention.
  • As is illustrated in FIG. 4A, as a result, on the surface 10 of the semiconductor substrate 1, in particular, a p-doped semiconductor substrate, in the contact region 110, a word line layer stack 20, a cap layer 21 and a hard mask layer 22 are disposed. The word line layer stack 20 usually includes segments of a first polysilicon layer and a second polysilicon layer having a total thickness of approximately 70 to 110 nm, followed by a titanium layer (not illustrated), a tungsten nitride layer having a thickness of approximately 5 to 20 nm and a tungsten layer having a thickness of approximately 50 to 70 nm. On top of the tungsten layer, a silicon nitride layer 21 having a thickness of approximately 100 to 200 nm is disposed.
  • The hard mask layer may be a layer stack including layers of different materials which can be arbitrarily selected. Nevertheless, the hard mask layers must be able to be selectively etched with respect to each other and with respect to the material of the top most layer of the conductive layer stack. Examples for the hard mask materials include amorphous silicon and carbon. In particular, such a carbon layer is made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen. The carbon layer may be deposited using known methods like a CVD method.
  • In FIG. 4A, the hard mask layer 22 is made of amorphous silicon. The hard mask layer 22 can have a thickness of approximately 100 nm or more.
  • A photoresist layer 23 is deposited on the resulting surface and exposed using a first photomask 51. The resulting structure is illustrated in FIG. 4A as a cross-sectional view and in FIG. 4B as a plan view. Those portions of the photoresist layer 23 illuminated become solulable by a developer. In particular, the photoresist layer 23 is exposed with a lines/spaces pattern, wherein the spaces may have interruptions. Differently stated, the spaces in the first photomask are interrupted by opaque portions connecting the opaque lines in the first photomask. Nevertheless, other embodiments of the lines/spaces patterns are possible as will be described in FIG. 10 or 12. The peripheral region 120 is not exposed by the first exposure. The structures 23 a in FIGS. 4A and 4B describe exposed patterns and the structures 23 b describe unexposed patterns in the photoresist 23, respectively.
  • As is commonly used, an antireflective coating (ARC) layer may be disposed on top of the hard mask layer, for example, a hard mask layer which includes carbon. In particular, if carbon is taken as a hard mask material, it is necessary to deposit an SiON layer on top of the carbon layer in order to enable the resist strip. In addition, the ARC layer can be disposed beneath the photoresist layer.
  • In the next step, the photoresist 23 is exposed using a second photomask 52. Thus, patterns of the first photomask 51 and the second photomask 52 are imaged into the same photoresist 23. The resulting structure is illustrated in FIG. 4C as a cross-sectional view and in FIG. 4D as a plan view, wherein those portions of the photoresist layer 23 illuminated become solulable by a developer. In particular, the photoresist layer 23 is exposed with patterns in that way, that in the developed photoresist lines with connected landing pads are defined and where the landing pads are arranged in the interruptions of the exposed structures of the first exposure.
  • Furthermore, lines arranged between two subsets of word lines are exposed in the contact region 110 and the array region 100. Thus the hard mask 22, the silicon nitride layer 21 and the word line layer stack 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step. Thus, an additional lithography process for opening this region can be saved resulting in decreasing costs and improving yield. Moreover, patterns in the peripheral region 120 can be defined by the second exposure. Again, structures 23 a describe exposed patterns and structures 23 b describe unexposed patterns in the photoresist, respectively.
  • In the next step, the photoresist 23 is developed and the resulting patterns are transferred to the hard mask layer 22. In particular, an etching step is performed, taking the photoresist mask as an etching mask. After removing the photoresist material 23, the patterns of the hard mask layer 22 are transferred into the silicon nitride layer 21 and the remaining hard mask layer 22 is removed. The structure illustrated in FIG. 4E in a cross-sectional view and in FIG. 4F in a plan view is obtained, wherein single lines 211 and single landing pads 212 of silicon nitride are formed on the surface of the word line layer stack 20. Nevertheless, the hard mask layer 22 can be maintained.
  • In a later process step, the patterns of the silicon nitride layer 21 are transferred into the word line stack 20, thereby simultaneously defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • Referring to FIGS. 4A to 4F, the conductive lines obtained by patterning the conductive layer stack correspond to word lines 2 of a memory device, the word lines 2 being disposed above another conductive layer including bit lines 4 of that memory device. The memory device further includes memory cells, each of the memory cells being able to be accessed by addressing a corresponding word line 2. Nevertheless, as is clearly to be understood, the conductive lines can as well correspond to the bit lines 4 or any other wiring on a dense pitch, that is a pitch smaller than 140 nm.
  • Separating the exposures of the word lines and of the landing pads allows to optimize each exposure and each photomask with respect to the imaged structures. Furthermore, the hard mask can be removed from portions of the array region 100, where the underlying bit lines have to be contacted in a later process step, in the second exposure. That is, the hard mask is removed in an earlier processing step than in conventionally used methods without disturbing the homogeneity of the imaged space/line structures. Thus, imaging of small line structures with the first photomask in a first exposure is possible and a further lithography step to remove word lines from the array region described above is saved.
  • FIGS. 5A to 5G illustrate cross-sectional views of the substrate at different processing steps and plan views on the substrate after these processing steps according to another embodiment of the method of the invention using two separate lithography steps. Each lithography step includes imaging patterns into a separate photoresist and developing this photoresist. The patterns in the respective photoresist are transferred separately into a hard mask layer stack.
  • Thus, the separated lithography processes can be optimized for imaging the respective structures without affecting the imaging of the other structures. In particular, the illumination parameters can be optimized for imaging line and space structures. Smaller dimensions of lines in the photoresist layer can be achieved compared to a double exposure process that images patterns of both photomasks into the same photoresist layer as described above. Since the mechanical stress to the photoresist lines is more homogeneous in the first exposure, where the line and space structures are homogeneously arranged, smaller line widths can be achieved. If the patterns of the second photomask are imaged into the same photoresist layer, photoresist lines having small widths and being adjacent to relatively large regions without photoresist may collapse when the photoresist is developed. This is avoided by separating the imaging of patterns of the first and second photomasks.
  • Moreover, a rework of the second lithography process can be done without the need of repeating the first exposure. Furthermore, not only the lithography processes can be optimized with respect to the structures, but also the process of providing the second photoresist and the etching processes profit from such an optimization of structures, in particular from a homogeneous arrangement of structures, resulting in the possibility to further reduce structure dimensions.
  • The steps of etching the hard mask layer stack after the first and the second lithographic process may be performed so that after the first lithographic process only the top most layer of the hard mask layer stack is etched. After the second lithographic process, the patterns in the second photoresist are transferred into the top most hard mask layer. The resulting pattern in the top most hard mask layer is transferred to the other layers of the hard mask layer stack, after removing the second photoresist from the hard mask layer stack. Thus, the other hard mask layers can be etched without being affected by photoresist residues or other effects resulting from photoresist on top of the hard mask.
  • As is illustrated in FIG. 5A, on the surface 10 of the semiconductor substrate 1, in particular, a p-doped semiconductor substrate, in the contact region 110, a word line layer stack 20, a silicon nitride layer 21 and a hard mask layer 22 are disposed, as described with respect to FIG. 4A.
  • A first photoresist layer 231 is deposited on the resulting surface, exposed using a first photomask 51 wherein the regions of the photoresist layer 231 which were illuminated become solulable by a developer and developed. The resulting structure is illustrated in FIG. 5A. In particular, the photoresist layer 231 is exposed with a line/space pattern, wherein the spaces in the first photomask may be interrupted by opaque segments of line which connect the opaque lines. Nevertheless, other embodiments of the line/space patterns are possible as will be described in FIG. 10 or 12. As a result, the photoresist 231 forms continuous lines in the array and contact regions, two adjacent lines being spaced apart from each other by a corresponding space structure and being connected with each other by the segment of line of the corresponding space structure that forms a bridge in the interruption of the space between the lines. In the spaces the hard mask layer 22 lies on the surface of the substrate. The peripheral region 120 may be not exposed by the first exposure.
  • In the next step, the patterns of the first photoresist 231 are transferred into the hard mask layer 22. In particular, an etching step is performed, taking the photoresist mask as an etching mask. After removing the photoresist material 231, the structure illustrated in FIG. 5B in a cross-sectional view and in FIG. 5C in a plan view is obtained, wherein single lines 221 of the hard mask material 22 are formed which are connected by bridges 222 of the hard mask material 22. In the spaces between the lines 221 the silicon nitride layer 21 lies on the surface of the substrate.
  • In the next step, a second photoresist 232 is deposited on the resulting surface, exposed with a second photomask 52 wherein the regions of the photoresist layer 232 which where illuminated become solulable by a developer and developed. Again an ARC layer can be used as described above. The resulting structure is illustrated in FIG. 5D in a cross-sectional view and in FIG. 5E in a plan view. In particular, the photoresist layer 232 is exposed in that way, that in the developed photoresist patterns are defined that cover lines with connected landing pads in the array and contact regions. Furthermore, portions arranged between two subsets of word lines are exposed in the array and the contact regions 100 and 110. Thus the hard mask lines 221 and the underlying layers 21 and 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step. Moreover, patterns in the peripheral region 120 can be defined by the second exposure.
  • In the next step, patterns of the second photoresist 232 are transferred to the hard mask layer 22. In particular, an etching step is performed, taking the photoresist mask as an etching mask. After removing the photoresist material 232, the patterns of the hard mask layer 22 are transferred into the silicon nitride layer 21 and the remaining hard mask layer 22 is removed. The structure illustrated in FIG. 5F in a cross-sectional view and in FIG. 5G in a plan view is obtained, wherein single lines 211 and single landing pads 212 of silicon nitride are formed on the surface of the word line layer stack 20. Nevertheless, the hard mask layer 22 can be maintained.
  • In a later process step, the patterns of the silicon nitride layer 21 are transferred into the word line stack 20, thereby defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • One embodiment of the manufacturing method described with respect to the FIG. 5 is advantageous with respect to the first patterning step of hard mask layer 22 and the deposition of the second photoresist 232 since the pattern of the first photoresist and therefore the pattern in the hard mask layer 22 after the first patterning process are very homogeneous. Furthermore, the line structures imaged by the first exposure, in particular, the width of the lines in the contact region 110, are not affected by the second exposure, in particular, not affected by stray light due to the second exposure, since the first and the second exposure are not carried out into the same photoresist.
  • FIG. 6 illustrates a cross-sectional view of a new hard mask layer stack according to the invention. On the surface 10 of a semiconductor substrate 1, for example, a word line layer stack 20, a silicon nitride layer 21 and a hard mask 6 are disposed. The hard mask 6 includes three layers 61 to 63 of different materials. The first hard mask layer 61 is, for example, a carbon layer. Such a carbon layer is made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen. The carbon layer may be deposited using known methods like a CVD method. The hard mask layer 61 can have a thickness of approximately 100 nm to 150 nm. The second hard mask layer 62 is made of silicon oxide, for example, having a thickness of about 10 nm to 30 nm. The second hard mask layer 62 may be made of silicon oxinitride as well. The third hard mask layer 63 is made of silicon, for example, wherein the silicon layer may be made of any type of silicon like amourphous, poly- or monocrystalline silicon having a thickness of about 10 nm to 50 nm, in particular about 20 to 30 nm.
  • As is illustrated in FIG. 6, hard mask layers 61 to 63 of hard mask layer stack 6 are unstructured across the whole surface. None of the layers 61 to 63 includes structures or topography in that section of the substrate surface 10, above which they are arranged.
  • The materials and thicknesses of the hard mask layers 61 to 63 can arbitrarily be selected as far as sufficient etch selectivities with respect to each other and the materials of the underlying layers are given. In particular, the layers 62 and 63 has to be etched selectively to each other, and the layer 61 has to be etched selectively to the underlying layer 21. Differently stated, when etching layer 63 the layer 62 should be removed with an etch rate much smaller than that of layer 63, and when etching layer 62 the layer 63 should be removed with an etch rate much smaller than that of layer 62.
  • The thickness of the layer 61 may be larger than that of the layer 62, and the thickness of the layer 62 may be larger than the thickness of the layer 63.
  • It is obvious that such a hard mask layer stack may be used to pattern any kind of underlying layer and that its use is not limited to conductive layers adjacent to the carbon hard mask layer.
  • Embodiments of this new hard mask layer stack has different advantages as described with respect to FIG. 7. FIGS. 7A to 7D illustrate cross-sectional views of the substrate at different processing steps according to the embodiment of the method of the invention described in FIG. 5, but using the new hard mask layer stack 6. The plan views of the structures after the different processing steps are omitted, since they correspond to the plan views illustrated in FIGS. 5C, 5E and 5G with structures patterned in the third hard mask layer 63 in FIGS. 5C and 5G.
  • As is illustrated in FIG. 7A, on the surface 10 of the semiconductor substrate 1 in particular, a p-doped semiconductor substrate, in the contact region 110, a word line layer stack 20, a silicon nitride layer 21 and a hard mask layer stack 6 including layers 61 to 63 are disposed, as described with respect to FIG. 4A. The hard mask layer stack includes a carbon layer 61, a silicon oxide layer 62 and a silicon layer 63, as described with respect to FIG. 6.
  • A first photoresist layer 231 is deposited on the resulting surface, that is directly on and in contact with the uppermost layer 63 of the hard mask layer stack, exposed using a first photomask 51 wherein the regions of the photoresist layer 231 which where illuminated become solulable by a developer and developed. The resulting structure is illustrated in FIG. 7A. In particular, the photoresist layer 231 is exposed with a line/space pattern, wherein the spaces may have interruptions as described above with respect to FIGS. 4 and 5. Nevertheless, other embodiments of the line/space patterns are possible as will be described in FIG. 10 or 12. The peripheral region 120 may not be exposed by the first exposure.
  • In the next step, the patterns of the first photoresist 231 are transferred into the silicon layer 63. In particular, an etching step is performed, taking the photoresist mask as an etching mask. After removing the photoresist material 231, the structure illustrated in FIG. 7B is obtained, wherein single lines 631 of silicon are formed which are connected by bridges 632 of silicon. The plan view on this structure is illustrated in FIG. 5C.
  • In the next step, a second photoresist layer 232 is deposited on the resulting surface, exposed using a second photomask 52 wherein the regions of the photoresist layer 232 which where illuminated become solulable by a developer and developed. The resulting structure is illustrated as a cross-sectional view in FIG. 7C and as a plan view in FIG. 5E. In particular, the photoresist layer 232 is exposed with patterns in that way, that in the developed photoresist lines with connected landing pads are defined. Furthermore, lines arranged between two subsets of word lines are exposed in the array region 100. Thus the hard mask layer stack 6, the silicon nitride layer 21 and the word line layer stack 20 can be removed from these portions in the array region in order to contact underlying bit lines 4 in a later process step. Moreover, patterns in the peripheral region 120 can be defined by the second exposure.
  • Since the silicon layer 63 is thin with respect to a commonly used hard mask layer 22 as described with respect to FIGS. 4 and 5, the topography of the resulting surface after the first patterning of the silicon layer 63 is small. Therefore the exposure of the second photoresist 232 is not critical with respect to the depth of focus, and a double lithography process for small structures becomes possible. In the first patterning process, for instance, array structures with critical dimensions less than 100 nm are generated in layer 63 by a first lithography and etching. In the second patterning process, for instance, landing pad structures and periphery structures are generated in layer 63 by a second lithography and etching. Conventionally, the surface of the commonly used hard mask layer stack illustrates a high topography with steps of more than 120 nm after the first patterning process. Thus, in the second lithography the necessary depth of focus could not be reached making a double lithography process impossible. On the other hand, generating small array structures needs a lithography process and a first mask optimized with respect to the array structures, which makes a second lithography with a second mask for generating the landing pads and periphery structures necessary. The new hard mask layer stack 6 according to the invention solves this problem.
  • In case of a commonly used hard mask with carbon used as hard mask layer 22 as described above, removing the first or the second photoresist will affect also the carbon layer. Therefore rework of the second photoresist, necessary for instance if a failure occurred during the second exposure, is impossible without detoriating the edges of the structures allready patterned in the hard mask layer 22. Since in the new hard mask layer stack 6 the carbon layer 61 is protected by the layer 62, a rework of the second photoresist will not result in detonating the patterns.
  • In the next step, the silicon layer 63 is etched, taking the photoresist layer 232 as an etching mask. After removing the photoresist material 232, the patterns of the silicon layer 63 are transferred into the silicon oxide layer 62, the carbon layer 61 and the silicon nitride layer 21. Remaining parts of hard mask layers 63 to 61 are removed during the single etching steps or following the last etching step. The structure illustrated in a cross-sectional view in FIG. 7D and in a plan view in FIG. 5G is obtained, wherein single lines 211 and single landing pads 212 of the silicon nitride are formed. Nevertheless, one or more of the hard mask layers 63 to 61 can be maintained.
  • In a later process step, the patterns of the silicon nitride layer 21 are transferred into the word line stack 20, thereby defining single word lines 2 and single landing pads 111 each connected with a selected ones of the word lines. Since this step is well known to the person skilled in the art, a detailed description thereof is omitted.
  • Although the use of the above described new hard mask layer stack 6 is described with respect to FIG. 7, the use of the new hard mask layer stack 6 is possible and advantageous for any process including more than one lithographic exposure and corresponding etching process referring to the same layer. Thus, only the layer 63 will be etched after the first lithography process and after the second lithography process. Since the silicon hard mask layer is very thin, these etching processes are short, resulting in less etching damages and in possible reduction of costs. Furthermore, thin photoresist layers may be used, which is advantageous for photolithography with wave length of 193 nm and less.
  • Patterning of the silicon hard mask layer may include providing a first photoresist layer on top of the silicon hard mask layer, imaging first structures in a first exposure step using a first photomask into the first photoresist layer, developing the first photoresist layer, so as to generate a photoresist pattern on the silicon hard mask layer, etching the uncovered portions of the silicon hard mask layer thereby forming first patterns and removing the first photoresist layer from the silicon hard mask layer leaving a surface of the substrate with regions covered by the silicon hard mask layer and regions with uncovered first layer of the hard mask layer stack. The patterning of the silicon hard mask layer may further include providing a second photoresist layer on top of the surface, imaging second structures in a second exposure step using a second photomask into the second photoresist layer, developing the second photoresist, so as to generate a photoresist pattern on the surface, and etching the uncovered portions of the silicon hard mask layer thereby forming second patterns.
  • FIGS. 8 to 14 illustrate plan views on embodiments of the first and the second photomask according to the invention or details of them. One set of photomasks according to an embodiment of the present invention includes a first and a corresponding second photomask. The first photomask is used to image the line structures, while the second photomask is used to define the landing pads connected to corresponding lines, to remove structures, which are obtained by a lithographic process using the first photomask and which are not needed for connecting word lines and landing pads, and to define structures in the peripheral region. The photomasks illustrated are masks used to expose positive photoresists. Masks used for exposing negative photoresists can be formed in the same manner, but have to have opposite structures.
  • Moreover, the photomasks may include regions with other structures not illustrated in FIGS. 8 to 14, particularly peripheral structures.
  • FIG. 8A illustrates a plan view on a first photomask 51 of a first embodiment of the inventive set of photomasks. In particular, the structures in the first photomask are arranged in a plurality of subsets, and one such subset is illustrated. In the array region 100 opaque lines 511 are arranged homogeneously, which are separated by transparent spaces 512. The widths of the lines and spaces correspond to the width wl of the wordlines to be patterned and the distances ws between them, respectively. The line/space structures form a grating with opaque lines and transparent spaces. In the fan-out or contact region 110, the spaces 512 have first transparent segments 512 a, interruptions 513 and second transparent segments 512 b. The breaks or interruptions in the spaces are opaque portions interrupting the transparent spaces. The interruptions 513 thereby separate the transparent segments 512 a and 512 b and connect neighbouring lines 511. The interruptions 513 are arranged in a staggered fashion at different distances with respect to a reference position 7, the distances measured along the direction of the lines 511 and increasing in a direction perpendicular to the direction of the lines. The length of the interruptions measured along the direction of the lines can be slightly larger than the length lp of the landing pads to be created. The width wp of the landing pads to be created is limited by the distance of two spaces 512 adjacent to the interruption 513, thus wp<=2×wl+ws. The interruptions are arranged symmetrically with respect to a space 515 between the two middle lines of the subset of landing pads illustrated in FIG. 8A. The space 515 does not have an interruption. In the peripheral region 120, the mask is opaque. The homogeneous arrangement of lines and spaces in the array and contact region improves the imaging of the structures, thus allowing to reduce the width of the lines and spaces.
  • FIG. 8B illustrates another embodiment of the first photomask of the present invention having also a symmetrical arrangement of lines 511 and spaces 512 in a subset 112 as described with respect to FIG. 8A, but here assist features 514 are located in the interruptions. The assist features have a width below the resolution limit of the lithographic tool and thus they are not printed. Thus, the spaces 512 are continuous spaces with a segment 512 a having a width w1, a segment 514 having a width w2 and a segment 512 b having a width w1, where w1>w2.
  • FIG. 9 illustrates a plan view on a second photomask according to the photomask set including any of the masks illustrated in FIGS. 8A and 8B. The mask including an opaque region in the array region 100, and an opaque structure in the contact region 110 in that way that the interruptions 513 of the first photomask are partially covered by the fingers 521 and the lines and spaces at the side of the interruptions 513 adjacent to the array region are entirely covered. The dimension of the opaque structures 521 covering the interruptions 513 measured along the direction of the line structures of the first photomask corresponds to the length lp of the landing pads 111 to be created.
  • As can be seen, there is a transparent portion 522 in the array region 100, thus exposing defined lines 511 created by the first photomask. In this portion the photoresist will not cover the lines, and opening this portion is possible in order to contact underlying bit lines in a later process step. As a result, a further lithography process for removing defined word lines at a later process step can be saved, thus improving yield and saving costs. In the peripheral region 120, structures not illustrated in FIG. 9 can be defined.
  • FIG. 10A illustrate a plan view on another first photomask 51 of the first embodiment of the inventive set of photomasks. In particular, as can be seen, one subset 112 of structures is illustrated with line/space structures as described with respect to FIG. 8A, but with interruptions 513 of spaces 512 arranged asymmetrically with respect to a space 515 between the two middle lines of the subset. The space 515 does not have an interruption.
  • FIG. 10B illustrates a plan view on another first photomask 51 of the first embodiment of the inventive set of photomasks. In particular, as can be seen, one subset 112 of structures is illustrated with line/space structures as described with respect to FIG. 8B, but with interruptions 513 of spaces 512 arranged asymmetrically with respect to a space 515 between the two middle lines of the subset.
  • FIG. 11 illustrates a plan view on a second photomask according to the photomask set including any of the masks illustrated in FIGS. 10A and 10B. The mask is very similar to that of the photomask illustrated in FIG. 9, but with an arrangement of the opaque region corresponding to the structures of the photomasks illustrated in FIGS. 10A and 10B. In particular, the fingers 521 are arranged asymmetrically according to the arrangement of interruptions 513 in the first photomask. Again, there is a transparent portion 522 in the array region 100 resulting in the above described advantages. In the peripheral region 120 structures not illustrated in FIG. 11 can be defined. The detail 526 of FIG. 11 will be described with respect to FIG. 14.
  • The photomasks, illustrated in FIGS. 8 to 11 may include non-printing assist features. Assist features like serifs or scattering bars can be arranged at the edges or boundaries of the structures in the first or second photomask. These assist features improve the lithographic imaging of the structures. Also other assist features which will be printed by the lithographic processes can be used outside the regions comprising the line structures or landing pads to further improve the imaging of structures.
  • FIGS. 12A to 12D illustrate plan views on different first photomasks 51 of a second embodiment of the inventive set of photomasks. In particular, the structures in the first photomask are arranged in a plurality of subsets, and one subset 112 is illustrated in FIG. 12A. In the array region 100 opaque lines 511 are arranged homogeneously, which are separated by transparent spaces 512. The widths of the lines and spaces correspond to the width of the wordlines to be patterned and the distances between them, respectively. The line/space structures form a grating with opaque lines and transparent spaces. In the fan-out or contact region 110, the spaces 512 extend to different distances with respect to a reference position 7, the distance measured along the direction of the lines 511 and increasing within a half of the subset 112. At a distance greater than the extent of the spaces 512 the mask 51 is opaque.
  • Spaces 512 of one subset 112 with the same extent are arranged symmetrically with respect to a space 515 between the two middle lines of the subset. The space 516 separating two subsets 112 extends over the entire contact region 110, but other extents are possible, too. The space 516 has the function to separate the landing pads adjacent to this space that will be imaged using the second photomask. Thus, the space 516 has to extend to a distance to which the adjacent landing pads will extend. In the peripheral region 120, the mask is opaque. The homogeneous arrangement of lines and spaces in the array region improves the imaging of the structures, thus allowing to reduce the width of the lines and spaces.
  • FIG. 12B illustrates another embodiment of the first photomask of the present invention which is very similar to that illustrated in FIG. 12A. The photomask has also a symmetrical arrangement of spaces 512 extending to the same distance in a subset 112, but here assist features 514 are disposed adjacent to the spaces 512. Differently stated, the assist features 514 continue the spaces 512. The assist features have a width below the resolution limit of the lithographic tool and thus they are not printed. But they improve the imaging of the space/line structures in the contact region 110.
  • The spaces 512 extending to the same distance can be arranged asymmetrically with respect to a space 515 between the two lines in the middle of the subset 112. FIG. 12C illustrates an example of such an arrangement with assist features 514 continuing the spaces 512 in the entire contact region 110. Nevertheless, also an arrangement without such assist features is possible, similar to that illustrated in FIG. 12A.
  • The photomasks illustrated in FIG. 9 or FIG. 11 can be used as the second photomask 52 of the photomask set according to embodiments of the invention, respectively. The opaque structure in the contact region 110 has to extend in that way, that the fingers 521 extend to a longer distance than the corresponding spaces 512 in the first photomask 51 with respect to a reference position 7, thus defining landing pads 111 in the patterned structure. The dimension of the fingers 521 measured in the direction of the lines in the first photomask defines the length lp of the landing pads.
  • FIG. 12D illustrates another first photomask of the second embodiment of the photomask set according to an embodiment of the present invention. The spaces 512 of one subset extending to the same distance with respect to a reference position 7 are arranged symmetrically with respect to the space 515 between the two lines 511 in the middle of the subset. There are two different types of subsets, subset 112 a and subset 112 b. The space 512 a that is the space adjacent to the line at the boundary of the subset 112 a extends to a larger distance than the space 512 b that is the space adjacent to the line at the boundary of the subset 112 b. The first photomask illustrated in FIG. 12D corresponds to the structure illustrated in FIG. 3C.
  • FIG. 13 illustrates a plan view on a second photomask according to the photomask set including the mask illustrated in FIG. 12D. The mask includes an opaque region in the array region 100, and an opaque structure in the contact region 110 in that way that the fingers 521 extend to a longer distance than the corresponding spaces 512 of the first photomask. Thus landing pads are patterned connected to adjacent lines 511. The dimension of the opaque structures 521 measured along the direction of the line structures of the first photomask corresponds to the length lp of the landing pads 111 to be created. As can be seen, there is a transparent portion 522 in the array region 100, thus exposing defined lines 511 created by the first photomask. In this portion the photoresist will not cover the lines, and it is possible to open this portion in order to contact underlying bit lines in a later process step. Therefore, a further lithography process for removing defined word lines at a later process step is saved, thus improving yield and saving costs. In the peripheral region 120 structures not illustrated in FIG. 13 can be defined. Manufacturing a memory device according to the present invention and using a photomask set comprising the photomasks illustrated in FIGS. 12D and 13 results in a memory device having a structure of landing pads illustrated in FIG. 3C.
  • The photomasks, illustrated in FIGS. 12 and 13 may include non-printing assist features. Assist features like serifs or scattering bars can be arranged at the edges or boundaries of the structures in the first or second photomask. These assist features improve the lithographic imaging of the structures. Also other assist features which will be printed by the lithographic processes can be used outside the regions comprising the line structures or landing pads to further improve the imaging of structures.
  • FIG. 14 illustrates the detail 526 of FIG. 11. Nevertheless, the described structures can be applied to any structure in any photomask which may benefit from using those structures while being imaged. In particular, FIG. 14 illustrates assist features 524 applied to fingers 521. Non-printing opaque serifs are used as assist features to improve the imaging of the edges of fingers 521. The transparent portions 525 adjacent to the fingers 521 improve the imaging of the space between two neighbouring fingers. The dashed line describes the boundary of the finger 521 patterned in the photoresist. These assist features and transparent portions can be applied to every space and finger. Nevertheless, other assist features like scattering bars or others, printing or non-printing, can be used in any photomask described here as it is well known to persons skilled in the art.
  • FIG. 15A illustrates a cross-sectional view of a another new hard mask layer stack. On a surface 10 of a substrate or carrier 1, for example, a structure layer 20, a sacrificial layer 21 and a hard mask layer stack 8 may be disposed. The substrate 1 may, for instance, be a semiconductor substrate and may, for instance, include semiconductor devices, like transistors, memory cells or others. The structure layer 20 may, for instance, be a word line layer stack comprising at least one conductive layer. The sacrificial layer 21 may, by way of example, be a silicon nitride layer. It is already patterned, as illustrated in FIG. 15A. The sacrificial layer 21 has a thickness of more than 100 nm. If a photoresist material is directly provided on top of the patterned sacrificial layer 21, problems may arise with respect to the depth of focus in a photolithographic process.
  • The hard mask layer stack 8 includes a carbon layer 81 disposed above the structure layer 20 and a cover layer 82. The carbon layer 81 may be made of elemental carbon, that is, carbon which is not contained in a chemical compound, optionally including additives such as hydrogen. The carbon layer 81 may be deposited using known methods like a CVD method. The carbon layer 81 is deposited such, that it forms a closed surface above the patterns in sacrificial layer 21. There are no portions of structure layer 20 or sacrificial layer 21 being exposed. Voids may exist in the carbon layer 81 in the spaces between patterns of layer 21, as illustrated in FIG. 15A. The carbon layer may be deposited essentially only on top of the patterns in sacrificial layer 21, for instance with an angle of 45° to the top surface of that patterns, leaving the spaces between the patterns unfilled. The carbon layer may be removed without affecting the patterns in sacrificial layer 21. The use of such a carbon layer provides an essentially planar surface above the patterned layer 21 without the need of a planarization process like CMP (Chemical mechanical polishing) after deposition of an hard mask layer. There may be only small topographic differences in the surface of the carbon layer 81 with a height of some nm, the height being smaller than 30 nm. Therefore no problems with respect to depth of focus may arise when depositing a photoresist material above the carbon layer 81 and carrying out a photolithographic process. Furthermore, the carbon layer provides very good etching properties with very good dimension control and etch taper control. The carbon layer 81 may have a thickness d81 of more than 100 nm. The carbon layer 81 may have a thickness d81 of less than 1000 nm. The thickness d81 is measured from top of layer 21 to the top of the carbon layer 81.
  • The cover layer 82 is disposed on top of the carbon layer 81 and may be made of a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon. Nevertheless it may include other materials which are able to protect the carbon layer 81 during processing like for instance processing and rework of a photoresist layer lying on top of the carbon layer. Furthermore, the use of such a cover layer improves the patterning of the carbon layer since the cover layer may act as etching mask for etching the carbon layer instead of a photoresist layer. The cover layer may act as an anti-reflective coating layer for photolithographic processing of a photoresist disposed on top of the cover layer 82. If the cover layer 82 is a silicon oxynitride layer, the ratios of the elements Si, O and N within the layer 82 may be varied in accordance to predetermined optical properties of this layer. The cover layer 82 may have a thickness of more than 20 nm. The cover layer 82 may have a thickness of less than 60 nm. The thickness of the carbon layer 81 may be larger than the thickness of the cover layer 82.
  • FIG. 15B illustrates a cross-sectional view of another new hard mask layer stack. On a surface 10 of a substrate or carrier 1, for example, a structure layer 20, a sacrificial layer 21 and a hard mask layer stack 8 may be disposed. The substrate 1, the structure layer 20, and the layer 21 may be formed as described with respect to FIG. 15A. The hard mask layer stack 8 includes a carbon layer 81 disposed above the structure layer 20, an intermediate layer 83, and a cover layer 82. The carbon layer 81 is formed as described with respect to FIG. 15A.
  • The intermediate layer 83 is disposed on top of the carbon layer 81 and may be formed of a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon. It may be formed for example of silicon, like for example of amorphous or monocrystalline silicon or of polysilicon. Nevertheless, the material of the intermediate layer 83 may be arbitrarily selected as far as sufficient etch selectivities with respect to the carbon layer 81 and the cover layer 82 are given. The intermediate layer 83 may be deposited using known methods like a CVD method. The intermediate layer 83 may have a thickness of more than 20 nm. The intermediate layer 83 may have a thickness of less than 100 nm.
  • The cover layer 82 is disposed on top of the intermediate layer 83. The cover layer 82 may be formed of different materials as described above and may act as an anti-reflective coating layer. The material of the cover layer 82 may be another material as that of the intermediate layer 83. The cover layer 82 may have a thickness of more than 20 nm. The cover layer 82 may have a thickness of less than 60 nm. The thickness of cover layer 82 may be smaller than the thickness of the intermediate layer 83.
  • The thickness of the carbon layer 81 may be larger than the thickness of the cover layer 82. The thickness of the carbon layer 81 may be larger than the thickness of the intermediate layer 83. The carbon layer 81 and the intermediate layer 83 exist in an unpatterned manner beneath the cover layer 82. The carbon layer 81 and the intermediate layer 83 do not show a topography or include structures.
  • The materials and thicknesses of the hard mask layers 81 to 83 can arbitrarily be selected as far as sufficient etch selectivities with respect to each other and the materials of the underlying layers are given. In particular, the layers 82 and 83 has to be etched selectively to each other, and the layer 81 has to be etched selectively to the underlying layer 21. Differently stated, when etching layer 82 the underlying layer 83 or 81, respectively, should be removed with an etch rate much smaller than that of layer 82, and when etching layer 83 or 81, respectively, the layer 82 should be removed with an etch rate much smaller than that of layer 83 or 81.
  • A mask layer stack may include a carbon layer, an intermediate layer disposed on top of the carbon layer, a cover layer disposed on top of the intermediate layer, and a photo resist layer on top of the cover layer, wherein the thickness of the cover layer is less than 50 nm.
  • An integrated circuit, for example a memory device, may include at least a first layer to be patterned and a hard mask layer stack, the stack comprising a carbon layer disposed on top of the layer to be patterned, an intermediate layer disposed on top of the carbon layer, and a cover layer disposed on top of the intermediate layer.
  • The use of an intermediate layer 83 and a cover layer 82 is advantageous for a process sequence comprising two photolithographic processes for patterning the same layer, like for instance the cover layer 82. Such a process sequence is described above with respect to FIG. 7.
  • It is obvious that such hard mask layer stacks may be used to pattern any kind of underlying layer and that their use is not limited to conductive layers adjacent to the carbon hard mask layer.
  • FIG. 16A shows a flow diagram of a method of patterning a layer. A hard mask layer stack is provided on top of a patterned layer (S11). The patterned layer may be a first hard mask on top of a conductive layer stack. The pattern in the patterned layer may include line patterns with an equal line width and/or an equal space width, like for instance word line patterns of a memory array. The hard mask layer stack includes a carbon layer disposed on top of the patterned layer.
  • The hard mask layer stack is removed from above a predetermined section of the patterned layer (S12).
  • Then the patterns in the pattern layer are removed from the predetermined section (S13). For example, predetermined line structures in the first hard mask may be removed to form a modified first hard mask. This modified first hard mask may be used to pattern an underlying layer, like for instance a conductive layer stack to form for instance conductive lines. The modified first hard mask may be used for instance as an etch mask in an etching process.
  • FIG. 16B shows a flow diagram of a method of patterning a layer. A hard mask layer stack is provided on top of a layer to be patterned (S21). The layer to be patterned may be a first hard mask disposed on top of a conductive layer stack and the hard mask layer stack may then be a second hard mask. The hard mask layer stack includes a cover layer as an uppermost layer.
  • The cover layer is removed from above a predetermined section of the layer to be patterned (S22). The predetermined section may be a section of an array region of a memory device.
  • Thereafter the cover layer is patterned (S23), for instance according to a pattern in a photoresist layer disposed on top of the cover layer. The patterns may include, for instance, line patterns with an equal line width and/or an equal space width, like for instance word line patterns of a memory array.
  • The patterns in the cover layer are transferred into the other layers of the hard mask layer stack and into the layer to be patterned (S24). The patterned layer may be used to pattern an underlying layer, like for instance a conductive layer stack to form, for instance, conductive lines. The patterned layer may be used for instance as an etch mask in an etching process.
  • FIG. 17A to 17D illustrate a method for patterning a layer using cross-sectional views of a substrate at different processing steps. As an example, the removal of predetermined word lines of a memory array will be described. Another method for removing predetermined word lines is described with respect to FIG. 4, 5 or 7. The predetermined word lines are removed from an array of word lines with an equal line width and/or equal space width. For example, these word line may be configured to address single memory cells in an memory cell array. Predetermined hard mask portions may be removed in a hard mask level above a word line level.
  • As can be seen in FIG. 17A, a structure layer stack 20, a sacrificial layer 21, and a hard mask layer stack 8 are disposed on top of a surface 10 of a substrate or carrier 1. The structure layer stack 20 may, for instance, include a word line layer stack comprising a first polysilicon layer 201, a second polysilicon layer 202, and a metal layer 203. The sacrificial layer 21 may, for instance, be a silicon nitride layer and may serve as a hard mask layer for patterning the structure layer stack 20. It may already be patterned, as illustrated in FIG. 17A. The layer 21 may include structures, like for instance line structures according to word line structures.
  • The hard mask layer stack may include a carbon layer 81 and a cover layer 82. The carbon layer 81 is formed so as to have a closed and essentially planar surface above the structures in layer 21, as described with respect to FIG. 15A. On top of the cover layer 82 a photoresist layer 23 is disposed and patterned. That is, the photoresist layer 23 is removed from over a predetermined section 101 of the substrate 1. Section 101 may include structures in sacrificial layer 21 which have to be removed. The resulting structure is illustrated in FIG. 17A.
  • The cover layer 82 and the carbon layer 81 are etched using the photoresist layer 23 as an etching mask. In the result, the structures in the layer 21 above the predetermined section 101 are exposed, as can be seen in FIG. 17B.
  • After removing the photoresist layer 23, the sacrificial layer 21 may be etched using an anisotropic etching process. The underlying structure layer stack 20 may act as an etching stop. Thus, structures in layer 21 above the predetermined section 101 are removed. If layer 21 is made of a similar material like the cover layer 82, the cover layer 82 is removed during etching the layer 21. The resulting structure is illustrated in FIG. 17C.
  • The carbon layer 81 is removed, for instance, by using an stripping process. The resulting structure includes only structures in layer 21 outside the predetermined section 101, as illustrated in FIG. 17D.
  • Subsequently, the structure layer stack 20 may be etched using the structures in layer 21 as an etching mask, thereby forming, for instance, word lines. Since no structures exist in layer 21 above the predetermined section 101, the structure layer stack 20 is removed from over the section 101, thereby exposing the substrate surface 10. Thus it is possible, to form contacts to underlying structures in substrate 1, like for instance to buried bit lines.
  • FIG. 18A to 18E illustrate another method for patterning a layer using cross-sectional views of a substrate at different processing steps. As can be seen in FIG. 18A, a structure layer stack 20, a sacrificial layer 21, and a hard mask layer stack 8 are disposed on top of a surface 10 of a substrate or carrier 1. The structure layer stack 20 may, for instance, be a word line layer stack comprising a first polysilicon layer 201, a second polysilicon layer 202, and a tungsten layer 203, as described above. The layer 21 may, for instance, be a silicon nitride layer. It may be formed unpatterned, as illustrated in FIG. 18A. That is, the layer 21 may not include structures.
  • The hard mask layer stack may include a carbon layer 81, an intermediate layer 83 and a cover layer 82, as described with respect to FIG. 15B. The cover layer 82 is allready patterned, for instance by using a photolithographic process and an etching process. That is, the cover layer 82 is patterned such that it is removed from over a predetermined section 101 of the substrate 1. Section 101 may be a section of substrate surface 10 which eventually has to be exposed in order to contact underlying structures. The resulting structure is illustrated in FIG. 18A.
  • Next a photoresist layer 23 or another layer 23 is disposed on top of the resulting structure and patterned. Patterns in layer 23 may for instance be formed according to line/space patterns which have eventually to be formed within structure layer 20, like for instance word lines. Patterns in layer 23 are formed across the whole surface of the structure illustrated in FIG. 18A. Patterns are formed within and outside the predetermined section 101. The resulting structure is illustrated in FIG. 18B.
  • The cover layer 82 is etched using the photoresist layer 23 as an etching mask. The intermediate layer 83 acts as an etching stop. The resulting structure can be seen in FIG. 18C.
  • After removing the layer 23, no line patterns exist within the predetermined section 101. The intermediate layer 83 and the carbon layer 81 are etched using the structures in the cover layer 82 as an etching mask. The layer 21 acts as an etching stop. The hard mask layer stack 8 is completely removed from above the predetermined section 101, as illustrated in FIG. 18D.
  • Next, the layer 21 is patterned by an etching process using the patterned hard mask layer stack 8 as an etching mask. The underlying structure layer stack 20 acts as an etching stop. Thus, layer 21 above the predetermined section 101 is removed. If layer 21 is made of a similar material like the cover layer 82, the cover layer 82 is removed during etching the layer 21. The resulting structure is illustrated in FIG. 18E.
  • The intermediate layer 83 and the carbon layer 81 are removed, for instance, by using an stripping process. The resulting structure includes only structures in layer 21 outside the predetermined section 101, as described with respect to FIG. 17D.
  • Subsequently, the structure layer stack 20 may be etched using the structures in layer 21 as an etching mask, as described above.
  • The methods described with respect to FIG. 17A to 17D or 18A to 18E, respectively, may be used for patterning a structure layer, wherein the patterning includes removing small patterns from a predetermined section of the substrate. The photomask used for patterning the cover layer, as described with respect to FIG. 17A or 18A, respectively, includes large structures and may include also other mask structures, like for instance for patterning structures in a periphery of a device. Thus one photomask may be saved in manufacturing a device comprising small structures, like for instance word lines, in an array region and large structures in a periphery, wherein some of the small structures are removed.
  • The embodiments of the invention described in the foregoing are examples given by way of illustration and the invention is nowise limited thereto. Any modification, variation and equivalent arrangement should be considered as being included within the scope of the invention.
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.

Claims (40)

1. A semiconductor device having a layer stack comprising:
a patterned layer;
a carbon layer disposed above the patterned layer, wherein the carbon layer is in contact with the patterned layer; and
a cover layer disposed on top of the carbon layer.
2. The semiconductor device of claim 1, wherein the carbon layer includes voids in the spaces between patterns in the patterned layer.
3. The semiconductor device of claim 1, wherein the carbon layer is made of elemental carbon.
4. The semiconductor device of claim 1, wherein the cover layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
5. The semiconductor device of claim 1, wherein the patterned layer includes line patterns.
6. The semiconductor device of claim 1, wherein the patterned layer includes patterns with a thickness of more than 100 nm.
7. A hard mask layer stack for patterning a layer to be patterned, comprising:
a carbon layer disposed above the layer to be patterned;
an intermediate layer disposed on top of the carbon layer; and
a cover layer disposed on top of the intermediate layer;
wherein the intermediate layer is thicker than the cover layer.
8. The hard mask layer stack of claim 7, wherein the carbon layer and the intermediate layer exist in an unpatterned manner beneath the cover layer.
9. The hard mask layer stack of claim 7, wherein the carbon layer is made of elemental carbon.
10. The hard mask layer stack of claim 7, wherein the carbon layer is thicker than the intermediate layer.
11. The hard mask layer stack of claim 7, wherein the cover layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
12. The hard mask layer stack of claim 7, wherein the intermediate layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
13. The hard mask layer stack of claim 7, wherein the intermediate layer is thicker than the cover layer.
14. The hard mask layer stack of claim 7, wherein the stack has a thickness greater than 100 nm.
15. The hard mask layer stack of claim 7, wherein a photoresist layer is disposed in contact with the cover layer.
16. A hard mask layer stack comprising:
a carbon layer disposed above and in contact with a patterned layer, the carbon layer comprising voids in the spaces between patterns in the patterned layer; and
a cover layer disposed on top of the carbon layer.
17. The hard mask layer stack of claim 16, wherein the carbon layer is made of elemental carbon.
18. The hard mask layer stack of claim 16, wherein the cover layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
19. A method of patterning a layer comprising:
providing a hard mask layer stack on top of a patterned layer, the hard mask layer stack comprising a carbon layer disposed on top of the patterned layer;
removing the hard mask layer stack from above a predetermined section of the patterned layer; and
removing the patterns from the predetermined section of the patterned layer.
20. The method of claim 19, wherein removing the hard mask layer stack from above the predetermined section of the patterned layer includes:
providing a photoresist layer on top of the cover layer and removing the photoresist layer from above the predetermined section of the patterned layer; and
etching the hard mask layer stack using the patterned photoresist layer as an etching mask.
21. The method of claim 19, further comprising:
removing the hard mask layer stack after removing the patterns from the predetermined section of the patterned layer; and
using the patterned layer as an etching mask for etching a layer stack beneath the patterned layer.
22. The method of claim 21, wherein the layer stack beneath the patterned layer includes at least one conductive layer and wherein patterns formed by etching the layer stack beneath the patterned layer include conductive lines of a semiconductor device.
23. A method of manufacturing an integrated circuit comprising:
forming a first hard mask on top of a conductive layer stack and patterning the first hard mask to form line structures with an equal distance to each other across an array region;
removing predetermined line structures from the first hard mask using a second hard mask to form a modified first hard mask; and
forming conductive lines using the modified first hard mask.
24. The method of claim 23, wherein the second hard mask includes a carbon layer disposed on top and in contact with the first hard mask.
25. The method of claim 24, wherein the second hard mask further includes a cover layer disposed on top of the carbon layer.
26. The method of claim 25, wherein the cover layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
27. The method of claim 23, wherein forming conductive lines includes etching the conductive layer stack using the modified first hard mask as an etch mask.
28. A method for patterning a layer to be patterned, comprising:
providing a hard mask layer stack on top of a layer to be patterned, the hard mask layer stack comprising a cover layer disposed as the uppermost layer;
removing the cover layer from above a predetermined section of the layer to be patterned;
thereafter patterning the cover layer;
etching the hard mask layer stack and the layer to be patterned using the patterned cover layer as an etching mask.
29. The method of claim 28, wherein the hard mask layer stack further includes a carbon layer disposed on top of the layer to be patterned and an intermediate layer disposed on top of the carbon layer and beneath the cover layer.
30. The method of claim 28, wherein patterning the cover layer includes:
providing a photoresist layer on top of the cover layer after removing the cover layer from above the predetermined section and patterning the photoresist layer;
etching the cover layer using the patterned photoresist layer as an etching mask; and
removing the patterned photoresist layer after etching the cover layer.
31. The method of claim 28, wherein the intermediate layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
32. The method of claim 28, wherein the cover layer includes a material selected from a group comprising silicon oxynitride, silicon oxide, silicon nitride, and silicon.
33. The method of claim 28, further comprising:
removing the hard mask layer stack after removing the patterns from the predetermined section of the patterned layer; and
using the patterned layer as an etching mask for etching a layer stack beneath the patterned layer.
34. The method of claim 33, wherein the layer stack beneath the patterned layer includes at least one conductive layer and wherein patterns formed by etching the layer stack beneath the patterned layer include conductive lines of a semiconductor device.
35. The method of claim 34, wherein the conductive lines form a line/space pattern and are arranged in subsets, wherein the conductive lines have an equal first distance to each other within the subsets and wherein the subsets are arranged to each other with a second distance being larger than the first distance.
36. A method of manufacturing an integrated circuit comprising:
forming a first hard mask on top of a conductive layer stack;
forming a second hard mask on top of the first hard mask and removing the second hard mask from over a predetermined section of an array region;
thereafter patterning the second hard mask to form line structures in the second hard mask;
transferring the patterns in the second hard mask into the first hard mask; and
forming the conductive lines using the patterns in the first hard mask.
37. The method of claim 36, wherein the line structures in the second hard mask are formed with an equal distance to each other in an array region.
38. The method of claim 36, wherein the second hard mask includes a carbon layer disposed on top and in contact with the first hard mask.
39. The method of claim 38, wherein the second hard mask further includes an intermediate layer disposed on top of the carbon layer and a cover layer disposed on top of the intermediate layer.
40. The method of claim 36, wherein forming conductive lines includes etching the conductive layer stack using the modified first hard mask as an etch mask.
US11/686,501 2006-03-15 2007-03-15 Hard Mask Layer Stack And A Method Of Patterning Abandoned US20070243707A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/686,501 US20070243707A1 (en) 2006-03-15 2007-03-15 Hard Mask Layer Stack And A Method Of Patterning

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/376,645 US7662721B2 (en) 2006-03-15 2006-03-15 Hard mask layer stack and a method of patterning
US11/686,501 US20070243707A1 (en) 2006-03-15 2007-03-15 Hard Mask Layer Stack And A Method Of Patterning

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/376,645 Continuation-In-Part US7662721B2 (en) 2006-03-15 2006-03-15 Hard mask layer stack and a method of patterning

Publications (1)

Publication Number Publication Date
US20070243707A1 true US20070243707A1 (en) 2007-10-18

Family

ID=38514706

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/376,645 Expired - Fee Related US7662721B2 (en) 2006-03-15 2006-03-15 Hard mask layer stack and a method of patterning
US11/686,501 Abandoned US20070243707A1 (en) 2006-03-15 2007-03-15 Hard Mask Layer Stack And A Method Of Patterning

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/376,645 Expired - Fee Related US7662721B2 (en) 2006-03-15 2006-03-15 Hard mask layer stack and a method of patterning

Country Status (3)

Country Link
US (2) US7662721B2 (en)
CN (1) CN101042999A (en)
DE (1) DE102006024735A1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090029267A1 (en) * 2007-07-24 2009-01-29 Cho Kuo-Yao Photomask layout pattern
US20090039519A1 (en) * 2007-08-10 2009-02-12 Renesas Technology Corp. Semiconductor device, photomask, semiconductor device production method, and pattern layout method
JP2009271261A (en) * 2008-05-02 2009-11-19 Powerchip Semiconductor Corp Circuit structure and photomask for defining the same
US20100144155A1 (en) * 2008-12-05 2010-06-10 Tokyo Electron Limited Method of manufacturing semiconductor device
JP2012099579A (en) * 2010-10-29 2012-05-24 Toshiba Corp Semiconductor device
EP3534422A1 (en) 2018-02-19 2019-09-04 Taiwan Semiconductor Manufacturing Company, Ltd Multiply spin-coated ultra-thick hybrid hard mask for sub 60nm mram devices

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8968279B2 (en) 2003-03-06 2015-03-03 Amo Manufacturing Usa, Llc Systems and methods for qualifying and calibrating a beam delivery system
US7767570B2 (en) * 2006-03-22 2010-08-03 Taiwan Semiconductor Manufacturing Company, Ltd. Dummy vias for damascene process
KR100838394B1 (en) * 2007-01-03 2008-06-13 주식회사 하이닉스반도체 Method for etching in semiconductor device using hardmask layer
KR100934865B1 (en) * 2008-07-17 2009-12-31 주식회사 하이닉스반도체 Method for decomposing designed pattern layout and method for fabricating the exposure mask using the same
US7981789B2 (en) 2008-11-14 2011-07-19 Infineon Technologies Ag Feature patterning methods and structures thereof
KR101565798B1 (en) * 2009-03-31 2015-11-05 삼성전자주식회사 Semiconductor device having integral structure of contact pad and conductive line
DE102010035602A1 (en) 2010-06-10 2011-12-15 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Method for patterning layer on silicon substrate used during manufacturing of microelectronic semiconductor component e.g. dynamic RAM, involves applying hard mask formed with metal oxide, metal nitride, metal carbide and metal silicate
US8741776B2 (en) * 2012-02-07 2014-06-03 Taiwan Semiconductor Manufacturing Company, Ltd. Patterning process for fin-like field effect transistor (finFET) device
US8647981B1 (en) * 2012-08-31 2014-02-11 Micron Technology, Inc. Methods of forming patterns, and methods of forming integrated circuitry
US8932957B2 (en) * 2013-03-12 2015-01-13 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a FinFET device
US9153478B2 (en) 2013-03-15 2015-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Spacer etching process for integrated circuit design
US9184058B2 (en) * 2013-12-23 2015-11-10 Micron Technology, Inc. Methods of forming patterns by using a brush layer and masks
CN103762163B (en) * 2014-01-07 2016-07-06 中国电子科技集团公司第十一研究所 A kind of mask preparation method for indium antimonide thermal diffusion process
JP7325167B2 (en) * 2017-03-16 2023-08-14 富士電機株式会社 Semiconductor device manufacturing method
KR102374206B1 (en) * 2017-12-05 2022-03-14 삼성전자주식회사 Method of fabricating semiconductor device
US10700072B2 (en) * 2018-10-18 2020-06-30 Applied Materials, Inc. Cap layer for bit line resistance reduction
KR102648030B1 (en) 2018-10-18 2024-03-14 양쯔 메모리 테크놀로지스 씨오., 엘티디. Method for forming a multi-zone staircase structure for a three-dimensional memory device

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6372628B1 (en) * 1996-12-02 2002-04-16 Nec Corporation Insulating film comprising amorphous carbon fluoride, a semiconductor device comprising such an insulating film, and a method for manufacturing the semiconductor device
US7115525B2 (en) * 2004-09-02 2006-10-03 Micron Technology, Inc. Method for integrated circuit fabrication using pitch multiplication
US7151040B2 (en) * 2004-08-31 2006-12-19 Micron Technology, Inc. Methods for increasing photo alignment margins
US7253118B2 (en) * 2005-03-15 2007-08-07 Micron Technology, Inc. Pitch reduced patterns relative to photolithography features
US7390746B2 (en) * 2005-03-15 2008-06-24 Micron Technology, Inc. Multiple deposition for integration of spacers in pitch multiplication process
US7429536B2 (en) * 2005-05-23 2008-09-30 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6168904B1 (en) 1997-09-29 2001-01-02 Lucent Technologies Inc. Integrated circuit fabrication
US7109101B1 (en) * 2003-05-06 2006-09-19 Amd, Inc. Capping layer for reducing amorphous carbon contamination of photoresist in semiconductor device manufacture; and process for making same
DE10349764B4 (en) 2003-10-24 2006-08-24 Infineon Technologies Ag Hard mask for structuring a layer and method for generating a hard mask for structuring a layer
US7064078B2 (en) 2004-01-30 2006-06-20 Applied Materials Techniques for the use of amorphous carbon (APF) for various etch and litho integration scheme
US7071085B1 (en) * 2004-05-25 2006-07-04 Advanced Micro Devices, Inc. Predefined critical spaces in IC patterning to reduce line end pull back
JP4498088B2 (en) 2004-10-07 2010-07-07 株式会社東芝 Semiconductor memory device and manufacturing method thereof

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6372628B1 (en) * 1996-12-02 2002-04-16 Nec Corporation Insulating film comprising amorphous carbon fluoride, a semiconductor device comprising such an insulating film, and a method for manufacturing the semiconductor device
US7151040B2 (en) * 2004-08-31 2006-12-19 Micron Technology, Inc. Methods for increasing photo alignment margins
US7115525B2 (en) * 2004-09-02 2006-10-03 Micron Technology, Inc. Method for integrated circuit fabrication using pitch multiplication
US7253118B2 (en) * 2005-03-15 2007-08-07 Micron Technology, Inc. Pitch reduced patterns relative to photolithography features
US7390746B2 (en) * 2005-03-15 2008-06-24 Micron Technology, Inc. Multiple deposition for integration of spacers in pitch multiplication process
US7429536B2 (en) * 2005-05-23 2008-09-30 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090029267A1 (en) * 2007-07-24 2009-01-29 Cho Kuo-Yao Photomask layout pattern
US7776496B2 (en) * 2007-07-24 2010-08-17 Nanya Technology Corp. Photomask layout pattern
US20090039519A1 (en) * 2007-08-10 2009-02-12 Renesas Technology Corp. Semiconductor device, photomask, semiconductor device production method, and pattern layout method
JP2009271261A (en) * 2008-05-02 2009-11-19 Powerchip Semiconductor Corp Circuit structure and photomask for defining the same
US20100144155A1 (en) * 2008-12-05 2010-06-10 Tokyo Electron Limited Method of manufacturing semiconductor device
US7871908B2 (en) * 2008-12-05 2011-01-18 Tokyo Electron Limited Method of manufacturing semiconductor device
TWI386978B (en) * 2008-12-05 2013-02-21 Tokyo Electron Ltd Semiconductor device manufacturing method
JP2012099579A (en) * 2010-10-29 2012-05-24 Toshiba Corp Semiconductor device
US8618665B2 (en) 2010-10-29 2013-12-31 Kabushiki Kaisha Toshiba Pattern layout in semiconductor device
EP3534422A1 (en) 2018-02-19 2019-09-04 Taiwan Semiconductor Manufacturing Company, Ltd Multiply spin-coated ultra-thick hybrid hard mask for sub 60nm mram devices
US10522750B2 (en) 2018-02-19 2019-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. Multiply spin-coated ultra-thick hybrid hard mask for sub 60nm MRAM devices
US11329218B2 (en) 2018-02-19 2022-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. Multiply spin-coated ultra-thick hybrid hard mask for sub 60nm MRAM devices

Also Published As

Publication number Publication date
US20070215986A1 (en) 2007-09-20
DE102006024735A1 (en) 2007-10-18
CN101042999A (en) 2007-09-26
US7662721B2 (en) 2010-02-16

Similar Documents

Publication Publication Date Title
US7662721B2 (en) Hard mask layer stack and a method of patterning
US20070218627A1 (en) Device and a method and mask for forming a device
US11037789B2 (en) Cut last self-aligned litho-etch patterning
US10109486B2 (en) Cut first self-aligned litho-etch patterning
US9184159B2 (en) Simplified pitch doubling process flow
US8227354B2 (en) Method of forming semiconductor device patterns
US7575992B2 (en) Method of forming micro patterns in semiconductor devices
KR100642886B1 (en) Method of forming a micro pattern in a semiconductor device
US20090075485A1 (en) Method for forming pattern of semiconductor device
US20080162781A1 (en) Method, apparatus, and system for flash memory
KR101150639B1 (en) Method for forming pattern of the semiconductor device
US7199426B2 (en) Nonvolatile semiconductor memory device and method for fabricating the same
JP4776813B2 (en) Manufacturing method of semiconductor device
US8021933B2 (en) Integrated circuit including structures arranged at different densities and method of forming the same
JP2011258822A (en) Method of manufacturing semiconductor device
CN101399226B (en) Method for forming a pattern of a semiconductor device
US10734284B2 (en) Method of self-aligned double patterning
KR100564578B1 (en) Forming method for self-aligned contact pads of non-vertical semiconductor memory device
US8110507B2 (en) Method for patterning an active region in a semiconductor device using a space patterning process
US7018747B2 (en) Photomask having line end phase anchors
US8569838B2 (en) Control of local environment for polysilicon conductors in integrated circuits
TWI447886B (en) Multiple patterning method
US11651962B2 (en) Method of forming patterns using reverse patterns
KR100664789B1 (en) Method for fabricating float gate in a flash memory
JPH0572718A (en) Production of exposing mask and semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: QIMONDA AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MANGER, DIRK;BOUBEKEUR, HOCINE;VERHOEVEN, MARTIN;AND OTHERS;REEL/FRAME:019786/0951;SIGNING DATES FROM 20070522 TO 20070621

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION