US20080157392A1 - Methods of forming stepped bumps and structures formed thereby - Google Patents

Methods of forming stepped bumps and structures formed thereby Download PDF

Info

Publication number
US20080157392A1
US20080157392A1 US12/044,202 US4420208A US2008157392A1 US 20080157392 A1 US20080157392 A1 US 20080157392A1 US 4420208 A US4420208 A US 4420208A US 2008157392 A1 US2008157392 A1 US 2008157392A1
Authority
US
United States
Prior art keywords
die
substrate
side conductive
base portion
conductive interconnect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/044,202
Inventor
Andrew Yeohi
Guotao Wang
Sairam Agraharam
Sudarshan Rangaraj
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/044,202 priority Critical patent/US20080157392A1/en
Publication of US20080157392A1 publication Critical patent/US20080157392A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81193Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01051Antimony [Sb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor

Definitions

  • a microelectronic chip or die After a microelectronic chip or die has been manufactured, it is typically packaged before it is sold.
  • the package may provide electrical connection to the chip's internal circuitry, protection from the external environment, and heat dissipation, for example.
  • a chip In one type of package system, a chip may be “flip-chip” connected to a package substrate. In a flip-chip package, conductive connections may be distributed on a surface of the die that may be electrically coupled to corresponding conductive connections on the package substrate.
  • the coefficient of thermal expansion (CTE) mismatch between the die and the package may cause thermomechanical stresses during the thermal cycling that is intrinsic to assembly processing.
  • the introduction of weaker low-K (typically below about 4) ILD's within the die architecture may amplify the negative effects of such stresses.
  • Low k ILD materials are desirable as they may reduce the RC delay in die backend structures.
  • low k layers may crack during the chip joining processes as they may be mechanically weaker and may be more susceptible to the aforementioned thermomechanical stresses from the thermal mismatch between silicon die and organic substrates, for example. This problem becomes more severe when lead-free solder materials are used, since many lead-free solders comprise much higher elastic modulus and yield strength. Hence, many lead free solders can transfer much higher stress into low k layers than traditional Sn—Pb eutectic solders.
  • FIGS. 1 a - 1 j represent structures according to an embodiment of the present invention.
  • FIGS. 2 a - 2 d represent structures according to an embodiment of the present invention.
  • FIGS. 3 a - 3 b represent graphs according to an embodiment of the present invention.
  • FIG. 4 represents a system according to an embodiment of the present invention.
  • Methods and associated structures of forming a microelectronic structure are described. Those methods may comprise forming a die-side conductive interconnect structure on a portion of a die, wherein the die-side conductive interconnect structure comprises a columnar portion and a base portion, and wherein a diameter of the base portion is greater than a diameter of the columnar portion.
  • Methods and structures of the present invention may significantly decrease the thermomechanical stress that may be present in die passivation layers as well as low k ILD layers during chip attach processing, for example. Additionally, embodiments of the present invention may enable the use of lead free solders with low k dielectric materials.
  • FIGS. 1 a - 1 j illustrate an embodiment of a method of forming a microelectronic structure, such as a die-side conductive interconnect structure, for example.
  • FIG. 1 a illustrates a cross-section of a portion of a substrate 100 .
  • the substrate 100 may comprise a portion of a die, for example.
  • the substrate 100 may be part of a wafer having a plurality of dice or the substrate 100 may be an individual and separate integrated circuit.
  • the substrate 100 may comprise a device layer 102 , a device interconnect layer 104 disposed on the device layer 102 and a passivation layer 106 disposed on the device interconnect layer 104 .
  • the substrate 100 may have at least one opening 107 that may serve to electrically couple various conductive materials to the device layer 102 through the device interconnect layer 104 .
  • the device layer 102 of the substrate 100 may comprised of materials such as, but not limited to, silicon, silicon-on-insulator, germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, gallium antimonide, or combinations thereof.
  • the device layer 102 may include devices such as transistors, resistors, or conductors that may form an integrated circuit.
  • the device layer 102 may include devices that together form multiple microprocessor cores on a single die.
  • the device interconnect layer 104 may include interconnect regions (not detailed) that may provide electrical interconnection for the various devices of the device layer 102 .
  • the device interconnect layer 104 may include stacks of metallization layers that may comprise metal lines that may be separated and/or insulated by dielectric materials, such as interlayer dielectric layers (ILD's).
  • the device interconnect layer 104 may include low-k materials, which may have a dielectric constant (k) of less than about 4. In one embodiment, the device interconnect layer 104 may contain multiple layers of dielectric material, such as a plurality of low k dielectric layers.
  • the passivation layer 106 disposed on the device interconnect layer 104 of the substrate 100 may comprise a dielectric material, such as but not limited to silicon nitride and/or silicon dioxide, although the passivation layer 106 may comprise any material suitable for passivating the substrate 100 .
  • a seed layer 108 may be formed on the passivation layer 106 and on a portion of the device interconnect layer 104 through the opening 107 ( FIG. 1 b ).
  • the seed layer 108 may be electrically coupled to the device layer 102 through the at least one opening 107 .
  • the seed layer 108 may comprise any type of conductive layer, such as copper, for example.
  • the seed layer 108 may be formed utilizing any suitable formation process, such as but not limited to a physical vapor deposition (PVD) process, for example.
  • the seed layer 108 may function to provide a surface for the electroplating of a conductive material, such as but not limited to copper, for example.
  • the seed layer 108 may be patterned utilizing a photoresist material 110 , for example, as is known in the art ( FIG. 1 c ).
  • a base portion 112 of a die-side conductive interconnect structure may be formed on the seed layer 108 of the substrate 100 (which in some cases may comprise a portion of a die ( FIG. 1 d ).
  • the base portion 112 may comprise copper, but may also comprise any suitable type of conductive material, depending upon the particular application.
  • the base portion 112 may be formed utilizing any suitable formation process, such as but not limited to an electroplating process or a PVD process, for example.
  • the base portion 112 of the die-side conductive interconnect structure may comprise a diameter 119 , and a height 121 , which may be optimized depending upon the particular application.
  • the base portion 112 dimensions may comprise any such dimensions that may be suitable for a die-side conductive interconnect structure, for example.
  • the base portion 112 of the die-side conductive interconnect structure may comprise a top surface 113 .
  • the base portion 112 of the die-side conductive interconnect structure may be electrically coupled to a portion of the device interconnect layer 104 (that in turn is internally connected to the device layer 102 ) through the seed layer 108 .
  • the diameter 119 of the base portion 112 may comprise about 80 microns to about 120 microns, while the height 121 of the base portion 112 may comprise about 5 microns to about 30 microns.
  • the photoresist 110 may be removed ( FIG. 1 e ). Additional photoresist 111 may then be placed on the base portion 112 ( FIG. 1 f ) to pattern the columnar portion 114 of the die-side conductive interconnect structure that may be formed on the top surface 113 of the base portion 112 ( FIG. 1 g ). The additional photoresist 111 may be used to optimize a diameter 120 and a height 123 of the columnar portion 114 of the die-side conductive interconnect structure.
  • the columnar portion 114 may comprise copper, and may be formed utilizing any suitable formation process, such as but not limited to an electroplating process, for example.
  • the additional photoresist 111 may be removed ( FIG. 1 h ).
  • the seed layer 108 may be patterned and etched, for example, to remove the portion of the seed layer 108 that is adjacent to the perimeter of the base portion 112 ( FIG. 1 i ).
  • a die-side conductive interconnect structure 124 may be formed on the substrate 100 that may comprise a base portion 112 and a columnar portion 114 .
  • the die-side conductive interconnect structure 124 may comprise a conductive bump that may be disposed on a substrate and electrically coupled to a die, for example.
  • an angle 116 between the columnar portion 114 and the base portion 112 of the die side conductive interconnect structure 124 may comprise between about 80 to about 100 degrees. In one embodiment, it is desirable to have the angle 116 as close to 90 degrees as possible, rather than employing a targeted slope design.
  • the columnar portion 114 and the base portion 112 of the die-side conductive interconnect structure 124 may comprise distinct portions of the die-side conductive interconnect structure 124 , in that a transitional region 117 between the columnar portion 114 and the base portion 112 may be sharp (i.e., without gradation of diameters of the two portions), where the transitional region 117 may comprise a right angle (substantially 90 degrees) in some cases.
  • the diameters of the columnar portion 114 and the base portion 112 of the die side conductive interconnect structure 124 may be substantially constant throughout their respective heights.
  • FIG. 1 j depicts a top view of the die-side conductive interconnect structure 124 .
  • the diameter 119 of the base portion 112 may be substantially greater than the diameter 120 of the columnar portion 114 .
  • the diameter 120 of the columnar portion 114 may comprise about 50 percent to about 80 percent of the diameter 119 of the base portion 112 .
  • the die-side conductive interconnect structure 124 of the various embodiments of the present invention when coupled to a package-side solder bump that may be disposed on a package substrate may comprise a portion of a joint structure (see the joint structure 226 in FIG. 2 d for example).
  • the die-side conductive interconnect structure 124 comprises a wider base portion 112 , die-package interaction stresses that may occur in the device layer 102 and device interconnect layer 104 during various packaging and/or assembly processes may be reduced.
  • the lines of force resulting from the CTE mismatch moments harbored after thermal processing are substantially contained within the base portion of the die-side interconnect structure.
  • the lines of force would likely diverge at the passivation layer interface (boundary between 106 and 108 ), which may result in cracking of layer 106 and consequently yield loss.
  • the wider base portion of the die-side conductive interconnect 124 moves the stress/force divergence away from the comparatively more fragile interface between dissimilar materials, i.e. the passivation layer 106 and the die-side conductive interconnect.
  • the wider base portion 112 may sufficiently reduce the stresses from various packaging steps, without utilizing solder materials with high ductility, such as lead-tin solders. Such a design may also provide an avenue towards incorporation of lower strength materials within the passivation layer 106 and/or the device interconnect layer 104 .
  • FIG. 2 a illustrates a substrate 200 that may comprise a device layer 202 , a device interconnect layer 204 and a passivation layer 206 , similar to the substrate 100 of FIG. 1 a , for example.
  • the substrate 200 may comprise a plurality of device interconnect layers 204 , which may comprise at least one low k dielectric layer in some cases.
  • At least one die-side conductive interconnect structure 224 similar to the die-side conductive interconnect structure 124 of FIG. 1 i for example, may be disposed on the substrate 200 .
  • the at least one die-side conductive interconnect structure 224 may be located in any suitable pattern on the substrate 200 depending upon the particular application.
  • a second substrate 203 may comprise a package substrate in some embodiments, and may further comprise at least one solder bump 205 .
  • the second substrate 203 may include any suitable packaging substrate, such as but not limited to a printed circuit board (PCB), interposer, motherboard, card, or the like.
  • the at least one solder bump 205 may comprise any suitable solder material, including lead-based solders or lead-free solders. Examples of lead-free solders may include alloys of tin and silver or alloys of tin and indium.
  • individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be positioned such that individual die-side conductive interconnect structures 224 and individual solder bumps 205 may be substantially aligned and/or in close proximity to each other.
  • the substrate 200 and the second substrate 203 may be brought together, such that a columnar portion 214 of individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be brought into contact with each other wherein individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be attached and/or electrically coupled to each other ( FIG. 2 b ).
  • the process of joining the individual ones of the at least one die-side conductive structure 224 and the individual ones of the at least one solder bump 205 may comprise a chip attach process, in some cases.
  • an elevated temperature may be employed during the attachment of the at least one solder bump 205 to the at least one die-side conductive interconnect structure 224 .
  • portions of the solder material of the at least one solder bump 205 may melt, and upon cooling, may form joints with the at least one die-side conductive structure 224 , that may electrically couple the substrate 200 and the second substrate 203 .
  • portions of the solder material 215 from individual ones of the at least one solder bump 205 may coat individual ones of the at least one die-side conductive interconnect structure 224 .
  • the solder portions 215 may coat at least fifty percent of the at least one connective interconnect structure 224 .
  • an underfill material 228 may be used between a surface 227 of the substrate 200 (that may include at least one die) and a surface of 229 of the second substrate 203 .
  • underfill material 228 may be provided by a capillary underfill process.
  • FIG. 3 a shows finite element modeling (FEM) results that compare the crack driving energy in a passivation layer 300 , such as may be present on a surface of the substrate 200 , for example for various die-side conductive interconnect structure geometries.
  • FEM finite element modeling
  • FIG. 3 b depicts a similar benefit from increasing the base portion diameter of a die-side conductive interconnect structure on reducing ILD stress in a device interconnect layer, such as device interconnect layer 104 and device interconnect layer 204 .
  • ILD cracking drive energy 306 is shown for straight sidewall die-side conductive interconnect structures 308 and various stepped die-side conductive interconnect structure geometries 310 . In some cases, up to a 25% reduction in crack driving energy within the ILD in the device interconnect layer 104 / 204 is realized.
  • the die-side conductive interconnects of the embodiments of the present invention significantly decrease the thermomechanical stress in die passivation and ILD layers without sacrificing the product performance.
  • a smaller base portion diameter at the package side/solder interface transfers less stress from the package substrate.
  • the larger base portion diameter at the die-side/passivation interface redistributes the stress transferred from the package substrate chip attach processes, for example, and thus the stress in passivation and low k ILD layers can be decreased significantly. Smaller columnar portion diameters can also improve solder wetting for a fixed package solder volume during assembly processes.
  • FIG. 4 is a diagram illustrating an exemplary system 400 capable of being operated with microelectronic structures of the present invention, such as the joint structure 226 comprising the die side conductive interconnect structure 224 of FIG. 2 d , for example. It will be understood that the present embodiment is but one of many possible systems in which the conductive interconnect structure of the present invention may be used.
  • the joint structure 424 may be communicatively coupled to a printed circuit board (PCB) 418 by way of an I/O bus 408 .
  • the communicative coupling of the joint structure 424 may be established by physical means, such as through the use of a package and/or a socket connection to mount the joint structure 424 to the PCB 418 (for example by the use of a chip package, interposer and/or a land grid array socket).
  • the joint structure 424 may also be communicatively coupled to the PCB 418 through various wireless means (for example, without the use of a physical connection to the PCB), as are well known in the art.
  • the system 400 may include a computing device 402 , such as a processor, and a cache memory 404 communicatively coupled to each other through a processor bus 405 .
  • the processor bus 405 and the I/O bus 408 may be bridged by a host bridge 406 .
  • Communicatively coupled to the I/O bus 408 and also to the joint structure 424 may be a main memory 412 .
  • Examples of the main memory 412 may include, but are not limited to, static random access memory (SRAM) and/or dynamic random access memory (DRAM), and/or some other state preserving mediums.
  • the system 400 may also include a graphics coprocessor 413 , however incorporation of the graphics coprocessor 413 into the system 400 is not necessary to the operation of the system 400 .
  • Coupled to the I/O bus 408 may also, for example, be a display device 414 , a mass storage device 420 , and keyboard and pointing devices 422 .
  • mass storage 420 may be used to provide long-term storage for the executable instructions for a method for forming joint structure in accordance with embodiments of the present invention
  • main memory 412 may be used to store on a shorter term basis the executable instructions of a method for forming joint structure in accordance with embodiments of the present invention during execution by computing device 402 .
  • the instructions may be stored, or otherwise associated with, machine accessible mediums communicatively coupled with the system, such as compact disk read only memories (CD-ROMs), digital versatile disks (DVDs), and floppy disks, carrier waves, and/or other propagated signals, for example.
  • main memory 412 may supply the computing device 202 (which may be a processor, for example) with the executable instructions for execution.

Abstract

Methods of forming a microelectronic device and associated structures are described. Those methods may comprise forming a die-side conductive interconnect on a substrate, wherein the die-side conductive interconnect comprises a columnar portion and a base portion, and wherein a diameter of the base portion is greater than a diameter of the columnar portion.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a Divisional application of Ser. No. 11/648,498 filed Dec. 29, 2006 entitled “METHODS OF FORMING STEPPED BUMPS AND STRUCTURES FORMED THEREBY”.
  • BACKGROUND OF THE INVENTION
  • After a microelectronic chip or die has been manufactured, it is typically packaged before it is sold. The package may provide electrical connection to the chip's internal circuitry, protection from the external environment, and heat dissipation, for example. In one type of package system, a chip may be “flip-chip” connected to a package substrate. In a flip-chip package, conductive connections may be distributed on a surface of the die that may be electrically coupled to corresponding conductive connections on the package substrate.
  • During die-package assembly, the coefficient of thermal expansion (CTE) mismatch between the die and the package may cause thermomechanical stresses during the thermal cycling that is intrinsic to assembly processing. The introduction of weaker low-K (typically below about 4) ILD's within the die architecture may amplify the negative effects of such stresses. Low k ILD materials are desirable as they may reduce the RC delay in die backend structures. However, low k layers may crack during the chip joining processes as they may be mechanically weaker and may be more susceptible to the aforementioned thermomechanical stresses from the thermal mismatch between silicon die and organic substrates, for example. This problem becomes more severe when lead-free solder materials are used, since many lead-free solders comprise much higher elastic modulus and yield strength. Hence, many lead free solders can transfer much higher stress into low k layers than traditional Sn—Pb eutectic solders.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
  • FIGS. 1 a-1 j represent structures according to an embodiment of the present invention.
  • FIGS. 2 a-2 d represent structures according to an embodiment of the present invention.
  • FIGS. 3 a-3 b represent graphs according to an embodiment of the present invention.
  • FIG. 4 represents a system according to an embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE PRESENT INVENTION
  • In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that the various embodiments of the invention, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the invention. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.
  • Methods and associated structures of forming a microelectronic structure are described. Those methods may comprise forming a die-side conductive interconnect structure on a portion of a die, wherein the die-side conductive interconnect structure comprises a columnar portion and a base portion, and wherein a diameter of the base portion is greater than a diameter of the columnar portion. Methods and structures of the present invention may significantly decrease the thermomechanical stress that may be present in die passivation layers as well as low k ILD layers during chip attach processing, for example. Additionally, embodiments of the present invention may enable the use of lead free solders with low k dielectric materials.
  • FIGS. 1 a-1 j illustrate an embodiment of a method of forming a microelectronic structure, such as a die-side conductive interconnect structure, for example. FIG. 1 a illustrates a cross-section of a portion of a substrate 100. In one embodiment, the substrate 100 may comprise a portion of a die, for example. In one embodiment, the substrate 100 may be part of a wafer having a plurality of dice or the substrate 100 may be an individual and separate integrated circuit. In one embodiment, the substrate 100 may comprise a device layer 102, a device interconnect layer 104 disposed on the device layer 102 and a passivation layer 106 disposed on the device interconnect layer 104. The substrate 100 may have at least one opening 107 that may serve to electrically couple various conductive materials to the device layer 102 through the device interconnect layer 104.
  • In one embodiment, the device layer 102 of the substrate 100 may comprised of materials such as, but not limited to, silicon, silicon-on-insulator, germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, gallium antimonide, or combinations thereof. In one embodiment, the device layer 102 may include devices such as transistors, resistors, or conductors that may form an integrated circuit. In another embodiment, the device layer 102 may include devices that together form multiple microprocessor cores on a single die.
  • The device interconnect layer 104 may include interconnect regions (not detailed) that may provide electrical interconnection for the various devices of the device layer 102. The device interconnect layer 104 may include stacks of metallization layers that may comprise metal lines that may be separated and/or insulated by dielectric materials, such as interlayer dielectric layers (ILD's). The device interconnect layer 104 may include low-k materials, which may have a dielectric constant (k) of less than about 4. In one embodiment, the device interconnect layer 104 may contain multiple layers of dielectric material, such as a plurality of low k dielectric layers.
  • In one embodiment, the passivation layer 106 disposed on the device interconnect layer 104 of the substrate 100 may comprise a dielectric material, such as but not limited to silicon nitride and/or silicon dioxide, although the passivation layer 106 may comprise any material suitable for passivating the substrate 100. In an embodiment, a seed layer 108 may be formed on the passivation layer 106 and on a portion of the device interconnect layer 104 through the opening 107 (FIG. 1 b).
  • The seed layer 108 may be electrically coupled to the device layer 102 through the at least one opening 107. The seed layer 108 may comprise any type of conductive layer, such as copper, for example. The seed layer 108 may be formed utilizing any suitable formation process, such as but not limited to a physical vapor deposition (PVD) process, for example. In one embodiment, the seed layer 108 may function to provide a surface for the electroplating of a conductive material, such as but not limited to copper, for example. In one embodiment, the seed layer 108 may be patterned utilizing a photoresist material 110, for example, as is known in the art (FIG. 1 c).
  • A base portion 112 of a die-side conductive interconnect structure may be formed on the seed layer 108 of the substrate 100 (which in some cases may comprise a portion of a die (FIG. 1 d). In one embodiment, the base portion 112 may comprise copper, but may also comprise any suitable type of conductive material, depending upon the particular application. In one embodiment, the base portion 112 may be formed utilizing any suitable formation process, such as but not limited to an electroplating process or a PVD process, for example.
  • The base portion 112 of the die-side conductive interconnect structure may comprise a diameter 119, and a height 121, which may be optimized depending upon the particular application. In one embodiment, the base portion 112 dimensions may comprise any such dimensions that may be suitable for a die-side conductive interconnect structure, for example. The base portion 112 of the die-side conductive interconnect structure may comprise a top surface 113.
  • The base portion 112 of the die-side conductive interconnect structure may be electrically coupled to a portion of the device interconnect layer 104 (that in turn is internally connected to the device layer 102) through the seed layer 108. In one embodiment, the diameter 119 of the base portion 112 may comprise about 80 microns to about 120 microns, while the height 121 of the base portion 112 may comprise about 5 microns to about 30 microns.
  • Upon formation of the base portion 112, the photoresist 110 may be removed (FIG. 1 e). Additional photoresist 111 may then be placed on the base portion 112 (FIG. 1 f) to pattern the columnar portion 114 of the die-side conductive interconnect structure that may be formed on the top surface 113 of the base portion 112 (FIG. 1 g). The additional photoresist 111 may be used to optimize a diameter 120 and a height 123 of the columnar portion 114 of the die-side conductive interconnect structure. In one embodiment, the columnar portion 114 may comprise copper, and may be formed utilizing any suitable formation process, such as but not limited to an electroplating process, for example.
  • The additional photoresist 111 may be removed (FIG. 1 h). In one embodiment, the seed layer 108 may be patterned and etched, for example, to remove the portion of the seed layer 108 that is adjacent to the perimeter of the base portion 112 (FIG. 1 i). Thus, a die-side conductive interconnect structure 124 may be formed on the substrate 100 that may comprise a base portion 112 and a columnar portion 114.
  • In one embodiment, the die-side conductive interconnect structure 124 may comprise a conductive bump that may be disposed on a substrate and electrically coupled to a die, for example. In one embodiment, an angle 116 between the columnar portion 114 and the base portion 112 of the die side conductive interconnect structure 124 may comprise between about 80 to about 100 degrees. In one embodiment, it is desirable to have the angle 116 as close to 90 degrees as possible, rather than employing a targeted slope design.
  • The columnar portion 114 and the base portion 112 of the die-side conductive interconnect structure 124 may comprise distinct portions of the die-side conductive interconnect structure 124, in that a transitional region 117 between the columnar portion 114 and the base portion 112 may be sharp (i.e., without gradation of diameters of the two portions), where the transitional region 117 may comprise a right angle (substantially 90 degrees) in some cases. In one embodiment, the diameters of the columnar portion 114 and the base portion 112 of the die side conductive interconnect structure 124 may be substantially constant throughout their respective heights.
  • FIG. 1 j depicts a top view of the die-side conductive interconnect structure 124. The diameter 119 of the base portion 112 may be substantially greater than the diameter 120 of the columnar portion 114. In one embodiment, the diameter 120 of the columnar portion 114 may comprise about 50 percent to about 80 percent of the diameter 119 of the base portion 112. In one embodiment, the die-side conductive interconnect structure 124 of the various embodiments of the present invention when coupled to a package-side solder bump that may be disposed on a package substrate, may comprise a portion of a joint structure (see the joint structure 226 in FIG. 2 d for example).
  • Because the die-side conductive interconnect structure 124 comprises a wider base portion 112, die-package interaction stresses that may occur in the device layer 102 and device interconnect layer 104 during various packaging and/or assembly processes may be reduced. By having a base portion of the die-side conductive interconnect that is wider than the columnar portion, the lines of force resulting from the CTE mismatch moments harbored after thermal processing are substantially contained within the base portion of the die-side interconnect structure.
  • In some cases, without the wider base portion, the lines of force would likely diverge at the passivation layer interface (boundary between 106 and 108), which may result in cracking of layer 106 and consequently yield loss. In essence, the wider base portion of the die-side conductive interconnect 124 moves the stress/force divergence away from the comparatively more fragile interface between dissimilar materials, i.e. the passivation layer 106 and the die-side conductive interconnect.
  • The wider base portion 112 may sufficiently reduce the stresses from various packaging steps, without utilizing solder materials with high ductility, such as lead-tin solders. Such a design may also provide an avenue towards incorporation of lower strength materials within the passivation layer 106 and/or the device interconnect layer 104.
  • FIG. 2 a illustrates a substrate 200 that may comprise a device layer 202, a device interconnect layer 204 and a passivation layer 206, similar to the substrate 100 of FIG. 1 a, for example. In one embodiment, the substrate 200 may comprise a plurality of device interconnect layers 204, which may comprise at least one low k dielectric layer in some cases. At least one die-side conductive interconnect structure 224, similar to the die-side conductive interconnect structure 124 of FIG. 1 i for example, may be disposed on the substrate 200. The at least one die-side conductive interconnect structure 224 may be located in any suitable pattern on the substrate 200 depending upon the particular application.
  • A second substrate 203 may comprise a package substrate in some embodiments, and may further comprise at least one solder bump 205. The second substrate 203 may include any suitable packaging substrate, such as but not limited to a printed circuit board (PCB), interposer, motherboard, card, or the like. The at least one solder bump 205 may comprise any suitable solder material, including lead-based solders or lead-free solders. Examples of lead-free solders may include alloys of tin and silver or alloys of tin and indium.
  • In one embodiment, individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be positioned such that individual die-side conductive interconnect structures 224 and individual solder bumps 205 may be substantially aligned and/or in close proximity to each other.
  • The substrate 200 and the second substrate 203 may be brought together, such that a columnar portion 214 of individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be brought into contact with each other wherein individual ones of the at least one die-side conductive structure 224 and individual ones of the at least one solder bump 205 may be attached and/or electrically coupled to each other (FIG. 2 b). The process of joining the individual ones of the at least one die-side conductive structure 224 and the individual ones of the at least one solder bump 205 may comprise a chip attach process, in some cases.
  • In one embodiment, an elevated temperature may be employed during the attachment of the at least one solder bump 205 to the at least one die-side conductive interconnect structure 224. In one embodiment, portions of the solder material of the at least one solder bump 205 may melt, and upon cooling, may form joints with the at least one die-side conductive structure 224, that may electrically couple the substrate 200 and the second substrate 203.
  • Referring to FIG. 2 c, which depicts an individual solder bump/die-side conductive interconnect structure connection (i.e. the connection between the solder bump and the die-side conductive interconnect structure may comprise a portion of a joint structure 226), portions of the solder material 215 from individual ones of the at least one solder bump 205 may coat individual ones of the at least one die-side conductive interconnect structure 224. In one embodiment, the solder portions 215 may coat at least fifty percent of the at least one connective interconnect structure 224.
  • Next, as illustrated in FIG. 2 d an underfill material 228 may be used between a surface 227 of the substrate 200 (that may include at least one die) and a surface of 229 of the second substrate 203. In one example, underfill material 228 may be provided by a capillary underfill process.
  • FIG. 3 a shows finite element modeling (FEM) results that compare the crack driving energy in a passivation layer 300, such as may be present on a surface of the substrate 200, for example for various die-side conductive interconnect structure geometries. Results for a conventional straight sidewall 302 die-side interconnect structure and for several version of a stepped sidewall die-side interconnect structure 304 are presented (wherein diameter A is greater than diameter X). In some cases, increasing the base diameter by about 30% achieves a 35-50% reduction in the energy that may drive cracking in a passivation layer.
  • FIG. 3 b depicts a similar benefit from increasing the base portion diameter of a die-side conductive interconnect structure on reducing ILD stress in a device interconnect layer, such as device interconnect layer 104 and device interconnect layer 204. ILD cracking drive energy 306 is shown for straight sidewall die-side conductive interconnect structures 308 and various stepped die-side conductive interconnect structure geometries 310. In some cases, up to a 25% reduction in crack driving energy within the ILD in the device interconnect layer 104/204 is realized.
  • The die-side conductive interconnects of the embodiments of the present invention significantly decrease the thermomechanical stress in die passivation and ILD layers without sacrificing the product performance. A smaller base portion diameter at the package side/solder interface transfers less stress from the package substrate. The larger base portion diameter at the die-side/passivation interface redistributes the stress transferred from the package substrate chip attach processes, for example, and thus the stress in passivation and low k ILD layers can be decreased significantly. Smaller columnar portion diameters can also improve solder wetting for a fixed package solder volume during assembly processes.
  • FIG. 4 is a diagram illustrating an exemplary system 400 capable of being operated with microelectronic structures of the present invention, such as the joint structure 226 comprising the die side conductive interconnect structure 224 of FIG. 2 d, for example. It will be understood that the present embodiment is but one of many possible systems in which the conductive interconnect structure of the present invention may be used.
  • In the system 400, the joint structure 424 may be communicatively coupled to a printed circuit board (PCB) 418 by way of an I/O bus 408. The communicative coupling of the joint structure 424 may be established by physical means, such as through the use of a package and/or a socket connection to mount the joint structure 424 to the PCB 418 (for example by the use of a chip package, interposer and/or a land grid array socket). The joint structure 424 may also be communicatively coupled to the PCB 418 through various wireless means (for example, without the use of a physical connection to the PCB), as are well known in the art.
  • The system 400 may include a computing device 402, such as a processor, and a cache memory 404 communicatively coupled to each other through a processor bus 405. The processor bus 405 and the I/O bus 408 may be bridged by a host bridge 406. Communicatively coupled to the I/O bus 408 and also to the joint structure 424 may be a main memory 412. Examples of the main memory 412 may include, but are not limited to, static random access memory (SRAM) and/or dynamic random access memory (DRAM), and/or some other state preserving mediums. The system 400 may also include a graphics coprocessor 413, however incorporation of the graphics coprocessor 413 into the system 400 is not necessary to the operation of the system 400. Coupled to the I/O bus 408 may also, for example, be a display device 414, a mass storage device 420, and keyboard and pointing devices 422.
  • These elements perform their conventional functions well known in the art. In particular, mass storage 420 may be used to provide long-term storage for the executable instructions for a method for forming joint structure in accordance with embodiments of the present invention, whereas main memory 412 may be used to store on a shorter term basis the executable instructions of a method for forming joint structure in accordance with embodiments of the present invention during execution by computing device 402. In addition, the instructions may be stored, or otherwise associated with, machine accessible mediums communicatively coupled with the system, such as compact disk read only memories (CD-ROMs), digital versatile disks (DVDs), and floppy disks, carrier waves, and/or other propagated signals, for example. In one embodiment, main memory 412 may supply the computing device 202 (which may be a processor, for example) with the executable instructions for execution.
  • Although the foregoing description has specified certain steps and materials that may be used in the method of the present invention, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the invention as defined by the appended claims. In addition, it is appreciated that certain aspects of microelectronic devices, such as a microelectronic packages, are well known in the art. Therefore, it is appreciated that the Figures provided herein illustrate only portions of an exemplary microelectronic device that pertains to the practice of the present invention. Thus the present invention is not limited to the structures described herein.

Claims (12)

1. A structure comprising:
a die-side conductive interconnect disposed on a substrate, wherein the die-side conductive interconnect comprises a columnar portion and a base portion, and wherein a diameter of the base portion is greater than a diameter of the columnar portion; and
a solder bump disposed on a package substrate, wherein the solder bump is coupled with the columnar portion of the conductive interconnect.
2. The structure of claim 1 wherein the diameter of the columnar portion is about 50 percent to about 80 percent of the diameter of the base portion.
3. The structure of claim 1 wherein an angle between the base portion and the columnar portion is about 80 to about 100 degrees.
4. The structure of claim 1 wherein the die-side conductive interconnect comprises copper.
5. The structure of claim 1 further comprising wherein the solder bump wets at least 50 percent of a sidewall of the conductive interconnect.
6. The structure of claim 1 wherein the solder bump comprises a lead free solder bump.
7. The structure of claim 1 further comprising wherein the base portion of the die-side conductive interconnect is conductively coupled to a die disposed within the substrate, and wherein the substrate further comprises a passivation layer.
8. The structure of claim 1 wherein an underfill material is disposed between a surface of the substrate and a surface of the package substrate.
9. The structure of claim 7 further comprising wherein the passivation layer is disposed on a device interconnect layer.
10. The structure of claim 9 wherein the device interconnect layer comprises a low k ILD.
11. The structure of claim 1 wherein the structure comprises a portion of a joint structure.
12. The structure of claim 1 further comprising a system comprising:
the joint structure;
a bus communicatively coupled to the joint structure; and
a DRAM communicatively coupled to the bus.
US12/044,202 2006-12-29 2008-03-07 Methods of forming stepped bumps and structures formed thereby Abandoned US20080157392A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/044,202 US20080157392A1 (en) 2006-12-29 2008-03-07 Methods of forming stepped bumps and structures formed thereby

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/648,498 US7659192B2 (en) 2006-12-29 2006-12-29 Methods of forming stepped bumps and structures formed thereby
US12/044,202 US20080157392A1 (en) 2006-12-29 2008-03-07 Methods of forming stepped bumps and structures formed thereby

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/648,498 Division US7659192B2 (en) 2006-12-29 2006-12-29 Methods of forming stepped bumps and structures formed thereby

Publications (1)

Publication Number Publication Date
US20080157392A1 true US20080157392A1 (en) 2008-07-03

Family

ID=39582737

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/648,498 Expired - Fee Related US7659192B2 (en) 2006-12-29 2006-12-29 Methods of forming stepped bumps and structures formed thereby
US12/044,202 Abandoned US20080157392A1 (en) 2006-12-29 2008-03-07 Methods of forming stepped bumps and structures formed thereby

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/648,498 Expired - Fee Related US7659192B2 (en) 2006-12-29 2006-12-29 Methods of forming stepped bumps and structures formed thereby

Country Status (1)

Country Link
US (2) US7659192B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104241154A (en) * 2013-06-14 2014-12-24 无锡华润安盛科技有限公司 Flip chip welding spot wettability judgment method and chip welding method

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4294722B2 (en) * 2006-04-27 2009-07-15 パナソニック株式会社 Connection structure and manufacturing method thereof
US8304290B2 (en) * 2009-12-18 2012-11-06 International Business Machines Corporation Overcoming laminate warpage and misalignment in flip-chip packages
KR102574452B1 (en) 2018-07-03 2023-09-04 삼성전자 주식회사 Semiconductor chip and semiconductor package including the same

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4742023A (en) * 1986-08-28 1988-05-03 Fujitsu Limited Method for producing a semiconductor device
US4818728A (en) * 1986-12-03 1989-04-04 Sharp Kabushiki Kaisha Method of making a hybrid semiconductor device
US4970571A (en) * 1987-09-24 1990-11-13 Kabushiki Kaisha Toshiba Bump and method of manufacturing the same
US5633204A (en) * 1993-11-15 1997-05-27 Nec Corporation Method and apparatus for forming bump structure used for flip-chip mounting, the bump structure and the flip-chip
US5739053A (en) * 1992-10-27 1998-04-14 Matsushita Electric Industrial Co., Ltd. Process for bonding a semiconductor to a circuit substrate including a solder bump transferring step
US5869904A (en) * 1997-04-28 1999-02-09 Nec Corporation Semiconductor device having a projecting electrode
US5891756A (en) * 1997-06-27 1999-04-06 Delco Electronics Corporation Process for converting a wire bond pad to a flip chip solder bump pad and pad formed thereby
US6074893A (en) * 1993-09-27 2000-06-13 Sumitomo Metal Industries, Ltd. Process for forming fine thick-film conductor patterns
US6103551A (en) * 1996-03-06 2000-08-15 Matsushita Electric Industrial Co., Ltd. Semiconductor unit and method for manufacturing the same
US6326234B1 (en) * 1996-11-15 2001-12-04 Nec Corporation Semiconductor device and method for manufacturing the same
US20020058395A1 (en) * 1998-03-25 2002-05-16 Salman Akram High density flip chip memory arrays
US20020076912A1 (en) * 2000-12-15 2002-06-20 Shinichi Suzuki Method form producing micro bump
US20020096764A1 (en) * 2000-10-13 2002-07-25 Min-Lung Huang Semiconductor device having bump electrode
US20020127836A1 (en) * 2001-01-16 2002-09-12 Taiwan Semiconductor Manufacturing Company Method to form bump in bumping technology
US6449838B2 (en) * 1995-07-27 2002-09-17 Nec Corporation Method of mounting a semiconductor device to a substrate
US20030127747A1 (en) * 2001-12-26 2003-07-10 Ryoichi Kajiwara Semiconductor device and manufacturing method thereof
US20040262726A1 (en) * 2003-06-30 2004-12-30 Fay Hua Electromigration barrier layers for solder joints
US6869870B2 (en) * 1998-12-21 2005-03-22 Megic Corporation High performance system-on-chip discrete components using post passivation process
US20060001178A1 (en) * 2004-06-30 2006-01-05 Mark Bohr Interconnect shunt used for current distribution and reliability redundancy
US7098545B2 (en) * 2001-11-23 2006-08-29 Koninklijke Phllips Electronics N.V. Semiconductor device and method of enveloping an integrated circuit
US20070023906A1 (en) * 2005-07-10 2007-02-01 Nec Electronics Corporation Semiconductor device-composing substrate and semiconductor device
US7271497B2 (en) * 2003-03-10 2007-09-18 Fairchild Semiconductor Corporation Dual metal stud bumping for flip chip applications
US7358174B2 (en) * 2004-04-13 2008-04-15 Amkor Technology, Inc. Methods of forming solder bumps on exposed metal pads
US7592246B2 (en) * 1999-06-14 2009-09-22 Micron Technology, Inc. Method and semiconductor device having copper interconnect for bonding
US7692312B2 (en) * 2000-02-14 2010-04-06 Sharp Kabushiki Kaisha Semiconductor device having reinforcement member and method of manufacturing the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3068462B2 (en) * 1996-05-29 2000-07-24 日本電気株式会社 Method for manufacturing semiconductor device

Patent Citations (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4742023A (en) * 1986-08-28 1988-05-03 Fujitsu Limited Method for producing a semiconductor device
US4818728A (en) * 1986-12-03 1989-04-04 Sharp Kabushiki Kaisha Method of making a hybrid semiconductor device
US4970571A (en) * 1987-09-24 1990-11-13 Kabushiki Kaisha Toshiba Bump and method of manufacturing the same
US5739053A (en) * 1992-10-27 1998-04-14 Matsushita Electric Industrial Co., Ltd. Process for bonding a semiconductor to a circuit substrate including a solder bump transferring step
US6074893A (en) * 1993-09-27 2000-06-13 Sumitomo Metal Industries, Ltd. Process for forming fine thick-film conductor patterns
US5633204A (en) * 1993-11-15 1997-05-27 Nec Corporation Method and apparatus for forming bump structure used for flip-chip mounting, the bump structure and the flip-chip
US6449838B2 (en) * 1995-07-27 2002-09-17 Nec Corporation Method of mounting a semiconductor device to a substrate
US6103551A (en) * 1996-03-06 2000-08-15 Matsushita Electric Industrial Co., Ltd. Semiconductor unit and method for manufacturing the same
US6326234B1 (en) * 1996-11-15 2001-12-04 Nec Corporation Semiconductor device and method for manufacturing the same
US5869904A (en) * 1997-04-28 1999-02-09 Nec Corporation Semiconductor device having a projecting electrode
US5891756A (en) * 1997-06-27 1999-04-06 Delco Electronics Corporation Process for converting a wire bond pad to a flip chip solder bump pad and pad formed thereby
US20020058395A1 (en) * 1998-03-25 2002-05-16 Salman Akram High density flip chip memory arrays
US6869870B2 (en) * 1998-12-21 2005-03-22 Megic Corporation High performance system-on-chip discrete components using post passivation process
US7592246B2 (en) * 1999-06-14 2009-09-22 Micron Technology, Inc. Method and semiconductor device having copper interconnect for bonding
US7692312B2 (en) * 2000-02-14 2010-04-06 Sharp Kabushiki Kaisha Semiconductor device having reinforcement member and method of manufacturing the same
US20020096764A1 (en) * 2000-10-13 2002-07-25 Min-Lung Huang Semiconductor device having bump electrode
US20020076912A1 (en) * 2000-12-15 2002-06-20 Shinichi Suzuki Method form producing micro bump
US20020127836A1 (en) * 2001-01-16 2002-09-12 Taiwan Semiconductor Manufacturing Company Method to form bump in bumping technology
US7098545B2 (en) * 2001-11-23 2006-08-29 Koninklijke Phllips Electronics N.V. Semiconductor device and method of enveloping an integrated circuit
US20030127747A1 (en) * 2001-12-26 2003-07-10 Ryoichi Kajiwara Semiconductor device and manufacturing method thereof
US7271497B2 (en) * 2003-03-10 2007-09-18 Fairchild Semiconductor Corporation Dual metal stud bumping for flip chip applications
US7501337B2 (en) * 2003-03-10 2009-03-10 Fairchild Semiconductor Corporation Dual metal stud bumping for flip chip applications
US20040262726A1 (en) * 2003-06-30 2004-12-30 Fay Hua Electromigration barrier layers for solder joints
US7358174B2 (en) * 2004-04-13 2008-04-15 Amkor Technology, Inc. Methods of forming solder bumps on exposed metal pads
US20060001178A1 (en) * 2004-06-30 2006-01-05 Mark Bohr Interconnect shunt used for current distribution and reliability redundancy
US20070023906A1 (en) * 2005-07-10 2007-02-01 Nec Electronics Corporation Semiconductor device-composing substrate and semiconductor device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104241154A (en) * 2013-06-14 2014-12-24 无锡华润安盛科技有限公司 Flip chip welding spot wettability judgment method and chip welding method

Also Published As

Publication number Publication date
US7659192B2 (en) 2010-02-09
US20080157356A1 (en) 2008-07-03

Similar Documents

Publication Publication Date Title
US7382049B2 (en) Chip package and bump connecting structure thereof
US11664352B2 (en) Semiconductor package having a high reliability
US7898087B2 (en) Integrated chip carrier with compliant interconnects
US7317256B2 (en) Electronic packaging including die with through silicon via
US6229216B1 (en) Silicon interposer and multi-chip-module (MCM) with through substrate vias
CN100470793C (en) Semiconductor device and method of manufacturing semiconductor device
US6969636B1 (en) Semiconductor package with stress inhibiting intermediate mounting substrate
TW202331972A (en) Semiconductor package with high routing density patch
US20090174084A1 (en) Via offsetting to reduce stress under the first level interconnect (fli) in microelectronics packaging
US8624391B2 (en) Chip design with robust corner bumps
US7750466B2 (en) Microelectronic assembly having second level interconnects including solder joints reinforced with crack arrester elements and method of forming same
US8482123B2 (en) Stress reduction in chip packaging by using a low-temperature chip-package connection regime
JP2008547212A (en) Integrated circuit die containing through silicon vias filled with metal and particles
US11658148B2 (en) Semiconductor package and a method for manufacturing the same
US20110169163A1 (en) Attaching passive components to a semiconductor package
US7659192B2 (en) Methods of forming stepped bumps and structures formed thereby
US20050001311A1 (en) [chip package structure]
US8508053B2 (en) Chip package including multiple sections for reducing chip package interaction
US6570245B1 (en) Stress shield for microelectronic dice
US20230082412A1 (en) Semiconductor package
TWI581385B (en) Offset integrated circuit packaging interconnects
CN114050146A (en) Semiconductor package structure and manufacturing method thereof
US8129847B2 (en) Interconnect and method for mounting an electronic device to a substrate
US7601612B1 (en) Method for forming solder joints for a flip chip assembly
US8603911B2 (en) Semiconductor device and fabrication method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION