US20080179695A1 - Low noise transistor and method of making same - Google Patents
Low noise transistor and method of making same Download PDFInfo
- Publication number
- US20080179695A1 US20080179695A1 US11/699,202 US69920207A US2008179695A1 US 20080179695 A1 US20080179695 A1 US 20080179695A1 US 69920207 A US69920207 A US 69920207A US 2008179695 A1 US2008179695 A1 US 2008179695A1
- Authority
- US
- United States
- Prior art keywords
- noise
- reducing agent
- transistor
- gate
- gate dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title abstract 2
- 239000003638 chemical reducing agent Substances 0.000 claims abstract description 70
- 238000000034 method Methods 0.000 claims description 66
- 239000000758 substrate Substances 0.000 claims description 44
- 239000003795 chemical substances by application Substances 0.000 claims description 43
- 239000000463 material Substances 0.000 claims description 27
- 238000005468 ion implantation Methods 0.000 claims description 21
- 125000006850 spacer group Chemical group 0.000 claims description 21
- 239000004065 semiconductor Substances 0.000 claims description 20
- 229910052731 fluorine Inorganic materials 0.000 claims description 19
- 239000011737 fluorine Substances 0.000 claims description 19
- 238000000137 annealing Methods 0.000 claims description 10
- 230000005669 field effect Effects 0.000 claims description 10
- 229910052736 halogen Inorganic materials 0.000 claims description 5
- 150000002367 halogens Chemical class 0.000 claims description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 4
- 229920005591 polysilicon Polymers 0.000 claims description 4
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 claims 3
- 238000009792 diffusion process Methods 0.000 claims 2
- 150000002500 ions Chemical class 0.000 description 46
- 230000015572 biosynthetic process Effects 0.000 description 22
- 239000003989 dielectric material Substances 0.000 description 18
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 15
- 229910001423 beryllium ion Inorganic materials 0.000 description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 10
- 125000004429 atom Chemical group 0.000 description 10
- 239000007772 electrode material Substances 0.000 description 10
- 239000000460 chlorine Substances 0.000 description 8
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 7
- 229910052801 chlorine Inorganic materials 0.000 description 7
- WTEOIRVLGSZEPR-UHFFFAOYSA-N boron trifluoride Chemical compound FB(F)F WTEOIRVLGSZEPR-UHFFFAOYSA-N 0.000 description 6
- 238000002955 isolation Methods 0.000 description 6
- 239000002019 doping agent Substances 0.000 description 5
- 239000000377 silicon dioxide Substances 0.000 description 5
- WKBOTKDWSSQWDR-UHFFFAOYSA-N Bromine atom Chemical compound [Br] WKBOTKDWSSQWDR-UHFFFAOYSA-N 0.000 description 4
- 229910052789 astatine Inorganic materials 0.000 description 4
- RYXHOMYVWAEKHL-UHFFFAOYSA-N astatine atom Chemical compound [At] RYXHOMYVWAEKHL-UHFFFAOYSA-N 0.000 description 4
- GDTBXPJZTBHREO-UHFFFAOYSA-N bromine Substances BrBr GDTBXPJZTBHREO-UHFFFAOYSA-N 0.000 description 4
- 229910052794 bromium Inorganic materials 0.000 description 4
- 239000000969 carrier Substances 0.000 description 4
- 239000002131 composite material Substances 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- 229910015900 BF3 Inorganic materials 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- OKZIUSOJQLYFSE-UHFFFAOYSA-N difluoroboron Chemical compound F[B]F OKZIUSOJQLYFSE-UHFFFAOYSA-N 0.000 description 3
- 239000007943 implant Substances 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- -1 silicon difluoride ion Chemical class 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- ZCYVEMRRCGMTRW-UHFFFAOYSA-N 7553-56-2 Chemical compound [I] ZCYVEMRRCGMTRW-UHFFFAOYSA-N 0.000 description 2
- YZCKVEUIGOORGS-OUBTZVSYSA-N Deuterium Chemical compound [2H] YZCKVEUIGOORGS-OUBTZVSYSA-N 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- 230000004075 alteration Effects 0.000 description 2
- 230000003321 amplification Effects 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 229910052805 deuterium Inorganic materials 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 238000010348 incorporation Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- PNDPGZBMCMUPRI-UHFFFAOYSA-N iodine Chemical compound II PNDPGZBMCMUPRI-UHFFFAOYSA-N 0.000 description 2
- 239000011630 iodine Substances 0.000 description 2
- 229910052740 iodine Inorganic materials 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 230000005945 translocation Effects 0.000 description 2
- 229910021630 Antimony pentafluoride Inorganic materials 0.000 description 1
- 229910017050 AsF3 Inorganic materials 0.000 description 1
- 229910017049 AsF5 Inorganic materials 0.000 description 1
- 229910015844 BCl3 Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical group [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910021180 PF3 Inorganic materials 0.000 description 1
- 229910021174 PF5 Inorganic materials 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910003910 SiCl4 Inorganic materials 0.000 description 1
- 229910020286 SiOxNy Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- VBVBHWZYQGJZLR-UHFFFAOYSA-I antimony pentafluoride Chemical compound F[Sb](F)(F)(F)F VBVBHWZYQGJZLR-UHFFFAOYSA-I 0.000 description 1
- GUNJVIDCYZYFGV-UHFFFAOYSA-K antimony trifluoride Chemical compound F[Sb](F)F GUNJVIDCYZYFGV-UHFFFAOYSA-K 0.000 description 1
- YBGKQGSCGDNZIB-UHFFFAOYSA-N arsenic pentafluoride Chemical compound F[As](F)(F)(F)F YBGKQGSCGDNZIB-UHFFFAOYSA-N 0.000 description 1
- JCMGUODNZMETBM-UHFFFAOYSA-N arsenic trifluoride Chemical compound F[As](F)F JCMGUODNZMETBM-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 125000001153 fluoro group Chemical group F* 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical group [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- OBCUTHMOOONNBS-UHFFFAOYSA-N phosphorus pentafluoride Chemical compound FP(F)(F)(F)F OBCUTHMOOONNBS-UHFFFAOYSA-N 0.000 description 1
- WKFBZNUBXWCCHG-UHFFFAOYSA-N phosphorus trifluoride Chemical compound FP(F)F WKFBZNUBXWCCHG-UHFFFAOYSA-N 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000011946 reduction process Methods 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical group N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- FDNAPBUWERUEDA-UHFFFAOYSA-N silicon tetrachloride Chemical compound Cl[Si](Cl)(Cl)Cl FDNAPBUWERUEDA-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- FAQYAMRNWDIXMY-UHFFFAOYSA-N trichloroborane Chemical compound ClB(Cl)Cl FAQYAMRNWDIXMY-UHFFFAOYSA-N 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical group [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- IGELFKKMDLGCJO-UHFFFAOYSA-N xenon difluoride Chemical compound F[Xe]F IGELFKKMDLGCJO-UHFFFAOYSA-N 0.000 description 1
- ARUUTJKURHLAMI-UHFFFAOYSA-N xenon hexafluoride Chemical compound F[Xe](F)(F)(F)(F)F ARUUTJKURHLAMI-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/2658—Bombardment with radiation with high-energy radiation producing ion implantation of a molecular ion, e.g. decaborane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4916—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/518—Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
Definitions
- the present invention relates to transistors and methods of making transistors.
- the present invention relates to low noise transistors and methods for making low noise transistors.
- 1/f noise is a dominant noise source in field-effect transistors (such as MOSFET devices). While not wishing to be bound by theory, the 1/f noise may be caused by carriers, such as electrons or holes, being transiently trapped in the gate dielectric and/or the interface between the gate dielectric and the channel of the transistor. The random translocation of carriers into traps or defect centers, such as silicon dangling bonds, into the gate dielectric and back into the channel, may cause the current through the transistor to fluctuate, which manifests as 1/f noise.
- carriers such as electrons or holes
- 1/f noise may be partially reduced by using transistors having large device areas in the initial stages so that 1/f noise does not get amplified to the same extent as the signal in subsequent stages of an amplification circuit. This approach, however, may not prevent 1/f noise from being introduced at later amplification stages in the circuit where smaller transistors are used. Moreover, the dimensions to which such devices can be scaled down may be limited by the necessity for one or more large early stage transistors. Hence, there is a need for new approaches to reducing 1/f noise.
- An embodiment of the invention is a field effect transistor, comprising: a semiconductor material, the semiconductor material including a source region, a drain region and a channel region between the source and drain regions; a gate stack formed over the channel region, the gate stack including a gate dielectric formed over the semiconductor material and a gate electrode form over the gate dielectric; and a noise-reducing agent disposed in the gate electrode, the gate dielectric, the source region and the drain region, the noise-reducing reducing the 1/f noise of the transistor.
- Another embodiment of the invention is a method of forming a field effect transistor, comprising: forming a gate stack over a semiconductor material, the gate stack including a gate dielectric formed over the semiconductor material and a gate electrode formed over the gate dielectric; introducing a noise-reducing agent into the gate electrode, the noise reducing agent reducing the 1/f noise of the transistor; and moving at least a portion of the agent from the gate electrode to the gate dielectric.
- Another embodiment of the invention is a method of forming a field effect transistor, comprising: forming a gate stack over a substrate, the gate stack including a gate electrode and a gate dielectric, the gate dielectric being between the gate electrode and the substrate; introducing a noise-reducing agent into the gate electrode and into the substrate, the noise reducing agent reducing the 1/f noise of the transistor; and moving at least a portion of the agent from the gate electrode and from the substrate into the gate dielectric.
- FIG. 1 shows an embodiment of a substrate of an embodiment of a partially completed transistor structure of the present invention
- FIG. 2 shows the incorporation of isolation regions into the substrate from FIG. 1 ;
- FIG. 3 shows the incorporation of a p-well into the structure from FIG. 2 ;
- FIG. 4 shows the formation of a gate dielectric material
- FIG. 5 shows the formation of a gate electrode material
- FIG. 6 shows the formation of a gate stack
- FIG. 7 shows the formation of the LDD regions in the structure from FIG. 6 ;
- FIG. 8 shows the formation of dielectric sidewall spacers on the sidewalls of the gate stack from FIG. 7 ;
- FIG. 9 shows the formation of the source/drain regions in the structure from FIG. 8 ;
- FIG. 10 shows the ion-implantation of a material that includes a noise-reducing agent into the gate electrode and into the source/drain regions of the structure from FIG. 9 .
- a substrate 10 is provided.
- the substrate may be a silicon substrate or other suitable substrate.
- the substrate may be a silicon-on-insulator (SOI) substrate.
- SOI substrate may, for example, be formed by a SIMOX process.
- the substrate may be a silicon-on-sapphire (SOS) substrate.
- SOS silicon-on-sapphire
- isolation regions 20 are defined in the substrate.
- the isolation regions 20 are shown as trenches etched into the substrate 10 that have been filled with an insulating material, such as SiO 2 or other suitable insulating material, to insulate one transistor cell from adjacent transistor cells.
- the isolation regions 20 are formed using a shallow trench isolation (STI) process.
- STI shallow trench isolation
- isolation regions may be formed otherwise, such as by a LOCOS process.
- a p-type well 30 is formed in the substrate 10 .
- the p-type well may be formed by doping the substrate with a p-type dopant.
- An example of a p-type dopant is boron.
- the gate dielectric material 42 may include an oxide.
- An example of an oxide is silicon dioxide (SiO 2 ).
- the gate dielectric material 42 may be an oxide (such as silicon dioxide) that is formed by a growth process.
- Another example of an oxide is tantalum oxide.
- the gate dielectric material 42 may include a nitride.
- An example of a nitride is silicon nitride.
- the gate dielectric material 42 may include a nitrided oxide.
- the gate dielectric material may include an oxynitride.
- the dielectric material 42 may include SiON.
- the gate dielectric material 42 may include SiO x N y .
- the gate dielectric material 42 may include a high-k dielectric.
- the high-k dielectric may have a dielectric constant greater than that of silicon dioxide.
- the high-k dielectric may have a dielectric constant greater than about 3.9.
- the gate dielectric material 42 may be formed of a composite of two or more materials. In an embodiment of the invention, the gate dielectric material 42 may have a thickness between about 3 nm to about 6 nm.
- a gate electrode material 46 is then formed over the gate dielectric material 42 .
- the gate electrode material 46 may include a polysilicon material.
- the gate electrode material 46 may include a conductive material.
- the gate electrode material 46 may include a metallic material such as a pure metal or a metal alloy.
- the gate electrode material 46 may be formed as a composite of two or more materials. In one or more embodiments of the invention, the gate electrode material 46 may have a thickness of about 100 nm to about 200 nm.
- Gate stack 50 includes a gate dielectric 52 which is formed of the gate dielectric material 42 of FIG. 5 .
- the gate stack 50 further includes a gate electrode 56 which is formed of the gate electrode material 46 of FIG. 5 .
- the gate dielectric 52 is formed of the gate dielectric material. It is noted that the gate dielectric may be formed as a composite of two or more different materials. Likewise, the gate dielectric may be formed as a stack of two or more different material layers.
- the gate electrode is formed of the gate electrode material. It is noted that the gate electrode may be formed as a composite of two or more different materials. Likewise, the gate electrode may be formed as a stack of two or more different material layers. As an example, the gate electrode may include a metal layer disposed over the top of a polysilicon layer. Alternately, the gate electrode may include a silicide layer disposed over the top of a polysilicon layer. An example of a silicide layer is tungsten silicide.
- the gate stack 50 may include additional layers besides the gate dielectric 52 and the gate electrode 56 .
- the gate stack includes an additional pre-gate layer between the gate dielectric 52 and the substrate 10 .
- the gate stack 50 may include a buffer layer between the gate dielectric and the gate electrode.
- the structure shown in FIG. 6 is appropriately doped with an n-type lightly doped drain implant (LDD) to form the lightly (n ⁇ ) doped LDD regions 62 and 66 .
- LDD lightly doped drain implant
- the dopant used may be arsenic.
- FIG. 7 The resulting structure is shown in FIG. 7 .
- dielectric sidewall spacers 72 and 76 are then formed on the sidewalls of the gate stack 50 .
- the dielectric sidewall spacers may be formed by the deposition of a dielectric material on the top and sidewall surfaces of the structure shown in FIG. 7 followed by an anisotropic etch of the dielectric material.
- the dielectric sidewall spacers may be formed of a nitride, an oxide (such as TEOS oxide) or a combination of an oxide and a nitride.
- the dielectric sidewall spacers may be formed by first forming a first spacer (such as a nitride spacer) on the sidewalls of the gate stack 50 and then forming a second spacer (such as a TEOS spacer) on the sidewalls of the first spacer.
- a first spacer such as a nitride spacer
- a second spacer such as a TEOS spacer
- the structure shown in FIG. 8 is then doped again with an n-type dopant to form the more heavily doped n+ source/drain regions 82 and 86 .
- Arsenic may be used as the dopant.
- a noise-reducing agent is then introduced into the structure from FIG. 9 .
- a noise-reducing agent also referred to herein as an NR agent
- the 1/f noise may be caused by carriers, such as electrons or holes, being transiently trapped in the gate dielectric and/or the interface between the gate dielectric and the channel of the transistor.
- the NR agent may be any material effective to reduce the number of such traps in the transistor.
- the NR agent may include be one or more halogen elements.
- the noise-reducing agent may include one or more of the elements selected from the group consisting of fluorine, chlorine, bromine, iodine, and astatine.
- the NR agent may include the element fluorine.
- the noise-reducing agent may include deuterium.
- the noise-reducing agent may include hydrogen.
- the noise-reducing agent may be a halogen element.
- the noise-reducing agent may be one or more of the elements selected from the group consisting of fluorine, chlorine, bromine, iodine, and astatine.
- the NR agent may be the element fluorine.
- the noise-reducing agent may be deuterium.
- the noise-reducing agent may be hydrogen.
- the noise-reducing agent may be in the form of atoms (for example, atoms of fluorine, atoms of chlorine, atoms of bromine, atoms of iodine and/or atoms of astatine).
- the atoms may be in the form of ions.
- the noise-reducing agent may be in the form of molecules (for example, molecules that include the element fluorine, molecules that include the element chlorine, molecules that include the element bromine, molecules that include the element iodine and/or molecules that include the element astatine).
- the molecules may be in the form of ions.
- the NR agent is introduced into the gate electrode 56 .
- the NR agent is also introduced into the source and drain regions 82 and 86 .
- the NR agent may be introduced into the gate electrode and into the source/drain regions using an ion implantation process.
- the ion implantation species is shown as species 90 in FIG. 10 .
- a photoresist mask may be used to protect those areas of the structure that are not implanted with the NR agent.
- the NR agent i.e. the noise-reducing agent
- the NR agent is ion implanted into the gate electrode of the electrode stack but essentially none of the NR agent is ion implanted into the gate dielectric.
- the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 10%.
- the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 5%.
- the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 1%. Since essentially none or very little of the noise-reducing agent is ion implanted into the gate dielectric it may thus possible that the gate dielectric suffers little or no damage from the noise-reduction process described herein.
- an ion implantation energy is used so that the NR agent is ion implanted into the gate electrode of the electrode stack but essentially none of the NR agent is introduced into the gate dielectric.
- the ion implantation energy may be about 10 keV or greater.
- the ion implantation energy may be about 10 keV and to about 20 keV.
- the ion implantation may be about 10 keV to about 15 keV.
- the ion implantation is less than or equal to about 15 keV.
- the ion implantation energy may be about 15 Kev.
- the dose of the ion implanted species that includes the noise-reducing agent may be greater than about 1E15 ions/cm 2 . In another embodiment of the invention, the dose of the ion implanted species may be between about 1E15 ions/cm 2 and about 2E16 ions/cm 2 . In an embodiment of the invention, the dose of the ion implanted species may be greater than or equal about 5E15 ions/cm 2 . In an embodiment of the invention, the dose of the ion implanted species that includes the noise-reducing agent may be greater than or equal to about 1E16 ions/cm 2 . As an example, in one embodiment of the invention, the dose of the ion implanted species may be about 5E15 ions/cm 2 .
- the noise-reducing agent may be ion implanted into the gate electrode and/or into the source/drain regions of the substrate by ion implanting one or more ionic species that include the noise-reducing agent.
- the ionic species may include ions of atoms of the noise-reducing agent.
- the ionic species may include ions of molecules that include the noise-reducing agents.
- the noise-reducing agent is fluorine
- the fluorine may be ion implanted by the ion implantation of a fluorine-containing ion.
- the fluorine-containing ion may, for example, be an ion of an atom of fluorine (such as F+).
- the fluorine-containing ion may, for example, be an ion of a molecule that includes fluorine (such as a silicon difluoride ion or a silicon trifluoride ion).
- fluorine such as a silicon difluoride ion or a silicon trifluoride ion
- other molecules that may be ion implanted include ions of boron difluoride (BF 2 ), boron trifluoride (BF 3 ), PF 3 , PF 5 , AsF 3 , AsF 5 , SbF 3 , SbF 5 , XeF 2 , xenon hexafluoride (XeF 6 ), SiF and ClF 5 .
- the chorine may be ion implanted into the gate electrode and/or into the source/drain regions of the substrate by ion implantation of ions of atoms of chlorine (such as Cl+).
- the chlorine may be ion implanted by ion implantation of ions of molecules of chlorine (such as ClF 5 , BCl 3 , and SiCl 4 ).
- the noise-reducing agent may be fluorine.
- the fluorine may be introduced into the gate electrode and/or into the source/drain regions of the substrate by ion implanting F+ ions.
- the fluorine may be introduced by ion implanting with ions of boron difluoride and/or boron trifluoride,
- the noise-reducing agent is ion implanted into the source/drain region 82 , 86 which are spacedly disposed from the gate stack.
- the LDD regions 62 , 66 adjacent to the gate stack may be protected from the ion implantation process by the dielectric sidewall spacers 72 , 76 .
- the dielectric sidewall spacers may prevent the areas of the substrate laterally adjacent to the gate stack from be damaged by the ion implantation process.
- the structure shown in FIG. 10 (having been ion implanted with the noise-reducing agent) is subjected to an annealing process.
- the annealing process is effective to cause at least a portion of the NR agent that is in the gate electrode and/or at least a portion of the NR agent that is in the source/drain regions of the substrate to diffuse into the gate dielectric. More preferably, the annealing process is effective to cause at least a portion of the NR agent that is in gate electrode as well as at least a portion of the NR agent that is in the source/drain regions to diffuse into the gate dielectric.
- the anneal process may, for example, be a rapid thermal anneal process.
- the anneal process may heat the structure to a temperature greater than about 700° C.
- the anneal process may heat the structure to a temperature greater than about 800° C.
- the anneal process may heat the structure to a temperature greater than about 900° C.
- the anneal process may heat the structure to a temperature between about 700° C. and about 1200° C.
- the anneal process may heat the structure to a temperature between about 800° C. and about 1100° C.
- the anneal process may heat the structure to a temperature between about 900° C. and about 1000° C.
- the anneal process may heat the structure to a temperature of about 990° C.
- the anneal process may heat the structure for about 10 seconds or less. In an embodiment of the invention, the anneal process may heat the structure for about 3 to about 7 seconds. In an embodiment of the invention, the anneal process may heat the structure for about 4 to about 6 seconds. As an example, the anneal process may heat the structure for about 5 seconds.
- the NR agent is introduced into the gate dielectric without being placed there through an ion-implantation process.
- the noise-reducing agent may thus be possible to introduce the noise-reducing agent into the gate dielectric without damaging the gate dielectric through an ion implantation process.
- the same anneal process for diffusing the NR agent from the gate electrode to the gate dielectric may be the same anneal process used anneal the source and drain regions. Hence, there may be no need for a separate annealing step.
- the anneal process used for diffusing the noise-reducing agent from the gate electrode to the gate dielectric may be a separate anneal process from that used to anneal the source and drain regions.
- the noise-reducing agent may be ion implanted into the transistor structure at any time after the formation of the gate stack.
- the noise-reducing agent i.e., the NR agent
- the noise-reducing agent may be ion implanted into the structure shown in FIG. 6 , after the formation of the gate stack but before the formation of the lightly doped source/drain regions (e.g., before the formation of the LDD regions shown in FIG. 7 ).
- the NR agent will be ion implanted into the gate stack as well as into the regions of the substrate adjacent to the gate stack.
- the lateral distance of the substrate adjacent to the gate stack that is ion implanted may be appropriate controlled through masking techniques. It is possible, in an embodiment of the invention, that only the gate electrode, and not the neighboring substrate, is ion implanted with the noise-reducing agent.
- the noise-reducing agent may be ion implanted into the structure shown in FIG. 7 , after the formation of the LDD regions 62 , 66 and before the formation of the dielectric sidewall spacers 72 , 76 shown in FIG. 8 .
- the noise-reducing agent may be ion implanted into the structure shown in FIG. 8 , after the formation of the sidewall spacers 72 , 76 but before the formation of the source/drain regions 82 , 86 shown in FIG. 9 . Also, referring to FIG.
- the dielectric sidewall spacer may be formed by forming first sidewall spacers on the sidewalls of the gate stack and then forming second sidewall spacers on the sidewalls of the first sidewall spacers.
- the NR agent be ion implanted after the formation of the first sidewall spacers but before the formation of the second sidewall spacers.
- the NR agent be ion implanted at any time after the formation of the gate stack.
- one or more regions of the substrate may also be ion implanted with the noise-reducing (i.e., NR) agent.
- at least a portion of the LLD regions of the substrate may be ion implanted with the NR agent.
- at least a portion of the source/drain regions may be ion implanted with the NR agent.
- the noise-reducing agent into one or more regions of the substrate (which may or may not include at least a portion of the source/drain regions of the substrate) without also ion implanting the NR agent into the gate electrode.
- the NR agent would enter the gate dielectric from the one or more NR agent implanted regions of the substrate.
- the annealing process used for annealing the source/drain regions may be the same annealing process used for diffusing the NR agent into the gate dielectric from the gate electrode and/or the source/drain regions.
- FIG. 10 shows the formation of an n-channel transistor having p-type well 30 and n-type source/drain regions 82 , 86 .
- a p-channel transistor could have been easily formed by replacing p-type well 30 with an n-type well and by replacing n-type source/drain regions with p-type source/drain regions.
- the methods are applicable for forming planar field effect (FET) transistors (e.g., MOSFET) as well as multi-gate field effect transistors (e.g. mugFET).
- the multi-gate transistor may be a finFET. In a finFET, the channel regions, source region and drain region may be located in a raised semiconductor fin.
- the ion implantation process for the noise-reducing agent is separate and distinct from the ion implantation process for making the source/drains regions of the transistor.
- the ion implantation process for the noise-reducing agent is a distinct and separate process from this LDD implant process.
- the processing steps for doping the LLD regions as well as the processing steps for doping the source/drain regions are distinct from the processing steps for introducing the noise-reducing agent (either into the gate electrode or into the source/drain regions).
- one or more n-channel and/or p-channel transistors may be made using the techniques described herein.
- the transistors may be part of a much larger integrated circuit.
- the integrated circuit may, for example, be logic device, a memory device or a logic device embedded with a memory device.
- the integrated circuit may include many transistors.
- when forming an integrated circuit it is possible that only a portion of the transistors of the integrated circuit incorporate the noise-reducing agent.
- the n-channel transistors include the noise-reducing agent while the p-channel transistors do not.
- the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 30% (when compared with the same transistor without the noise-reducing agent). In one or more embodiments of the invention the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 40%. In one or more embodiments of the invention the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 50%.
Abstract
Description
- Generally, the present invention relates to transistors and methods of making transistors. In particular, the present invention relates to low noise transistors and methods for making low noise transistors.
- Low frequency, or 1/f noise (also referred to as flicker noise), is a dominant noise source in field-effect transistors (such as MOSFET devices). While not wishing to be bound by theory, the 1/f noise may be caused by carriers, such as electrons or holes, being transiently trapped in the gate dielectric and/or the interface between the gate dielectric and the channel of the transistor. The random translocation of carriers into traps or defect centers, such as silicon dangling bonds, into the gate dielectric and back into the channel, may cause the current through the transistor to fluctuate, which manifests as 1/f noise.
- The push toward smaller and faster semiconductor devices has increased the need to reduce 1/f noise. The effect of 1/f noise may be partially reduced by using transistors having large device areas in the initial stages so that 1/f noise does not get amplified to the same extent as the signal in subsequent stages of an amplification circuit. This approach, however, may not prevent 1/f noise from being introduced at later amplification stages in the circuit where smaller transistors are used. Moreover, the dimensions to which such devices can be scaled down may be limited by the necessity for one or more large early stage transistors. Hence, there is a need for new approaches to reducing 1/f noise.
- An embodiment of the invention is a field effect transistor, comprising: a semiconductor material, the semiconductor material including a source region, a drain region and a channel region between the source and drain regions; a gate stack formed over the channel region, the gate stack including a gate dielectric formed over the semiconductor material and a gate electrode form over the gate dielectric; and a noise-reducing agent disposed in the gate electrode, the gate dielectric, the source region and the drain region, the noise-reducing reducing the 1/f noise of the transistor.
- Another embodiment of the invention is a method of forming a field effect transistor, comprising: forming a gate stack over a semiconductor material, the gate stack including a gate dielectric formed over the semiconductor material and a gate electrode formed over the gate dielectric; introducing a noise-reducing agent into the gate electrode, the noise reducing agent reducing the 1/f noise of the transistor; and moving at least a portion of the agent from the gate electrode to the gate dielectric.
- Another embodiment of the invention is a method of forming a field effect transistor, comprising: forming a gate stack over a substrate, the gate stack including a gate electrode and a gate dielectric, the gate dielectric being between the gate electrode and the substrate; introducing a noise-reducing agent into the gate electrode and into the substrate, the noise reducing agent reducing the 1/f noise of the transistor; and moving at least a portion of the agent from the gate electrode and from the substrate into the gate dielectric.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
-
FIG. 1 shows an embodiment of a substrate of an embodiment of a partially completed transistor structure of the present invention; -
FIG. 2 shows the incorporation of isolation regions into the substrate fromFIG. 1 ; -
FIG. 3 shows the incorporation of a p-well into the structure fromFIG. 2 ; -
FIG. 4 shows the formation of a gate dielectric material; -
FIG. 5 shows the formation of a gate electrode material; -
FIG. 6 shows the formation of a gate stack; -
FIG. 7 shows the formation of the LDD regions in the structure fromFIG. 6 ; -
FIG. 8 shows the formation of dielectric sidewall spacers on the sidewalls of the gate stack fromFIG. 7 ; -
FIG. 9 shows the formation of the source/drain regions in the structure fromFIG. 8 ; and -
FIG. 10 shows the ion-implantation of a material that includes a noise-reducing agent into the gate electrode and into the source/drain regions of the structure fromFIG. 9 . - The following detailed description refers to the accompanying drawings that show, by way of illustration, specific details and embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.
- Referring to
FIG. 1 , asubstrate 10 is provided. The substrate may be a silicon substrate or other suitable substrate. The substrate may be a silicon-on-insulator (SOI) substrate. The SOI substrate may, for example, be formed by a SIMOX process. The substrate may be a silicon-on-sapphire (SOS) substrate. Referring toFIG. 2 ,isolation regions 20 are defined in the substrate. In the embodiment shown, theisolation regions 20 are shown as trenches etched into thesubstrate 10 that have been filled with an insulating material, such as SiO2 or other suitable insulating material, to insulate one transistor cell from adjacent transistor cells. In the embodiment shown, theisolation regions 20 are formed using a shallow trench isolation (STI) process. However, in other embodiments of the invention, isolation regions may be formed otherwise, such as by a LOCOS process. - Referring to
FIG. 3 , a p-type well 30 is formed in thesubstrate 10. The p-type well may be formed by doping the substrate with a p-type dopant. An example of a p-type dopant is boron. - Referring to
FIG. 4 , after the formation of p-type well 30, a gatedielectric material 42 is formed over thesubstrate 10. The gatedielectric material 42 may include an oxide. An example of an oxide is silicon dioxide (SiO2). In an embodiment of the invention, the gatedielectric material 42 may be an oxide (such as silicon dioxide) that is formed by a growth process. Another example of an oxide is tantalum oxide. The gatedielectric material 42 may include a nitride. An example of a nitride is silicon nitride. The gatedielectric material 42 may include a nitrided oxide. The gate dielectric material may include an oxynitride. Thedielectric material 42 may include SiON. The gatedielectric material 42 may include SiOxNy. The gatedielectric material 42 may include a high-k dielectric. As one example, the high-k dielectric may have a dielectric constant greater than that of silicon dioxide. In another example, the high-k dielectric may have a dielectric constant greater than about 3.9. The gatedielectric material 42 may be formed of a composite of two or more materials. In an embodiment of the invention, the gatedielectric material 42 may have a thickness between about 3 nm to about 6 nm. - Referring to
FIG. 5 , agate electrode material 46 is then formed over the gatedielectric material 42. Thegate electrode material 46 may include a polysilicon material. Thegate electrode material 46 may include a conductive material. Thegate electrode material 46 may include a metallic material such as a pure metal or a metal alloy. Thegate electrode material 46 may be formed as a composite of two or more materials. In one or more embodiments of the invention, thegate electrode material 46 may have a thickness of about 100 nm to about 200 nm. - The
gate electrode material 46 and thegate dielectric material 42 are then masked and etched to form thegate stack 50 that is shown inFIG. 6 .Gate stack 50 includes agate dielectric 52 which is formed of thegate dielectric material 42 ofFIG. 5 . Thegate stack 50 further includes agate electrode 56 which is formed of thegate electrode material 46 ofFIG. 5 . - The
gate dielectric 52 is formed of the gate dielectric material. It is noted that the gate dielectric may be formed as a composite of two or more different materials. Likewise, the gate dielectric may be formed as a stack of two or more different material layers. - The gate electrode is formed of the gate electrode material. It is noted that the gate electrode may be formed as a composite of two or more different materials. Likewise, the gate electrode may be formed as a stack of two or more different material layers. As an example, the gate electrode may include a metal layer disposed over the top of a polysilicon layer. Alternately, the gate electrode may include a silicide layer disposed over the top of a polysilicon layer. An example of a silicide layer is tungsten silicide.
- In addition, the
gate stack 50 may include additional layers besides thegate dielectric 52 and thegate electrode 56. For example, it is possible that the gate stack includes an additional pre-gate layer between thegate dielectric 52 and thesubstrate 10. Likewise, it is also possible that thegate stack 50 may include a buffer layer between the gate dielectric and the gate electrode. - After the formation of the
gate stack 50, the structure shown inFIG. 6 is appropriately doped with an n-type lightly doped drain implant (LDD) to form the lightly (n−) dopedLDD regions FIG. 7 . - As shown in
FIG. 8 ,dielectric sidewall spacers gate stack 50. The dielectric sidewall spacers may be formed by the deposition of a dielectric material on the top and sidewall surfaces of the structure shown inFIG. 7 followed by an anisotropic etch of the dielectric material. The dielectric sidewall spacers may be formed of a nitride, an oxide (such as TEOS oxide) or a combination of an oxide and a nitride. The dielectric sidewall spacers may be formed by first forming a first spacer (such as a nitride spacer) on the sidewalls of thegate stack 50 and then forming a second spacer (such as a TEOS spacer) on the sidewalls of the first spacer. - Referring to
FIG. 9 , after the formation of thedielectric sidewall spacers FIG. 8 is then doped again with an n-type dopant to form the more heavily doped n+ source/drain regions - Referring to
FIG. 10 , after the formation of the source/drain regions 82, 86 (also referred to herein as a source/drain pair) a noise-reducing agent is then introduced into the structure fromFIG. 9 . Generally, a noise-reducing agent (also referred to herein as an NR agent) may be any material that reduces the 1/f noise of the transistor. As noted above, while not wishing to be bound by theory, the 1/f noise may be caused by carriers, such as electrons or holes, being transiently trapped in the gate dielectric and/or the interface between the gate dielectric and the channel of the transistor. The random translocation of carriers into traps or defect centers, such as silicon dangling bonds, into the gate dielectric and back into the channel, may cause the current through the transistor to fluctuate, which manifests as 1/f noise. Hence, in one or more embodiments of the invention, the NR agent may be any material effective to reduce the number of such traps in the transistor. - In one or more embodiments of the invention, the NR agent may include be one or more halogen elements. In one or more embodiments of the invention, the noise-reducing agent may include one or more of the elements selected from the group consisting of fluorine, chlorine, bromine, iodine, and astatine. In one or more embodiments of the invention, the NR agent may include the element fluorine. In one or more embodiments of the invention, the noise-reducing agent may include deuterium. In one or more embodiments of the invention the noise-reducing agent may include hydrogen.
- In one or more embodiments of the invention, the noise-reducing agent may be a halogen element. In one or more embodiments of the invention, the noise-reducing agent may be one or more of the elements selected from the group consisting of fluorine, chlorine, bromine, iodine, and astatine. In one or more embodiments of the invention, the NR agent may be the element fluorine. In one or more embodiments of the invention, the noise-reducing agent may be deuterium. In one or more embodiments of the invention the noise-reducing agent may be hydrogen.
- In one or more embodiments of the invention, the noise-reducing agent may be in the form of atoms (for example, atoms of fluorine, atoms of chlorine, atoms of bromine, atoms of iodine and/or atoms of astatine). The atoms may be in the form of ions. In one or more embodiments of the invention, the noise-reducing agent may be in the form of molecules (for example, molecules that include the element fluorine, molecules that include the element chlorine, molecules that include the element bromine, molecules that include the element iodine and/or molecules that include the element astatine). The molecules may be in the form of ions.
- In the embodiment shown in
FIG. 10 , the NR agent is introduced into thegate electrode 56. The NR agent is also introduced into the source and drainregions species 90 inFIG. 10 . A photoresist mask may be used to protect those areas of the structure that are not implanted with the NR agent. - In an embodiment of the invention, the NR agent (i.e. the noise-reducing agent) is ion implanted into the gate electrode of the electrode stack but essentially none of the NR agent is ion implanted into the gate dielectric. In another embodiment of the invention, the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 10%. In another embodiment of the invention, the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 5%. In another embodiment of the invention, the ratio of NR agent ion implanted into the gate dielectric to that that ion implanted in the entire gate stack is less than 1%. Since essentially none or very little of the noise-reducing agent is ion implanted into the gate dielectric it may thus possible that the gate dielectric suffers little or no damage from the noise-reduction process described herein.
- In an embodiment of the invention, an ion implantation energy is used so that the NR agent is ion implanted into the gate electrode of the electrode stack but essentially none of the NR agent is introduced into the gate dielectric. In one embodiment of the invention, the ion implantation energy may be about 10 keV or greater. In another embodiment of the invention, the ion implantation energy may be about 10 keV and to about 20 keV. In another embodiment of the invention, the ion implantation may be about 10 keV to about 15 keV. In another embodiment of the invention, the ion implantation is less than or equal to about 15 keV. As an example, in an embodiment of the invention, the ion implantation energy may be about 15 Kev.
- In one embodiment of the invention, the dose of the ion implanted species that includes the noise-reducing agent may be greater than about 1E15 ions/cm2. In another embodiment of the invention, the dose of the ion implanted species may be between about 1E15 ions/cm2 and about 2E16 ions/cm2. In an embodiment of the invention, the dose of the ion implanted species may be greater than or equal about 5E15 ions/cm2. In an embodiment of the invention, the dose of the ion implanted species that includes the noise-reducing agent may be greater than or equal to about 1E16 ions/cm2. As an example, in one embodiment of the invention, the dose of the ion implanted species may be about 5E15 ions/cm2.
- In one or more embodiments of the invention, the noise-reducing agent may be ion implanted into the gate electrode and/or into the source/drain regions of the substrate by ion implanting one or more ionic species that include the noise-reducing agent. The ionic species may include ions of atoms of the noise-reducing agent. Likewise, the ionic species may include ions of molecules that include the noise-reducing agents. For example, if the noise-reducing agent is fluorine, then the fluorine may be ion implanted by the ion implantation of a fluorine-containing ion. The fluorine-containing ion may, for example, be an ion of an atom of fluorine (such as F+). The fluorine-containing ion may, for example, be an ion of a molecule that includes fluorine (such as a silicon difluoride ion or a silicon trifluoride ion). As examples, other molecules that may be ion implanted include ions of boron difluoride (BF2), boron trifluoride (BF3), PF3, PF5, AsF3, AsF5, SbF3, SbF5, XeF2, xenon hexafluoride (XeF6), SiF and ClF5. Likewise, the chorine may be ion implanted into the gate electrode and/or into the source/drain regions of the substrate by ion implantation of ions of atoms of chlorine (such as Cl+). The chlorine may be ion implanted by ion implantation of ions of molecules of chlorine (such as ClF5, BCl3, and SiCl4).
- As an example, the noise-reducing agent may be fluorine. In this case, the fluorine may be introduced into the gate electrode and/or into the source/drain regions of the substrate by ion implanting F+ ions. Also, the fluorine may be introduced by ion implanting with ions of boron difluoride and/or boron trifluoride,
- In the embodiment shown in
FIG. 10 , the noise-reducing agent is ion implanted into the source/drain region LDD regions dielectric sidewall spacers - As a next step in the process, the structure shown in
FIG. 10 (having been ion implanted with the noise-reducing agent) is subjected to an annealing process. Preferably, the annealing process is effective to cause at least a portion of the NR agent that is in the gate electrode and/or at least a portion of the NR agent that is in the source/drain regions of the substrate to diffuse into the gate dielectric. More preferably, the annealing process is effective to cause at least a portion of the NR agent that is in gate electrode as well as at least a portion of the NR agent that is in the source/drain regions to diffuse into the gate dielectric. - The anneal process may, for example, be a rapid thermal anneal process. In an embodiment of the invention, the anneal process may heat the structure to a temperature greater than about 700° C. In an embodiment of the invention, the anneal process may heat the structure to a temperature greater than about 800° C. In an embodiment of the invention, the anneal process may heat the structure to a temperature greater than about 900° C. In an embodiment of the invention, the anneal process may heat the structure to a temperature between about 700° C. and about 1200° C. In an embodiment of the invention, the anneal process may heat the structure to a temperature between about 800° C. and about 1100° C. In another embodiment of the invention, the anneal process may heat the structure to a temperature between about 900° C. and about 1000° C. As an example, the anneal process may heat the structure to a temperature of about 990° C.
- In an embodiment of the invention, the anneal process may heat the structure for about 10 seconds or less. In an embodiment of the invention, the anneal process may heat the structure for about 3 to about 7 seconds. In an embodiment of the invention, the anneal process may heat the structure for about 4 to about 6 seconds. As an example, the anneal process may heat the structure for about 5 seconds.
- Hence, the NR agent is introduced into the gate dielectric without being placed there through an ion-implantation process. Hence, while not wishing to be bound by theory, it may thus be possible to introduce the noise-reducing agent into the gate dielectric without damaging the gate dielectric through an ion implantation process.
- The same anneal process for diffusing the NR agent from the gate electrode to the gate dielectric may be the same anneal process used anneal the source and drain regions. Hence, there may be no need for a separate annealing step. However, in another embodiment of the invention, the anneal process used for diffusing the noise-reducing agent from the gate electrode to the gate dielectric may be a separate anneal process from that used to anneal the source and drain regions.
- More generally, in one or more embodiments of the invention, the noise-reducing agent may be ion implanted into the transistor structure at any time after the formation of the gate stack. In another embodiment of the invention, the noise-reducing agent (i.e., the NR agent) may be ion implanted into the structure shown in
FIG. 6 , after the formation of the gate stack but before the formation of the lightly doped source/drain regions (e.g., before the formation of the LDD regions shown inFIG. 7 ). Hence, in this case the NR agent will be ion implanted into the gate stack as well as into the regions of the substrate adjacent to the gate stack. The lateral distance of the substrate adjacent to the gate stack that is ion implanted may be appropriate controlled through masking techniques. It is possible, in an embodiment of the invention, that only the gate electrode, and not the neighboring substrate, is ion implanted with the noise-reducing agent. - Also, in another embodiment of the invention, the noise-reducing agent may be ion implanted into the structure shown in
FIG. 7 , after the formation of theLDD regions dielectric sidewall spacers FIG. 8 . In another embodiment of the invention, the noise-reducing agent may be ion implanted into the structure shown inFIG. 8 , after the formation of thesidewall spacers drain regions FIG. 9 . Also, referring toFIG. 8 , is was discussed above that the dielectric sidewall spacer may be formed by forming first sidewall spacers on the sidewalls of the gate stack and then forming second sidewall spacers on the sidewalls of the first sidewall spacers. Hence, it is possible that the NR agent be ion implanted after the formation of the first sidewall spacers but before the formation of the second sidewall spacers. - Hence, in one or more embodiments of the invention, it is possible that the NR agent be ion implanted at any time after the formation of the gate stack. In one or more embodiments of the invention, it is possible that only the gate electrode is ion implanted without ion implanting the neighboring regions of the substrate. In one or more embodiments of the invention, one or more regions of the substrate may also be ion implanted with the noise-reducing (i.e., NR) agent. In one or more embodiments, at least a portion of the LLD regions of the substrate may be ion implanted with the NR agent. In one or more embodiments of the invention, at least a portion of the source/drain regions may be ion implanted with the NR agent.
- In yet another embodiment of the invention, it is possible to ion implant the noise-reducing agent into one or more regions of the substrate (which may or may not include at least a portion of the source/drain regions of the substrate) without also ion implanting the NR agent into the gate electrode. In this case, as a result of the anneal process, the NR agent would enter the gate dielectric from the one or more NR agent implanted regions of the substrate.
- Additionally, as described above, in an embodiment of the invention, the annealing process used for annealing the source/drain regions may be the same annealing process used for diffusing the NR agent into the gate dielectric from the gate electrode and/or the source/drain regions. In another embodiment of the invention, there may be one or more separate annealing steps used for diffusing the NR agent into the gate dielectric from the gate electrode and/or from other regions of the substrate (such as from the source/drain regions of the substrate).
- It is noted that the noise-reduction methods described herein are applicable to forming both n-channel and p-channel transistors.
FIG. 10 , shows the formation of an n-channel transistor having p-type well 30 and n-type source/drain regions - It is noted that, in one or more embodiments of the invention, the ion implantation process for the noise-reducing agent is separate and distinct from the ion implantation process for making the source/drains regions of the transistor. In one or more embodiments of the present invention, the ion implantation process for the noise-reducing agent is a distinct and separate process from this LDD implant process. Hence, in one or more embodiments of the invention, the processing steps for doping the LLD regions as well as the processing steps for doping the source/drain regions are distinct from the processing steps for introducing the noise-reducing agent (either into the gate electrode or into the source/drain regions).
- It is further noted, that one or more n-channel and/or p-channel transistors may be made using the techniques described herein. The transistors may be part of a much larger integrated circuit. The integrated circuit may, for example, be logic device, a memory device or a logic device embedded with a memory device. The integrated circuit may include many transistors. In one or more embodiments of the invention, when forming an integrated circuit, it is possible that only a portion of the transistors of the integrated circuit incorporate the noise-reducing agent. In one or more embodiments of the invention, it may be possible that the n-channel transistors include the noise-reducing agent while the p-channel transistors do not.
- It is further noted that in one or more embodiments of the invention, the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 30% (when compared with the same transistor without the noise-reducing agent). In one or more embodiments of the invention the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 40%. In one or more embodiments of the invention the noise-reducing agent may be effective to reduce the 1/f noise of the transistor by at least 50%.
- Although the invention has been described in terms of certain embodiments, it will be obvious to those skilled in the art that many alterations and modifications may be made without departing from the invention. Accordingly, it is intended that al such alterations and modifications be included within the spirit and scope of the invention.
Claims (28)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/699,202 US8076228B2 (en) | 2007-01-29 | 2007-01-29 | Low noise transistor and method of making same |
DE102008000141.4A DE102008000141B4 (en) | 2007-01-29 | 2008-01-23 | Method for producing a low-noise transistor |
TW097103023A TWI382536B (en) | 2007-01-29 | 2008-01-28 | Low noise transistor and method of making same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/699,202 US8076228B2 (en) | 2007-01-29 | 2007-01-29 | Low noise transistor and method of making same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080179695A1 true US20080179695A1 (en) | 2008-07-31 |
US8076228B2 US8076228B2 (en) | 2011-12-13 |
Family
ID=39587476
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/699,202 Active US8076228B2 (en) | 2007-01-29 | 2007-01-29 | Low noise transistor and method of making same |
Country Status (3)
Country | Link |
---|---|
US (1) | US8076228B2 (en) |
DE (1) | DE102008000141B4 (en) |
TW (1) | TWI382536B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090004806A1 (en) * | 2007-06-29 | 2009-01-01 | Infineon Technologies Ag | Noise reduction in semiconductor device using counter-doping |
US20110108916A1 (en) * | 2009-11-06 | 2011-05-12 | Infineon Technologies Ag | Semiconductor Devices and Methods |
WO2011140541A2 (en) * | 2010-05-07 | 2011-11-10 | The George Washington University | Method of 1/f noise level reduction and manipulation in semiconductor based devices |
JP2013093452A (en) * | 2011-10-26 | 2013-05-16 | Asahi Kasei Electronics Co Ltd | Semiconductor device and manufacturing method of the same |
US20140239347A1 (en) * | 2013-02-27 | 2014-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and Method for Defect Passivation To Reduce Junction Leakage For FinFET Device |
US10163657B1 (en) * | 2017-08-25 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8149046B2 (en) * | 2008-09-12 | 2012-04-03 | Intel Mobile Communications GmbH | Biasing for transistor-based apparatuses and methods |
US8828834B2 (en) | 2012-06-12 | 2014-09-09 | Globalfoundries Inc. | Methods of tailoring work function of semiconductor devices with high-k/metal layer gate structures by performing a fluorine implant process |
US9263270B2 (en) | 2013-06-06 | 2016-02-16 | Globalfoundries Inc. | Method of forming a semiconductor device structure employing fluorine doping and according semiconductor device structure |
US9455321B1 (en) * | 2015-05-06 | 2016-09-27 | United Microelectronics Corp. | Method for fabricating semiconductor device |
CN109119326B (en) | 2017-06-22 | 2022-04-19 | 联华电子股份有限公司 | Semiconductor structure and manufacturing method thereof |
US11676961B2 (en) | 2020-11-01 | 2023-06-13 | Texas Instruments Incorporated | Semiconductor device with low noise transistor and low temperature coefficient resistor |
EP4340038A1 (en) | 2022-09-15 | 2024-03-20 | Infineon Technologies AG | Transistor device |
Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4748131A (en) * | 1987-02-06 | 1988-05-31 | The Aerospace Corporation | Method for increasing radiation hardness of MOS gate oxides |
US5321283A (en) * | 1991-07-30 | 1994-06-14 | Microwave Technology, Inc. | High frequency JFET |
US5382533A (en) * | 1993-06-18 | 1995-01-17 | Micron Semiconductor, Inc. | Method of manufacturing small geometry MOS field-effect transistors having improved barrier layer to hot electron injection |
US5515902A (en) * | 1994-11-04 | 1996-05-14 | Hoffman; Robert E. | Reinforced shutter panel |
US5571734A (en) * | 1994-10-03 | 1996-11-05 | Motorola, Inc. | Method for forming a fluorinated nitrogen containing dielectric |
US5714788A (en) * | 1995-12-27 | 1998-02-03 | Chartered Semiconductor Manufacturing, Pte Ltd. | Dual ion implantation process for gate oxide improvement |
US5767558A (en) * | 1996-05-10 | 1998-06-16 | Integrated Device Technology, Inc. | Structures for preventing gate oxide degradation |
US6069062A (en) * | 1997-09-16 | 2000-05-30 | Varian Semiconductor Equipment Associates, Inc. | Methods for forming shallow junctions in semiconductor wafers |
US6191463B1 (en) * | 1997-07-15 | 2001-02-20 | Kabushiki Kaisha Toshiba | Apparatus and method of improving an insulating film on a semiconductor device |
US6313020B1 (en) * | 1999-10-04 | 2001-11-06 | Samsung Electronics Co., Ltd. | Semiconductor device and method for fabricating the same |
US6436783B1 (en) * | 1999-09-17 | 2002-08-20 | Nec Corporation | Method of forming MOS transistor |
US20020125479A1 (en) * | 1996-12-09 | 2002-09-12 | Gunther Lippert | MOSFET and method of its fabrication |
US20030214767A1 (en) * | 2002-05-20 | 2003-11-20 | International Business Machines Corporation | Method and apparatus for providing ESD protection and/or noise reduction in an integrated circuit |
US20040031970A1 (en) * | 2002-08-13 | 2004-02-19 | Srinivasan Chakravarthi | Process for retarding lateral diffusion of phosphorous |
US6713360B2 (en) * | 2001-12-28 | 2004-03-30 | Texas Instruments Incorporated | System for reducing segregation and diffusion of halo implants into highly doped regions |
US20040102013A1 (en) * | 2002-11-27 | 2004-05-27 | Jack Hwang | Codoping of source drains using carbon or fluorine ion implants to improve polysilicon depletion |
US20040173843A1 (en) * | 2003-03-04 | 2004-09-09 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and fabrication method therefor |
US20040188774A1 (en) * | 2003-03-31 | 2004-09-30 | Sanyo Electric Co., Ltd. | Semiconductor device and method of fabricating semiconductor device |
US6847089B2 (en) * | 2003-04-03 | 2005-01-25 | Texas Instruments Incorporated | Gate edge diode leakage reduction |
US20050208764A1 (en) * | 2004-03-17 | 2005-09-22 | Jiong-Ping Lu | Integrated circuit metal silicide method |
US7018880B2 (en) * | 2003-12-22 | 2006-03-28 | Texas Instruments Incorporated | Method for manufacturing a MOS transistor having reduced 1/f noise |
US20080014698A1 (en) * | 2006-07-14 | 2008-01-17 | Kirk Prall | Method of forming memory devices by performing halogen ion implantation and diffusion processes |
US7371648B2 (en) * | 2006-09-01 | 2008-05-13 | Texas Instruments Incorporated | Method for manufacturing a transistor device having an improved breakdown voltage and a method for manufacturing an integrated circuit using the same |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5514902A (en) | 1993-09-16 | 1996-05-07 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having MOS transistor |
JPH08316465A (en) | 1995-05-12 | 1996-11-29 | Matsushita Electron Corp | Semiconductor device and manufacture thereof |
-
2007
- 2007-01-29 US US11/699,202 patent/US8076228B2/en active Active
-
2008
- 2008-01-23 DE DE102008000141.4A patent/DE102008000141B4/en active Active
- 2008-01-28 TW TW097103023A patent/TWI382536B/en active
Patent Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4748131A (en) * | 1987-02-06 | 1988-05-31 | The Aerospace Corporation | Method for increasing radiation hardness of MOS gate oxides |
US5321283A (en) * | 1991-07-30 | 1994-06-14 | Microwave Technology, Inc. | High frequency JFET |
US5382533A (en) * | 1993-06-18 | 1995-01-17 | Micron Semiconductor, Inc. | Method of manufacturing small geometry MOS field-effect transistors having improved barrier layer to hot electron injection |
US5571734A (en) * | 1994-10-03 | 1996-11-05 | Motorola, Inc. | Method for forming a fluorinated nitrogen containing dielectric |
US5515902A (en) * | 1994-11-04 | 1996-05-14 | Hoffman; Robert E. | Reinforced shutter panel |
US5714788A (en) * | 1995-12-27 | 1998-02-03 | Chartered Semiconductor Manufacturing, Pte Ltd. | Dual ion implantation process for gate oxide improvement |
US5767558A (en) * | 1996-05-10 | 1998-06-16 | Integrated Device Technology, Inc. | Structures for preventing gate oxide degradation |
US20020125479A1 (en) * | 1996-12-09 | 2002-09-12 | Gunther Lippert | MOSFET and method of its fabrication |
US6191463B1 (en) * | 1997-07-15 | 2001-02-20 | Kabushiki Kaisha Toshiba | Apparatus and method of improving an insulating film on a semiconductor device |
US6069062A (en) * | 1997-09-16 | 2000-05-30 | Varian Semiconductor Equipment Associates, Inc. | Methods for forming shallow junctions in semiconductor wafers |
US6436783B1 (en) * | 1999-09-17 | 2002-08-20 | Nec Corporation | Method of forming MOS transistor |
US6313020B1 (en) * | 1999-10-04 | 2001-11-06 | Samsung Electronics Co., Ltd. | Semiconductor device and method for fabricating the same |
US6713360B2 (en) * | 2001-12-28 | 2004-03-30 | Texas Instruments Incorporated | System for reducing segregation and diffusion of halo implants into highly doped regions |
US20030214767A1 (en) * | 2002-05-20 | 2003-11-20 | International Business Machines Corporation | Method and apparatus for providing ESD protection and/or noise reduction in an integrated circuit |
US20040031970A1 (en) * | 2002-08-13 | 2004-02-19 | Srinivasan Chakravarthi | Process for retarding lateral diffusion of phosphorous |
US20040102013A1 (en) * | 2002-11-27 | 2004-05-27 | Jack Hwang | Codoping of source drains using carbon or fluorine ion implants to improve polysilicon depletion |
US20040173843A1 (en) * | 2003-03-04 | 2004-09-09 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and fabrication method therefor |
US20040188774A1 (en) * | 2003-03-31 | 2004-09-30 | Sanyo Electric Co., Ltd. | Semiconductor device and method of fabricating semiconductor device |
US6847089B2 (en) * | 2003-04-03 | 2005-01-25 | Texas Instruments Incorporated | Gate edge diode leakage reduction |
US7018880B2 (en) * | 2003-12-22 | 2006-03-28 | Texas Instruments Incorporated | Method for manufacturing a MOS transistor having reduced 1/f noise |
US20050208764A1 (en) * | 2004-03-17 | 2005-09-22 | Jiong-Ping Lu | Integrated circuit metal silicide method |
US20080014698A1 (en) * | 2006-07-14 | 2008-01-17 | Kirk Prall | Method of forming memory devices by performing halogen ion implantation and diffusion processes |
US7371648B2 (en) * | 2006-09-01 | 2008-05-13 | Texas Instruments Incorporated | Method for manufacturing a transistor device having an improved breakdown voltage and a method for manufacturing an integrated circuit using the same |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7947562B2 (en) | 2007-06-29 | 2011-05-24 | Infineon Technologies Ag | Noise reduction in semiconductor device using counter-doping |
US7651920B2 (en) * | 2007-06-29 | 2010-01-26 | Infineon Technologies Ag | Noise reduction in semiconductor device using counter-doping |
US20090004806A1 (en) * | 2007-06-29 | 2009-01-01 | Infineon Technologies Ag | Noise reduction in semiconductor device using counter-doping |
DE102010037889B4 (en) * | 2009-11-06 | 2017-07-27 | Infineon Technologies Ag | LDMOS devices and methods for forming a trench isolation region in an LDMOS device |
US20110108916A1 (en) * | 2009-11-06 | 2011-05-12 | Infineon Technologies Ag | Semiconductor Devices and Methods |
US9171726B2 (en) * | 2009-11-06 | 2015-10-27 | Infineon Technologies Ag | Low noise semiconductor devices |
US9583595B2 (en) | 2009-11-06 | 2017-02-28 | Infineon Technologies Ag | Methods of forming low noise semiconductor devices |
WO2011140541A2 (en) * | 2010-05-07 | 2011-11-10 | The George Washington University | Method of 1/f noise level reduction and manipulation in semiconductor based devices |
WO2011140541A3 (en) * | 2010-05-07 | 2012-03-15 | The George Washington University | Method of 1/f noise level reduction and manipulation in semiconductor based devices |
JP2013093452A (en) * | 2011-10-26 | 2013-05-16 | Asahi Kasei Electronics Co Ltd | Semiconductor device and manufacturing method of the same |
US20160056270A1 (en) * | 2013-02-27 | 2016-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for defect passivation to reduce junction leakage for finfet device |
US9184233B2 (en) * | 2013-02-27 | 2015-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for defect passivation to reduce junction leakage for finFET device |
US20140239347A1 (en) * | 2013-02-27 | 2014-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and Method for Defect Passivation To Reduce Junction Leakage For FinFET Device |
US9806176B2 (en) * | 2013-02-27 | 2017-10-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for defect passivation to reduce junction leakage for finfet device |
US10163657B1 (en) * | 2017-08-25 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US20190088498A1 (en) * | 2017-08-25 | 2019-03-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device and Method of Manufacture |
US10741412B2 (en) * | 2017-08-25 | 2020-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate structure of semiconductor device |
US11361977B2 (en) * | 2017-08-25 | 2022-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate structure of semiconductor device and method of manufacture |
Also Published As
Publication number | Publication date |
---|---|
US8076228B2 (en) | 2011-12-13 |
DE102008000141B4 (en) | 2014-02-20 |
DE102008000141A1 (en) | 2008-08-07 |
TWI382536B (en) | 2013-01-11 |
TW200837951A (en) | 2008-09-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8076228B2 (en) | Low noise transistor and method of making same | |
US10079279B2 (en) | FET with local isolation layers on S/D trench sidewalls | |
EP0978141A1 (en) | Method of making nmos and pmos devices with reduced masking steps | |
US5903029A (en) | Insulated-gate field-effect transistor and method for producing the same | |
US6709939B2 (en) | Method for fabricating semiconductor device | |
US5923982A (en) | Method of making asymmetrical transistor with lightly and heavily doped drain regions and ultra-heavily doped source region using two source/drain implant steps | |
JP2003188373A (en) | Semiconductor device and method of manufacturing the same | |
US6391728B1 (en) | Method of forming a highly localized halo profile to prevent punch-through | |
US6051459A (en) | Method of making N-channel and P-channel IGFETs using selective doping and activation for the N-channel gate | |
US7534674B2 (en) | Method of making a semiconductor device with a stressor | |
US6261912B1 (en) | Method of fabricating a transistor | |
JP3123465B2 (en) | Method for manufacturing MIS transistor | |
US10418461B2 (en) | Semiconductor structure with barrier layers | |
US20070105295A1 (en) | Method for forming lightly-doped-drain metal-oxide-semiconductor (LDD MOS) device | |
US20080160710A1 (en) | Method of fabricating mosfet device | |
US10553701B2 (en) | Semiconductor device with improved narrow width effect and method of making thereof | |
US7105414B2 (en) | Method of manufacturing MOS transistor | |
US6987038B2 (en) | Method for fabricating MOS field effect transistor | |
US7056814B2 (en) | Methods of manufacturing a MOS transistor | |
US7160783B2 (en) | MOS transistor and method of manufacturing the same | |
US20090294872A1 (en) | Ge/Xe IMPLANTS TO REDUCE JUNCTION CAPACITANCE AND LEAKAGE | |
KR20050108197A (en) | Method for forming nmos transistor | |
JPH06140590A (en) | Manufacture of semiconductor device | |
KR101231229B1 (en) | Method for manufacturing transistor in semiconductor device | |
KR100511098B1 (en) | Method for improving inverse narrow width effect by using shallow trench isolation structure improvement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BERTHOLD, ADRIAN;BIANCO, MICHAEL;MAHNKOPF, REINHARD;REEL/FRAME:019188/0010 Effective date: 20070322 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |