US20080188047A1 - Electrostatic discharge protection device and method of fabricating the same - Google Patents
Electrostatic discharge protection device and method of fabricating the same Download PDFInfo
- Publication number
- US20080188047A1 US20080188047A1 US12/078,761 US7876108A US2008188047A1 US 20080188047 A1 US20080188047 A1 US 20080188047A1 US 7876108 A US7876108 A US 7876108A US 2008188047 A1 US2008188047 A1 US 2008188047A1
- Authority
- US
- United States
- Prior art keywords
- well
- region
- drain
- well region
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 14
- 239000000758 substrate Substances 0.000 claims abstract description 58
- 239000012535 impurity Substances 0.000 claims description 30
- 238000000034 method Methods 0.000 claims description 28
- 238000002955 isolation Methods 0.000 claims description 22
- 239000010410 layer Substances 0.000 description 69
- 239000011229 interlayer Substances 0.000 description 17
- 229910021332 silicide Inorganic materials 0.000 description 11
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 11
- 230000003071 parasitic effect Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 6
- 230000015556 catabolic process Effects 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 3
- 230000001960 triggered effect Effects 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0248—Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
- H01L27/0251—Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
- H01L27/0266—Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using field effect transistors as protective elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/0619—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
- H01L21/823425—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor device and a method of fabricating the same. More specifically, the present invention relates to an electrostatic discharge protection device and a method of fabricating the same.
- An integrated circuit (IC) including a MOS field effect transistor (MOSFET) may be easily damaged by an electrostatic discharge (ESD).
- An ESD may be delivered to an IC from an input/output (I/O) pin, a power pin, or a pad of another IC, and may attack a junction of a transistor, a dielectric and a unit device.
- An important role of an ESD protection circuit is to guide the ESD current from an easily attackable circuit to a low-impedance path.
- Such an ESD protection circuit may be connected between an I/O and power pins and an internal circuit in parallel, and functions to guide the ESD current to an external region by providing a current path at a low power during an ESD.
- a representative discharge protection circuit may be categorized into a silicon controlled rectifier (SCR) and an npn bipolar transistor.
- SCR silicon controlled rectifier
- An npn bipolar transistor discharges an ESD current to a node Vss by an operation of a parasitic npn bipolar transistor of a MOS transistor based on a snap-back phenomenon.
- Such an ESD protection circuit may use a gate grounded NMOS transistor (ggNMOS) for a structure of the npn bipolar transistor.
- FIG. 1 is a circuit diagram of a conventional ESD protection circuit using a ggNMOS transistor.
- FIG. 2 is a graph illustrating a voltage-current (V-I) characteristic of the ggNMOS transistor of FIG. 1 when an electrostatic current is discharged.
- V-I voltage-current
- an ESD protection circuit 5 is connected in parallel between a pad 1 and an internal circuit 3 .
- a drain of the ggNMOS transistor is electrically connected to a pad 1 .
- a gate, a source and a channel of the transistor are connected to a ground node Vss.
- a silicide blocking layer may be formed between the gate and the source/drain contact of the ggNMOS.
- a silicide blocking layer may be formed between the gate and the source/drain contact of the ggNMOS.
- such a structure requires that the silicide be separated at an area where the source/drain contact is connected to a gate. Further, such a structure has a disadvantage of increasing an area of the ESD circuit.
- FIG. 3 illustrates another conventional semiconductor device for an ESD protection device having an n+ drain surrounded by an n-diffusion layer without increasing a layout area.
- the ESD protection device is formed at a p-well 12 of a substrate 10 and includes NMOS transistors T 1 and T 2 connected in series sharing an n+ drain 20 .
- Each NMOS transistor T 1 and T 2 includes a gate electrode 14 .
- Sources 16 of each of the NMOS transistors T 1 and T 2 and a p+ guard ring 18 are connected to a node Vss.
- the n+ drain 20 is electrically connected to a pad 24 .
- the device includes an n ⁇ diffusion layer 22 surrounding the n+ drain 20 to overcome an increase of surface current density and a hot carrier issue.
- the n ⁇ diffusion layer 22 includes a space under the n+ drain 20 .
- the space under the n+ drain 20 has a relatively low breakdown voltage. Therefore, the substrate current is generated through the space when an ESD voltage is applied to the n+ drain 20 and discharged through parasitic npn bipolar transistors Q 1 and Q 2 in the NMOS transistor to the node Vss.
- This structure may improve ESD robustness because a current path is separated from a substrate surface and a transistor channel that are relatively weak.
- such a structure is formed through a complicated process because it requires an additional layer for forming the n ⁇ diffusion layer 22 having the space under the n+ drain 20 .
- the present invention is therefore directed to an electrostatic discharge protection device and a method of fabricating the same, which substantially overcome one or more of the problems due to the limitations and disadvantages of the related art.
- an electrostatic discharge protection device including a substrate, an n-well formed in the substrate, a p-well formed on the n-well, an NMOS transistor formed on the p-well, the NMOS transistor including a gate electrode, an n+ source and an n+ drain, and a grounded p+ well pick-up formed in the p-well, wherein the n-well is connected to the n+ drain of the NMOS transistor and the n+ source is grounded.
- the gate electrode may be grounded.
- the gate electrode may be electrically connected to the n+ drain.
- An impurity concentration of the n+ drain may be higher than that of the n+ source.
- the n-well may extend vertically under the n+ drain and may contact the n+ drain.
- the n-well may extend vertically to form a junction with the p-well and a junction of the n-well and the p-well may overlap the n+ drain.
- an electrostatic discharge protection device including a p-well region formed in a substrate, an NMOS transistor formed on the p-well region, the NMOS transistor including a gate electrode and an n+ source that are electrically connected to a ground terminal and an n+ drain electrically connected to a circuit terminal, a p+ well pick-up formed in the p-well region, electrically connected to the ground terminal, and an n-well formed under the p-well region, wherein the n-well extends vertically to contact the n+ drain of the NMOS transistor.
- the electrostatic discharge protection device may further include an interconnection connected to the ground terminal, wherein the n+ source, the gate electrode and the p+ well pick-up may be connected to the interconnection in parallel.
- an electrostatic discharge protection device connected to a circuit terminal and a ground terminal including a p-well region formed in a substrate, an NMOS transistor formed on the p-well region, the NMOS transistor including a gate electrode electrically connected to the circuit terminal, an n+ source electrically connected to the ground terminal and an n+ drain electrically connected to the circuit terminal, a p+ well pick-up formed in the p-well region to be electrically connected to the ground terminal, and an n-well formed under the p-well region, wherein the n-well extends vertically to contact the n+ drain of the NMOS transistor.
- the electrostatic discharge protection device may further include a first interconnection connected to the ground terminal, wherein the n+ source and the p+ well pick-up are connected to the first interconnection in parallel.
- the electrostatic discharge protection device may further include a second interconnection for connecting the circuit terminal and the n+ drain, wherein the gate electrode is an extended portion of the second interconnection.
- At least one of the above and other features and advantages of the present invention may be realized by providing a method of fabricating the electrostatic discharge protection device including forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction between the p-well region and the n-well region at a surface of the substrate, forming an n+ source and an n+ drain separated from each other by implanting impurities in the p-well region, wherein the n+ drain is formed to overlap the junction of the p-well region and the n-well region, forming a p+ well pick-up by implanting impurities in the p-well region, and forming an interconnection connected to each of the p+ well pick-up, the n+ source and the n+ drain, wherein the p+ well pick-up and the n+ source are connected to a ground terminal
- the method may further include forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick-up and the n+ drain are formed in the active region.
- the method may further include forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick up and the n+ drain are formed in the active region.
- An interconnection connected to the n+ drain may extend over a region between the n+ source and the n+ drain, such that an edge of the interconnection overlaps the n+ source.
- At least one of the above and other features and advantages of the present invention may be realized by providing a method of fabricating an electrostatic discharge protection device connected to a circuit terminal and a ground terminal including forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction of the p-well region and the n-well region at a surface of the substrate, forming a gate electrode on the p-well region, implanting impurities in the substrate at either side of the gate electrode to form an n+ source and an n+ drain, wherein the n+ drain is formed to overlap a junction between the p-well region and the n-well region, implanting impurities in the p-well region to form a p+ well pick-up, and forming an interconnection connecting each of the p+ well pick-up, the gate electrode, the n+ source and the n
- the method may further include forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, the gate electrode crosses over the p-well region in the active region, and wherein the active region at one side of the gate electrode includes the p-well region and the active region at the other side of the gate electrode includes the p-well region and the n-well region.
- the method may further include forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and wherein the gate electrode crosses over the p-well region in the active region, and the active region at one side of the gate electrode is the p-well region and the active region at the other side includes the p-well region and the n-well region.
- FIG. 1 is a circuit diagram of an ESD protection circuit using a ggNMOS transistor.
- FIG. 2 is a graph illustrating a voltage-current (V-I) characteristic of the ggNMOS transistor of FIG. 1 when an electrostatic current is discharged.
- FIG. 3 illustrates another conventional semiconductor device for an ESD protection device.
- FIG. 4A illustrates a cross-sectional view of an ESD protection device according to a first embodiment of the present invention.
- FIG. 4B is an equivalent circuit diagram of an ESD protection device according to the first embodiment of the present invention.
- FIG. 5A illustrates a cross-sectional view of an ESD protection device according to a second embodiment of the present invention.
- FIG. 5B is an equivalent circuit diagram of an ESD protection device according to the second embodiment of the present invention.
- FIGS. 6 through 8 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the first embodiment of the present invention.
- FIGS. 9 through 11 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the second embodiment of the present invention.
- FIG. 4A illustrates a cross-sectional view of an ESD protection device according to the first embodiment of the present invention.
- the ESD protection device includes an n-well 52 formed in a substrate 50 and a p-well 54 formed on the n-well 52 .
- the p-well 54 extends to a surface of the substrate 50 .
- the n-well 52 includes a portion that extends vertically along a sidewall of the p-well 54 to a surface of the substrate 50 .
- a device isolation layer 56 is formed in the substrate 50 to define an active region.
- the active region includes a region where the p-well 54 is formed (hereinafter, referred to as a ‘p-well region’) and a region where the n-well 52 is formed (hereinafter, referred to as an ‘n-well region’).
- a gate electrode 58 is formed on the active region.
- the gate electrode 58 crosses over the active region and, although not illustrated as doing so, may extend over the device isolation layer 56 .
- the gate electrode 58 divides the active region into a first portion of the active at one side of the gate electrode 58 that includes the p-well region and the n-well region and a second portion of the active region to the other side of the gate electrode 58 that includes the p-well region.
- An n+ source 64 and an n+ drain 62 are formed in the active regions to either side of the gate electrode 58 .
- the gate electrode 58 , the n+ source 64 and the n+ drain 62 compose an NMOS transistor.
- the n+ source 64 is formed in the p-well 54
- the n+ drain 62 is formed to overlap the p-well 54 and the n-well 52 .
- a source and a drain of the NMOS transistor are formed in the p-well or a p-substrate, but the n+ drain 62 of the NMOS transistor in the ESD protection device according to the present invention overlaps the p-well 54 and the n-well 52 and contacts the n-well 52 .
- An impurity concentration of the n+ drain 62 may be higher than that of the n+ source 64 due to an influence of the n-well 52 .
- a p+ well pick-up 66 doped with impurities is formed in the p-well region 54 .
- the p+ well pick-up 66 may be separated from the NMOS transistor by the device isolation layer 56 .
- the n+ drain 62 is connected to a circuit terminal 60 of the integrated circuit.
- the n+ source 64 and the p+ well pick-up 66 are connected to a ground terminal.
- the circuit terminal 60 may be an input/output (I/O) pin, a data pin or a power pin, and may be electrically connected to an internal circuit.
- the gate electrode 58 functions to separate the n+ source 64 from the n+ drain 62 to form a base of a parasitic npn bipolar transistor. However, the gate electrode 58 may be connected to a ground terminal to prevent the NMOS transistor from operating abnormally due to a voltage drop of the p-well 54 as a result of an ESD protection current.
- the NMOS transistor may adopt a gate electrode in a finger structure to discharge a large amount of current even though a representative singular gate electrode is illustrated in FIG. 4A .
- the n-well 52 vertically extends to connect to the n+ drain 62 .
- the p+ well pick-up 66 may be formed in the p-well 54 as a guard ring type that surrounds the ESD protection circuit.
- FIG. 4B is an equivalent circuit diagram of an ESD protection device according to the first embodiment of the present invention.
- the ESD protection device operates using a parallel circuit of a parasitic npn bipolar transistor in the NMOS transistor.
- the n+ source 64 , the n+ drain 62 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the first npn bipolar transistor Q 11 .
- the n+ source 64 , the n-well 52 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the second npn bipolar transistor Q 12 .
- the first and second npn bipolar transistors Q 11 and Q 12 are triggered.
- a voltage drop by the parasitic resistors R 1 and R 2 of the p-well 54 drives the first and second npn bipolar transistors Q 11 and Q 12 to instantly discharge the ESD current through a ground terminal.
- the ESD protection device discharges the ESD current by operation of a lateral npn bipolar transistor Q 11 and a vertical npn bipolar transistor Q 12 .
- the lateral npn bipolar transistor Q 11 includes the n+ source 64 , the n+ drain 62 and the p-well 54 .
- the vertical npn bipolar transistor Q 12 includes the n+ source 64 , the n-well 52 and the p-well 54 . Therefore, a discharge current is dispersed to lower a surface current of the substrate and suppress Joule heat generated from a surface of the substrate.
- the impurities of the n-well 52 may raise an impurity concentration of the n+ drain 62 . Therefore, a junction breakdown voltage between the n+ drain 62 and the p-well 54 can be reduced to provide a low trigger voltage for the bipolar transistor.
- an impurity concentration of the n+ drain 62 is highest at a portion where the p-well 54 , the n-well 52 and the n+ drain 62 contact one another. Therefore, this portion breaks down first to lower a current density of the surface at the region adjacent a gate.
- FIG. 5A illustrates a cross-sectional view of an ESD protection device according to the second embodiment of the present invention.
- the ESD protection device similarly includes an NMOS transistor having the n+ drain 62 connected to the n-well 52 .
- the n-well 52 and the p-well 54 are formed in the substrate 50 .
- the p-well 54 extends to a surface of the substrate 50 .
- a portion of the n-well 52 vertically extends along a sidewall of the p-well 54 to a surface of the substrate 50 .
- the device isolation layer 56 is formed in the substrate 50 to define an active region.
- the active region includes the p-well region and the n-well region.
- the gate electrode 58 is formed on the active region.
- the gate electrode 58 crosses over the active region and, although not illustrated as doing so, may extend to a surface of the device isolation layer 56 .
- the gate electrode 58 divides the active region into a first portion of the active at one side of the gate electrode 58 that includes the p-well region and the n-well region and a second portion of the active region to the other side of the gate electrode 58 that includes only the p-well region.
- the n+ source 64 and the n+ drain 62 are formed in the active regions to either side of the gate electrode 58 .
- the gate electrode 58 , the n+ source 64 and the n+ drain 62 compose an NMOS transistor.
- a dielectric layer (not shown in FIG. 5A ; 224 of FIG.
- a drain of the NMOS transistor in the ESD protection device includes a drain 62 overlapping the p-well 54 and the n-well 52 to contact the n-well 52 .
- the n+ drain 62 may have an impurity concentration higher than that of the n+ source 64 due to an influence of the n-well 52 .
- a p+ well pick-up 66 doped with impurities is formed in the p-well 54 .
- the p+ well pick-up 66 may be separated from the NMOS transistor by the device isolation layer 56 .
- the n+ drain 62 is connected to a circuit terminal 60 of the integrated circuit.
- the n+ source 64 and the p+ well pick-up 66 are connected to a ground terminal, and the gate electrode 58 and the n+ drain 62 are connected to the circuit terminal 60 .
- a threshold voltage of the NMOS transistor may be high to maintain the NMOS transistor of the ESD protection device at turn-off at a steady state. Therefore, the insulating layer is interposed between the gate electrode 58 and the active region.
- the gate electrode 58 may be an extended portion of an interconnection, which will be described below, connected to the n+ drain 62 .
- the interlayer dielectric layer may correspond to a gate insulation layer.
- the NMOS transistor may adopt a gate electrode in a finger structure to discharge a large amount of current.
- the n-well 52 vertically extends to connect to the n+ drain 62 .
- the p+ well pick-up 66 may be formed in the p-well 54 as a guard ring type surrounding the ESD protection circuit.
- FIG. 5B is an equivalent circuit diagram of the ESD protection device according to the second embodiment of the present invention.
- the ESD protection device operates using an NMOS transistor T 11 and parasitic npn bipolar transistors Q 21 and Q 22 in the NMOS transistor T 11 .
- the n+ source 64 , the n+ drain 62 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the first npn bipolar transistor Q 21 .
- the n+ source 64 , the n-well 52 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the second npn bipolar transistor Q 22 .
- the first and second npn bipolar transistors Q 21 and Q 22 are triggered.
- the first and second npn bipolar transistors Q 21 and Q 22 are driven by a voltage drop due to parasitic resistances R 21 and R 22 of the p-well 54 , such that an ESD current is instantly discharged to a ground terminal.
- the ESD protection device discharges ESD current by operation of a lateral npn bipolar transistor Q 21 , a vertical npn bipolar transistor Q 22 and the NMOS transistor T 11 .
- the lateral npn bipolar transistor Q 21 includes the n+ source 64 , the n+ drain 62 and the p-well 54 .
- the vertical npn bipolar transistor Q 22 includes the n+ source 64 , the n-well 52 and the p-well 54 . That is, the transistors are triggered at the lowest one of a junction breakdown voltage between the n+ drain 62 and the p-well 54 , a junction breakdown voltage between the n-well 52 and the p-well 54 , and a threshold voltage of the NMOS transistor T 11 , thereby instantly discharging the ESD current.
- FIGS. 6 through 8 illustrate cross-sectional views of stages in a method of forming the ESD protection device according to the first embodiment of the present invention.
- a deep n-well 102 is formed by implanting impurities in a substrate 100 .
- a vertical n-well 104 is formed by implanting impurities in the substrate 100 .
- the deep n-well 102 is separated a predetermined distance apart from a surface of the substrate.
- the vertical n-well 104 is connected to the deep n-well 102 and extends vertically to the surface of the substrate 100 .
- a CMOS integrated circuit may have various well structures.
- the integrated circuit may include a p-well where an NMOS transistor is formed, an n-well where a PMOS transistor is formed and a pocket p-well for a well biasing and a well isolation, etc. Therefore, the deep n-well 102 and the vertical n-well 104 may be formed without additional processes by changing an existing layout.
- a device isolation layer 108 may be formed before forming the wells.
- a first active region 110 a is a region where the NMOS transistor of the ESD protection device is to be formed.
- a second active region 110 b is a region where a well pick-up is to be formed.
- the second active region 110 b may be omitted and the well pick-up may be formed in the first active region 110 a.
- a surface of the first active region 110 a includes a p-well region where a p-well 106 is formed and an n-well region where the vertical n-well 104 is formed.
- a gate electrode 112 is formed on the first active region 110 a.
- a gate insulating layer 111 is interposed between the gate electrode 112 and the first active region 110 a.
- the gate electrode 112 crosses over the first active region 110 a extends over the device isolation layer 108 .
- the gate electrode 112 divides the first active region 110 a into two portions.
- the first active region 110 a at one side of the gate electrode 112 is a p-well region, and the first active region 110 a at another side of the gate electrode 112 includes the p-well region and the n-well region.
- An n+ source 116 and an n+ drain 114 are formed to either side of the gate electrode 112 by implanting impurities in the first active region 110 a.
- the n+ source 116 is formed in the p-well region, and the n+ drain 114 is formed to overlap the p-well region and the n-well region. Therefore, the n+ drain 114 is connected to the vertical n-well 104 . Impurities are implanted in the p-well region to form a p+ well pick-up 118 .
- the p+ well pick-up 118 is formed in the second active region 110 b. If, as described above, the second active region 110 b is not formed, the p+ well pick-up 118 may be formed to have a guard ring shape surrounding the ESD protection device. By adopting a guard ring structure, an ESD current flowing through the p-well 106 is concentrated in one direction, such that an increase of the current density may be prevented.
- the p+ well pick-up 118 , the n+ source 116 and the n+ drain 114 may be formed during a formation of a diffusion layer in an internal circuit. Therefore, a formation order may be varied according to an order of forming the internal circuit.
- an interlayer dielectric layer 124 is formed on an entire surface of the substrate.
- the interlayer dielectric layer 124 is patterned to form contact holes exposing each of the p+ well pick-up 118 , the n+ source 116 , the n+ drain 114 and the gate electrode 112 .
- the contact hole exposing the gate electrode 112 may be placed over the device isolation layer 108 . That is, the contact hole exposing the gate electrode 112 may be formed over the portion of gate electrode 112 extending over the device isolation layer 108 .
- An interconnection including a first interconnection 126 and a second interconnection 128 , is then formed on the interlayer dielectric layer 124 .
- the first interconnection 126 extends through one of the contact holes to contact the n+ source 116 .
- the second interconnection 128 extends through one of the contact holes to contact the n+ drain 114 .
- the first interconnection 126 may extend through another of the contact holes to contact the gate electrode 112 .
- the first interconnection 126 and the second interconnection 128 are illustrated as a single layer, but the first and second interconnection 126 and 128 may have a multi-layered structure.
- local interconnections may be formed on the interlayer dielectric layer 124 and then another interlayer dielectric layer may be further formed on the local interconnections, such that global interconnections may be formed to connect the local interconnections.
- the local interconnections and the global interconnections may be formed using conventional multiple interconnections technology.
- a silicide layer 122 may be further formed on surfaces of the n+ source 116 , the n+ drain 114 and the p+ well pick-up 118 before forming the interlayer dielectric layer 124 .
- An additional silicide layer (not shown) may be formed on a top surface of the gate electrode 112 .
- the silicide layer 122 may be formed by applying a conventional self-aligned silicidation process.
- a spacer pattern 120 may prevent a short of the silicide layer 122 and the gate electrode 112 and also form a ballast resistance between the silicide layer and the junction. Even if the silicide layer 122 is not formed, the spacer pattern 120 may be collectively formed in an integrated circuit device to junction engineer the internal circuit.
- first interconnection 126 is connected to a ground terminal
- second interconnection 128 is connected to a circuit terminal analogous to that shown in FIG. 4A .
- FIGS. 9 through 11 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the second embodiment of the present invention.
- a deep n-well 202 is formed by implanting impurities into a substrate 200 .
- a vertical n-well 204 is formed by implanting impurities in the substrate.
- the deep n-well 202 is separated a predetermined distance apart from a surface of the substrate 200 .
- the vertical n-well 204 is connected to the deep n-well 202 and vertically extends to a surface of the substrate 200 .
- the deep n-well 202 and the vertical n-well 204 may be formed without an additional process by changing a conventional layout.
- a p-well 206 is formed by implanting impurities in the substrate 200 on the deep n-well 202 .
- a device isolation layer 208 is formed in the substrate 200 including the wells to define the first active region 210 a and the second active region 210 b. The device isolation layer 208 may be formed before forming the wells.
- the second active region 210 b is a region where the well pick-up is to be formed. If the well pick-up is formed in the first active region 210 a, the second active region 201 b may not be formed.
- a surface of the first active region 210 a includes a p-well region where the p-well 206 is formed, and an n-well region where the vertical n-well 204 is formed.
- a dummy gate pattern 212 is formed on the active region 210 a.
- the dummy gate pattern 212 crosses over the first active region 210 a and a portion thereof extends over the device isolation layer 208 .
- a portion of the first active region 210 a at one side of the dummy gate pattern 212 is a p-well region, and another portion of the first active region 210 a at another side of the dummy gate pattern 212 includes the p-well region and the n-well region.
- Impurities are implanted in the first active region 210 a such that an n+ source 216 and an n+ drain 214 are formed to either side of the dummy gate pattern 212 .
- the n+ source 216 is formed in the p-well region, and the n+ drain 214 is formed overlapping the p-well region and the n-well region. Therefore, the n+ drain 214 is connected to the vertical n-well 204 . Impurities are implanted in the p-well region to form a p+ well pick-up 218 .
- the p+ well pick-up 218 is formed in the second active region 210 b. If the second active region 210 b is not formed, as described above, the p+ well pick-up 218 may be formed in the first active region 210 a.
- the p+ well pick-up 218 may be formed to have a guard ring shape surrounding the ESD protection device. By adopting the guard ring structure, ESD current flowing through the p-well 206 is concentrated in one direction to prevent the current density from increasing.
- the p+ well pick-up 218 , the n+ source 216 and the n+ drain 214 may be formed when an impurity diffusion layer of the internal circuit is formed. Thus, an order of forming those elements may be varied according to an order of forming an internal circuit.
- an interlayer dielectric layer 224 is formed on an entire surface of the internal circuit.
- the interlayer dielectric layer 224 is patterned to form contract holes 225 exposing each of the p+ well pick-up 218 , the n+ source 216 and the n+ drain 214 .
- the dummy gate pattern 212 may be removed before forming the interlayer dielectric layer 224 . If the dummy gate pattern 212 is an insulating layer, an interlayer dielectric layer 224 may be formed on the dummy gate pattern 212 and then planarized.
- a silicide layer 222 may be further formed on a surface of the n+ source 216 , the n+ drain 214 and the p+ well pick-up 218 .
- a silicide layer may not be formed at the region between the n+ source 216 and the n+ drain 214 because of the dummy gate pattern 212 .
- the dummy gate pattern 212 may then be removed after the silicide layer 222 is removed.
- an interconnection which includes a first interconnection 226 and a second interconnection 228 , is formed on the interlayer dielectric layer 224 .
- the first interconnection 226 extends through the contact holes 225 to connect to the p+ well 218 and the n+ source 216 .
- the second interconnection 228 extends through one of the contact holes 225 to connect to the n+ drain 214 .
- the second interconnection 228 may extend over the region between the n+ source 216 and the n+ drain 214 . In this case, one sidewall of the second interconnection 228 may overlap the n+ source 216 .
- a channel may be formed at the first active region 210 a between the n+ source 216 and the n+ drain 214 . That is, an extended portion G of the second interconnection 228 , the n+ source 216 and the n+ drain 214 may compose a MOS transistor.
- the interlayer dielectric layer 224 between the extended portion G and the first active region 210 a may correspond to a gate interlayer dielectric layer of the MOS transistor.
- the first and second interconnections 226 and 228 are illustrated as a single layer, but each of the first and second interconnections 226 and 228 may be formed to have a multi-layered structure.
- local interconnections may be formed on the interlayer dielectric layer 224 and then other interlayer dielectric layers may be additionally formed on the local interconnections, thereby forming global interconnections for connecting the local interconnections.
- the local interconnections and the global interconnections may be formed using a conventional multiple interconnections technology.
- the first interconnection 226 is connected to a ground terminal
- the second interconnection 228 is connected to a circuit terminal analogous to that shown in FIG. 5A .
- the ESD protection device When an ESD voltage is applied to the second interconnection 228 , the ESD protection device operates. If the ESD voltage is higher than a predetermined level, the extended portion G of the second interconnection 228 may form a channel formed between the n+ source 216 and the n+ drain 214 to discharge the ESD current to the ground terminal through the n+ source 216 .
- an ESD current is discharged through a ground terminal by operation of both a lateral npn bipolar transistor and a vertical npn bipolar transistor, such that a current density of a weak substrate surface can be reduced. Since the current is discharged according to a bulk path of substrate spaced apart from the substrate surface, Joule heating generating from the substrate surface can be suppressed.
- an n-well and an n+ drain are connected together such that an impurity concentration of the n+ drain is increased by the impurities of the n-well. If a trigger voltage is low, ESD is effectively prevented and a stress of the ESD protection device can be reduced.
- the n-well connected to the drain may be formed while forming the well structure of the internal circuit only by changing a typical layout. Therefore, the existing process can be applied as it is because an additional process is not required.
- the present invention changes a well structure without increasing lateral dimensions, such that the ESD protection device can have improved intolerance without an increased area.
Abstract
An electrostatic discharge protection device, and a method of fabricating the same, includes a substrate, an n-well formed in the substrate, a p-well formed on the n-well, an NMOS transistor formed on the p-well, the NMOS transistor including a gate electrode, an n+ source and an n+ drain, and a grounded p+ well pick-up formed in the p-well, wherein the n-well is connected to the n+ drain of the NMOS transistor and the n+ source is grounded. The n+ drain and the n-well are connected to decrease a voltage of a trigger and a current density of a surface of the substrate.
Description
- This is a divisional application based on pending application Ser. No. 10/993,438, filed Nov. 22, 2004, the entire contents of which is hereby incorporated by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor device and a method of fabricating the same. More specifically, the present invention relates to an electrostatic discharge protection device and a method of fabricating the same.
- 2. Description of the Related Art
- An integrated circuit (IC) including a MOS field effect transistor (MOSFET) may be easily damaged by an electrostatic discharge (ESD). An ESD may be delivered to an IC from an input/output (I/O) pin, a power pin, or a pad of another IC, and may attack a junction of a transistor, a dielectric and a unit device.
- Various structures of an ESD protection circuit have been developed to protect devices from an ESD. An important role of an ESD protection circuit is to guide the ESD current from an easily attackable circuit to a low-impedance path.
- Such an ESD protection circuit may be connected between an I/O and power pins and an internal circuit in parallel, and functions to guide the ESD current to an external region by providing a current path at a low power during an ESD. A representative discharge protection circuit may be categorized into a silicon controlled rectifier (SCR) and an npn bipolar transistor. An SCR instantly discharges an ESD current to a node Vss using a parasitic npnp diode. An npn bipolar transistor discharges an ESD current to a node Vss by an operation of a parasitic npn bipolar transistor of a MOS transistor based on a snap-back phenomenon. Such an ESD protection circuit may use a gate grounded NMOS transistor (ggNMOS) for a structure of the npn bipolar transistor.
-
FIG. 1 is a circuit diagram of a conventional ESD protection circuit using a ggNMOS transistor.FIG. 2 is a graph illustrating a voltage-current (V-I) characteristic of the ggNMOS transistor ofFIG. 1 when an electrostatic current is discharged. - Referring to
FIG. 1 , anESD protection circuit 5 is connected in parallel between a pad 1 and aninternal circuit 3. A drain of the ggNMOS transistor is electrically connected to a pad 1. A gate, a source and a channel of the transistor are connected to a ground node Vss. - Referring to
FIG. 2 , when a voltage higher than a trigger voltage Vt is applied to the ggNMOS transistor by an ESD, a break down of the drain junction in the ggNMOS transistor causes a portion of charges to flow in a substrate. The charges make the parasitic npn transistor turned-on to discharge a large amount of ESD current through a low-impedance path to the Vss node instantly. Therefore, theinternal circuit 3 is protected from damage. - Three issues may degrade the robustness of an ESD protection device. These issues are an increase of a surface current density during an ESD, a hot-carrier issue and Joule heating. In an effort to solve this problem, a silicide blocking layer may be formed between the gate and the source/drain contact of the ggNMOS. However, such a structure requires that the silicide be separated at an area where the source/drain contact is connected to a gate. Further, such a structure has a disadvantage of increasing an area of the ESD circuit.
-
FIG. 3 illustrates another conventional semiconductor device for an ESD protection device having an n+ drain surrounded by an n-diffusion layer without increasing a layout area. - Referring to
FIG. 3 , the ESD protection device is formed at a p-well 12 of asubstrate 10 and includes NMOS transistors T1 and T2 connected in series sharing an n+ drain 20. Each NMOS transistor T1 and T2 includes agate electrode 14.Sources 16 of each of the NMOS transistors T1 and T2 and ap+ guard ring 18 are connected to a node Vss. The n+ drain 20 is electrically connected to apad 24. The device includes an n−diffusion layer 22 surrounding the n+ drain 20 to overcome an increase of surface current density and a hot carrier issue. The n−diffusion layer 22 includes a space under the n+ drain 20. - The space under the n+ drain 20 has a relatively low breakdown voltage. Therefore, the substrate current is generated through the space when an ESD voltage is applied to the n+ drain 20 and discharged through parasitic npn bipolar transistors Q1 and Q2 in the NMOS transistor to the node Vss. This structure may improve ESD robustness because a current path is separated from a substrate surface and a transistor channel that are relatively weak. However, such a structure is formed through a complicated process because it requires an additional layer for forming the n−
diffusion layer 22 having the space under the n+ drain 20. - The present invention is therefore directed to an electrostatic discharge protection device and a method of fabricating the same, which substantially overcome one or more of the problems due to the limitations and disadvantages of the related art.
- It is a feature of an embodiment of the present invention to provide an ESD protection device, and a method of forming the same, having good ESD robustness.
- It is another feature of an embodiment of the present invention to provide an ESD protection device, and a method of forming the same, that has increased robustness without increasing an area of the ESD circuit.
- It is still another feature of an embodiment of the present invention to provide an ESD protection device, and a method of forming the same, that is capable of being fabricated without requiring additional complicated processes.
- At least one of the above and other features and advantages of the present invention may be realized by providing an electrostatic discharge protection device including a substrate, an n-well formed in the substrate, a p-well formed on the n-well, an NMOS transistor formed on the p-well, the NMOS transistor including a gate electrode, an n+ source and an n+ drain, and a grounded p+ well pick-up formed in the p-well, wherein the n-well is connected to the n+ drain of the NMOS transistor and the n+ source is grounded.
- The gate electrode may be grounded. The gate electrode may be electrically connected to the n+ drain.
- An impurity concentration of the n+ drain may be higher than that of the n+ source. The n-well may extend vertically under the n+ drain and may contact the n+ drain. The n-well may extend vertically to form a junction with the p-well and a junction of the n-well and the p-well may overlap the n+ drain.
- At least one of the above and other features and advantages of the present invention may be realized by providing an electrostatic discharge protection device including a p-well region formed in a substrate, an NMOS transistor formed on the p-well region, the NMOS transistor including a gate electrode and an n+ source that are electrically connected to a ground terminal and an n+ drain electrically connected to a circuit terminal, a p+ well pick-up formed in the p-well region, electrically connected to the ground terminal, and an n-well formed under the p-well region, wherein the n-well extends vertically to contact the n+ drain of the NMOS transistor.
- The electrostatic discharge protection device may further include an interconnection connected to the ground terminal, wherein the n+ source, the gate electrode and the p+ well pick-up may be connected to the interconnection in parallel.
- At least one of the above and other features and advantages of the present invention may be realized by providing an electrostatic discharge protection device connected to a circuit terminal and a ground terminal including a p-well region formed in a substrate, an NMOS transistor formed on the p-well region, the NMOS transistor including a gate electrode electrically connected to the circuit terminal, an n+ source electrically connected to the ground terminal and an n+ drain electrically connected to the circuit terminal, a p+ well pick-up formed in the p-well region to be electrically connected to the ground terminal, and an n-well formed under the p-well region, wherein the n-well extends vertically to contact the n+ drain of the NMOS transistor.
- The electrostatic discharge protection device may further include a first interconnection connected to the ground terminal, wherein the n+ source and the p+ well pick-up are connected to the first interconnection in parallel. The electrostatic discharge protection device may further include a second interconnection for connecting the circuit terminal and the n+ drain, wherein the gate electrode is an extended portion of the second interconnection.
- At least one of the above and other features and advantages of the present invention may be realized by providing a method of fabricating the electrostatic discharge protection device including forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction between the p-well region and the n-well region at a surface of the substrate, forming an n+ source and an n+ drain separated from each other by implanting impurities in the p-well region, wherein the n+ drain is formed to overlap the junction of the p-well region and the n-well region, forming a p+ well pick-up by implanting impurities in the p-well region, and forming an interconnection connected to each of the p+ well pick-up, the n+ source and the n+ drain, wherein the p+ well pick-up and the n+ source are connected to a ground terminal, and the n+ drain is connected to a circuit terminal.
- The method may further include forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick-up and the n+ drain are formed in the active region.
- The method may further include forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick up and the n+ drain are formed in the active region.
- An interconnection connected to the n+ drain may extend over a region between the n+ source and the n+ drain, such that an edge of the interconnection overlaps the n+ source.
- At least one of the above and other features and advantages of the present invention may be realized by providing a method of fabricating an electrostatic discharge protection device connected to a circuit terminal and a ground terminal including forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction of the p-well region and the n-well region at a surface of the substrate, forming a gate electrode on the p-well region, implanting impurities in the substrate at either side of the gate electrode to form an n+ source and an n+ drain, wherein the n+ drain is formed to overlap a junction between the p-well region and the n-well region, implanting impurities in the p-well region to form a p+ well pick-up, and forming an interconnection connecting each of the p+ well pick-up, the gate electrode, the n+ source and the n+ drain, wherein the p+ well pick-up and the n+ source are connected to the ground terminal, and the n+ drain is connected to the circuit terminal.
- The method may further include forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, the gate electrode crosses over the p-well region in the active region, and wherein the active region at one side of the gate electrode includes the p-well region and the active region at the other side of the gate electrode includes the p-well region and the n-well region.
- The method may further include forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region, wherein the active region includes the n-well region and the p-well region, and wherein the gate electrode crosses over the p-well region in the active region, and the active region at one side of the gate electrode is the p-well region and the active region at the other side includes the p-well region and the n-well region.
- The above and other features and advantages of the present invention will become more apparent to those of ordinary skill in the art by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
-
FIG. 1 is a circuit diagram of an ESD protection circuit using a ggNMOS transistor. -
FIG. 2 is a graph illustrating a voltage-current (V-I) characteristic of the ggNMOS transistor ofFIG. 1 when an electrostatic current is discharged. -
FIG. 3 illustrates another conventional semiconductor device for an ESD protection device. -
FIG. 4A illustrates a cross-sectional view of an ESD protection device according to a first embodiment of the present invention. -
FIG. 4B is an equivalent circuit diagram of an ESD protection device according to the first embodiment of the present invention. -
FIG. 5A illustrates a cross-sectional view of an ESD protection device according to a second embodiment of the present invention. -
FIG. 5B is an equivalent circuit diagram of an ESD protection device according to the second embodiment of the present invention. -
FIGS. 6 through 8 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the first embodiment of the present invention. -
FIGS. 9 through 11 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the second embodiment of the present invention. - Korean Patent Application 2003-91308, filed on Dec. 15, 2003, in the Korean Intellectual Property Office, and entitled: “Electrostatic Discharge Protection Device and Method of Fabricating the Same,” is incorporated by reference herein in its entirety.
- The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. The invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the figures, the dimensions of films, layers and regions are exaggerated for clarity of illustration. It will also be understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being “under” another layer, it can be directly under, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present. Like reference numerals refer to like elements throughout.
-
FIG. 4A illustrates a cross-sectional view of an ESD protection device according to the first embodiment of the present invention. - Referring to
FIG. 4A , the ESD protection device includes an n-well 52 formed in asubstrate 50 and a p-well 54 formed on the n-well 52. The p-well 54 extends to a surface of thesubstrate 50. The n-well 52 includes a portion that extends vertically along a sidewall of the p-well 54 to a surface of thesubstrate 50. Adevice isolation layer 56 is formed in thesubstrate 50 to define an active region. The active region includes a region where the p-well 54 is formed (hereinafter, referred to as a ‘p-well region’) and a region where the n-well 52 is formed (hereinafter, referred to as an ‘n-well region’). Agate electrode 58 is formed on the active region. Thegate electrode 58 crosses over the active region and, although not illustrated as doing so, may extend over thedevice isolation layer 56. Thegate electrode 58 divides the active region into a first portion of the active at one side of thegate electrode 58 that includes the p-well region and the n-well region and a second portion of the active region to the other side of thegate electrode 58 that includes the p-well region. Ann+ source 64 and ann+ drain 62 are formed in the active regions to either side of thegate electrode 58. Thegate electrode 58, then+ source 64 and the n+ drain 62 compose an NMOS transistor. Then+ source 64 is formed in the p-well 54, and the n+ drain 62 is formed to overlap the p-well 54 and the n-well 52. - Conventionally, a source and a drain of the NMOS transistor are formed in the p-well or a p-substrate, but the n+ drain 62 of the NMOS transistor in the ESD protection device according to the present invention overlaps the p-well 54 and the n-well 52 and contacts the n-
well 52. An impurity concentration of the n+ drain 62 may be higher than that of then+ source 64 due to an influence of the n-well 52. - A p+ well pick-
up 66 doped with impurities is formed in the p-well region 54. The p+ well pick-up 66 may be separated from the NMOS transistor by thedevice isolation layer 56. The n+ drain 62 is connected to acircuit terminal 60 of the integrated circuit. Then+ source 64 and the p+ well pick-up 66 are connected to a ground terminal. Thecircuit terminal 60 may be an input/output (I/O) pin, a data pin or a power pin, and may be electrically connected to an internal circuit. Thegate electrode 58 functions to separate then+ source 64 from the n+ drain 62 to form a base of a parasitic npn bipolar transistor. However, thegate electrode 58 may be connected to a ground terminal to prevent the NMOS transistor from operating abnormally due to a voltage drop of the p-well 54 as a result of an ESD protection current. - The NMOS transistor may adopt a gate electrode in a finger structure to discharge a large amount of current even though a representative singular gate electrode is illustrated in
FIG. 4A . In this case, the n-well 52 vertically extends to connect to then+ drain 62. In addition, the p+ well pick-up 66 may be formed in the p-well 54 as a guard ring type that surrounds the ESD protection circuit. -
FIG. 4B is an equivalent circuit diagram of an ESD protection device according to the first embodiment of the present invention. - The ESD protection device operates using a parallel circuit of a parasitic npn bipolar transistor in the NMOS transistor. The
n+ source 64, then+ drain 62 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the first npn bipolar transistor Q11. Then+ source 64, the n-well 52 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the second npn bipolar transistor Q12. - When an ESD voltage is applied to the n+ drain 62 to break down a junction among the n+ drain 62, the n-well 52 and the p-well 54, the first and second npn bipolar transistors Q11 and Q12 are triggered. A voltage drop by the parasitic resistors R1 and R2 of the p-well 54 drives the first and second npn bipolar transistors Q11 and Q12 to instantly discharge the ESD current through a ground terminal. The ESD protection device discharges the ESD current by operation of a lateral npn bipolar transistor Q11 and a vertical npn bipolar transistor Q12. The lateral npn bipolar transistor Q11 includes the
n+ source 64, then+ drain 62 and the p-well 54. The vertical npn bipolar transistor Q12 includes then+ source 64, the n-well 52 and the p-well 54. Therefore, a discharge current is dispersed to lower a surface current of the substrate and suppress Joule heat generated from a surface of the substrate. - The impurities of the n-well 52 may raise an impurity concentration of the
n+ drain 62. Therefore, a junction breakdown voltage between then+ drain 62 and the p-well 54 can be reduced to provide a low trigger voltage for the bipolar transistor. In this case, an impurity concentration of the n+ drain 62 is highest at a portion where the p-well 54, the n-well 52 and the n+ drain 62 contact one another. Therefore, this portion breaks down first to lower a current density of the surface at the region adjacent a gate. -
FIG. 5A illustrates a cross-sectional view of an ESD protection device according to the second embodiment of the present invention. - Referring to
FIG. 5A , the ESD protection device similarly includes an NMOS transistor having the n+ drain 62 connected to the n-well 52. The n-well 52 and the p-well 54 are formed in thesubstrate 50. The p-well 54 extends to a surface of thesubstrate 50. A portion of the n-well 52 vertically extends along a sidewall of the p-well 54 to a surface of thesubstrate 50. Thedevice isolation layer 56 is formed in thesubstrate 50 to define an active region. The active region includes the p-well region and the n-well region. Thegate electrode 58 is formed on the active region. Thegate electrode 58 crosses over the active region and, although not illustrated as doing so, may extend to a surface of thedevice isolation layer 56. Thegate electrode 58 divides the active region into a first portion of the active at one side of thegate electrode 58 that includes the p-well region and the n-well region and a second portion of the active region to the other side of thegate electrode 58 that includes only the p-well region. Then+ source 64 and the n+ drain 62 are formed in the active regions to either side of thegate electrode 58. Thegate electrode 58, then+ source 64 and the n+ drain 62 compose an NMOS transistor. In the second embodiment of the present invention, a dielectric layer (not shown inFIG. 5A ; 224 ofFIG. 11 ), which may be thick, is interposed between thegate electrode 58 and the active region. Then+ source 64 is formed in the p-well 54, and the n+ drain 62 is formed to overlap the p-well 54 and the n-well 52. Therefore, a drain of the NMOS transistor in the ESD protection device includes adrain 62 overlapping the p-well 54 and the n-well 52 to contact the n-well 52. The n+ drain 62 may have an impurity concentration higher than that of then+ source 64 due to an influence of the n-well 52. - A p+ well pick-
up 66 doped with impurities is formed in the p-well 54. The p+ well pick-up 66 may be separated from the NMOS transistor by thedevice isolation layer 56. The n+ drain 62 is connected to acircuit terminal 60 of the integrated circuit. In the second embodiment of the present invention, then+ source 64 and the p+ well pick-up 66 are connected to a ground terminal, and thegate electrode 58 and the n+ drain 62 are connected to thecircuit terminal 60. A threshold voltage of the NMOS transistor may be high to maintain the NMOS transistor of the ESD protection device at turn-off at a steady state. Therefore, the insulating layer is interposed between thegate electrode 58 and the active region. Thegate electrode 58 may be an extended portion of an interconnection, which will be described below, connected to then+ drain 62. In this case, the interlayer dielectric layer may correspond to a gate insulation layer. - Although a representative singular gate electrode is illustrated in
FIG. 5A , the NMOS transistor may adopt a gate electrode in a finger structure to discharge a large amount of current. In this case, the n-well 52 vertically extends to connect to then+ drain 62. In addition, the p+ well pick-up 66 may be formed in the p-well 54 as a guard ring type surrounding the ESD protection circuit. -
FIG. 5B is an equivalent circuit diagram of the ESD protection device according to the second embodiment of the present invention. - Referring to
FIG. 5B , the ESD protection device operates using an NMOS transistor T11 and parasitic npn bipolar transistors Q21 and Q22 in the NMOS transistor T11. Then+ source 64, then+ drain 62 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the first npn bipolar transistor Q21. Then+ source 64, the n-well 52 and the p-well 54 correspond to an emitter, a collector and a base, respectively, of the second npn bipolar transistor Q22. - When a junction among the n+ drain 62, the n-well 52 and the p-well 54 breaks down due to application of an ESD voltage to the
n+ drain 62, the first and second npn bipolar transistors Q21 and Q22 are triggered. The first and second npn bipolar transistors Q21 and Q22 are driven by a voltage drop due to parasitic resistances R21 and R22 of the p-well 54, such that an ESD current is instantly discharged to a ground terminal. The ESD protection device discharges ESD current by operation of a lateral npn bipolar transistor Q21, a vertical npn bipolar transistor Q22 and the NMOS transistor T11. The lateral npn bipolar transistor Q21 includes then+ source 64, then+ drain 62 and the p-well 54. The vertical npn bipolar transistor Q22 includes then+ source 64, the n-well 52 and the p-well 54. That is, the transistors are triggered at the lowest one of a junction breakdown voltage between then+ drain 62 and the p-well 54, a junction breakdown voltage between the n-well 52 and the p-well 54, and a threshold voltage of the NMOS transistor T11, thereby instantly discharging the ESD current. -
FIGS. 6 through 8 illustrate cross-sectional views of stages in a method of forming the ESD protection device according to the first embodiment of the present invention. - Referring to
FIG. 6 , a deep n-well 102 is formed by implanting impurities in asubstrate 100. A vertical n-well 104 is formed by implanting impurities in thesubstrate 100. The deep n-well 102 is separated a predetermined distance apart from a surface of the substrate. The vertical n-well 104 is connected to the deep n-well 102 and extends vertically to the surface of thesubstrate 100. - A CMOS integrated circuit may have various well structures. For example, the integrated circuit may include a p-well where an NMOS transistor is formed, an n-well where a PMOS transistor is formed and a pocket p-well for a well biasing and a well isolation, etc. Therefore, the deep n-well 102 and the vertical n-well 104 may be formed without additional processes by changing an existing layout. A
device isolation layer 108 may be formed before forming the wells. A firstactive region 110 a is a region where the NMOS transistor of the ESD protection device is to be formed. A secondactive region 110 b is a region where a well pick-up is to be formed. In an alternative configuration, the secondactive region 110 b may be omitted and the well pick-up may be formed in the firstactive region 110 a. A surface of the firstactive region 110 a includes a p-well region where a p-well 106 is formed and an n-well region where the vertical n-well 104 is formed. - Referring to
FIG. 7 , agate electrode 112 is formed on the firstactive region 110 a. Agate insulating layer 111 is interposed between thegate electrode 112 and the firstactive region 110 a. Thegate electrode 112 crosses over the firstactive region 110 a extends over thedevice isolation layer 108. Thegate electrode 112 divides the firstactive region 110 a into two portions. The firstactive region 110 a at one side of thegate electrode 112 is a p-well region, and the firstactive region 110 a at another side of thegate electrode 112 includes the p-well region and the n-well region. Ann+ source 116 and ann+ drain 114 are formed to either side of thegate electrode 112 by implanting impurities in the firstactive region 110 a. Then+ source 116 is formed in the p-well region, and then+ drain 114 is formed to overlap the p-well region and the n-well region. Therefore, then+ drain 114 is connected to the vertical n-well 104. Impurities are implanted in the p-well region to form a p+ well pick-up 118. The p+ well pick-up 118 is formed in the secondactive region 110 b. If, as described above, the secondactive region 110 b is not formed, the p+ well pick-up 118 may be formed to have a guard ring shape surrounding the ESD protection device. By adopting a guard ring structure, an ESD current flowing through the p-well 106 is concentrated in one direction, such that an increase of the current density may be prevented. - The p+ well pick-
up 118, then+ source 116 and the n+ drain 114 may be formed during a formation of a diffusion layer in an internal circuit. Therefore, a formation order may be varied according to an order of forming the internal circuit. - Referring to
FIG. 8 , aninterlayer dielectric layer 124 is formed on an entire surface of the substrate. Theinterlayer dielectric layer 124 is patterned to form contact holes exposing each of the p+ well pick-up 118, then+ source 116, then+ drain 114 and thegate electrode 112. Although not illustrated inFIG. 8 , the contact hole exposing thegate electrode 112 may be placed over thedevice isolation layer 108. That is, the contact hole exposing thegate electrode 112 may be formed over the portion ofgate electrode 112 extending over thedevice isolation layer 108. - An interconnection, including a
first interconnection 126 and asecond interconnection 128, is then formed on theinterlayer dielectric layer 124. Thefirst interconnection 126 extends through one of the contact holes to contact then+ source 116. Thesecond interconnection 128 extends through one of the contact holes to contact then+ drain 114. Thefirst interconnection 126 may extend through another of the contact holes to contact thegate electrode 112. In the drawing, thefirst interconnection 126 and thesecond interconnection 128 are illustrated as a single layer, but the first andsecond interconnection interlayer dielectric layer 124 and then another interlayer dielectric layer may be further formed on the local interconnections, such that global interconnections may be formed to connect the local interconnections. The local interconnections and the global interconnections may be formed using conventional multiple interconnections technology. - A
silicide layer 122 may be further formed on surfaces of then+ source 116, then+ drain 114 and the p+ well pick-up 118 before forming theinterlayer dielectric layer 124. An additional silicide layer (not shown) may be formed on a top surface of thegate electrode 112. Thesilicide layer 122 may be formed by applying a conventional self-aligned silicidation process. Aspacer pattern 120 may prevent a short of thesilicide layer 122 and thegate electrode 112 and also form a ballast resistance between the silicide layer and the junction. Even if thesilicide layer 122 is not formed, thespacer pattern 120 may be collectively formed in an integrated circuit device to junction engineer the internal circuit. - Although not illustrated in the drawings, the
first interconnection 126 is connected to a ground terminal, and thesecond interconnection 128 is connected to a circuit terminal analogous to that shown inFIG. 4A . -
FIGS. 9 through 11 illustrate cross-sectional views of stages in a method of fabricating an ESD protection device according to the second embodiment of the present invention. - Referring to
FIG. 9 , a deep n-well 202 is formed by implanting impurities into asubstrate 200. A vertical n-well 204 is formed by implanting impurities in the substrate. The deep n-well 202 is separated a predetermined distance apart from a surface of thesubstrate 200. The vertical n-well 204 is connected to the deep n-well 202 and vertically extends to a surface of thesubstrate 200. The deep n-well 202 and the vertical n-well 204 may be formed without an additional process by changing a conventional layout. - A p-
well 206 is formed by implanting impurities in thesubstrate 200 on the deep n-well 202. Adevice isolation layer 208 is formed in thesubstrate 200 including the wells to define the firstactive region 210 a and the secondactive region 210 b. Thedevice isolation layer 208 may be formed before forming the wells. The secondactive region 210 b is a region where the well pick-up is to be formed. If the well pick-up is formed in the firstactive region 210 a, the second active region 201 b may not be formed. A surface of the firstactive region 210 a includes a p-well region where the p-well 206 is formed, and an n-well region where the vertical n-well 204 is formed. - A
dummy gate pattern 212 is formed on theactive region 210 a. Thedummy gate pattern 212 crosses over the firstactive region 210 a and a portion thereof extends over thedevice isolation layer 208. A portion of the firstactive region 210 a at one side of thedummy gate pattern 212 is a p-well region, and another portion of the firstactive region 210 a at another side of thedummy gate pattern 212 includes the p-well region and the n-well region. Impurities are implanted in the firstactive region 210 a such that ann+ source 216 and ann+ drain 214 are formed to either side of thedummy gate pattern 212. Then+ source 216 is formed in the p-well region, and then+ drain 214 is formed overlapping the p-well region and the n-well region. Therefore, then+ drain 214 is connected to the vertical n-well 204. Impurities are implanted in the p-well region to form a p+ well pick-up 218. The p+ well pick-up 218 is formed in the secondactive region 210 b. If the secondactive region 210 b is not formed, as described above, the p+ well pick-up 218 may be formed in the firstactive region 210 a. The p+ well pick-up 218 may be formed to have a guard ring shape surrounding the ESD protection device. By adopting the guard ring structure, ESD current flowing through the p-well 206 is concentrated in one direction to prevent the current density from increasing. - The p+ well pick-
up 218, then+ source 216 and the n+ drain 214 may be formed when an impurity diffusion layer of the internal circuit is formed. Thus, an order of forming those elements may be varied according to an order of forming an internal circuit. - Referring to
FIG. 10 , aninterlayer dielectric layer 224 is formed on an entire surface of the internal circuit. Theinterlayer dielectric layer 224 is patterned to form contract holes 225 exposing each of the p+ well pick-up 218, then+ source 216 and then+ drain 214. Thedummy gate pattern 212 may be removed before forming theinterlayer dielectric layer 224. If thedummy gate pattern 212 is an insulating layer, aninterlayer dielectric layer 224 may be formed on thedummy gate pattern 212 and then planarized. - Before the
interlayer dielectric layer 224 is formed, asilicide layer 222 may be further formed on a surface of then+ source 216, then+ drain 214 and the p+ well pick-up 218. In this case, a silicide layer may not be formed at the region between then+ source 216 and the n+ drain 214 because of thedummy gate pattern 212. Thedummy gate pattern 212 may then be removed after thesilicide layer 222 is removed. - Referring to
FIG. 11 , an interconnection, which includes afirst interconnection 226 and asecond interconnection 228, is formed on theinterlayer dielectric layer 224. Thefirst interconnection 226 extends through the contact holes 225 to connect to the p+ well 218 and then+ source 216. Thesecond interconnection 228 extends through one of the contact holes 225 to connect to then+ drain 214. Thesecond interconnection 228 may extend over the region between then+ source 216 and then+ drain 214. In this case, one sidewall of thesecond interconnection 228 may overlap then+ source 216. If a voltage over a predetermined level is applied to thesecond interconnection 228, a channel may be formed at the firstactive region 210 a between then+ source 216 and then+ drain 214. That is, an extended portion G of thesecond interconnection 228, then+ source 216 and the n+ drain 214 may compose a MOS transistor. In this case, theinterlayer dielectric layer 224 between the extended portion G and the firstactive region 210 a may correspond to a gate interlayer dielectric layer of the MOS transistor. InFIG. 11 , the first andsecond interconnections second interconnections interlayer dielectric layer 224 and then other interlayer dielectric layers may be additionally formed on the local interconnections, thereby forming global interconnections for connecting the local interconnections. The local interconnections and the global interconnections may be formed using a conventional multiple interconnections technology. - Although not illustrated in the drawings, the
first interconnection 226 is connected to a ground terminal, and thesecond interconnection 228 is connected to a circuit terminal analogous to that shown inFIG. 5A . When an ESD voltage is applied to thesecond interconnection 228, the ESD protection device operates. If the ESD voltage is higher than a predetermined level, the extended portion G of thesecond interconnection 228 may form a channel formed between then+ source 216 and the n+ drain 214 to discharge the ESD current to the ground terminal through then+ source 216. - According to the present invention, an ESD current is discharged through a ground terminal by operation of both a lateral npn bipolar transistor and a vertical npn bipolar transistor, such that a current density of a weak substrate surface can be reduced. Since the current is discharged according to a bulk path of substrate spaced apart from the substrate surface, Joule heating generating from the substrate surface can be suppressed. In addition, an n-well and an n+ drain are connected together such that an impurity concentration of the n+ drain is increased by the impurities of the n-well. If a trigger voltage is low, ESD is effectively prevented and a stress of the ESD protection device can be reduced.
- Moreover, the n-well connected to the drain may be formed while forming the well structure of the internal circuit only by changing a typical layout. Therefore, the existing process can be applied as it is because an additional process is not required. In addition, the present invention changes a well structure without increasing lateral dimensions, such that the ESD protection device can have improved intolerance without an increased area.
- Exemplary embodiments of the present invention have been disclosed herein and, although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. Accordingly, it will be understood by those of ordinary skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.
Claims (17)
1-13. (canceled)
14. A method of fabricating an electrostatic discharge protection device, comprising:
forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction between the p-well region and the n-well region at a surface of the substrate;
forming an n+ source and an n+ drain separated from each other by implanting impurities in the p-well region, wherein the n+ drain is formed to overlap the junction of the p-well region and the n-well region;
forming a p+ well pick-up by implanting impurities in the p-well region; and
forming an interconnection connected to each of the p+ well pick-up, the n+ source and the n+ drain, wherein the p+ well pick-up and the n+ source are connected to a ground terminal, and the n+ drain is connected to a circuit terminal.
15. The method as claimed in claim 14 , further comprising forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region,
wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick-up and the n+ drain are formed in the active region.
16. The method as claimed in claim 14 , further comprising forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region,
wherein the active region includes the n-well region and the p-well region, and the n+ source, the p+ well pick up and the n+ drain are formed in the active region.
17. The method as claimed in claim 14 , wherein an interconnection connected to the n+ drain extends over a region between the n+ source and the n+ drain, such that an edge of the interconnection overlaps the n+ source.
18. A method of fabricating an electrostatic discharge protection device connected to a circuit terminal and a ground terminal, comprising:
forming a p-well region at an upper portion of a substrate and an n-well region under the p-well region, wherein the n-well region extends vertically along a sidewall of the p-well region to define a junction of the p-well region and the n-well region at a surface of the substrate;
forming a gate electrode on the p-well region;
implanting impurities in the substrate at either side of the gate electrode to form an n+ source and an n+ drain, wherein the n+ drain is formed to overlap a junction between the p-well region and the n-well region;
implanting impurities in the p-well region to form a p+ well pick-up; and
forming an interconnection connecting each of the p+ well pick-up, the gate electrode, the n+ source and the n+ drain,
wherein the p+ well pick-up and the n+ source are connected to the ground terminal, and the n+ drain is connected to the circuit terminal.
19. The method as claimed in claim 18 , further comprising forming a device isolation layer in the substrate to define an active region, before forming the n-well region and the p-well region,
wherein the active region includes the n-well region and the p-well region, the gate electrode crosses over the p-well region in the active region, and
wherein the active region at one side of the gate electrode includes the p-well region and the active region at the other side of the gate electrode includes the p-well region and the n-well region.
20. The method as claimed in claim 18 , further comprising forming a device isolation layer in the substrate to define an active region, after forming the n-well region and the p-well region,
wherein the active region includes the n-well region and the p-well region, and
wherein the gate electrode crosses over the p-well region in the active region, and the active region at one side of the gate electrode is the p-well region and the active region at the other side includes the p-well region and the n-well region.
21. The method as claimed in claim 18 , wherein the gate electrode is connected to a ground terminal.
22. A method of fabricating an electrostatic discharge protection device, comprising:
forming an n-well in a substrate;
forming a p-well on the n-well;
forming an NMOS transistor on the p-well, the NMOS transistor including a gate electrode, an n+ source and an n+ drain; and
forming a grounded p+ well pick-up in the p-well,
wherein the n-well is directly connected to the n+ drain of the NMOS transistor and the n+ source is grounded.
23. The method as claimed in claim 22 , wherein the gate electrode is grounded.
24. The method as claimed in claim 22 , wherein the gate electrode is electrically connected to the n+ drain.
25. The method as claimed in claim 22 , wherein an impurity concentration of the n+ drain is higher than that of the n+ source.
26. The method as claimed in claim 22 , wherein the n-well extends vertically under the n+ drain and contacts the n+ drain.
27. The method as claimed in claim 22 ,
wherein the n-well extends vertically to form a junction with the p-well, and
wherein a junction of the n-well and the p-well overlaps the n+ drain.
28. The method as claimed in claim 17 , wherein the n+ source, the gate electrode and the p+ well pick-up are connected to the interconnection in parallel.
29. The method as claimed in claim 14 , wherein an impurity concentration of the n+ drain is higher than that of the n+ source.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/078,761 US20080188047A1 (en) | 2003-12-15 | 2008-04-04 | Electrostatic discharge protection device and method of fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020030091308A KR100645039B1 (en) | 2003-12-15 | 2003-12-15 | Electrostatic discharge protection device and mehtod of fabricating the same |
KR2003-91308 | 2003-12-15 | ||
US10/993,438 US7355252B2 (en) | 2003-12-15 | 2004-11-22 | Electrostatic discharge protection device and method of fabricating the same |
US12/078,761 US20080188047A1 (en) | 2003-12-15 | 2008-04-04 | Electrostatic discharge protection device and method of fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/993,438 Division US7355252B2 (en) | 2003-12-15 | 2004-11-22 | Electrostatic discharge protection device and method of fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080188047A1 true US20080188047A1 (en) | 2008-08-07 |
Family
ID=34858588
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/993,438 Active 2025-09-25 US7355252B2 (en) | 2003-12-15 | 2004-11-22 | Electrostatic discharge protection device and method of fabricating the same |
US12/078,761 Abandoned US20080188047A1 (en) | 2003-12-15 | 2008-04-04 | Electrostatic discharge protection device and method of fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/993,438 Active 2025-09-25 US7355252B2 (en) | 2003-12-15 | 2004-11-22 | Electrostatic discharge protection device and method of fabricating the same |
Country Status (3)
Country | Link |
---|---|
US (2) | US7355252B2 (en) |
KR (1) | KR100645039B1 (en) |
CN (1) | CN100552939C (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070034969A1 (en) * | 2005-08-12 | 2007-02-15 | Texas Instruments Inc. | Semiconductor device having a gate electrode material feature located adjacent a gate width side of its gate electrode and a method of manufacture therefor |
US20070148889A1 (en) * | 2005-12-28 | 2007-06-28 | Dongbu Electronics Co., Ltd. | Method for manufacturing a bipolar transisstor |
US20120025350A1 (en) * | 2010-08-02 | 2012-02-02 | Amazing Microelectronic Corp. | Vertical transient voltage suppressors |
US20130140958A1 (en) * | 2008-04-29 | 2013-06-06 | Sand 9, Inc. | Microelectromechanical systems (mems) resonators and related apparatus and methods |
US10923466B2 (en) | 2018-07-24 | 2021-02-16 | Amazing Microelectronic Corp. | Vertical transient voltage suppression device |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100638456B1 (en) * | 2004-12-30 | 2006-10-24 | 매그나칩 반도체 유한회사 | Esd protection circuit and method for manufacturing the same |
US7541648B2 (en) * | 2005-01-21 | 2009-06-02 | Micron Technology, Inc. | Electrostatic discharge (ESD) protection circuit |
US7465994B2 (en) * | 2005-06-17 | 2008-12-16 | Taiwan Semiconductor Manufacturing Co. | Layout structure for ESD protection circuits |
TW200739876A (en) * | 2005-10-06 | 2007-10-16 | Nxp Bv | Electrostatic discharge protection device |
JP2007305917A (en) | 2006-05-15 | 2007-11-22 | Nec Electronics Corp | Semiconductor device |
KR100959438B1 (en) * | 2007-11-30 | 2010-05-25 | 주식회사 동부하이텍 | ESD Protection Device and Method for Manufacturing the same |
US7999357B1 (en) | 2008-05-12 | 2011-08-16 | Semiconductor Components Industries, Llc | Electrostatic discharge circuit using forward biased circular-arc shaped steering diodes |
CN101752347B (en) * | 2008-12-19 | 2011-12-14 | 上海华虹Nec电子有限公司 | Electrostatic protection structure and manufacturing method thereof |
KR101145786B1 (en) * | 2009-12-30 | 2012-05-16 | 에스케이하이닉스 주식회사 | Electrostatic discharge protection device |
CN101901829A (en) * | 2010-05-07 | 2010-12-01 | 深圳深爱半导体有限公司 | Electrostatic discharge protection structure and manufacturing method thereof |
CN102157517A (en) * | 2010-12-30 | 2011-08-17 | 苏州华芯微电子股份有限公司 | Electrostatic protection structure |
CN102290340A (en) * | 2011-07-21 | 2011-12-21 | 中国科学院微电子研究所 | Method and device for changing trigger voltage of electrostatic protection device |
JP5849670B2 (en) | 2011-12-09 | 2016-02-03 | セイコーエプソン株式会社 | Semiconductor device |
CN103367362B (en) * | 2012-04-09 | 2016-06-08 | 上海华虹宏力半导体制造有限公司 | A kind of one-way conductive pressure device and manufacture method thereof |
JP6011136B2 (en) * | 2012-08-09 | 2016-10-19 | 富士電機株式会社 | Semiconductor device |
KR102098663B1 (en) | 2013-10-11 | 2020-04-08 | 삼성전자주식회사 | Electrostatic discharge protection device |
JP2015216410A (en) * | 2015-09-04 | 2015-12-03 | セイコーエプソン株式会社 | Semiconductor device |
KR102405343B1 (en) | 2015-12-15 | 2022-06-08 | 삼성전자주식회사 | Electrostatic discharge protection device capable of adjusting holding voltage |
CN106024896A (en) * | 2016-06-30 | 2016-10-12 | 上海华力微电子有限公司 | ESD NMOS device structure |
CN107611121B (en) * | 2016-07-11 | 2020-12-29 | 联华电子股份有限公司 | Semiconductor structure for electrostatic discharge protection |
KR20200074581A (en) | 2018-12-17 | 2020-06-25 | 에스케이하이닉스 주식회사 | Electrostatic Discharge Protection Device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6218226B1 (en) * | 2000-01-21 | 2001-04-17 | Vanguard International Semiconductor Corporation | Method of forming an ESD protection device |
US20010006243A1 (en) * | 1999-12-27 | 2001-07-05 | Yasuyuki Morishita | Input-output protection device for semiconductor integrated circuit |
US20040021179A1 (en) * | 2002-08-05 | 2004-02-05 | Byeong-Chan Lee | Metal oxide semiconductor transistors having a drain punch through blocking region and methods for fabricating metal oxide semiconductor transistors having a drain punch through blocking region |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6246122B1 (en) * | 1996-07-09 | 2001-06-12 | Winbond Electronics Corp. | Electrostatic discharge protective schemes for integrated circuit packages |
IL127738A (en) | 1998-12-25 | 2001-08-08 | Iscar Ltd | Cutting tool assembly |
JP3926975B2 (en) * | 1999-09-22 | 2007-06-06 | 株式会社東芝 | Stacked MOS transistor protection circuit |
KR100331858B1 (en) | 2000-03-15 | 2002-04-09 | 박종섭 | Electro Static Discharge Protection Circuit and Method For Fabricating the Same |
JP4475725B2 (en) | 2000-03-24 | 2010-06-09 | Hoya株式会社 | Endoscope cell collection tool |
US6385021B1 (en) * | 2000-04-10 | 2002-05-07 | Motorola, Inc. | Electrostatic discharge (ESD) protection circuit |
KR20020015199A (en) | 2000-08-21 | 2002-02-27 | 박종섭 | Electrostatic discharge protection device in a semiconductor device |
TW511269B (en) * | 2001-03-05 | 2002-11-21 | Taiwan Semiconductor Mfg | Silicon-controlled rectifier device having deep well region structure and its application on electrostatic discharge protection circuit |
US6639771B2 (en) * | 2001-03-12 | 2003-10-28 | Pericom Semiconductor Corp. | Internet ESD-shunt diode protected by delayed external MOSFET switch |
JP4084011B2 (en) | 2001-09-05 | 2008-04-30 | 株式会社東芝 | Semiconductor device |
US6936896B2 (en) * | 2001-12-21 | 2005-08-30 | Freescale Semiconductor, Inc. | Semiconductor apparatus |
US6849902B1 (en) * | 2004-03-11 | 2005-02-01 | Winbond Electronics Corp. | Input/output cell with robust electrostatic discharge protection |
-
2003
- 2003-12-15 KR KR1020030091308A patent/KR100645039B1/en active IP Right Grant
-
2004
- 2004-11-22 US US10/993,438 patent/US7355252B2/en active Active
- 2004-12-15 CN CNB2004101021938A patent/CN100552939C/en active Active
-
2008
- 2008-04-04 US US12/078,761 patent/US20080188047A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010006243A1 (en) * | 1999-12-27 | 2001-07-05 | Yasuyuki Morishita | Input-output protection device for semiconductor integrated circuit |
US6218226B1 (en) * | 2000-01-21 | 2001-04-17 | Vanguard International Semiconductor Corporation | Method of forming an ESD protection device |
US20040021179A1 (en) * | 2002-08-05 | 2004-02-05 | Byeong-Chan Lee | Metal oxide semiconductor transistors having a drain punch through blocking region and methods for fabricating metal oxide semiconductor transistors having a drain punch through blocking region |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070034969A1 (en) * | 2005-08-12 | 2007-02-15 | Texas Instruments Inc. | Semiconductor device having a gate electrode material feature located adjacent a gate width side of its gate electrode and a method of manufacture therefor |
US7595245B2 (en) * | 2005-08-12 | 2009-09-29 | Texas Instruments Incorporated | Semiconductor device having a gate electrode material feature located adjacent a gate width side of its gate electrode and a method of manufacture therefor |
US20070148889A1 (en) * | 2005-12-28 | 2007-06-28 | Dongbu Electronics Co., Ltd. | Method for manufacturing a bipolar transisstor |
US20130140958A1 (en) * | 2008-04-29 | 2013-06-06 | Sand 9, Inc. | Microelectromechanical systems (mems) resonators and related apparatus and methods |
US8587183B2 (en) * | 2008-04-29 | 2013-11-19 | Sand 9, Inc. | Microelectromechanical systems (MEMS) resonators and related apparatus and methods |
US20120025350A1 (en) * | 2010-08-02 | 2012-02-02 | Amazing Microelectronic Corp. | Vertical transient voltage suppressors |
US8552530B2 (en) * | 2010-08-02 | 2013-10-08 | Amazing Microelectronics Corp. | Vertical transient voltage suppressors |
TWI422010B (en) * | 2010-08-02 | 2014-01-01 | Amazing Microelectronic Corp | Vertical transient voltage suppressors |
US10923466B2 (en) | 2018-07-24 | 2021-02-16 | Amazing Microelectronic Corp. | Vertical transient voltage suppression device |
Also Published As
Publication number | Publication date |
---|---|
KR20050059609A (en) | 2005-06-21 |
US20070241407A1 (en) | 2007-10-18 |
KR100645039B1 (en) | 2006-11-10 |
CN1630079A (en) | 2005-06-22 |
CN100552939C (en) | 2009-10-21 |
US7355252B2 (en) | 2008-04-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20080188047A1 (en) | Electrostatic discharge protection device and method of fabricating the same | |
US7615417B2 (en) | Triggered silicon controlled rectifier for RF ESD protection | |
US7601991B2 (en) | On-chip structure for electrostatic discharge (ESD) protection | |
US6498357B2 (en) | Lateral SCR device for on-chip ESD protection in shallow-trench-isolation CMOS process | |
US7005708B2 (en) | Minimum-dimension, fully-silicided MOS driver and ESD protection design for optimized inter-finger coupling | |
US8455315B2 (en) | Symmetric blocking transient voltage suppressor (TVS) using bipolar transistor base snatch | |
US8044466B2 (en) | ESD protection device in high voltage and manufacturing method for the same | |
US20020084490A1 (en) | ESD protection networks with NMOS-bound or PMOS-bound diode structures in a shallow-trench-isolation (STI) CMOS process | |
KR100431066B1 (en) | Semiconductor device having electro-static discharge circuit | |
US20050212051A1 (en) | Low voltage silicon controlled rectifier (SCR) for electrostatic discharge (ESD) protection of silicon-on-insulator technologies | |
US20040207021A1 (en) | Low voltage silicon controlled rectifier (SCR) for electrostatic discharge (ESD) protection of silicon-on-insulator technologies | |
US7253480B2 (en) | Structure and fabrication method of electrostatic discharge protection circuit | |
US20050133839A1 (en) | Semiconductor device | |
US20070145418A1 (en) | Devices without current crowding effect at the finger's ends | |
US5986307A (en) | Silicon-controlled rectifier integral with output buffer | |
US6611027B2 (en) | Protection transistor with improved edge structure | |
US6849902B1 (en) | Input/output cell with robust electrostatic discharge protection | |
US6787856B2 (en) | Low triggering N MOS transistor for electrostatic discharge protection device | |
US20060091465A1 (en) | Layout of semiconductor device with substrate-triggered esd protection | |
US7176529B2 (en) | Semiconductor device and method of manufacturing the same | |
US6759716B1 (en) | Input/output protection device for a semiconductor integrated circuit | |
KR100645069B1 (en) | Electrostatic discharge protection device and mehtod of fabricating the same | |
KR100650625B1 (en) | Electrostatic descharge protection device | |
KR20050071023A (en) | Gate grounded nmos transistor for protection against the electrostatic discharge | |
KR20050106929A (en) | Fabricating method of transistor in electro static discharge circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |