US20090117722A1 - Methods for fabricating semiconductor structures - Google Patents

Methods for fabricating semiconductor structures Download PDF

Info

Publication number
US20090117722A1
US20090117722A1 US11/493,231 US49323106A US2009117722A1 US 20090117722 A1 US20090117722 A1 US 20090117722A1 US 49323106 A US49323106 A US 49323106A US 2009117722 A1 US2009117722 A1 US 2009117722A1
Authority
US
United States
Prior art keywords
layer
carbon
opening
sic
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/493,231
Other versions
US7517807B1 (en
Inventor
Jesse Berkley Tucker
Kevin Sean Matocha
Peter Wilson Waldrab
James Howard Schermerhorn
Matthew Morgan Edmonds
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co filed Critical General Electric Co
Priority to US11/493,231 priority Critical patent/US7517807B1/en
Assigned to GENERAL ELECTRIC COMPANY reassignment GENERAL ELECTRIC COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: EDMONDS, MATTHEW MORGAN, MATOCHA, KEVIN SEAN, SCHERMERHORN, JAMES HOWARD, TUCKER, JESSE BERKLEY, WALDRAB, PETER WILSON
Application granted granted Critical
Publication of US7517807B1 publication Critical patent/US7517807B1/en
Publication of US20090117722A1 publication Critical patent/US20090117722A1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0332Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0337Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/0445Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
    • H01L21/0455Making n or p doped regions or layers, e.g. using diffusion
    • H01L21/046Making n or p doped regions or layers, e.g. using diffusion using ion implantation
    • H01L21/0465Making n or p doped regions or layers, e.g. using diffusion using ion implantation using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66053Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
    • H01L29/66068Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41766Source or drain electrodes for field effect devices with at least part of the source or drain electrode having contact below the semiconductor surface, e.g. the source or drain electrode formed at least partially in a groove or with inclusions of conductor inside the semiconductor

Definitions

  • the invention relates generally to semiconductor devices and, more particularly, to semiconductor devices with self-aligned ion implant regions.
  • SiC Silicon carbide
  • SiC's material properties For example, SiC's wide band gap and high thermal conductivity facilitate elevated temperature operation, and SiC's high electron mobility enables high-speed switching.
  • MOSFET metal oxide semiconductor field effect transistors
  • MOSFET metal oxide semiconductor field effect transistors
  • conventional techniques typically employ multiple lithography steps, which introduce overlay misalignments, thereby limiting the resolution of the channel length.
  • the channel formation typically involves the deposition and patterning of at least two photolithographic layers.
  • each of the photolithography processes typically incorporates a separate masking layer.
  • relying on the alignment of multiple lithography steps to form the channel of a power MOSFET limits the manufacturability of the channel.
  • channel dimensions are generally set on the order of 1 micron or greater to account for any misalignments caused by employing multiple lithography processes with multiple masking layers.
  • SiC MOSFETs are typically designed to have channel lengths sufficiently greater than 1 micron, in order to fall within conventional tolerance limits. These larger channel dimensions disadvantageously increase both the on-state resistance and the power dissipation of the device.
  • one aspect of the present invention resides in a method for fabricating a semiconductor structure.
  • the method includes forming a carbon masking layer on a semiconductor layer, forming a protective layer on the carbon masking layer, and forming an opening in the protective layer and the carbon masking layer.
  • the method further includes processing the semiconductor layer through the opening to form a first processed region in the semiconductor layer, enlarging the opening in the carbon masking layer and performing an additional processing step on the semiconductor layer through the enlarged opening to form a second processed region in the semiconductor layer.
  • FIGS. 1-14 are cross-sectional views illustrating fabrication steps for a double-implanted metal oxide semiconductor field effect transistor (DMOSFET).
  • DMOSFET metal oxide semiconductor field effect transistor
  • FIGS. 1-13 are cross-sectional views illustrating fabrication steps for a double-implanted metal oxide semiconductor field effect transistor (DMOSFET).
  • a method embodiment of the invention for fabricating a semiconductor structure includes forming a carbon masking layer 10 on a semiconductor layer 12 .
  • a protective layer 14 is formed on the carbon masking layer 10 , as indicated in FIG. 1 .
  • the method further includes forming an opening 16 in the protective layer 14 and the carbon masking layer 10 , as well as processing the semiconductor layer 12 through the opening 16 in the masking layer 10 to form a first processed region 18 in the semiconductor layer.
  • the opening 16 may be formed using photolithography, as discussed in detail below with reference to FIG. 2 .
  • FIG. 1 a method embodiment of the invention for fabricating a semiconductor structure includes forming a carbon masking layer 10 on a semiconductor layer 12 .
  • a protective layer 14 is formed on the carbon masking layer 10 , as indicated in FIG. 1 .
  • the method further includes forming an opening 16 in the protective layer 14
  • the method further includes enlarging the opening 16 in the carbon masking layer 10 and performing an additional processing step on the semiconductor layer 12 through the enlarged opening 16 ′ in the masking layer 10 to form a second processed region 20 in the semiconductor layer 12 .
  • the semiconductor layer 12 may be a semiconductor substrate or an intermediate layer of a structure fabricated on an underlying substrate.
  • the semiconductor layer 12 comprises silicon carbide (SiC).
  • SiC silicon carbide
  • the semiconductor layer 12 comprises a 4H or 6H SiC polytype.
  • the carbon masking layer 10 is particularly beneficial for use in forming SiC structures, in that graphite can withstand the high temperatures (for example, >1400 C) needed for SiC ion implant anneals.
  • the present invention is not limited to SiC, and the semiconductor structure may comprise other wide band gap semiconductors, including but not limited to, Gallium Arsenide (GaAs), Aluminum Nitride (AlN) and Gallium Nitride (GaN).
  • the semiconductor layer 12 may be p-type, n-type or undoped. It will be understood by those skilled in the art that “n-type” and “p-type” refer to the majority charge carriers, which are present in a respective layer. For example, in n-type regions, the majority carriers are electrons, and in p-type regions, the majority carriers are holes (the absence of electrons).
  • the semiconductor layer 12 is a n-type SiC epilayer with a thickness of about 11 microns and an impurity concentration of about 9 ⁇ 10 15 atoms/cm 3 , where the epilayer is formed on a n+ SiC substrate.
  • This example is purely illustrative and does not limit the invention.
  • an organic layer 10 is deposited on the semiconductor layer 12 .
  • the semiconductor layer 12 and organic layer 10 are then heated to graphitize the organic layer 10 .
  • graphitize it is meant that the organic layer is subjected to a heating process to remove substantially all but carbon from the layer, making the remaining layer primarily graphitic.
  • Example organic layers include resins, and in one particular example photoresist is deposited (for example, by spinning or spraying) and baked at a temperature of about 700 degrees Celsius in vacuum or in the presence of an inert ambient, such as argon. The bake-out temperature will depend upon the material being graphitized. In this manner, a graphite masking layer is formed.
  • a diamond like carbon (DLC) layer 10 is deposited using chemical vapor deposition (CVD) techniques.
  • the thickness of the carbon masking layer 10 will depend upon the subsequent processing steps being performed using the mask. For example, for ion implantation, the mask thickness is selected such that the mask is thick enough to mask the ion implants that are being used.
  • the carbon protective layer 10 has a thickness in a range of about 0.5 microns to about 2.0 microns.
  • the protective layer 14 is formed of a material with good etch selectivity relative to the carbon masking layer 10 .
  • Example materials for the protective layer 14 include silicon nitride (including without limitation, stoichiometric Si 3 N 4 and non-stoichiometric SiN x ), silicon dioxide (including without limitation, SiO 2 and non-stoichiometric SiO x ), aluminum nitride (including without limitation AlN and non-stoichiometric AlN x ), indium tin oxide and combinations thereof, nonlimiting examples of which include silicon oxynitride.
  • the protective layer 14 may also contain byproducts of the species used to synthesize the material, for example, when forming a silicon nitride layer, Hydrogen may be incorporated.
  • the protective layer 14 comprises Si 3 N 4 .
  • Various techniques may be employed to deposit the protective layer 14 , and the particular technique will depend upon the material being deposited.
  • Si 3 N 4 is deposited using a plasma enhanced CVD (PECVD) process or a low pressure CVD process (LPCVD).
  • PECVD plasma enhanced CVD
  • LPCVD low pressure CVD
  • the thickness of the protective layer 14 will depend upon the subsequent processing steps being performed. For example, for ion implantation, the Si 3 N 4 thickness is selected such that the implants can penetrate the Si 3 N 4 .
  • the Si 3 N 4 layer has a thickness in a range of about 500 Angstroms to about 5000 Angstroms, and more particularly in a range of about 500 Angstroms to about 1000 Angstroms.
  • the following processing steps may be performed to form opening 16 in the carbon masking layer 10 and the protective layer 12 .
  • the Si 3 N 4 layer 14 is coated with photoresist 26 .
  • the photoresist 26 is selectively exposed to ultraviolet (UV) radiation, for example using a stepper photolithography tool.
  • UV ultraviolet
  • the photoresist 26 is then developed, to form a mask as shown for example in FIG. 2 .
  • the protective layer 14 is etched using the photoresist 26 as a mask.
  • the Si 3 N 4 protective layer 14 is etched using an anisotropic etch, such as a reactive ion etch (RIE), for example using CHF 3 plus Argon to remove the nitride as shown and to slightly etch the graphite 10 .
  • RIE reactive ion etch
  • the graphite layer 10 is etched to form the opening 16 .
  • an anisotropic etch is performed to remove the graphite.
  • the graphite 10 is etched using a RIE plasma, for example oxygen, which is anisotropic and selective to both graphite and Si 3 N 4 .
  • the photoresist layer 26 may be removed, for example using an acetone bath.
  • the semiconductor layer 12 is then processed through the opening 16 to form a first processed region 18 in the semiconductor layer 12 .
  • an ion implantation (indicated by the vertical arrows) step is performed to form a p+ region 18 , as indicated in FIG. 2 .
  • an isotropic, dry etching process is then performed to undercut the carbon masking layer 12 , as indicated in FIG. 3 .
  • the graphite layer 10 is isotropically etched in a barrel asher or using an inductively coupled plasma (ICP) etch system with an oxygen plasma.
  • ICP inductively coupled plasma
  • the isotropic etching process selectively etches the carbon masking layer and preserves both the Si 3 N 4 layer and the semiconductor layer 12 .
  • the depth of the undercut is indicated by “d” in FIG. 3 . The depth d will depend upon the desired size of the region 20 being processed.
  • an ion implantation step is performed to form the n+ region 20 , as indicated in FIG. 3 .
  • the depth d of the undercut is in a range of about 0.5-10 microns. In one example, the depth d of the undercut is about 4 microns. Control of this etch governs the ability to place the edge 21 of the n+ implant, which is also the edge of the channel.
  • a dry etch provides a controlled technique for undercutting the carbon masking layer 10 , as compared to the wet etching techniques used to remove the silicon dioxide (SiO 2 ) masks in U.S. Pat. No. 6,204,151, Peters et al.
  • One shortcoming of the use of a wet etch to undercut a SiO 2 masking layer is the resultant distortion of the sidewall profile to a concave shape. Another shortcoming resides in the difficulty of introducing a wet etchant into a hole without bubbles being trapped. This trapping of bubbles prevents a uniform etching, resulting in poor final device yield.
  • FIG. 4 illustrates additional processing steps.
  • the method includes further enlarging the opening in the carbon masking layer 10 .
  • An additional processing step is then performed on the semiconductor layer 12 through the enlarged opening 16 ′′ to form at least one additional processed region 22 in the semiconductor layer 12 .
  • an isotropic, dry etching process is performed to undercut the carbon masking layer 12 .
  • the graphite layer 10 is isotropically etched in a barrel asher or using an inductively coupled plasma etch system with an oxygen plasma to further undercut the graphite 10 .
  • this undercut defines the channel length dd, which is defined in the final device structure by the edge 21 of the n+ implant 20 and the edge 23 of the subsequent p ⁇ well implant 22 .
  • the depth dd will depend upon the desired size of the region 22 being processed. The use of a dry etch provides greater control of the channel length than would be achieved using a wet etch process or using two lithography steps.
  • an ion implantation step is performed to form the p ⁇ region 22 , as indicated in FIG. 4 .
  • the depth dd of the undercut is in a range of about 0.1 to about 1.5 microns.
  • the processing steps comprise ion implantation (indicated by the vertical arrows in FIGS. 2-4 ), such that the first processed region 18 comprises a first ion implant region 18 , the second processed region 20 comprises a second ion implant region 20 , and the additional processed region 22 comprises an additional implant region 22 .
  • the illustrated example is directed to a DMOSFET, and the first region is a p+ region 18 , the second region is a n+ region 20 and the additional implant region is a p ⁇ well 22 , as indicated in FIGS. 2-4 , for example.
  • the p+ region 18 a variety of p-type dopants (acceptors) may be implanted, including but not limited to, aluminum, boron, gallium, as well as aluminum carbon co-implants.
  • the dopant species is Aluminum, and Carbon is coimplanted with the same depth profile as the Aluminum.
  • the p+ ion implantation is performed at energies in a range of about 5-400 keV, with successive implants at progressively lower energies.
  • the implant may be performed at a temperature in a range of about 25-1000 degrees Celsius, and for a particular example at a temperature of about 1000 degrees Celsius.
  • the depth of the p+ implant is in a range of about 0.25-1.5 microns and for a particular example is about 0.7 microns.
  • Example widths for the p+ region are in a range of about 2-10 microns.
  • n-type dopants may be implanted, including but not limited to, nitrogen, phosphorous, arsenic, antimony and combinations thereof.
  • the donors are implanted through the relatively thin protective layer 14 at a temperature in a range of about 25-1000 degrees Celsius.
  • the n+ implant is performed at about 600 degrees Celsius.
  • the n+ region is formed using a shallow n+ implant at a depth in an example range of about 0.1-1 microns.
  • the depth of the n+ implant is about 0.25 microns.
  • the n+ ion implantation is performed at energies in a range of about 5-200 keV, and more particularly in a range of about 15-200 keV, with successive single energy implants.
  • p-type dopants may be implanted, including but not limited to, aluminum, boron, magnesium, carbon, calcium and combinations thereof.
  • the implants are typically performed at elevated temperatures, for example in a range of about 25-1000 degrees Celsius, and for certain examples at about 1000 degrees Celsius.
  • the p ⁇ ion implantation is performed at energies in a range of about 5-400 keV, with successive single energy implants.
  • the depth of the p ⁇ well 22 is in a range of about 0.1-2 microns and for certain examples is about 0.7 microns.
  • Example channel lengths dd are in a range of about 0.1-1.5 microns. Beneficially, because the channel length dd is defined using a dry etch process, the channel length dd can be carefully controlled.
  • the masking layers are removed to yield the structure shown in FIG. 5 .
  • the Si 3 N 4 layer 14 is etched away, for example using one of a RIE plasma etch or a chemical wet etch of phosphoric acid or buffered hydrofluoric acid (BHF). More generally, the mask removal technique is chosen such that it is selective to the semiconductor 12 and implanted regions.
  • the Si 3 N 4 layer is wet etched in BHF.
  • the graphite layer 10 is etched away, for example using a barrel Oxygen asher, an ICP Oxygen plasma etch, a RIE Oxygen plasma etch or by thermal oxidation.
  • the channel has been formed and a variety of devices could be realized using the self-aligned channel, including but not limited to, SiC DMOSFET, bipolar transistors and IGBTs.
  • FIG. 6 illustrates an optional dimple/alignment mark etch process.
  • the method further includes performing a dry etch to remove a central portion 28 of the second processed region 20 .
  • the central portion 28 is indicated in FIG. 4 and has been removed in FIG. 6 .
  • the dry etch comprises an anisotropic dry etch, and the removal of the central portion defines a dimple 29 in the semiconductor layer 12 .
  • about 0.3 microns of the SiC is removed by performing an RIE or ICP etch using the Si 3 N 4 layer 14 as an etch mask.
  • the depth of the etch is slightly larger than the depth of the n+ implant, which for the illustrated example is in a range of 0.1-1 microns, and is equal to 0.5 microns in a particular example.
  • the dimple 29 serves as a registration mark for subsequent layers, facilitating alignment of the gate metal (not shown) to the channel region.
  • the dimple 29 improves the ohmic contact to the p+ region 18 (it improves the short of parasitic bipolar junction transistor (BJT) within the DMOSFET).
  • about 0.3 microns of the SiC is removed by performing an RIE or ICP etch using an additional photolithographically defined etch mask (not shown).
  • FIG. 7 illustrates an optional technique for forming a self-aligned gate.
  • the method further includes removing the protective layer 14 , forming a carbon capping layer 24 on the semiconductor layer 12 in the enlarged opening and annealing the semiconductor structure.
  • the protective layer 14 comprises Si 3 N 4 , and a dry RIE etch is performed to remove the nitride layer 14 . The particular etch will depend on the composition of the protective layer 14 and is chosen to be selective relative to graphite.
  • an organic layer 24 is deposited on the remaining portions of carbon masking layer 10 and on the active region of semiconductor layer 12 .
  • the structure is then heated to graphitize the organic layer 24 .
  • example organic layers include resins, and in one particular example photoresist is deposited (for example, by spinning or spraying) and baked at a temperature of about 700 degrees Celsius. The bake-out temperature will depend upon the material being graphitized. In this manner, a graphite capping layer 24 is formed.
  • a diamond like carbon (DLC) layer 24 is deposited using chemical vapor deposition (CVD) techniques. The thickness of the carbon capping layer 24 is selected based on the desired spacer thickness.
  • CVD chemical vapor deposition
  • the thickness of the carbon capping layer 24 sets the lateral spacing from the edges of the first carbon layer 10 to the second graphite layer 32 , such that the carbon capping layer 24 covers the channel.
  • the thickness of the carbon capping layer 24 is selected to be slightly larger than the channel length.
  • the channel length is defined as the distance between the edges 21 and 23 , which are shown in FIG. 4 .
  • the anneal is performed to activate the implants.
  • the annealing step comprises heating the semiconductor structure to a temperature of at least about 1600 degrees Celsius.
  • the carbon capping layer 24 provides a protective surface for this high temperature anneal. This is in contrast to the SiO 2 thin film system employed in U.S. Pat. No. 6,204,151, Peters et al., which must be removed prior to a high temperature anneal.
  • FIG. 8 is a cross-sectional view of a cell and illustrates an optional process for forming a graphite spacer 32 .
  • the method further includes etching the carbon capping layer 24 , where the etch leaves a spacer 32 extending over a channel 34 formed in the additional processed region 22 .
  • the channel 34 extends between edges 21 and 23 .
  • a RIE etch is performed to remove about one micron of the graphite layer 24 .
  • the RIE etch leaves the original carbon masking layer 10 plus graphite spacer 32 .
  • the width of the carbon spacer 32 is about one micron.
  • the spacer 32 covers the device channel 34 .
  • the dimensions of the graphite spacer are governed by selection of the thickness of the previous graphite deposition, which is discussed above with reference to FIG. 7 .
  • FIGS. 9 and 10 illustrate an optional field oxide image reversal process.
  • the method further includes depositing a field oxide layer 36 on the semiconductor structure.
  • a field oxide layer having a thickness in a range of about 0.5-2 microns is deposited using a conformal deposition technique.
  • Example field oxide materials include, without limitation, SiO 2 . More particularly, a one micron thick field oxide layer is deposited by LPCVD oxide deposition. Beneficially, the field oxide prevents significant overlap of the subsequent gate metal over the N+ region 20 . In this manner, parasitic capacitance of the resulting device is reduced, thereby reducing the overall switching losses of the device.
  • the illustrated embodiment further includes planarizing the field oxide layer. As indicated in FIG.
  • the field oxide extending above the graphite 10 , 32 is removed.
  • Various techniques may be employed to planarize the field oxide layer.
  • the planarization may be performed by polishing, chemical mechanical polishing (CMP), or by a planarizing photoresist/wet oxide etch process.
  • FIG. 11 illustrates additional optional processes.
  • the method further includes removing the carbon masking layer 10 and the spacer 32 .
  • Various techniques may be employed to remove the graphite layers 10 , 32 , including without limitation using a barrel oxygen asher, an ICP oxygen plasma etch and thermal oxidation.
  • a gate dielectric layer 38 is formed on the semiconductor structure, as indicated in FIG. 11 .
  • Example gate dielectric materials include, without limitation, oxides, such as SiO 2 .
  • the gate dielectric is grown by thermal oxidation to form an oxide layer with a thickness in a range of about 100-2000 Angstroms, and more particularly is about 500 Angstroms thick.
  • a gate contact layer 40 is deposited and patterned, as illustrated for example in FIG. 12 .
  • a variety of materials can be used as the gate contact, nonlimiting examples of which include Molybdenum and heavily doped polysilicon, for example doped with phosphorous or nitrogen to above 1 ⁇ 10 18 cm ⁇ 3 .
  • a 6000 Angstrom Molybdenum layer is formed by sputtering.
  • layer 40 undergoes various lithographic processes, as known to those skilled in the art, to form the gate contact regions.
  • the gate contact layer 40 is then etched, for example using RIE, to expose the field oxide 36 , as indicated in FIG. 12 .
  • dielectric layer 42 is deposited, as indicated in FIG. 13 .
  • dielectric layer 42 has a thickness in a range of about 3000 Angstroms to about one micron.
  • the dielectric layer 42 is 6000 Angstroms thick.
  • Nonlimiting examples of materials for dielectric layer 42 include phosphosilicate glass/low temperature oxide (PSG/LTO), LPCVD oxide, nitride and boro-phosphosilicate glass (BPSG).
  • PSG/LTO phosphosilicate glass/low temperature oxide
  • LPCVD oxide LPCVD oxide
  • nitride nitride
  • BPSG boro-phosphosilicate glass
  • dielectric layer 42 is patterned to define regions where the ohmic metal will remain.
  • the field oxide 36 is etched, for example by RIE, down to the silicon carbide.
  • an isotropic etch for example a wet etch, is performed to undercut the field oxide 36 to provide the desired liftoff edge profile.
  • the ohmic contact metal 50 is deposited and portions thereof are lifted off as shown in FIG. 13 .
  • the lift off comprises soaking in acetone.
  • Nonlimiting examples of the ohmic contact metals include nickel, aluminum, chrome, titanium or combinations thereof. Then, the contacts are annealed.
  • FIG. 14 illustrates additional optional metal patterning steps.
  • about 4 microns of Aluminum 44 are deposited, patterned and wet etched to form a contact 44 to the ohmic layer 50 .
  • the present invention simplifies the fabrication process for power MOSFETs by eliminating the need for a second, tightly aligned photolithography level.
  • the present invention enables tighter control of the alignment of the n-type and p-type implantations. In this manner, the invention provides a repeatable, controllable means for achieving reduced channel dimensions for power MOSFETs.

Abstract

A method for fabricating a semiconductor structure includes forming a carbon masking layer on a semiconductor layer, forming a protective layer on the carbon masking layer. The method further includes forming an opening in the protective layer and the carbon masking layer and processing the semiconductor layer through the opening to form a first processed region in the semiconductor layer. The method further includes enlarging the opening in the carbon masking layer and performing an additional processing step on the semiconductor layer through the enlarged opening to form a second processed region in the semiconductor layer.

Description

    BACKGROUND
  • The invention relates generally to semiconductor devices and, more particularly, to semiconductor devices with self-aligned ion implant regions.
  • Silicon carbide (SiC) is an attractive alternative to silicon for high voltage, high power applications due to SiC's material properties. For example, SiC's wide band gap and high thermal conductivity facilitate elevated temperature operation, and SiC's high electron mobility enables high-speed switching.
  • For certain devices, such as metal oxide semiconductor field effect transistors (MOSFET), it is desirable to control the channel dimensions. In particular, to achieve a low on-state resistance, it is desirable to reduce the channel width of the device. However, conventional techniques typically employ multiple lithography steps, which introduce overlay misalignments, thereby limiting the resolution of the channel length. For example, for a power MOSFET device, the channel formation typically involves the deposition and patterning of at least two photolithographic layers. For conventional processes, each of the photolithography processes typically incorporates a separate masking layer. Disadvantageously, relying on the alignment of multiple lithography steps to form the channel of a power MOSFET limits the manufacturability of the channel. Specifically, channel dimensions are generally set on the order of 1 micron or greater to account for any misalignments caused by employing multiple lithography processes with multiple masking layers. As a result, SiC MOSFETs are typically designed to have channel lengths sufficiently greater than 1 micron, in order to fall within conventional tolerance limits. These larger channel dimensions disadvantageously increase both the on-state resistance and the power dissipation of the device.
  • Thus, there is a need to tightly control channel dimensions for SiC MOSFETs. In addition, there is a need to align the gate with the channel. Accordingly, methods for fabricating semiconductor structures are needed to address these issues.
  • BRIEF DESCRIPTION
  • Briefly, one aspect of the present invention resides in a method for fabricating a semiconductor structure. The method includes forming a carbon masking layer on a semiconductor layer, forming a protective layer on the carbon masking layer, and forming an opening in the protective layer and the carbon masking layer. The method further includes processing the semiconductor layer through the opening to form a first processed region in the semiconductor layer, enlarging the opening in the carbon masking layer and performing an additional processing step on the semiconductor layer through the enlarged opening to form a second processed region in the semiconductor layer.
  • DRAWINGS
  • These and other features, aspects, and advantages of the present invention will become better understood when the following detailed description is read with reference to the accompanying drawings in which like characters represent like parts throughout the drawings, wherein:
  • FIGS. 1-14 are cross-sectional views illustrating fabrication steps for a double-implanted metal oxide semiconductor field effect transistor (DMOSFET).
  • DETAILED DESCRIPTION
  • FIGS. 1-13 are cross-sectional views illustrating fabrication steps for a double-implanted metal oxide semiconductor field effect transistor (DMOSFET). As illustrated in FIG. 1, a method embodiment of the invention for fabricating a semiconductor structure includes forming a carbon masking layer 10 on a semiconductor layer 12. A protective layer 14 is formed on the carbon masking layer 10, as indicated in FIG. 1. As illustrated in FIG. 2, the method further includes forming an opening 16 in the protective layer 14 and the carbon masking layer 10, as well as processing the semiconductor layer 12 through the opening 16 in the masking layer 10 to form a first processed region 18 in the semiconductor layer. For example, the opening 16 may be formed using photolithography, as discussed in detail below with reference to FIG. 2. As indicated in FIG. 3, for example, the method further includes enlarging the opening 16 in the carbon masking layer 10 and performing an additional processing step on the semiconductor layer 12 through the enlarged opening 16′ in the masking layer 10 to form a second processed region 20 in the semiconductor layer 12.
  • Those skilled in the art will recognize that the methods disclosed herein are described with reference to the fabrication of a single cell of a semiconductor structure. The claimed methods are intended to encompass the fabrication of semiconductor structures with one or more of such cells.
  • The semiconductor layer 12 may be a semiconductor substrate or an intermediate layer of a structure fabricated on an underlying substrate. For the illustrated embodiment, the semiconductor layer 12 comprises silicon carbide (SiC). There are a number of SiC polytypes, including, without limitation, 3C, 4H, 6H, 15R, 2H, 8H, 10H, 21R and 27R. In certain non-limiting examples, the semiconductor layer 12 comprises a 4H or 6H SiC polytype. The carbon masking layer 10 is particularly beneficial for use in forming SiC structures, in that graphite can withstand the high temperatures (for example, >1400 C) needed for SiC ion implant anneals. However, the present invention is not limited to SiC, and the semiconductor structure may comprise other wide band gap semiconductors, including but not limited to, Gallium Arsenide (GaAs), Aluminum Nitride (AlN) and Gallium Nitride (GaN). The semiconductor layer 12 may be p-type, n-type or undoped. It will be understood by those skilled in the art that “n-type” and “p-type” refer to the majority charge carriers, which are present in a respective layer. For example, in n-type regions, the majority carriers are electrons, and in p-type regions, the majority carriers are holes (the absence of electrons).
  • For the illustrated DMOSFET example, the semiconductor layer 12 is a n-type SiC epilayer with a thickness of about 11 microns and an impurity concentration of about 9×1015 atoms/cm3, where the epilayer is formed on a n+ SiC substrate. This example is purely illustrative and does not limit the invention.
  • Various techniques may be employed to form the carbon masking layer 10. For certain embodiments, an organic layer 10 is deposited on the semiconductor layer 12. The semiconductor layer 12 and organic layer 10 are then heated to graphitize the organic layer 10. By “graphitize” it is meant that the organic layer is subjected to a heating process to remove substantially all but carbon from the layer, making the remaining layer primarily graphitic. Example organic layers include resins, and in one particular example photoresist is deposited (for example, by spinning or spraying) and baked at a temperature of about 700 degrees Celsius in vacuum or in the presence of an inert ambient, such as argon. The bake-out temperature will depend upon the material being graphitized. In this manner, a graphite masking layer is formed. In other embodiments, a diamond like carbon (DLC) layer 10 is deposited using chemical vapor deposition (CVD) techniques. The thickness of the carbon masking layer 10 will depend upon the subsequent processing steps being performed using the mask. For example, for ion implantation, the mask thickness is selected such that the mask is thick enough to mask the ion implants that are being used. According to particular embodiments, the carbon protective layer 10 has a thickness in a range of about 0.5 microns to about 2.0 microns.
  • The protective layer 14 is formed of a material with good etch selectivity relative to the carbon masking layer 10. Example materials for the protective layer 14 include silicon nitride (including without limitation, stoichiometric Si3N4 and non-stoichiometric SiNx), silicon dioxide (including without limitation, SiO2 and non-stoichiometric SiOx), aluminum nitride (including without limitation AlN and non-stoichiometric AlNx), indium tin oxide and combinations thereof, nonlimiting examples of which include silicon oxynitride. Depending on the deposition technique, the protective layer 14 may also contain byproducts of the species used to synthesize the material, for example, when forming a silicon nitride layer, Hydrogen may be incorporated. In one illustrated, non-limiting example, the protective layer 14 comprises Si3N4. Various techniques may be employed to deposit the protective layer 14, and the particular technique will depend upon the material being deposited. For particular embodiments Si3N4 is deposited using a plasma enhanced CVD (PECVD) process or a low pressure CVD process (LPCVD). The thickness of the protective layer 14 will depend upon the subsequent processing steps being performed. For example, for ion implantation, the Si3N4 thickness is selected such that the implants can penetrate the Si3N4. According to particular embodiments, the Si3N4 layer has a thickness in a range of about 500 Angstroms to about 5000 Angstroms, and more particularly in a range of about 500 Angstroms to about 1000 Angstroms.
  • Referring next to FIG. 2, the following processing steps may be performed to form opening 16 in the carbon masking layer 10 and the protective layer 12. First, the Si3N4 layer 14 is coated with photoresist 26. Next, the photoresist 26 is selectively exposed to ultraviolet (UV) radiation, for example using a stepper photolithography tool. The photoresist 26 is then developed, to form a mask as shown for example in FIG. 2. The protective layer 14 is etched using the photoresist 26 as a mask. For the illustrated embodiment, the Si3N4 protective layer 14 is etched using an anisotropic etch, such as a reactive ion etch (RIE), for example using CHF3 plus Argon to remove the nitride as shown and to slightly etch the graphite 10. Next the graphite layer 10 is etched to form the opening 16. According to a particular embodiment, an anisotropic etch is performed to remove the graphite. For the illustrated embodiment, the graphite 10 is etched using a RIE plasma, for example oxygen, which is anisotropic and selective to both graphite and Si3N4. The photoresist layer 26 may be removed, for example using an acetone bath. As noted above, the semiconductor layer 12 is then processed through the opening 16 to form a first processed region 18 in the semiconductor layer 12. For the illustrated embodiment, an ion implantation (indicated by the vertical arrows) step is performed to form a p+ region 18, as indicated in FIG. 2.
  • For particular embodiments, an isotropic, dry etching process is then performed to undercut the carbon masking layer 12, as indicated in FIG. 3. For the illustrated example, the graphite layer 10 is isotropically etched in a barrel asher or using an inductively coupled plasma (ICP) etch system with an oxygen plasma. Beneficially, the isotropic etching process selectively etches the carbon masking layer and preserves both the Si3N4 layer and the semiconductor layer 12. The depth of the undercut is indicated by “d” in FIG. 3. The depth d will depend upon the desired size of the region 20 being processed. For the illustrated example, an ion implantation step is performed to form the n+ region 20, as indicated in FIG. 3. For particular embodiments, the depth d of the undercut is in a range of about 0.5-10 microns. In one example, the depth d of the undercut is about 4 microns. Control of this etch governs the ability to place the edge 21 of the n+ implant, which is also the edge of the channel. Advantageously, a dry etch provides a controlled technique for undercutting the carbon masking layer 10, as compared to the wet etching techniques used to remove the silicon dioxide (SiO2) masks in U.S. Pat. No. 6,204,151, Peters et al. One shortcoming of the use of a wet etch to undercut a SiO2 masking layer is the resultant distortion of the sidewall profile to a concave shape. Another shortcoming resides in the difficulty of introducing a wet etchant into a hole without bubbles being trapped. This trapping of bubbles prevents a uniform etching, resulting in poor final device yield.
  • FIG. 4 illustrates additional processing steps. For the illustrated embodiments, the method includes further enlarging the opening in the carbon masking layer 10. An additional processing step is then performed on the semiconductor layer 12 through the enlarged opening 16″ to form at least one additional processed region 22 in the semiconductor layer 12. For particular embodiments, an isotropic, dry etching process is performed to undercut the carbon masking layer 12. For the illustrated example, the graphite layer 10 is isotropically etched in a barrel asher or using an inductively coupled plasma etch system with an oxygen plasma to further undercut the graphite 10. For the SiC MOSFET example, this undercut defines the channel length dd, which is defined in the final device structure by the edge 21 of the n+ implant 20 and the edge 23 of the subsequent p− well implant 22. The depth dd will depend upon the desired size of the region 22 being processed. The use of a dry etch provides greater control of the channel length than would be achieved using a wet etch process or using two lithography steps. For the illustrated example, an ion implantation step is performed to form the p− region 22, as indicated in FIG. 4. For particular embodiments, the depth dd of the undercut is in a range of about 0.1 to about 1.5 microns.
  • For the illustrated embodiments, the processing steps comprise ion implantation (indicated by the vertical arrows in FIGS. 2-4), such that the first processed region 18 comprises a first ion implant region 18, the second processed region 20 comprises a second ion implant region 20, and the additional processed region 22 comprises an additional implant region 22. More particularly, the illustrated example is directed to a DMOSFET, and the first region is a p+ region 18, the second region is a n+ region 20 and the additional implant region is a p− well 22, as indicated in FIGS. 2-4, for example. To form the p+ region 18, a variety of p-type dopants (acceptors) may be implanted, including but not limited to, aluminum, boron, gallium, as well as aluminum carbon co-implants. According to a particular example, the dopant species is Aluminum, and Carbon is coimplanted with the same depth profile as the Aluminum. Typically, the p+ ion implantation is performed at energies in a range of about 5-400 keV, with successive implants at progressively lower energies. The implant may be performed at a temperature in a range of about 25-1000 degrees Celsius, and for a particular example at a temperature of about 1000 degrees Celsius. For the illustrated example, the depth of the p+ implant is in a range of about 0.25-1.5 microns and for a particular example is about 0.7 microns. Example widths for the p+ region are in a range of about 2-10 microns.
  • To form the n+ region 20, a variety of n-type dopants (donors) may be implanted, including but not limited to, nitrogen, phosphorous, arsenic, antimony and combinations thereof. The donors are implanted through the relatively thin protective layer 14 at a temperature in a range of about 25-1000 degrees Celsius. According to a particular example, the n+ implant is performed at about 600 degrees Celsius. For the illustrated example, the n+ region is formed using a shallow n+ implant at a depth in an example range of about 0.1-1 microns. For one example, the depth of the n+ implant is about 0.25 microns. Typically, the n+ ion implantation is performed at energies in a range of about 5-200 keV, and more particularly in a range of about 15-200 keV, with successive single energy implants.
  • To form the p− well 22, a variety of p-type dopants (acceptors) may be implanted, including but not limited to, aluminum, boron, magnesium, carbon, calcium and combinations thereof. The implants are typically performed at elevated temperatures, for example in a range of about 25-1000 degrees Celsius, and for certain examples at about 1000 degrees Celsius. Typically, the p− ion implantation is performed at energies in a range of about 5-400 keV, with successive single energy implants. For the illustrated example, the depth of the p− well 22 is in a range of about 0.1-2 microns and for certain examples is about 0.7 microns. Example channel lengths dd are in a range of about 0.1-1.5 microns. Beneficially, because the channel length dd is defined using a dry etch process, the channel length dd can be carefully controlled.
  • For certain embodiments, the masking layers are removed to yield the structure shown in FIG. 5. For the illustrated embodiment, the Si3N4 layer 14 is etched away, for example using one of a RIE plasma etch or a chemical wet etch of phosphoric acid or buffered hydrofluoric acid (BHF). More generally, the mask removal technique is chosen such that it is selective to the semiconductor 12 and implanted regions. In one example, the Si3N4 layer is wet etched in BHF. Next, the graphite layer 10 is etched away, for example using a barrel Oxygen asher, an ICP Oxygen plasma etch, a RIE Oxygen plasma etch or by thermal oxidation. At this point, the channel has been formed and a variety of devices could be realized using the self-aligned channel, including but not limited to, SiC DMOSFET, bipolar transistors and IGBTs.
  • FIG. 6 illustrates an optional dimple/alignment mark etch process. For the illustrated embodiment, the method further includes performing a dry etch to remove a central portion 28 of the second processed region 20. The central portion 28 is indicated in FIG. 4 and has been removed in FIG. 6. According to particular embodiments, the dry etch comprises an anisotropic dry etch, and the removal of the central portion defines a dimple 29 in the semiconductor layer 12. For the illustrated example, about 0.3 microns of the SiC is removed by performing an RIE or ICP etch using the Si3N4 layer 14 as an etch mask. The depth of the etch is slightly larger than the depth of the n+ implant, which for the illustrated example is in a range of 0.1-1 microns, and is equal to 0.5 microns in a particular example. By performing this dimple etch prior to removal of the masking layers 10, 14, the dimple 29 serves as a registration mark for subsequent layers, facilitating alignment of the gate metal (not shown) to the channel region. In addition, the dimple 29 improves the ohmic contact to the p+ region 18 (it improves the short of parasitic bipolar junction transistor (BJT) within the DMOSFET). In another example, about 0.3 microns of the SiC is removed by performing an RIE or ICP etch using an additional photolithographically defined etch mask (not shown).
  • FIG. 7 illustrates an optional technique for forming a self-aligned gate. For the illustrated embodiment, the method further includes removing the protective layer 14, forming a carbon capping layer 24 on the semiconductor layer 12 in the enlarged opening and annealing the semiconductor structure. In one example, the protective layer 14 comprises Si3N4, and a dry RIE etch is performed to remove the nitride layer 14. The particular etch will depend on the composition of the protective layer 14 and is chosen to be selective relative to graphite.
  • Various techniques may be employed to form the carbon capping layer 24. For certain embodiments, an organic layer 24 is deposited on the remaining portions of carbon masking layer 10 and on the active region of semiconductor layer 12. The structure is then heated to graphitize the organic layer 24. As noted above, example organic layers include resins, and in one particular example photoresist is deposited (for example, by spinning or spraying) and baked at a temperature of about 700 degrees Celsius. The bake-out temperature will depend upon the material being graphitized. In this manner, a graphite capping layer 24 is formed. In other embodiments, a diamond like carbon (DLC) layer 24 is deposited using chemical vapor deposition (CVD) techniques. The thickness of the carbon capping layer 24 is selected based on the desired spacer thickness. In particular, the thickness of the carbon capping layer 24 sets the lateral spacing from the edges of the first carbon layer 10 to the second graphite layer 32, such that the carbon capping layer 24 covers the channel. For example, the thickness of the carbon capping layer 24 is selected to be slightly larger than the channel length. The channel length is defined as the distance between the edges 21 and 23, which are shown in FIG. 4.
  • The anneal is performed to activate the implants. In one example, the annealing step comprises heating the semiconductor structure to a temperature of at least about 1600 degrees Celsius. Beneficially, the carbon capping layer 24 provides a protective surface for this high temperature anneal. This is in contrast to the SiO2 thin film system employed in U.S. Pat. No. 6,204,151, Peters et al., which must be removed prior to a high temperature anneal.
  • FIG. 8 is a cross-sectional view of a cell and illustrates an optional process for forming a graphite spacer 32. For the illustrated embodiment, the method further includes etching the carbon capping layer 24, where the etch leaves a spacer 32 extending over a channel 34 formed in the additional processed region 22. As indicated in FIG. 8, the channel 34 extends between edges 21 and 23. For the illustrated example, a RIE etch is performed to remove about one micron of the graphite layer 24. The RIE etch leaves the original carbon masking layer 10 plus graphite spacer 32. For the illustrated embodiment, the width of the carbon spacer 32 is about one micron. As indicated in FIG. 8, the spacer 32 covers the device channel 34. The dimensions of the graphite spacer are governed by selection of the thickness of the previous graphite deposition, which is discussed above with reference to FIG. 7.
  • FIGS. 9 and 10 illustrate an optional field oxide image reversal process. For the illustrated embodiment, the method further includes depositing a field oxide layer 36 on the semiconductor structure. In one example, a field oxide layer having a thickness in a range of about 0.5-2 microns is deposited using a conformal deposition technique. Example field oxide materials include, without limitation, SiO2. More particularly, a one micron thick field oxide layer is deposited by LPCVD oxide deposition. Beneficially, the field oxide prevents significant overlap of the subsequent gate metal over the N+ region 20. In this manner, parasitic capacitance of the resulting device is reduced, thereby reducing the overall switching losses of the device. The illustrated embodiment further includes planarizing the field oxide layer. As indicated in FIG. 10, the field oxide extending above the graphite 10, 32 is removed. Various techniques may be employed to planarize the field oxide layer. For example, the planarization may be performed by polishing, chemical mechanical polishing (CMP), or by a planarizing photoresist/wet oxide etch process.
  • FIG. 11 illustrates additional optional processes. For the illustrated embodiment, the method further includes removing the carbon masking layer 10 and the spacer 32. Various techniques may be employed to remove the graphite layers 10, 32, including without limitation using a barrel oxygen asher, an ICP oxygen plasma etch and thermal oxidation. Next, a gate dielectric layer 38 is formed on the semiconductor structure, as indicated in FIG. 11. Example gate dielectric materials include, without limitation, oxides, such as SiO2. In one example, the gate dielectric is grown by thermal oxidation to form an oxide layer with a thickness in a range of about 100-2000 Angstroms, and more particularly is about 500 Angstroms thick.
  • To finish the fabrication of the desired semiconductor device, various metal deposition and patterning processes are performed. For the illustrated DMOSFET example, a gate contact layer 40 is deposited and patterned, as illustrated for example in FIG. 12. A variety of materials can be used as the gate contact, nonlimiting examples of which include Molybdenum and heavily doped polysilicon, for example doped with phosphorous or nitrogen to above 1×1018 cm−3. For one non-limiting example, a 6000 Angstrom Molybdenum layer is formed by sputtering. Next, layer 40 undergoes various lithographic processes, as known to those skilled in the art, to form the gate contact regions. The gate contact layer 40 is then etched, for example using RIE, to expose the field oxide 36, as indicated in FIG. 12.
  • For the illustrated process, ohmic metal patterning processes are then performed. For the illustrated example, a dielectric layer 42 is deposited, as indicated in FIG. 13. For certain embodiments, dielectric layer 42 has a thickness in a range of about 3000 Angstroms to about one micron. For the illustrated example, the dielectric layer 42 is 6000 Angstroms thick. Nonlimiting examples of materials for dielectric layer 42 include phosphosilicate glass/low temperature oxide (PSG/LTO), LPCVD oxide, nitride and boro-phosphosilicate glass (BPSG). Next, dielectric layer 42 is patterned to define regions where the ohmic metal will remain. The field oxide 36 is etched, for example by RIE, down to the silicon carbide. Next, an isotropic etch, for example a wet etch, is performed to undercut the field oxide 36 to provide the desired liftoff edge profile. The ohmic contact metal 50 is deposited and portions thereof are lifted off as shown in FIG. 13. In one example, the lift off comprises soaking in acetone. Nonlimiting examples of the ohmic contact metals include nickel, aluminum, chrome, titanium or combinations thereof. Then, the contacts are annealed.
  • FIG. 14 illustrates additional optional metal patterning steps. For the illustrated example, about 4 microns of Aluminum 44 are deposited, patterned and wet etched to form a contact 44 to the ohmic layer 50.
  • Beneficially, the present invention simplifies the fabrication process for power MOSFETs by eliminating the need for a second, tightly aligned photolithography level. In addition, the present invention enables tighter control of the alignment of the n-type and p-type implantations. In this manner, the invention provides a repeatable, controllable means for achieving reduced channel dimensions for power MOSFETs.
  • Although only certain features of the invention have been illustrated and described herein, many modifications and changes will occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.

Claims (16)

1-7. (canceled)
8. The method of claim 16, wherein the processing steps comprise ion implantation, wherein the first processed region comprises a first ion implant region, wherein the second processed region comprises a second ion implant region, and wherein the additional processed region comprises an additional implant region.
9. The method of claim 16, wherein the first implant region comprises a P+ region, wherein the second implant region comprises a N+ region, and wherein the additional implant region comprises a P− region.
10. The method of claim 16, wherein the step of further enlarging the opening comprises performing an isotropic dry etching process.
11. The method of claim 10 wherein the isotropic, etching processes selectively etch the carbon masking layer and preserve the protective layer and the semiconductor layer.
12. (canceled)
13. The method of claim 16, wherein the step of forming the carbon capping layer comprises depositing an organic layer and heating the organic layer to form a graphite layer.
14. The method of claim 16, wherein the annealing step comprises heating the semiconductor structure to a temperature of at least about 1600 degrees Celsius.
15. (canceled)
16. A method for fabricating a semiconductor structure, the method comprising:
forming a carbon masking layer on a semiconductor layer;
forming a protective layer on the carbon masking layer;
forming an opening in the protective layer and the carbon masking layer;
processing the semiconductor layer through the opening to form a first processed region in the semiconductor layer;
enlarging the opening in the carbon masking layer;
performing an additional processing step on the semiconductor layer through the enlarged opening to form a second processed region in the semiconductor layer;
performing an additional process to further enlarge the opening in the carbon masking layer;
performing an additional processing step on the semiconductor layer through the further enlarged opening to form at least one additional processed region in the semiconductor layer;
removing the protective layer;
forming a carbon capping layer on the semiconductor layer in the enlarged opening;
annealing the semiconductor structure;
etching the carbon capping layer, wherein the etching leaves a spacer extending over a channel formed in the additional processed region;
depositing a field oxide layer on the semiconductor structure;
planarizing the field oxide layer;
removing the carbon masking layer and the spacer; and
forming a gate dielectric layer on the semiconductor structure.
17. The method of claim 16, wherein the semiconductor layer comprises silicon carbide (SiC).
18-19. (canceled)
20. A method for fabricating a silicon carbide (SiC) device, the method comprising:
forming a carbon masking layer on a SiC layer;
forming a protective layer on the carbon masking layer;
forming an opening in the carbon masking layer and the protective layer using an isotropic, dry etching process;
implanting a plurality of p-type ions in the SiC layer through the opening to form a p+ implant region in the SiC layer;
enlarging the opening in the carbon masking layer using an isotropic, dry etching process;
implanting a plurality of n-type ions in the SiC layer through the enlarged opening to form a n+ion implant region in the SiC layer;
performing an isotropic, dry etching process to further enlarge the opening in the carbon masking layer;
implanting a plurality of p-type ions in the SiC layer through the further enlarged opening to form a p-type well in the SiC layer;
removing the protective layer;
forming a carbon capping layer on the SiC layer in the enlarged opening;
annealing the SiC structure;
etching the carbon capping layer, wherein the etching leaves a spacer extending over a channel formed in the p-type well;
depositing a field oxide layer on the semiconductor structure;
planarizing the field oxide layer;
removing the carbon masking layer and the spacer; and
forming a gate dielectric layer on the semiconductor structure.
21. (canceled)
22. The method of claim 20, wherein the SiC structure is annealed at a temperature of at least about 1600 degrees Celsius.
23-24. (canceled)
US11/493,231 2006-07-26 2006-07-26 Methods for fabricating semiconductor structures Active 2027-01-10 US7517807B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/493,231 US7517807B1 (en) 2006-07-26 2006-07-26 Methods for fabricating semiconductor structures

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/493,231 US7517807B1 (en) 2006-07-26 2006-07-26 Methods for fabricating semiconductor structures

Publications (2)

Publication Number Publication Date
US7517807B1 US7517807B1 (en) 2009-04-14
US20090117722A1 true US20090117722A1 (en) 2009-05-07

Family

ID=40525084

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/493,231 Active 2027-01-10 US7517807B1 (en) 2006-07-26 2006-07-26 Methods for fabricating semiconductor structures

Country Status (1)

Country Link
US (1) US7517807B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120184092A1 (en) * 2011-01-17 2012-07-19 Sumitomo Electric Industries, Ltd. Method for manufacturing silicon carbide semiconductor device
US9685900B2 (en) 2010-11-19 2017-06-20 General Electric Company Low-inductance, high-efficiency induction machine and method of making same
US9780716B2 (en) 2010-11-19 2017-10-03 General Electric Company High power-density, high back emf permanent magnet machine and method of making same
CN108604551A (en) * 2015-12-02 2018-09-28 Abb瑞士股份有限公司 Semiconductor device and method for manufacturing this semiconductor device
US20220181479A1 (en) * 2020-12-08 2022-06-09 Globalfoundries Singapore Pte. Ltd. Wide bandgap semiconductor device with a self-aligned channel and integration schemes
CN117457493A (en) * 2023-12-26 2024-01-26 深圳腾睿微电子科技有限公司 Manufacturing method of silicon carbide MOS device

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008147576A (en) * 2006-12-13 2008-06-26 Sumitomo Electric Ind Ltd Method of manufacturing semiconductor device
CN102648523A (en) * 2009-12-01 2012-08-22 拉姆伯斯公司 Planar MOSFET with textured channel and gate
JP6246613B2 (en) 2014-02-17 2017-12-13 株式会社東芝 Semiconductor device and manufacturing method thereof
US20150235864A1 (en) * 2014-02-17 2015-08-20 Infineon Technologies Ag Method for processing a layer and a method for manufacturing an electronic device
JP6479615B2 (en) * 2015-09-14 2019-03-06 株式会社東芝 Manufacturing method of semiconductor device
WO2017093076A1 (en) 2015-12-02 2017-06-08 Abb Schweiz Ag Method for manufacturing a semiconductor device
JP6841198B2 (en) * 2017-09-28 2021-03-10 豊田合成株式会社 Manufacturing method of light emitting element
CN109461659A (en) * 2018-11-08 2019-03-12 中国科学院微电子研究所 Silicon carbide MOSFET device and preparation method thereof

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5342797A (en) * 1988-10-03 1994-08-30 National Semiconductor Corporation Method for forming a vertical power MOSFET having doped oxide side wall spacers
US5510281A (en) * 1995-03-20 1996-04-23 General Electric Company Method of fabricating a self-aligned DMOS transistor device using SiC and spacers
US5731604A (en) * 1994-09-01 1998-03-24 International Rectifier Corporation Semiconductor device MOS gated
US6204135B1 (en) * 1997-07-31 2001-03-20 Siced Electronics Development Gmbh & Co Kg Method for patterning semiconductors with high precision, good homogeneity and reproducibility
US6225680B1 (en) * 1997-07-31 2001-05-01 Siced Electronics Development Gmbh & Co. Kg Semiconductor structure based on silicon carbide material, with a plurality electrically different partial regions
US6372559B1 (en) * 2000-11-09 2002-04-16 International Business Machines Corporation Method for self-aligned vertical double-gate MOSFET
US6551865B2 (en) * 2001-03-30 2003-04-22 Denso Corporation Silicon carbide semiconductor device and method of fabricating the same
US20030122164A1 (en) * 2001-02-07 2003-07-03 Hiroshi Komatsu Semiconductor device and its manufacturing method
US20030157777A1 (en) * 2002-02-19 2003-08-21 Van Zeghbroeck Bart J. Method of fabricating self-aligned silicon carbide semiconductor devices
US6709965B1 (en) * 2002-10-02 2004-03-23 Taiwan Semiconductor Manufacturing Company Aluminum-copper bond pad design and method of fabrication
US20040188755A1 (en) * 2003-03-28 2004-09-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US20050029568A1 (en) * 2003-08-08 2005-02-10 Mitsubishi Denki Kabushiki Kaisha Vertical semiconductor device and manufacturing method thereof
US7074643B2 (en) * 2003-04-24 2006-07-11 Cree, Inc. Silicon carbide power devices with self-aligned source and well regions and methods of fabricating same
US20070200179A1 (en) * 2006-02-24 2007-08-30 Taiwan Semiconductor Manufacturing Co., Ltd. Strain enhanced CMOS architecture with amorphous carbon film and fabrication method of forming the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4449814B2 (en) * 2005-04-27 2010-04-14 富士電機システムズ株式会社 Method for manufacturing silicon carbide semiconductor device

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5342797A (en) * 1988-10-03 1994-08-30 National Semiconductor Corporation Method for forming a vertical power MOSFET having doped oxide side wall spacers
US5731604A (en) * 1994-09-01 1998-03-24 International Rectifier Corporation Semiconductor device MOS gated
US5510281A (en) * 1995-03-20 1996-04-23 General Electric Company Method of fabricating a self-aligned DMOS transistor device using SiC and spacers
US5814859A (en) * 1995-03-20 1998-09-29 General Electric Company Self-aligned transistor device including a patterned refracting dielectric layer
US6204135B1 (en) * 1997-07-31 2001-03-20 Siced Electronics Development Gmbh & Co Kg Method for patterning semiconductors with high precision, good homogeneity and reproducibility
US6225680B1 (en) * 1997-07-31 2001-05-01 Siced Electronics Development Gmbh & Co. Kg Semiconductor structure based on silicon carbide material, with a plurality electrically different partial regions
US6372559B1 (en) * 2000-11-09 2002-04-16 International Business Machines Corporation Method for self-aligned vertical double-gate MOSFET
US20030122164A1 (en) * 2001-02-07 2003-07-03 Hiroshi Komatsu Semiconductor device and its manufacturing method
US6551865B2 (en) * 2001-03-30 2003-04-22 Denso Corporation Silicon carbide semiconductor device and method of fabricating the same
US20030157777A1 (en) * 2002-02-19 2003-08-21 Van Zeghbroeck Bart J. Method of fabricating self-aligned silicon carbide semiconductor devices
US6709965B1 (en) * 2002-10-02 2004-03-23 Taiwan Semiconductor Manufacturing Company Aluminum-copper bond pad design and method of fabrication
US20040188755A1 (en) * 2003-03-28 2004-09-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US7074643B2 (en) * 2003-04-24 2006-07-11 Cree, Inc. Silicon carbide power devices with self-aligned source and well regions and methods of fabricating same
US20050029568A1 (en) * 2003-08-08 2005-02-10 Mitsubishi Denki Kabushiki Kaisha Vertical semiconductor device and manufacturing method thereof
US20070200179A1 (en) * 2006-02-24 2007-08-30 Taiwan Semiconductor Manufacturing Co., Ltd. Strain enhanced CMOS architecture with amorphous carbon film and fabrication method of forming the same

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9685900B2 (en) 2010-11-19 2017-06-20 General Electric Company Low-inductance, high-efficiency induction machine and method of making same
US9780716B2 (en) 2010-11-19 2017-10-03 General Electric Company High power-density, high back emf permanent magnet machine and method of making same
US10946748B2 (en) 2010-11-19 2021-03-16 General Electric Company High power-density, high back EMF permanent magnet machine and method of making same
US20120184092A1 (en) * 2011-01-17 2012-07-19 Sumitomo Electric Industries, Ltd. Method for manufacturing silicon carbide semiconductor device
US8652954B2 (en) * 2011-01-17 2014-02-18 Sumitomo Electric Industries, Ltd. Method for manufacturing silicon carbide semiconductor device
CN108604551A (en) * 2015-12-02 2018-09-28 Abb瑞士股份有限公司 Semiconductor device and method for manufacturing this semiconductor device
CN108604551B (en) * 2015-12-02 2022-09-06 日立能源瑞士股份公司 Semiconductor device and method for manufacturing such a semiconductor device
US20220181479A1 (en) * 2020-12-08 2022-06-09 Globalfoundries Singapore Pte. Ltd. Wide bandgap semiconductor device with a self-aligned channel and integration schemes
CN117457493A (en) * 2023-12-26 2024-01-26 深圳腾睿微电子科技有限公司 Manufacturing method of silicon carbide MOS device

Also Published As

Publication number Publication date
US7517807B1 (en) 2009-04-14

Similar Documents

Publication Publication Date Title
US7517807B1 (en) Methods for fabricating semiconductor structures
JP4309967B2 (en) Semiconductor device and manufacturing method thereof
US5119153A (en) Small cell low contact resistance rugged power field effect devices and method of fabrication
US7846828B2 (en) Semiconductor device and method for fabricating the same
US5399515A (en) Method of fabricating a silicon carbide vertical MOSFET and device
JP5774261B2 (en) Silicon carbide self-aligned epitaxial MOSFET and manufacturing method thereof
JP5845714B2 (en) Method for manufacturing silicon carbide semiconductor device
JP2006066439A (en) Semiconductor device and its manufacturing method
JP4842527B2 (en) Manufacturing method of semiconductor device
US5234851A (en) Small cell, low contact assistance rugged power field effect devices and method of fabrication
JP2006516176A (en) Horizontal diffusion MOS transistor (LDMOS) and manufacturing method thereof
WO2006053241A2 (en) Ultra-shallow arsenic junction formation in silicon germanium
EP1837915B1 (en) Semiconductors
JP4627211B2 (en) Silicon carbide semiconductor device and manufacturing method thereof
JP4942255B2 (en) Silicon carbide semiconductor device and manufacturing method thereof
US20050121704A1 (en) Semiconductor device and method of manufacturing the same
WO2017137291A2 (en) Method for manufacturing a semiconductor device including a self-aligned contact to doped well region
US20090140326A1 (en) Short gate high power mosfet and method of manufacture
WO2014102994A1 (en) Silicon-carbide semiconductor device and manufacturing method therefor
CN109103106B (en) Method for preparing lateral diffusion metal oxide semiconductor
US9012289B2 (en) Semiconductor device and manufacturing method thereof
US20210265469A1 (en) Silicon carbide semiconductor device
CN111969036B (en) VDMOSFET device for improving UIS tolerance and preparation method thereof
US20080197382A1 (en) Metal-semiconductor field effect transistors (MESFETs) having self-aligned structures and methods of fabricating the same
CN112086360B (en) SiC planar MOSFET and self-alignment process thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: GENERAL ELECTRIC COMPANY, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TUCKER, JESSE BERKLEY;MATOCHA, KEVIN SEAN;WALDRAB, PETER WILSON;AND OTHERS;REEL/FRAME:018138/0764

Effective date: 20060724

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12