US20100078788A1 - Package-on-package assembly and method - Google Patents

Package-on-package assembly and method Download PDF

Info

Publication number
US20100078788A1
US20100078788A1 US12/239,499 US23949908A US2010078788A1 US 20100078788 A1 US20100078788 A1 US 20100078788A1 US 23949908 A US23949908 A US 23949908A US 2010078788 A1 US2010078788 A1 US 2010078788A1
Authority
US
United States
Prior art keywords
package
conductive film
integrated circuit
anisotropic conductive
disposed
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/239,499
Inventor
Amir Wagiman
Thor Soo Fung
Fong Chin Yee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US12/239,499 priority Critical patent/US20100078788A1/en
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUNG, THOR SOO, WAGIMAN, AMIR, YEE, FONG CHIN
Publication of US20100078788A1 publication Critical patent/US20100078788A1/en
Priority to US14/278,737 priority patent/US9070787B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45147Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49883Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials the conductive materials containing organic materials or pastes, e.g. for thick films
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00011Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • the anisotropic conductive film 14 with the conductive particles 16 electrically and mechanically couples the first and second integrated circuit packages 12 and 20 .
  • the elasticity of the compressed trapped conductive particles 16 between the first and second integrated circuit packages 12 and 20 causes them to press outward on contact points thereby facilitating the electrical and mechanical connections between the first and second integrated circuit packages 12 and 20 .
  • a second integrated circuit package is disposed on a top surface of the anisotropic conductive film.
  • a bottom surface of the second integrated circuit package includes a solder paste disposed in a plurality of locations to bond the second integrated circuit package with the anisotropic conductive film.
  • FIG. 4 illustrates an exemplary configuration 70 for bonding the anisotropic conductive film 14 to the first integrated circuit package 12 of the package-on-package assembly 10 of FIG. 1 .
  • the first integrated circuit 12 includes the die 24 coupled to the substrate 26 through the collapse chip connection bumps 28 .
  • the anisotropic conductive film 14 is laminated to the top surface 18 of the first integrated circuit package 12 .
  • the first integrated circuit package 12 includes a plurality of copper pads disposed on the top surface 18 of the first integrated circuit package 12 .

Abstract

A package-on-package (PoP) assembly is provided. The package-on-package (PoP) assembly includes a first integrated circuit package and an anisotropic conductive film (ACF) disposed on a top surface of the first integrated circuit package, wherein the anisotropic conductive film comprises a plurality of conductive particles. The package-on-package (PoP) assembly also includes a second integrated circuit package disposed on a top surface of the anisotropic conductive film.

Description

    BACKGROUND
  • With recent advancements in the semiconductor manufacturing technology microelectronic components are becoming smaller and circuitry within such components is becoming increasingly dense. To reduce the dimensions of such components, the structures by which these components are packages and assembled with circuit boards must become more compact.
  • Package-on-package stacking of semiconductor devices is one known packaging technique in the art. Typically, such packages include a top integrated circuit package and a bottom integrated circuit package. One method of connecting the top integrated circuit package to the bottom integrated circuit package is through solder balls. In order to meet a desired gap height of the packaged assembly, a solder ball size may be increased. However, this may result in a large package font factor and may also cause solder bridging.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Features of embodiments of the claimed subject matter will become apparent as the following detailed description proceeds, and upon reference to the drawings, in which like numerals depict like parts, and in which:
  • FIG. 1 illustrates a package-on-package (PoP) assembly in accordance with embodiments of present technique;
  • FIG. 2 illustrates an exemplary process for forming the package-on-package assembly of FIG. 1 in accordance with embodiments of present technique;
  • FIG. 3 illustrates an exemplary configuration of the anisotropic conductive film employed in the package-on-package assembly of FIG. 1 in accordance with embodiments of present technique;
  • FIG. 4 illustrates an exemplary configuration for bonding the anisotropic conductive film to the first integrated circuit package of the package-on-package assembly of FIG. 1 in accordance with embodiments of present technique;
  • FIG. 5 illustrates an exemplary configuration for bonding the first integrated circuit package to the anisotropic conductive film of FIG. 4 in accordance with embodiments of present technique; and
  • FIG. 6 illustrates an embodiment of a computer system.
  • Although the following Detailed Description will proceed with reference being made to illustrative embodiments of the claimed subject matter, many alternatives, modifications, and variations thereof will be apparent to those skilled in the art. Accordingly, it is intended that the claimed subject matter be viewed broadly, and be defined only as set forth in the accompanying claims.
  • DETAILED DESCRIPTION
  • As discussed in detail below, the embodiments of the present invention function to provide a method of forming interconnections for a package-on-package assembly. In particular, the technique uses an anisotropic conductive film having conductive particles to connect two stacking packages in the package-on-package assembly.
  • References in the specification to “one embodiment”, “an embodiment”, “an exemplary embodiment”, indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
  • The following description includes terms, such as top, bottom etc. that are used for descriptive purposes only and are not to be construed as limiting. The embodiments of the device or article described herein can be manufactured or used in a number of positions and orientations.
  • Referring first to FIG. 1, a package-on-package (PoP) assembly 10 is illustrated. The package-on-package (PoP) assembly 10 includes a first integrated circuit package 12. Further, package-on-package (PoP) assembly 10 includes an anisotropic conductive film (ACF) 14 having a plurality of conductive particles 16 disposed on a top surface 18 of the first integrated circuit package 12. The anisotropic conductive film 14 is a lead free and an environment friendly epoxy system and is readily available in the market. The package-on-package (PoP) assembly 10 also includes a second integrated circuit package 20 disposed on a top surface 22 of the anisotropic conductive film 14.
  • In this exemplary embodiment, the first integrated circuit package includes a die 24 coupled to a substrate 26. The substrate 26 may be formed of a variety of materials including ceramic and printed circuit boards. Further, the substrate 26 may be a one-layer board or a multi-layer board. In certain embodiments, the die 24 forms one of a data storage device, a digital signal processor, a micro-controller and a hand-held device. Typically, the die 24 is attached to one side of the substrate 26 and the attachment may be through a plurality of controlled collapse chip connection (C4) bumps 28. However, other attachment techniques may be envisaged. Similarly, the second integrated circuit package 20 includes a die 30 coupled to a substrate 32 through a plurality of controlled collapse chip connection bumps 34.
  • In this exemplary embodiment, the anisotropic conductive film 14 with the conductive particles 16 electrically and mechanically couples the first and second integrated circuit packages 12 and 20. Typically the elasticity of the compressed trapped conductive particles 16 between the first and second integrated circuit packages 12 and 20 causes them to press outward on contact points thereby facilitating the electrical and mechanical connections between the first and second integrated circuit packages 12 and 20.
  • In one exemplary embodiment, the anisotropic conductive film 14 comprises a polyester film. In one exemplary embodiment, a thickness of the anisotropic conductive film 14 is about 180 microns. In the illustrated embodiment, the anisotropic conductive film 14 comprises a uniform array of conductive rods 16 disposed within the anisotropic conductive film 14. In one exemplary embodiment, a diameter of each of the conductive rods 16 is about 50 microns. A plurality of shapes of the conductive particles 16 may be envisaged. Exemplary shapes include, but are not limited to, cylindrical, square, and cubical shapes.
  • In one exemplary embodiment, a pitch of the conductive particles 16 is about 100 microns. In one exemplary embodiment, a thickness of the each of the conductive particles is about 150 microns. In certain embodiments, a gap height 36 between the first and second integrated circuit packages 12 and 20 is controlled by the thickness of the anisotropic conductive film 14 and provides better control of a total thickness 38 of the package-on-package assembly 10. The anisotropic conductive film 14 with uniformly aligned conductive particles 16 provides relatively better interconnection properties such as fine pitch and low contact resistance. Moreover, the material of the anisotropic conductive film 14 is selected such that it maintains surface flatness and provides better bonding between the first and second integrated circuit packages 12 and 20.
  • In the illustrated embodiment, the first integrated circuit package 12 includes a plurality of copper pads 40 disposed on the top surface 18 of the first integrated circuit package 12. Further, the second integrated circuit package 20 includes a solder paste 42 disposed in a plurality of locations on a bottom surface 44 of the second integrated circuit package 20. The anisotropic conductive film 14 is disposed between the first and second integrated circuit packages 12 and 20 such that the conductive particles 16 are aligned between the plurality of copper pads 40 of the first integrated circuit package 12 and the corresponding solder paste 42 of the second integrated circuit package 20.
  • FIG. 2 illustrates an exemplary process 50 for forming the package-on-package assembly 10 of FIG. 1 in accordance with embodiments of present technique. At block 50, an anisotropic conductive film is provided. In this exemplary embodiment, the anisotropic conductive film comprises a plurality of conductive particles disposed within the anisotropic conductive film. In one exemplary embodiment, the plurality of conductive particles comprises conductive rods. In one embodiment, a thickness of the anisotropic conductive film and a thickness of each of the plurality of conductive particles is selected to achieve a desired gap height between two packages of the package-on-package assembly. In one exemplary embodiment, the anisotropic conductive film comprises a polyester film.
  • At block 54, the anisotropic conductive film is laminated to a first integrated circuit package. In this embodiment, the anisotropic conductive film is bonded to a top surface of the first integrated circuit package through a thermocompression technique. The anisotropic conductive film is placed on the top surface of the first integrated circuit package and sufficient pressure is applied to the anisotropic conductive film for bonding the anisotropic conductive film to a plurality of copper pads disposed on the first integrated circuit package. In one exemplary embodiment, a temperature for bonding the anisotropic conductive film to the first integrated circuit package is between about 90° C. and about 100° C. Further, a bonding time is between about 3 seconds to about 5 seconds.
  • At block 56, a second integrated circuit package is disposed on a top surface of the anisotropic conductive film. In this exemplary embodiment, a bottom surface of the second integrated circuit package includes a solder paste disposed in a plurality of locations to bond the second integrated circuit package with the anisotropic conductive film.
  • Further, at block 58, the first and second integrated circuit packages are bonded to align the plurality of conductive particles between the first and second integrated circuit packages. In this exemplary embodiment, the first and second integrated circuit packages are subjected to thermocompression to attach the first and second integrated circuit packages. Further, the thermcompression process also cures adhesive material of the anisotropic conductive film thereby eliminating the need of mechanical connection between the first and second packages.
  • In one exemplary embodiment, the structure described above is bonded at a temperature of between about 150° C. and about 210° C. In one exemplary embodiment, a bonding time is between about 5 seconds to about 20 seconds. In this exemplary embodiment, the conductive particles are disposed between the plurality of copper pads of the first integrated circuit package and corresponding solder paste of the second integrated package. In certain embodiments, a gap height between the first and second integrated circuit packages may be controlled by controlling the thickness of the anisotropic conductive film.
  • FIG. 3 illustrates an exemplary configuration 60 of the anisotropic conductive film 14 employed in the package-on-package assembly 10 of FIG. 1. In the illustrated embodiment, the anisotropic conductive film 60 includes an adhesive film 62 and the plurality of conductive particles, such as represented by reference numeral 16 disposed within the adhesive film 62. Further, the anisotropic conductive film 60 includes a release liner 64 disposed on a top surface 66 of the adhesive film 62. In operation, the release liner 64 prevents bondhead from adhering to the anisotropic conductive film 60 during the lamination process. The release liner 64 is subsequently removed to prevent damage to the anisotropic conductive film 60. In one exemplary embodiment, the anisotropic conductive film 60 includes a polyester film with a silicone release liner disposed on the top surface 66 of the polyester film.
  • In certain embodiments, the plurality of conductive particles 16 include cylindrical, or square, or cubical, or round shaped metal coated conductive particles. However, other shapes of the plurality of conductive particles 16 may be envisaged. In one embodiment, the plurality of conductive particles 16 comprise a polymer coated with gold. In another embodiment, the plurality of conductive particles 16 comprise a polymer coated with nickel and gold. In another embodiment, the plurality of conductive particles 16 comprise gold coated with nickel. In yet another embodiment, the plurality of conductive particles 16 comprise a glass bead coated with silver. However, a variety of other materials may be employed for the plurality of conductive particles 16.
  • In this exemplary embodiment, the anisotropic conductive film 60 has a square form factor. In one exemplary embodiment, a thickness of the anisotropic conductive film 60 is between about 20 microns to about 80 microns. In certain embodiments, the thickness of the anisotropic conductive film 60 is selected to achieve a desired gap height 36 (see FIG. 1) between the first and second integrated circuit packages 12 and 20 (see FIG. 1) of the package-on-package assembly 10.
  • FIG. 4 illustrates an exemplary configuration 70 for bonding the anisotropic conductive film 14 to the first integrated circuit package 12 of the package-on-package assembly 10 of FIG. 1. In the illustrated embodiment, the first integrated circuit 12 includes the die 24 coupled to the substrate 26 through the collapse chip connection bumps 28. Further, the anisotropic conductive film 14 is laminated to the top surface 18 of the first integrated circuit package 12. In this exemplary embodiment, the first integrated circuit package 12 includes a plurality of copper pads disposed on the top surface 18 of the first integrated circuit package 12.
  • In one embodiment, a loader 72 is employed to apply sufficient pressure for bonding the anisotropic conductive film 14 to the first integrated circuit package 12. In one exemplary embodiment, the pressure applied to the anisotropic conductive film is between about 2 Kg/cm2 to about 3 Kg/cm2. In one exemplary embodiment, a temperature for bonding the anisotropic conductive film to the first integrated circuit package is between about 90° C. and about 100° C. Further, a bonding time is between about 3 seconds to about 5 seconds.
  • FIG. 5 illustrates an exemplary configuration 80 for bonding the first integrated circuit package 20 to the anisotropic conductive film 14 of FIG. 4. As illustrated, the second integrated circuit package 20 includes the die 30 coupled to the substrate 32 through the plurality of controlled collapse chip connection bumps 34. Further, the second integrated circuit package 20 includes the solder paste 42 disposed in a plurality of locations on the bottom surface 44 of the second integrated circuit package 20.
  • In this exemplary embodiment, the second integrated circuit package 20 is stacked on the anisotropic conductive film 14 and undergoes a thermocompression process for bonding and curing the adhesive film 62. Again, a loader 82 may be employed to apply sufficient pressure to provide the bonding between the solder paste 42 of the second integrated circuit package 20 and the anisotropic conductive film 14.
  • In one exemplary embodiment, a bonding temperature is between about 150° C. and about 210° C. In one exemplary embodiment, a bonding time is between about 5 seconds to about 20 seconds. In this exemplary embodiment, the conductive particles 14 are disposed between the plurality of copper pads 40 of the first integrated circuit package 12 and corresponding solder paste 42 of the second integrated package 20 to form the package-on-package assembly 10 illustrated in FIG. 1.
  • The device described above may be disposed in a computer system, a wireless communicator and a hand-held device. FIG. 6 illustrates an embodiment of a computer system 90. The computer system 90 includes a bus 92 to which the various components are coupled. In certain embodiments, the bus 92 includes a collection of a plurality of buses such as a system bus, a Peripheral Component Interface (PCI) bus, a Small Computer System Interface (SCSI) bus, etc. Representation of these buses as a single bus 92 is provided for ease of illustration, and it should be understood that the system 90 is not so limited. Those of ordinary skill in the art will appreciate that the computer system 90 may have any suitable bus architecture and may include any number of combination of buses.
  • A processor 94 is coupled to the bus 92. The processor 94 may include any suitable processing device or system, including a microprocessor (e.g., a single core or a multi-core processor), a network processor, an application specific integrated circuit (ASIC), or a field programmable gate array (FPGA), or any similar device. It should be noted that although FIG. 6 shows a single processor 94, the computer system 90 may include two or more processors.
  • The computer system 90 further includes system memory 96 coupled to the bus 92. The system memory 96 may include any suitable type and number of memories, such as static random access memory (SRAM), dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), or double data rate DRAM (DDRDRAM). During operation of the computer system 90, an operating system and other applications may be resident in the system memory 96.
  • The computer system 90 may further include a read-only memory (ROM) 98 coupled to the bus 92. The ROM 98 may store instructions for the processor 94. The computer system 90 may also include a storage device (or devices) 100 coupled to the bus 92. The storage device 100 includes any suitable non-volatile memory, such as, for example, a hard disk drive. The operating system and other programs may be stored in the storage device 100. Further, a device 102 for accessing removable storage media (e.g., a floppy disk drive or a CD ROM drive) may be coupled to the bus 92.
  • The computer system 90 may also include one or more Input/Output (I/O) devices 104 coupled to the bus 92. Common input devices include keyboards, pointing devices such as a mouse, as well as other data entry devices. Further, common output devices include video displays, printing devices, and audio output devices. It will be appreciated that these are but a few examples of the types of I/O devices that may be coupled to the computer system 90.
  • The computer system 90 may further comprise a network interface 106 coupled to the bus 92. The network interface 106 comprises any suitable hardware, software, or combination of hardware and software that is capable of coupling the system 90 with a network (e.g., a network interface card). The network interface 106 may establish a link with the network over any suitable medium (e.g., wireless, copper wire, fiber optic, or a combination thereof) supporting exchange of information via any suitable protocol such as TCP/IP (Transmission Control protocol/Internet Protocol), HTTP (Hyper-Text Transmission Protocol, as well as others.
  • It should be understood that the computer system 90 illustrated in FIG. 6 is intended to represent an embodiment of such a system and, further, that this system may include any additional components, which have been omitted for clarity and ease of understanding. By way of example, the system 90 may include a direct memory access (DMA) controller, a chip set associated with the processor 94, additional memory (e.g., cache memory) as well as additional signal lines and buses. Also, it should be understood that the computer system 90 may not include all the components shown in FIG. 6. The computer system 90 may comprise any type of computing device, such as a desktop computer, a laptop computer, a server, a hand-held computing device, a wireless communication device, an entertainment system etc.
  • In this embodiment, the computer system 90 may include the device as described in the embodiments above. By way of example, the computer system 90 may include at least one package-on-package assembly. The package-on-package assembly may include a first integrated circuit package and an anisotropic conductive film (ACF) having a plurality of conductive particles disposed on a top surface of the first integrated circuit package. The package-on-package assembly may also include a second integrated circuit package disposed on a top surface of the anisotropic conductive film.
  • The foregoing detailed description and accompanying drawings are only illustrative and not restrictive. They have been provided primarily for a clear and comprehensive understanding of the disclosed embodiments and no unnecessary limitations are to be understood therefrom. Numerous additions, deletions, and modifications to the embodiments described herein, as well as alternative arrangements, may be devised by those skilled in the art without departing from the spirit of the disclosed embodiments and the scope of the appended claims.

Claims (21)

1. A package-on-package (PoP) assembly, comprising:
a first integrated circuit package including a first substrate;
an anisotropic conductive film (ACF) disposed on a top surface of the first substrate wherein the anisotropic conductive film comprises a plurality of conductive particles; and
a second integrated circuit package disposed on a top surface of the anisotropic conductive film.
2. The package on package assembly of claim 1, wherein the anisotropic conductive film is electrically coupled to the first and second integrated circuit packages.
3. The package-on-package assembly of claim 1, wherein the anisotropic conductive film comprises a polyester film.
4. The package-on-package assembly of claim 2, wherein a thickness of the anisotropic conductive film is between about 20 microns to about 80 microns.
5. The package-on-package assembly of claim 1, wherein the anisotropic conductive film comprises a uniform array of the conductive particles disposed within the anisotropic conductive film.
6. The package-on-package assembly of claim 5, wherein a thickness of each of the conductive particles is about 150 microns.
7. The package-on-package assembly of claim 5, wherein a pitch of the conductive particles is about 100 microns.
8. The package-on-package assembly of claim 1, wherein the first integrated circuit package comprises a plurality of copper pads disposed on the top surface of the first substrate and the second integrated circuit package comprises a solder paste disposed in a plurality of locations on the top surface of the second integrated circuit package.
9. The package-on-package assembly of claim 8, wherein the anisotropic conductive film is disposed between the plurality of copper pads and the corresponding solder paste.
10. The package-on-package assembly of claim 1, further comprising a release liner disposed on a top surface of the anisotropic conductive film.
11-15. (canceled)
16. A system, comprising:
a network interface; and
a package-on-package assembly coupled to the network interface, wherein the package-on-package assembly comprises:
a first integrated circuit package including a first substrate;
an anisotropic conductive film (ACF) having a plurality of conductive particles disposed on a top surface of the first substrate; and
a second integrated circuit package disposed on a top surface of the anisotropic conductive film.
17. The system of claim 16, wherein the plurality of conductive particles are aligned between a plurality of copper pads disposed on a top surface of the first substrate and a solder paste disposed on corresponding locations on the second integrated circuit package.
18. The system of claim 16, wherein a package form factor of the package-on-package assembly is about 15 millimeters.
19. The system of claim 16, wherein the anisotropic conductive film is to electrically and mechanically couple the first and second integrated circuit packages.
20. The system of claim 16, wherein the anisotropic conductive film comprises a polyester film.
21. A package-on-package (PoP) assembly, comprising:
a first integrated circuit package including a first substrate;
an anisotropic conductive film (ACF) disposed on a top surface of the first substrate, wherein the anisotropic conductive film comprises a plurality of conductive particles; and
a second integrated circuit package disposed on a top surface of the anisotropic conductive film, and wherein the anisotropic conductive film is electrically coupled to the first and second integrated circuit packages.
22. The package-on-package assembly of claim 21, wherein the anisotropic conductive film comprises a polyester film, and wherein the plurality of conductive particles includes a shape selected from cylindrical, square, cubical, and round.
23. The package-on-package assembly of claim 21, wherein the plurality of conductive particles includes an objected selected from a polymer coated with gold, a polymer coated with nickel and gold, a gold coated with nickel, and a glass bead coated with silver.
24. The package-on-package assembly of claim 21, wherein a thickness of each of the conductive particles is about 150 microns, and wherein a pitch of the conductive particles is about 100 microns.
25. The package-on-package assembly of claim 1, wherein the first integrated circuit package comprises a plurality of copper pads disposed on the top surface of the first substrate and the second integrated circuit package comprises a solder paste disposed in a plurality of locations on the top surface of the second integrated circuit package, and wherein the anisotropic conductive film is disposed between the plurality of copper pads and the corresponding solder paste.
US12/239,499 2008-09-26 2008-09-26 Package-on-package assembly and method Abandoned US20100078788A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/239,499 US20100078788A1 (en) 2008-09-26 2008-09-26 Package-on-package assembly and method
US14/278,737 US9070787B2 (en) 2008-09-26 2014-05-15 Package-on-package assembly and method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/239,499 US20100078788A1 (en) 2008-09-26 2008-09-26 Package-on-package assembly and method

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/278,737 Division US9070787B2 (en) 2008-09-26 2014-05-15 Package-on-package assembly and method

Publications (1)

Publication Number Publication Date
US20100078788A1 true US20100078788A1 (en) 2010-04-01

Family

ID=42056504

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/239,499 Abandoned US20100078788A1 (en) 2008-09-26 2008-09-26 Package-on-package assembly and method
US14/278,737 Expired - Fee Related US9070787B2 (en) 2008-09-26 2014-05-15 Package-on-package assembly and method

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/278,737 Expired - Fee Related US9070787B2 (en) 2008-09-26 2014-05-15 Package-on-package assembly and method

Country Status (1)

Country Link
US (2) US20100078788A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120091597A1 (en) * 2010-10-14 2012-04-19 Samsung Electronics Co., Ltd. Stacked semiconductor package, semiconductor device including the stacked semiconductor package and method of manufacturing the stacked semiconductor package
US20120267782A1 (en) * 2011-04-25 2012-10-25 Yung-Hsiang Chen Package-on-package semiconductor device
US20160172344A1 (en) * 2014-12-16 2016-06-16 Qualcomm Incorporated Low profile reinforced package-on-package semiconductor device
US9661756B1 (en) * 2013-08-27 2017-05-23 Flextronics Ap, Llc Nano-copper pillar interconnects and methods thereof
US10643928B2 (en) 2015-11-30 2020-05-05 At&S (China) Co. Ltd. Electronic device with a plurality of component carrier packages being electrically and mechanically connected

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030156402A1 (en) * 2002-02-15 2003-08-21 Advanced Semiconductor Engineering, Inc. Method for making a build-up package of a semiconductor die and structure formed from the same
US20050287785A1 (en) * 2003-12-31 2005-12-29 Lee Kevin J Method of stacking wafers with anisotropic conductive adhesive
US20050288427A1 (en) * 2004-06-23 2005-12-29 Lg Cable Ltd. Isotropic conductive adhesive and adhesive film using the same
US20060124699A1 (en) * 2000-02-04 2006-06-15 Farrar Paul A Micro-C-4 semiconductor die and method for depositing connection sites thereon
US20070290315A1 (en) * 2006-06-16 2007-12-20 International Business Machines Corporation Chip system architecture for performance enhancement, power reduction and cost reduction
US20080136003A1 (en) * 2006-12-07 2008-06-12 Stats Chippac, Inc. Multi-layer semiconductor package
US20080174023A1 (en) * 2007-01-23 2008-07-24 Samsung Electronics Co., Ltd. Chip having side pad, method of fabricating the same and package using the same
US20090127687A1 (en) * 2007-11-21 2009-05-21 Powertech Technology Inc. POP (package-on-package) semiconductor device

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW392179B (en) * 1996-02-08 2000-06-01 Asahi Chemical Ind Anisotropic conductive composition
JP2005135772A (en) * 2003-10-30 2005-05-26 Nitto Denko Corp Manufacturing method of anisotropic conductive film

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060124699A1 (en) * 2000-02-04 2006-06-15 Farrar Paul A Micro-C-4 semiconductor die and method for depositing connection sites thereon
US20030156402A1 (en) * 2002-02-15 2003-08-21 Advanced Semiconductor Engineering, Inc. Method for making a build-up package of a semiconductor die and structure formed from the same
US20050287785A1 (en) * 2003-12-31 2005-12-29 Lee Kevin J Method of stacking wafers with anisotropic conductive adhesive
US20050288427A1 (en) * 2004-06-23 2005-12-29 Lg Cable Ltd. Isotropic conductive adhesive and adhesive film using the same
US20070290315A1 (en) * 2006-06-16 2007-12-20 International Business Machines Corporation Chip system architecture for performance enhancement, power reduction and cost reduction
US20080136003A1 (en) * 2006-12-07 2008-06-12 Stats Chippac, Inc. Multi-layer semiconductor package
US20080174023A1 (en) * 2007-01-23 2008-07-24 Samsung Electronics Co., Ltd. Chip having side pad, method of fabricating the same and package using the same
US20090127687A1 (en) * 2007-11-21 2009-05-21 Powertech Technology Inc. POP (package-on-package) semiconductor device

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120091597A1 (en) * 2010-10-14 2012-04-19 Samsung Electronics Co., Ltd. Stacked semiconductor package, semiconductor device including the stacked semiconductor package and method of manufacturing the stacked semiconductor package
US8546954B2 (en) * 2010-10-14 2013-10-01 Samsung Electronics Co., Ltd. Stacked semiconductor package having electrical connections or varying heights between substrates, and semiconductor device including the stacked semiconductor package
US8716872B2 (en) 2010-10-14 2014-05-06 Samsung Electronics Co., Ltd. Stacked semiconductor package including connections electrically connecting first and second semiconductor packages
US9601458B2 (en) 2010-10-14 2017-03-21 Samsung Electronics Co., Ltd. Stacked semiconductor package including connections electrically connecting first and second semiconductor packages
US20120267782A1 (en) * 2011-04-25 2012-10-25 Yung-Hsiang Chen Package-on-package semiconductor device
US9661756B1 (en) * 2013-08-27 2017-05-23 Flextronics Ap, Llc Nano-copper pillar interconnects and methods thereof
US20160172344A1 (en) * 2014-12-16 2016-06-16 Qualcomm Incorporated Low profile reinforced package-on-package semiconductor device
US9875997B2 (en) * 2014-12-16 2018-01-23 Qualcomm Incorporated Low profile reinforced package-on-package semiconductor device
US10643928B2 (en) 2015-11-30 2020-05-05 At&S (China) Co. Ltd. Electronic device with a plurality of component carrier packages being electrically and mechanically connected

Also Published As

Publication number Publication date
US20140248741A1 (en) 2014-09-04
US9070787B2 (en) 2015-06-30

Similar Documents

Publication Publication Date Title
TWI590403B (en) Package-on-package stacked microelectronic structures
US9070787B2 (en) Package-on-package assembly and method
JP3822040B2 (en) Electronic device and manufacturing method thereof
KR100667145B1 (en) Stacked microelectronic packages
JP5002533B2 (en) Stacked chip package structure
US8004076B2 (en) Microelectronic package with carbon nanotubes interconnect and method of making same
JP4068974B2 (en) Semiconductor device
US7750466B2 (en) Microelectronic assembly having second level interconnects including solder joints reinforced with crack arrester elements and method of forming same
CN102668067B (en) The structure that patch on interposer assembles and is consequently formed
US20090001568A1 (en) Wafer-level solder bumps
US20170287873A1 (en) Electronic assembly components with corner adhesive for warpage reduction during thermal processing
US11929262B2 (en) Stack package and methods of manufacturing the same
US20050208749A1 (en) Methods for forming electrical connections and resulting devices
US20140312489A1 (en) Flip-chip semiconductor package
US20210265305A1 (en) Electronic device package
US7670866B2 (en) Multi-die molded substrate integrated circuit device
TWI720068B (en) Flip-chip like integrated passive prepackage for sip device
US8872317B2 (en) Stacked package
US11694987B2 (en) Active package substrate having anisotropic conductive layer
US20090146300A1 (en) Semiconductor packages and electronic products employing the same
US7507604B2 (en) Breakable interconnects and structures formed thereby
US20190035761A1 (en) Wirebond interconnect structures for stacked die packages
WO2020168530A1 (en) Film in substrate for releasing z stack-up constraint
WO2019075698A1 (en) Module structure, module processing method, and terminal device
KR20130089115A (en) Semiconductor device having a heat slug

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION,CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WAGIMAN, AMIR;FUNG, THOR SOO;YEE, FONG CHIN;SIGNING DATES FROM 20080924 TO 20081013;REEL/FRAME:022386/0082

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION