US20100258144A1 - Wafer manufacturing cleaning apparatus, process and method of use - Google Patents

Wafer manufacturing cleaning apparatus, process and method of use Download PDF

Info

Publication number
US20100258144A1
US20100258144A1 US12/760,543 US76054310A US2010258144A1 US 20100258144 A1 US20100258144 A1 US 20100258144A1 US 76054310 A US76054310 A US 76054310A US 2010258144 A1 US2010258144 A1 US 2010258144A1
Authority
US
United States
Prior art keywords
cleaning
wafer
manufacturing apparatus
differing
integrated chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/760,543
Inventor
Jerry J. Broz
Alan E. Humphrey
James H. Duvall
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Test Solutions LLC
Original Assignee
International Test Solutions LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Test Solutions LLC filed Critical International Test Solutions LLC
Priority to US12/760,543 priority Critical patent/US20100258144A1/en
Priority to TW103118069A priority patent/TWI518760B/en
Priority to TW099113661A priority patent/TWI457995B/en
Assigned to INTERNATIONAL TEST SOLUTIONS reassignment INTERNATIONAL TEST SOLUTIONS ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BROZ, JERRY J., DUVALL, JAMES H., HUMPHREY, ALAN E.
Assigned to INTERNATIONAL TEST SOLUTIONS, INC. reassignment INTERNATIONAL TEST SOLUTIONS, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE NAME OF THE ASSIGNEE FROM INTERNATIONAL TEST SOLUTIONS TO INTERNATIONAL TEST SOLUTIONS, INC. PREVIOUSLY RECORDED ON REEL 024596 FRAME 0865. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF THE ENTIRE RIGHT, TITLE AND INTEREST IN SAID INVENTION. Assignors: BROZ, JERRY J., DUVALL, JAMES H., HUMPHREY, ALAN E.
Publication of US20100258144A1 publication Critical patent/US20100258144A1/en
Priority to US13/725,827 priority patent/US10002776B2/en
Priority to US13/971,619 priority patent/US9595456B2/en
Priority to US15/419,840 priority patent/US10109504B2/en
Priority to US16/136,965 priority patent/US10741420B2/en
Priority to US16/895,106 priority patent/US10896828B2/en
Assigned to INTERNATIONAL TEST SOLUTIONS, LLC reassignment INTERNATIONAL TEST SOLUTIONS, LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL TEST SOLUTIONS, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B24GRINDING; POLISHING
    • B24BMACHINES, DEVICES, OR PROCESSES FOR GRINDING OR POLISHING; DRESSING OR CONDITIONING OF ABRADING SURFACES; FEEDING OF GRINDING, POLISHING, OR LAPPING AGENTS
    • B24B37/00Lapping machines or devices; Accessories
    • B24B37/34Accessories
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B08CLEANING
    • B08BCLEANING IN GENERAL; PREVENTION OF FOULING IN GENERAL
    • B08B1/00Cleaning by methods involving the use of tools, brushes, or analogous members
    • B08B1/10
    • B08B1/32
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/02Pretreatment of the material to be coated
    • C23C16/0227Pretreatment of the material to be coated by cleaning or etching
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/708Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
    • G03F7/70908Hygiene, e.g. preventing apparatus pollution, mitigating effect of pollution or removing pollutants from apparatus
    • G03F7/70925Cleaning, i.e. actively freeing apparatus from pollutants, e.g. using plasma cleaning
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67017Apparatus for fluid treatment
    • H01L21/67028Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49826Assembling or joining

Abstract

A cleaning wafer or substrate for use in cleaning, or in combination with, components of, for example, integrated chip manufacturing equipment. The cleaning substrate can include a substrate having varying predetermined surface features, such as one or more predetermined adhesive, non-tacky, electrostatic, or projection, depression, or other physical sections. The predetermined features can provide for more effective cleaning of the components with which they are used, such as in an integrated chip manufacturing apparatus in the place of the integrated chip wafer. The cleaning substrate can be urged into cleaning or other position by vacuum, mechanical, electrostatic, or other forces. The cleaning substrate can be adapted to accomplish a variety of functions, including abrading or polishing. The cleaning substrate may made by a novel method of making, and it may then be used in a novel method of use in combination with chip manufacturing apparatus.

Description

    CROSS REFERENCE TO RELATED APPLICATION
  • This application claims priority through the applicants' prior U.S. Provisional Patent Application entitled “WAFER MANUFACTURING CLEANING APPARATUS, PROCESS AND METHOD OF USE,” filed Apr. 14, 2009, Ser. No. 61/169,007, which is hereby incorporated by reference in its entirety. It is to be understood, however, that in the event of any inconsistency between this specification and any information incorporated by reference in this specification, this specification shall govern.
  • TECHNICAL FIELD
  • The present disclosure relates generally to the field of cleaning materials for integrated circuit manufacturing equipment.
  • BACKGROUND
  • Integrated circuit chips are complex, typically highly miniaturized electronic circuits that can be designed to perform a wide variety of functions in electronics of nearly every kind. See an integrated circuit chip shown in FIG. 1 for example. Differing integrated chips include differing electrical components such as transistors, resistors, capacitors and diodes connected to each other in different ways. These components have differing behaviors, and assembling these differing components in myriad differing ways on chips yields similarly differing electronic functions performed by the differing chips.
  • As a result, integrated chips have become ubiquitous in electronics of nearly every type in the modern industrialized world. Consequently, the size of the worldwide integrated chip market has long been enormous.
  • Integrated chips are, however, difficult to manufacture, requiring super clean manufacturing environments and equipment. As these chips are manufactured, they too must be maintained in a super clean condition. The chip manufacturing process, however, necessarily leads to contamination of the chip manufacturing apparatus, which leads to contamination of the manufactured chips. This contamination can and often does damage or even ruin the resulting chips. Consequently, the chip manufacturing industry has long been engaged in seeking more effective, more efficient, and less costly techniques for maintaining a super clean environment during manufacturing of integrated circuit chips. See, e.g., U.S. Pat. No. 6,777,966 to Humphrey et al., which is hereby incorporated by reference.
  • In this regard, chips are commonly manufactured on “stages” in the chip manufacturing apparatus. Differing stages are used to form differing portions of electronic circuitry components on the wafer. See, e.g., U.S. Pat. Nos. 6,256,555 to Bacchi et al, 6,155,768 to Bacchi et al. A stage can often have a complex surface structure, including burls, flat areas, vacuum ports, and other structures. Id
  • During wafer manufacturing, small particulate contaminate debris builds up on the equipment and the stages. For example, the build-up of particulate contaminants on stages can affect the focus and accuracy of the photolithography process during chip circuit production. Removing contaminants from the crevices, valleys, and other surface structure on the surface of the various stages and wafer handling equipment has long presented a substantial challenge.
  • Offline cleaning of stages and handling equipment commonly requires tool downtime and opening of the automated wafer handling equipment. The integrated circuit manufacturer incurs a significant cost as equipment downtime for this cleaning operation lowers production throughput.
  • In-line cleaning techniques have sought to avoid the need to shut down the wafer processing tool and to increase production efficiency and yield of integrated circuit wafers. One in-line cleaning technique has involved using a non-tacky polyimide surface on a cleaning wafer to collect debris via static charge on the wafer manufacturing stages and manufacturing apparatus. See, e.g., processes of such companies as Nitto Denko, Metron Technology, and Applied Materials. Other in-line cleaning techniques have utilized generally planar wafers or wafers with slight surface roughness produced with viscoelastic, polymers such as silicone (e.g., see additional processes of Nitto Denko, Metron Technologies, and Applied Materials).
  • Typically, the cleaning wafer substrates of the prior art have not had sufficient surface adhesion, or “tackiness,” to achieve the desired level of debris collection. The reason for this short-coming is that if the level of surface adhesion is sufficient to remove the majority of the foreign particulates in a prior art planar wafer, the adhesion between the cleaning surface and the contact surfaces of the hardware often has prevented adequate release and removal of the cleaning wafer from manufacturing hardware, wafer stages, or chucks.
  • Consequently, the prior art cleaning wafers have typically been designed with limited or no tack, the result being that the use of a cleaning wafer in a planar wafer substrate without adhesive properties or insufficient adhesive properties typically has not sufficiently and effectively removed foreign matter or particulates. The prior art wafers have also commonly had planar surfaces, relying upon deformation of these surfaces when in contact with surfaces to be cleaned by them. The deformation is often accomplished by applying a vacuum, forcing the compressible cleaning wafer to deform against a mating surface of the surface to be cleaned by the cleaning wafer.
  • Also available are off-line cleaning methods such as use of a grindstone abrasion (ASML) combined with vacuum based particle collection to remove debris remaining after using the previously described cleaning wafer techniques. This type of cleaning process is an add-on feature at considerable cost. The grindstone cleaning also typically requires tool downtime and opening of the automated wafer handling equipment.
  • SUMMARY
  • The applicants have invented a cleaning wafer or substrate, related apparatus, and methods of manufacture and use for, among other things, removal of foreign matter and particulates from surfaces of automated and manual integrated chip manufacturing hardware, such as stages or wafer chucks and associated structures. In some embodiments, the shape and physical attributes of the cleaning wafer are preformed to provide varying surface features that matingly engage, surround, or abut the varying contours of the surface to be cleaned on an stage, chuck, or other aspect of chip handling or manufacturing equipment to be cleaned by the cleaning wafer.
  • In some embodiments, the cleaning wafer is especially suited to clean non-planar surfaces and interact non-destructively with those surfaces and their environment.
  • In certain embodiments, the structural surface and other features of a cleaning wafer, the size, shape, orientation, and location of the structural features may be varied significantly to accommodate different process tools, stages, chucks, or other components to be cleaned by the cleaning wafer.
  • In certain embodiments, these structural surface features may be formed in an elastic polymer substrate underneath the cleaning layer or added as separate features bonded to or laminated onto the cleaning substrate. The structural feature may consist of one or more cleaning polymers and underlying primary substrates, other elastic polymers having varying tack levels, other polymers of variable compressibility, or other polymers that exhibit little or no tack properties.
  • In certain embodiments, the cleaning wafer is made of polymer or similar resilient material and the cleaning surface of the cleaning wafer is sufficiently compliant to deform around the burls and micro-burls and collect debris that may have accumulated around the periphery of the pin contact surface on a chip manufacturing stage.
  • In some embodiments, foreign matter may be removed from the wafer handling hardware and stages by using the adhesive or tacky property of the cleaning section of the cleaning wafer.
  • Certain embodiments include one or more compressible offsets or other specifically located surface features or projections on or formed within a cleaning wafer. In some embodiments, these features can reduce or prevent surface contact with the wafer handling hardware, stage, or chuck until vacuum, electrostatic, or other force collapses the target offset or other surface feature or projection.
  • In some embodiments, upon compression of the wafer's projecting compressible offset surface features, greater, and in some cases, full surface contact of the cleaning media can be made with the surface to be cleaned.
  • In certain embodiments, upon release of the vacuum, electrostatic or other force, the wafer's projecting compressible offset or varying features can have sufficient resilience to rebound and release the adhesive cleaning surface from the chip manufacturing hardware, stage, or chuck, thereby removing the foreign particles from the cleaned surface.
  • In some embodiments, various types of compliant and geometrical features on the cleaning substrate prevent catastrophic adherence at different steps within the wafer handling and placement sequence.
  • In certain embodiments, the compliance characteristics of the cleaning wafer substrate may be altered by including multiple layers or sections with different compliance properties to improve the conformability around the geometric features of the chip manufacturing hardware, such as stage, in order to achieve maximum foreign particle contact and removal.
  • In some embodiments that include a pin or burl chuck on the stage, for example, the cleaning wafer's projecting compressible offset features can be pre-positioned at locations outside the pin area or in specific locations within the pitch of the pins and burls so a differing wafer section, such as, for example, a flat, tacky cleaning surface, may contact the pin tips or other desired section of the chuck, to remove debris.
  • In some embodiments, the featured structures of the cleaning wafer may be formed from a non-tacky resin to provide offset to the surface so that the cleaning polymer may be positioned in the recessed area between the offset or varying structures in or on the cleaning wafer.
  • In certain embodiments, the predetermined substrate features or protrusions may consist of cleaning materials and the bare wafer or non-tacky resin may reside between the protrusions to provide cleaning into corresponding adjacent recessed areas of a stage or other structure to be cleaned.
  • In some embodiments, some wafer handling hardware, stages, and chucks may have limited and discrete components that may be damaged by contact with cleaning media. In such cases, the cleaning wafer may have differing sections with varying degrees of surface tack to allow cleaning of, for example, ejector pins or specific burl areas with high surface tack while sensitive or problem areas, such as that for cleaning an outer sealing ring, may have relatively less or no tack, in order, for example, to allow vacuum sealing to, and release from, the ring upon removal of the vacuum.
  • In some embodiments, the features may be molded directly into the cleaning material eliminating the need for additional materials in the structure. In certain embodiments, instead of forming the surface features from a single polymeric material, various features may be created and located across the cleaning surface by adhering separate geometric features made from the same or differing elastomeric polymer or resin materials. For example, geometric offset features such as hemispheres, pyramids, or other geometries may be formed separately from a hard resin and then adhesively bonded to the cleaning polymer surface.
  • In some embodiments that include a cleaning wafer handling chuck with one or more vacuum ports, grooves, or nipples, the locations of the compressible offset features are predetermined and located on the cleaning wafer to facilitate debris collection from within the area circumscribed by the vacuum features.
  • In at least one embodiment, one or more components of a chip manufacturing and handling system (such as transport equipment, rotation and alignment equipment, stages, or chucks) can be cleaned by the use of a cleaning wafer having a shape predetermined to facilitate transport of the cleaning wafer through the wafer processing equipment.
  • In some embodiments, abrasive filler particles of aluminum-oxide, silicon-carbide, diamond, or other materials may be utilized in conjunction with a cleaning wafer to provide a scrubbing action, in order to dislodge tenacious particulates from the flat surface or the burls and microburls of the wafer chuck.
  • In some embodiments, the electrostatic charge of the cleaning wafer surface may be altered to improve the attraction to foreign particulate matter.
  • In some embodiments, conductive filler may be added to the composition of the cleaning surface polymer on or in the cleaning wafer. In some embodiments, doing so can improve the cleaning wafer's electrostatic hold-down force when used to clean wafer chucks.
  • In some embodiments, the cleaning wafer or substrate may then be implemented in standard automated wafer handling equipment under normal processing conditions. Specially adapted equipment may also be utilized, but in some embodiments, one aspect of the cleaning process can allow use of the cleaning in line during the wafer manufacturing process and without need for customized equipment.
  • It is understood that the foregoing Background and Summary recites some but not all aspects of the background art and some, but not all aspects, features, and advantages of differing embodiments of this specification. It is therefore also to be understood that all embodiments will not necessarily address issues noted in the Background. Additional aspects, features, and advantages of the embodiments of this specification will become apparent as this specification proceeds.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The applicants' preferred and other embodiments are set forth in association with the accompanying drawings in which:
  • FIG. 1 is a perspective view of a prior art integrated circuit chip;
  • FIG. 2 is a perspective schematic view of the underside, cleaning side of one embodiment of a cleaning wafer with multiple protruding points or peaks extending from the surface of the cleaning wafer;
  • FIG. 3 is a perspective view of a cleaning wafer with rounded protrusions;
  • FIG. 4 is a perspective view of an embodiment of a chuck cleaning wafer having multiple preformed radial ridges extending outwardly from the surface of the cleaning wafer;
  • FIG. 5 is a perspective view of an embodiment of a chuck cleaning wafer having differing protruding circular ridges;
  • FIG. 6 is a perspective view of underside of a chuck cleaning wafer embodiment have a protruding edge ring;
  • FIG. 7 is a perspective view of an exemplary flat cleaning wafer with differing circular tack areas;
  • FIG. 8 is a perspective view of a wafer handling arm retrieving the cleaning wafer from a wafer tray;
  • FIG. 9 is a plan view of a bronze end effector with a vacuum cavity and port;
  • FIG. 10 is a plan view of a stainless steel end effector with a vacuum cavity and port;
  • FIG. 11 is a plan view of a bronze dipole arm end effector with multiple vacuum cavities and ports;
  • FIG. 12 is a plan view of a stainless steel rotational chuck for wafer alignment;
  • FIG. 13 is a plan view of a Teflon rotational chuck for wafer alignment;
  • FIG. 15 is a perspective view of a quartz pin chuck showing the pin/burl pattern;
  • FIG. 16 is a perspective view of debris to be removed from a wafer handling arm by the cleaning wafer;
  • FIG. 17 is a perspective view of a cleaning wafer being loaded onto a wafer stage, contacting the surface, removing particulate matter, and releasing from the stage;
  • FIG. 18 is a perspective view of a compliant cleaning polymer conforming around the burls and micro-burls on a pin chuck stage;
  • FIG. 19 is a series of photographs showing a pin array on a pin chuck surface, a higher magnification of debris on the pins, a higher magnification of the pins after cleaning with the chuck cleaning wafer, and a higher magnification of debris captured on the cleaning polymer surface;
  • FIG. 20 is a side view of the surface features compressing and allowing contact between the cleaning polymer and a flat wafer stage.
  • FIG. 21 is a flow chart showing example process steps for use of a cleaning wafer in an automated integrated chip wafer manufacturing tool;
  • Throughout the drawings, identical reference characters and descriptions indicate similar, but not necessarily identical, elements. While the exemplary embodiments described herein are susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. However, one of ordinary skill in the art will understand that the exemplary embodiments described herein are not intended to be limited to the particular forms disclosed.
  • DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS
  • With reference to FIG. 2, a wafer substrate 10 is affixed to a cleaning polymer sheet or cleaning surface 12 with the cleaning polymer sheet 12 containing discrete protruding and other surface features 14 (shown as conical or pyramidal in FIG. 2). In some embodiments, these discrete protruding surface features 14 are compressible. The wafer substrate 10 is disc shaped and is made of silicon or any other material that allows processing through wafer handling equipment. In certain embodiments, the geometry is such that it is compatible with wafer handling equipment, such as, for example handling equipment sized 150 mm, 200 mm, 300 mm or 450 mm in diameter and about 0.022 inches to 0.033 inches in thickness. In some embodiments, the cleaning polymer 12 is comprised of an elastic polymer and may be an acrylic rubber, a urethane rubber, a butadiene rubber, a styrene rubber, a nitrile rubber, or silicone rubber or any other polymer that has a controlled surface tack, or surface adhesion, and does not transfer materials.
  • Referring now to FIG. 20, the elastic cleaning polymer 50 may be formed on the wafer base surface or substrate 48 to produce protruding surface features, e.g., 52, that provide offset or minimal contact with the flat surfaces 54 of the wafer handling hardware 51 until a vacuum or electrostatic force is applied. The application of predetermined force to the cleaning wafer 49 can collapse the offset features e.g., 52, enabling the cleaning polymer 50 to come into contact with, and matingly abut, the surface 54 of the wafer handling hardware 51. With the release of the compression force, the resiliency of the protruding and compressible surface features, e.g., 52, urge them to resume their former shape, i.e., non-compressed form, to thereby separate the elastic cleaning polymer 50 from the surface 54 of the wafer handling hardware 51. Due to the surface adhesion properties of the cleaning polymer 50, the undesirable debris adheres to the cleaning polymer 50 and is thus removed from the flat surface 54 of the wafer handling hardware 51.
  • In some embodiments, wafer cleaning substrate material 50 is made of silicone, acrylic, polyurethane or any other elastic polymer that may be formed with a surface tack property between about 0.1 psi and 10 psi. In certain embodiments, the elastic cleaning polymer material 50 is processed to be durable under repeated handling without a reduction in surface tack. In some embodiments, the material is sufficiently processed and/or crosslinked such that transference from the cleaning surface to the wafer handling hardware 51, wafer stage, and wafer chuck does not occur. It is to be understood, however, that materials other than polymers may be used to provide a substrate.
  • In some embodiments, control of surface tack and material transference of the elastic cleaning polymer 50 is achieved in the polymer phase by the level of crosslinking density after processing. In a silicone embodiment, the tack of the polymer surface can be controlled by the ratio of platinum catalyst and multi-functional crosslinking resin to the long chain gum polymer in the addition cure system. Some embodiments may also use a free radical curing system with the addition of peroxide curing agents in a poly-dimethylsiloxane polymer system. Higher levels of catalyst and crosslinking resin result in lower surface tack polymers in the addition cure system. Higher levels of peroxide curing agent result in lower surface tack polymers in the free radical cure system. Low surface tack polymers will exhibit a Shore A durometer level above 80, while high surface tack polymers will exhibit a Shore A durometer less than 35. An example of each system is Wacker Silicones Elastosil M 4670 and Wacker Silicones Elastosil R401/70. Post processing to achieve desired surface tack levels and to remove free low molecular weight volatile material that may contribute to transference is completed at 200° C. to 300° C. under vacuum of 25 in. Hg for 60 minutes minimum. In some embodiments, this process can serve to reduce or eliminate material off gassing according to gas chromatography testing at 150° C. for 60 minutes. Low molecular weight volatile materials can be driven off as seen through gas chromatography testing and additional crosslinking can be achieved during the post processing cycle as seen by an increase in durometer and material hardness testing.
  • In certain embodiments, filler materials may be added to the elastic cleaning polymer 50 to adjust the surface tack, change the color, or provide a polishing action in addition to the tack for debris collection. Control of surface tack and material hardness is achieved in the polymer compound by the addition of particulate filler materials and as used in the fashion described herein. In that manner, the application of the cleaning wafer with these types of filler can accomplish abrasive cleaning through the typical contact between the elastic cleaning polymer 50 containing the added abrasive filler materials and the wafer handling equipment surfaces. In at least one embodiment, the filler material is aluminum oxide with an average particle size of 0.5 microns at a loading of 70% of the total compound weight. The particle size can range from 0.25 micron to 25 micron and the weight % loading can vary from 5% to 90% of the total compound weight. The filler particle selected should have a hardness number on the Mohs scale of 6 minimum. In some embodiments, the addition of filler particulate can affect Shore A hardness of the compound from below 35 to above 80 as the loading level increases.
  • In some embodiments, the electrostatic capability of the cleaning wafer 49 is enhanced with an electrostatic filler, for example a metallic composition or compound interspersed within the cleaning polymer 50 material in a fashion well known in the art. This electrostatic filler can then be urged as desired into contact with the associated structure in the wafer manufacturing and wafer handling equipment that use electrostatic force systems.
  • In reference now to FIG. 18, in at least one embodiment, the thickness of the cleaning polymer sheet 38 is preferably about 0.001 inches to 0.010 inches. In some embodiments, the thickness of the cleaning polymer sheet 38 is sufficient to allow the material to deform around the burls, e.g., 44, and micro-burls, and collect debris, e.g., 42, that has accumulated around the periphery of the pin, e.g., 40, contact surface. Typically polymer compounds that exhibit high surface tack levels, such as above 3.0 psi, that deform more readily with a durometer level below Shore A 50, will be used for wafer chuck pin arrays that have large pins and larger pitch between pins. Typically polymer compounds that exhibit low surface tack levels, such as below 3.0 psi, that are less compliant, such as durometer above 50, will be used for wafer chuck pin arrays that have small pins and small pitch between pins and therefore high pin count per surface area.
  • Referring again to FIG. 2, in certain embodiments, the discrete protruding surface features, e.g., 14, may be formed up to about 0.080 inches high and may be oriented on the wafer substrate 10 to (i) contact or avoid certain areas of wafer handling hardware (not shown in FIG. 2) and the flat stage (not shown in FIG. 2) such as vacuum ports, etc, or (ii) to avoid the burls on a pin chuck surface (not shown in FIG. 2). In at least one embodiment, the protruding discrete surface features, e.g., 14, are 0.020 inches high and are compression molded into or onto the surface of the cleaning material. The molding is performed with a compression plate (not shown in FIG. 2) with a cavity (not shown in FIG. 2) having the shape of the desired feature pattern and geometry. The compression plate press is typically held at 150° C. for 30 minutes under 1 to 5 pounds per square inch pressure to form the features.
  • In some embodiments, an adhesive layer such as silicone or acrylic pressure sensitive adhesive (not shown in FIG. 2) bonds the cleaning polymer sheet 12 to the bare silicon wafer used as wafer substrate 10. In some embodiments, the cleaning polymer sheet 12 extends across the wafer or wafer-like substrate surface 10 for complete coverage without any exclusion area. In certain embodiments, as needed, an edge exclusion (not shown in FIG. 2) to expose the wafer bead or protrusion, e.g., 14, may be incorporated. An edge exclusion can be created by laser removal of the outer one to two millimeters of the cleaning polymer sheet 12.
  • With reference to FIG. 5, a wafer substrate 10 is affixed to the cleaning polymer sheet 12 with the cleaning polymer sheet containing ring-shaped protrusion surface features, e.g., 16. The ring-shaped protruding features, e.g., 16, may be formed up to about 0.080 inches high from the wafer's base surface and may be oriented on the wafer substrate 10 to contact features on the wafer handling hardware in order to prevent or diminish contact of the cleaning polymer sheet with certain areas of wafer handling hardware and flat stage areas, such as, for example, vacuum ports, or burls on a pin chuck surface (not shown in FIG. 5).
  • Referring now to FIG. 7, a wafer substrate 10 is affixed to the cleaning polymer sheet 12 with a distinct area of different surface tack 18. The thickness of the distinct area of different surface tack 18 is substantially the same as the cleaning polymer area 12. The tack level of the distinct area of different surface tack or variant tack area 18 is sufficient to allow the material to release from certain wafer handling equipment such as a vacuum ring (not shown in FIG. 7). The variant tack area 18 may be oriented on the wafer substrate 10 in various geometries to contact or avoid certain areas of wafer handling hardware (not shown here) such as, for example, vacuum ports or rings (id.).
  • For example, with reference now to FIG. 20, in some embodiments a cleaning wafer 49 comprising wafer substrate 48, polymer cleaning surface 50, and compressible offset surface features, e.g., 52, may also have: (i) sections of no surface tack, e.g., 53, on the cleaning wafer surface 50 that may come into contact with sensitive features on the opposing surface 54 of the wafer handling equipment 51 (such as vacuum ports or rings (not shown in FIG. 20)); as well as (ii) areas of positive tack, e.g., 55, on the polymer cleaning surface 50.
  • Returning now to FIG. 7, the variant tack area 18 of the cleaning wafer polymer surface 12 is produced by the placement of a rigid, tack free plastic film 13 that has similar thickness to the adjacent cleaning polymer layer 18. The rigid, tack free film 13 is bonded to the silicon wafer with an adhesive layer (not shown in FIG. 7) between the film 13 and the cleaning polymer layer 18. In some embodiments the adhesive is a silicone or acrylic pressure sensitive adhesive. Also, in some embodiments the rigid, tack free film is comprised of polyethylene terepthalate (PET).
  • In some embodiments the adhesive layer (not shown in FIG. 7) is comprised of silicone or acrylic pressure sensitive adhesive. The thickness of the adhesive layer (not shown) can range from 0.0001 inches to 0.010 inches with the thickness in some embodiments being 0.003 inches. The adhesive will have an adhesion level of 1.5 to 2.5 pounds force per linear inch wide according to the PSTC101 test method. In some embodiments, the adhesive is pressure sensitive; however, the adhesive may be a non-tacky bonding adhesive such as a heat seal, sealant or thermoset adhesive comprised of silicone, acrylic, polyurethane, cyanoacrylate or any other suitable material.
  • The cleaning polymer sheet 12 extends across the wafer or wafer-like substrate surface 10 for complete coverage without any exclusion area. If desired, the cleaning wafer substrate may have an edge exclusion or lip section (not shown in FIG. 7), to expose the wafer bead (not shown in FIG. 7).
  • With reference to FIG. 8, in some embodiments, one or more chuck cleaning wafers, e.g., 22, may be processed, loaded into, and unloaded by, a wafer handling arm 20, from a wafer carrier or wafer tray 24 capable of containing one or more cleaning wafers, e.g., 22. The wafer handling arm 20 is part of the wafer processing tool (not shown in FIG. 8). This wafer processing tool may be a photolithography tool such as a stepper or scanner. The tool may also be a chemical vapor deposition tool (CVD) or a plasma vapor deposition tool (PVD). These types of tools are supplied by companies such as Applied Materials, ASML, Canon, Nikon, etc.
  • Continuing with reference to FIG. 8, the end effector 21 (also e.g., with reference to FIG. 9, 60, with reference to FIG. 10, 70, with reference to FIG. 11, 80, with reference to FIG. 12, 90, and with reference to FIG. 13, 100) of the wafer handling arm 20 is typically the device at the end of the wafer moving arm 20 that contacts the cleaning wafer 22 and secures it, in some embodiments, with a vacuum force as the wafer 22 is typically lifted and moved by the wafer handling arm 20. In some embodiments, the wafer handling tool (not shown in FIG. 8) has a vacuum gauge (not shown in FIG. 8) that measures the strength of the vacuum seal between the cleaning wafer 22 and the wafer handling arm's 20 end effector 21. If the vacuum seal is not sufficient to hold the cleaning wafer 22 securely on the wafer handling arm 24, the chuck cleaning wafer 22 is not moved.
  • In some embodiments, upon being transported through the wafer handling equipment by the wafer handling arm 24, the cleaning wafer 22 is positioned over the surface of the wafer handling stage (not shown in FIG. 8) to be cleaned and placed upon the wafer handling stage's retractable ejector pins (not shown in FIG. 8). In some embodiments, the ejector pins, mounted in the wafer stage, also use a vacuum force to hold and position the chuck cleaning water 22 in place. The wafer handling equipment then handles the cleaning wafer 22 as it would a chip wafer. That is, the wafer stage's ejector pins retract, placing the cleaning wafer 22 on the surface of the wafer handling equipment to be cleaned; the cleaning wafer 22 is impelled into contact with the wafer handling equipment, impelled, for example, by vacuum, electrostatic, or mechanical forces; the cleaning wafer 22 is then released by the forces impelling it into contact with the wafer handling component surface (not shown in FIG. 8); the wafer stage's ejector pins extend and convey the cleaning wafer 22 back into a position where the end effector 21 of wafer handling arm 24 re-attaches to the cleaning wafer 22; and the wafer handling arm 24 removes the cleaning wafer 22 from the wafer handling component and returns it, in some embodiments, to a wafer carrier or wafer tray 24.
  • In some embodiments, the cleaning wafer or cleaning wafers 22 are automatically removed from the wafer carrier or wafer tray 24 by the wafer handling arm 20 and cycled through processes of the tool under normal conditions. The cleaning wafer 22 is cycled with the cleaning media typically facing down throughout the handling process so that the cleaning polymer sheet 12 (not shown in FIG. 8) may contact the flat surfaces of the handling arm 20 thereby removing loose foreign particulate matter from the handling arm surface. Handling of the cleaning wafer 22 by the handling arm 20 is facilitated by the cleaning polymer surface 12 features shown in FIG. 2 as discrete surface features 14, also shown in FIG. 5 as ring-shaped surface features 16, which keep the cleaning surface 12 offset from the surfaces of the handling equipment. FIG. 7 illustrates example variant tack areas 18 that allow processing of the cleaning wafer 22 by facilitating release from wafer handling arm 20.
  • Since chuck cleaning wafers 22 typically exhibit surface tack properties to clean the wafer chuck (not shown in FIG. 8), the tacky cleaning surface (12 as showing in FIG. 7) of the cleaning wafer 22 tends to adhere to the flat surfaces of an end effector 21 interfering with the release of the cleaning wafer 22 at the next station. The discrete surface features (14 as shown in FIG. 2) of the cleaning wafer 22 are predetermined to reduce or minimize surface contact between the cleaning wafer 22 and the end effector 21 and allow the cleaning wafer 22 to release from the end effector 21 and other components of the wafer handling mechanism, for example the wafer handling arm 20 while still retaining the surface tack required for proper removal of debris from the wafer chuck (not shown in FIG. 8). In some embodiments, the surface features of the cleaning wafer 22 can be designed to reduce or minimize contact with the flat surfaces of the end effector 21 and rotational rings (not shown in FIG. 8) while still allowing the vacuum seal to occur. Without a proper vacuum seal, some embodiments of the wafer handling tool (not shown in FIG. 8) will report a vacuum error and return the cleaning wafer 22 to the original loading tray 24 without processing it 22 as desired to effect cleaning. When all vacuums are pulled, full contact does place usually—at least enough to clean the tool and provide recoil.
  • In some embodiments, end effectors (e.g., those referenced in FIG. 9 through FIG. 13 and cited in paragraph [0074] above) are somewhat interchangeable and their design typically varies from tool to differing tool. The predetermined design of the discrete feature pattern on the chuck cleaning wafer 22 is based on the geometry and operation of the end effector 21 and, for example, rotational rings (not shown in FIG. 8). Thus, in some embodiments the cleaning wafer 22 can be customized to conform to the particular geometry and operation of the particular wafer handling tool component to be cleaned by the cleaning wafer.
  • With reference to FIG. 9, in some embodiments, a bronze end effector 60 has a vacuum port 64 connected to, and evacuated through, vacuum tube 66 in order to secure the cleaning wafer (not shown in FIG. 9 but see FIG. 8, 22) during transport. The cleaning wafer will typically contact the end effector 60 on the flat surface areas 68.
  • With reference to FIG. 10, in another embodiment, a stainless steel end effector 70 has a tip 72 contacting the center of the cleaning wafer (not shown in FIG. 12), a vacuum port 74 connected to a vacuum tube 76, and flat areas 78 to be contacted by the cleaning wafer. While the geometry of each end effector, e.g. 70, determines the placement of cleaning wafer surface features to facilitate cleaning and release of the cleaning wafer, the material composition of the end effector, e.g., 70, can affect adhesion of the tacky surface cleaning material of the cleaning wafer. The adhesion level of specific metal, plastic, or ceramic components of the end effector, e.g., 70, rotational chuck (not shown in FIG. 12) and main chuck (not shown in FIG. 12) can be accounted for during design of the cleaning wafer.
  • With reference to FIG. 11, in another embodiment, an end effector 80, has a tip 82 that serves to contact the center of the cleaning wafer (not shown in FIG. 13). This end effector 80 has five vacuum ports 84 that can secure the cleaning wafer during transport and cleaning of the end effector 80 if desired.
  • With reference to FIG. 12, in another embodiment, a stainless steel rotational end effector 90 has a rotational arm that rotates and aligns the cleaning wafer during processing within the chip manufacturing apparatus (not shown in FIG. 14). The rotational end effector 90 contains two contact rings 92 with vacuum ports 94 to secure the cleaning wafer (not shown in FIG. 12) during operation. The rotational end effector 90 contacts the center of the cleaning wafer and vacuum secures the cleaning wafer in position on the effector 90.
  • With reference now to FIG. 13, another embodiment of a polytetrafluoroethylene or Teflon rotational arm end effector 100 is similar in geometry to the stainless steel rotational end effector 90 of FIG. 12. This rotational arm end effector 100 contains two vacuum ports 104 in its rotating disk 102.
  • From these examples, it is evident that the geometry and surface feature pattern of each chuck cleaning wafer can be custom designed for surface geometry and material composition of each differing type of end effector and each wafer handling tool.
  • With reference to FIG. 14, one embodiment of a flat electrostatic chuck 110 has concentric vacuum rings 112 containing vacuum ports (not shown in FIG. 14), ejector pin holes 114, and a flat wafer contact surface 116. A cleaning wafer (not shown in FIG. 14) is held in place on the chuck 110 by electrostatic force and upon removal of that force, the cleaning wafer's compressible offset surface features (see FIG. 2, 14, and FIG. 20, 52) facilitate release through stored elastic force from compression. These compressible offset surface features are arranged to avoid contact with the vacuum rings 112 in this case. It is evident that the cleaning wafer cleaning surface features (not shown in FIG. 14) must be custom designed for each wafer handling tool, accounting for the end effector, rotational chuck, and main pin or electrostatic chuck, e.g., 110, while also accounting for the geometry and material compositions of each of these components.
  • With reference to FIG. 15, an embodiment of a pin chuck 120 with the material composition being quartz and contains protruding pins or burls, e.g., 122, on the surface that contact the cleaning wafer (not shown in FIG. 15) along with vacuum ports, e.g., 124, bolt holes, e.g., 126, and ejector pins 128. The tacky surface of the cleaning wafer contacts the pins and burls, e.g., 122, and is held in contact by vacuum. Upon release of the vacuum, the debris on the pins is bonded to the cleaning wafer surface and removed with the cleaning wafer. As in many embodiments, the protruding surface features on the cleaning wafer are arranged to avoid contact with the pins and burls, e.g., 122, thus allowing flat portions of the cleaning wafer surface to contact and clean the pin array with contact being effected by the vacuum or electrostatic force that impels the cleaning wafer to the pin chuck 120.
  • With reference to FIG. 16, in at least one embodiment, the cleaning wafer 22 is positioned with its cleaning polymer side (not shown in FIG. 16) facing the flat surface 24 of the wafer handling arm 20. When there is foreign particulate matter 25 on the flat surface 24 of the handling arm 20 and the cleaning wafer 22 is picked up by the wafer handling arm 20 for transport to a process stage, during transport the cleaning wafer 22 contacts the surface of the handling arm 20, and the foreign particulate matter 25 then adheres to the cleaning polymer surface 22. Upon release of the cleaning wafer 22 from the handling arm 20 for the next process stage, the foreign particulate matter 25 is collected on the cleaning wafer surface 22 and carried away from the handling arm 20.
  • With reference to FIG. 17, in some embodiments, the cleaning wafer 28 with a cleaning polymer side 30 is positioned onto a wafer stage 26. Upon application of a force such as a vacuum at approximately 16 to 24 in. Hg, the cleaning surface 30 of the cleaning wafer 28 makes contact with the surface of the wafer stage 26. If there is foreign particulate matter, e.g., 32, present on the surface of the wafer stage 26, then, upon release of the force holding the cleaning wafer 28 to the wafer stage 26, the foreign particulate matter 32 adheres to the cleaning surface 30 of the cleaning wafer 28 and is thereby removed from the wafer stage 26.
  • In further detail, still referring to FIG. 17, the cleaning polymer side 30 of the cleaning wafer 30 has protruding compressible offset features (see FIG. 2, 14, and in FIG. 20, 52) designed to inhibit contact between the cleaning wafer 28 cleaning surface and the surfaces of the wafer stage 26 until a vacuum or electrostatic force is applied. Once the force collapses the compressible offset features on the cleaning polymer side 30 of the cleaning wafer 30, the tacky polymer surface or cleaning polymer side 30 contacts the surface of the wafer stage 26 to remove foreign particulates, e.g., 32. In the case of pin or burl chucks the compressible offset features are positioned at locations outside the pin area or in specific locations within the pitch of the pins and burls (see FIG. 18, 44, 46) so that the tacky cleaning surface of the cleaning polymer 30 may make contact with the pin tips to remove debris. The smooth polymer 30 is sufficiently compliant to deform around the burls and micro-burls (see FIG. 18, 44, 46) and collect debris that has accumulated around the periphery of the pin contact surface. In the case of a chuck with vacuum ports, grooves, or vacuum nipples (not shown in FIG. 17), the locations of the compressible offset features of the cleaning wafer 28 polymer surface 30 are placed to facilitate debris collection from within the vacuum features.
  • With reference to FIG. 18, in some embodiments a cleaning wafer (not shown in FIG. 20) is constructed with a compliant cleaning polymer 38 that is capable of conforming around pins, e.g., 40, on a wafer pin stage 41. The compliant cleaning polymer 38 contacts the foreign particulate matter, e.g., 42, on the wafer stage pins, e.g., 40, for collection and removal from the wafer stage pins 40. The compliant polymer 38 may also conform around micro-burls, e.g., 44, on a wafer stage pins, e.g., 40 to contact the foreign particulate matter, e.g., 46, for collection and removal from the wafer stage 41.
  • In certain embodiments, with reference now to FIG. 18, the compliant cleaning wafer's cleaning polymer 38 conforms around the pins 40 on the wafer pin stage upon application of a vacuum force. In some embodiments, the polymer 38 is sufficiently compliant to deform around the burls or pins 40 and micro-burls, e.g., 44, and collect debris e.g., 42, 46 that has accumulated around the periphery of a pin contact surface, e.g., 44. The protruding compressible offset surface features (not shown in FIG. 18) the cleaning wafer (not shown in FIG. 18) placed outside of the pins, e.g., 40, allows the relatively smooth area of the cleaning wafer polymer 38 to contact the pin surfaces, e.g. 40. The protruding compressible offset surface features (not shown in FIG. 18) may be placed to match locations of vacuum ports, grooves, or vacuum nipples (not shown in FIG. 18) to facilitate debris collection from within the vacuum features (not shown in FIG. 18).
  • With reference to FIG. 19, in at least one embodiment, wafer handling equipment to be cleaned contains a quartz pin chuck, upon the surface of which are an array of pins, e.g., section 8.A.1. During the photolithographic manufacturing process and prior to cleaning with the cleaning wafer (not shown in FIG. 19), debris accumulates around the pins on the pin chuck surface, e.g., visible in the higher magnification of section 8.A.2. The debris is typically transported in and left on the chuck pins by the silicon process wafers (not shown in FIG. 19). Immediately after contact with the cleaning wafer polymer e.g., section 8.A.4, the loose debris has been removed from the pin tip and circumference, e.g., section 8.A.3 and now the residual debris that was removed from the pins resides on the surface of the cleaning polymer, e.g., section 8.A.4. In this and other embodiments, the cleaning polymer, e.g., section 8.A.4, does contact the pins and is compliant enough to conform around the pin tip and somewhat down the side, and the cleaning polymer is sufficiently tacky to bond to and remove loose debris from the chuck pins.
  • Referring now to FIG. 20, in some embodiments, a cleaning wafer 49, with a cleaning polymer surface 50 on a wafer-like substrate 48 has protruding and compressible surface features, e.g., 52, on the cleaning polymer 50 that provide offset and limit contact between the cleaning polymer surface 50 and a wafer stage surface 54. The elastic polymer formed on the cleaning wafer surface 50 to produce protruding and compressible features, e.g., 52, provides offset or minimal contact with the flat surfaces of the wafer stage 54 until a vacuum or electrostatic force is applied. Once the vacuum force collapses the compressible offset features, e.g., 52, the tacky polymer surface 50 contacts the surface 54 of the wafer stage 51 to remove foreign particulates, e.g., 56. Upon release of the compression force, the offset features, e.g., 52 rebound and facilitate release from the wafer stage 51 while the foreign particulate matter 56 adheres to the cleaning polymer 50 and is removed from the wafer stage 51.
  • The polymeric cleaning material 50, should have a measurable surface tack between 0.01 and 10 psi using standard ASTM based methods for collection of foreign particulate and to allow release of the cleaning material 50 from the stage surface 54 depending on stage geometry. The surface features, e.g., 52, are also dependent on the chuck or stage geometry. In some embodiments, features that collapse on a wafer stage, such as wafer stage 54, to allow contact for debris collection may usually do so at less than 6 psi vacuum force. The surface tack of the cleaning material 50 is typically low enough that the cleaning wafer 49 releases from the wafer stage 51 at less than 4.5 psi pressure on each ejector pin (normally at about 3.0 psi pressure). In at least one method of use, the vacuum is held for a minimal period such as 5 to 15 seconds, which allows full contact of cleaning surface 50 on the wafer stage 51 to collect debris but facilitates release.
  • A cleaning wafer can be loaded and cycled automatically in most tools but may also be loaded manually in tools with access to the main chuck such as an ASML PAS5500 stepper. The cleaning wafer can also be manually loaded into a plasma vapor deposition tool such as Applied Materials Endura HP by processing in the first pre-clean chamber to control debris accumulation. While reducing cycle time of the vacuum on a pin chuck facilitates release of the cleaning polymer while retaining cleaning effectiveness the same can be accomplished on an electrostatic chuck by reducing cycle time to 5 to 15 seconds and reducing the applied voltage to 150V or less.
  • Referring now to the flowchart of FIG. 21 in conjunction with the diagrams of FIG. 2 and FIG. 8, in one embodiment of a method of implementation, the cleaning wafer 10 is securely wrapped to protect it from contamination during shipment and pre-cleaning handling. At step 200, upon first usage of the cleaning wafer, the protective surface liner is removed and discarded. At step 202, wafer substrate 10 may be manually loaded or loaded in an automated manner. At steps 204 and 206, a single cleaning wafer 22 or multiple wafers 22 may be placed cleaning material side down (or wafer side up) in a wafer carrier 24, wafer tray, or other wafer loading device of the desired wafer processing tool. At step 202, the cleaning wafer 22 or cleaning wafers 22 are automatically removed from the wafer carrier 24 or wafer tray and cycled through processes of the tool under normal conditions. The cleaning wafer may be cycled with the cleaning surface 12 facing down throughout the handling process. Within the tool, standard handling is facilitated by the wafer's protruding surface features, e.g., 14, which keep the cleaning surface 12 offset from the surfaces of the handling equipment. At step 208, wafer carrier 24 may be installed to a load port of the automated wafer processing tool.
  • At step 210, the wafer substrate 10 may be moved with, for example, handling hardware, end effector, or a wafer handling robot arm 20 and then unloaded.
  • At step 212, debris 25 is removed via vacuum of the flat contact area of the handling hardware. At step 214, the wafer 10 is placed on wafer stage 26, wafer chuck apply vacuum or electrostatic charge. At step 216, the wafer may be released from the wafer state 26 or wafer chuck. Similar to step 212, at step 218 debris 25 may be removed via vacuum of the flat contact area of the handling hardware. At step 220, wafer substrate 10 may be manually loaded or loaded in an automated manner.
  • At step 222, the wafer 10 is returned to wafer carrier 24 installed at the load port of the processing tool. Alternatively, at step 224 the wafer 10 is returned to a single wafer tray. At step 226, the wafer surface is inspected.
  • Thus, in some embodiments shown by way of example in FIG. 21, the cleaning media 12 is placed on the surface of each wafer chuck or wafer stage 26 within the automated wafer processing tool, makes near full or full surface contact through vacuum assist on a flat stage or by resting on the burls in a pin chuck for a specific dwell time, collects foreign particulate matter 25, and is then cycled back to the wafer carrier tray 24 and subsequently unloaded.
  • In some embodiments, the method of creating a cleaning wafer begins with the wafer handling equipment manufacturer providing details on the wafer handling components and chuck geometry of the specific equipment for which the cleaning wafer is intended. Based upon the manufacturer specifications, several potential designs are prepared and prototype cleaning wafers produced. These prototype cleaning wafers have a low level of tack, for example, a level 3 on a scale from 1 to 10 for desired range of tack for a given application or tool. These prototype cleaning wafers are run through the actual machine, with each design and geometric configuration being tested for consistency of successful throughput and quantity of foreign particulate accumulated.
  • Based upon the results of the initial tests, the designs are modified and new prototype cleaning wafers are produced. These new, revised prototype cleaning wafers are then tested with increasingly higher levels of tack, determining for each design, what is the highest level of tack it can include and yet still function with acceptable consistency. The cleaning wafer that performs the best in the tests is then designated to be the cleaning wafer for that particular wafer handling equipment.
  • In other embodiments, a cleaning wafer may be comprised of two polymer cleaning surfaces, positioned on opposite faces of the cleaning wafer. In some embodiments, a two-sided cleaning wafer is designed for use in wafer bonding equipment. Wafer bonders join two or more aligned substrates to create an integrated circuit. The substrates can be joined, or bonded, using the following techniques: fusion bonding, anodic bonding, eutectic bonding, solder bonding, glass fit bonding, adhesive bonding. Temporary wafer bonding is performed on thinned wafers placed on a carrier for support. This process is used mainly to manufacture 3D integrated circuits. SUSS MicroTec produces equipment that supports these bonding techniques. A two-sided cleaning wafer may be manufactured using the techniques described above, but for each side of the wafer. This can yield a cleaning wafer having predetermined surface features on both sides to clean components of bonding equipment by cycling the wafer through the equipment. Two sided cleaning wafers may also be utilized to clean wafer handling equipment in other circumstances, such as when having two cleaning surfaces is advantageous to clean two or more components, at least one with one side of the cleaning wafer and another with the other side. The cleaning wafer could also similarly include other sides having such predetermined features to clean yet other components in wafer handling equipment.
  • In other embodiments, a cleaning wafer may be designed to remove debris from areas of photolithography tools, such as reticles, mask frames, mask loading equipment, and the mask surfaces. Reticles or masks contain the image of the particular circuit pattern that is projected onto the wafer surface in a stepper or scanner for example. In a manner similar to that described in the wafer process through the tool, debris can accumulate along the mask area on the handling equipment used to load and unload the mask, the frame that holds the mask, and on the mask surface. Similar cleaning material with the same product attributes including surface features may also be used to remove debris from this area of the tool. The material in this case may be mounted to a surrogate mask such as a quartz block to transport the cleaning material though the tool and allow it to contact the handling surfaces to remove accumulated debris. It will also allow contact with the frame that holds the mask here if debris is present it may not allow the mask to seat properly and cause focus issues. The cleaning material may also contact the mask surface offline to remove debris before installing the mask in the photolithography process. This procedure can provide non-destructive cleaning, particularly as compared the techniques that apply solvents or manual scrubbing or abrasion that reduce the lifetime of the mask.
  • It can thus be seen that the embodiments described above may provide many advantages. They can include in some embodiments:
  • more efficient wafer stage cleaning with less or even no tool downtime;
  • improved and more effective wafer handling cleaning;
  • more economical wafer handing equipment cleaning;
  • more productive wafer handling equipment cleaning; and
  • less corruption of the wafer handling hardware, wafer stage, and wafer chuck during the cleaning process.
  • While the foregoing written description enables one of ordinary skill to make and use what is considered presently to be the applicants' best and other modes, those of ordinary skill will understand and appreciate the existence of variations, combinations, and equivalents of the specific embodiments, methods, and examples set forth in this specification.

Claims (37)

1. A cleaning wafer mountable in a semi-conductor wafer manufacturing apparatus, comprising a resilient cleaning pad having a first side opposing a second, cleaning side, the second, cleaning side being non-planar and including at least one pre-formed cleaning side section and a second pre-formed cleaning side section, with the one pre-formed cleaning side section being greater in thickness than the second cleaning side section.
2. The cleaning wafer of claim 1 wherein the cleaning wafer also has one or more additional pre-formed cleaning side sections, with each such additional pre-formed cleaning side section being different in axial thickness than one or more among the one and the second pre-formed cleaning side section.
3. The cleaning wafer of claim 1 for cleaning a predetermined surface during chip wafer manufacturing and wherein the configuration of the cleaning side is predetermined to conform to the shape of the predetermined surface to be cleaned.
4. The cleaning wafer of claim 1 wherein the first cleaning side section includes an adhesive free portion and the second cleaning side section includes a first adhesive portion.
5. The cleaning wafer of claim 4 wherein the second cleaning side section includes a second adhesive portion distinct from the first adhesive portion.
6. The cleaning wafer of claim 5 wherein the first adhesive portion includes adhesive having a different adhesive strength that the second adhesive portion.
7. The cleaning wafer of claim 2 wherein the first cleaning side section includes an adhesive free portion and the second cleaning side section includes a first adhesive portion.
8. The cleaning wafer of claim 7 wherein the second cleaning side section includes a second adhesive portion distinct from the first adhesive portion.
9. The cleaning wafer of claim 8 wherein the first adhesive portion includes adhesive having a different adhesive strength that the second adhesive portion.
10. The cleaning wafer of claim 1 wherein the one cleaning side section comprises one or more compressible protrusions.
11. The cleaning wafer of claim 1 wherein the one cleaning side also includes a plurality of distinct predetermined tacky portions.
12. The cleaning wafer of claim 11 wherein the one cleaning side also includes a plurality of distinct predetermined tacky portions
13. A method of cleaning integrated circuit manufacturing apparatus with a cleaning wafer having a plurality of differing predetermined surface features on the cleaning side of the cleaning wafer, the method comprising the steps of:
A. identifying a cleaning wafer pad having a plurality of differing predetermined surface features mating with a portion of the integrated circuit manufacturing apparatus to be cleaned;
B. mounting the cleaning wafer on the integrated circuit manufacturing apparatus with respect to the mating portion of the integrated circuit manufacturing apparatus to be cleaned;
C. applying force to urge the cleaning wafer against the mating portion of the integrated circuit manufacturing apparatus; and
D. releasing the force and removing the cleaning wafer from the integrated circuit manufacturing apparatus.
14. The method of claim 13 wherein the plurality of differing predetermined surface features includes at least one compressible projection section and the method includes in step C, compressing the compressible projection section against mating portion of the integrated circuit manufacturing apparatus.
15. The method of claim 14 wherein the method includes, in step D, causing the compressible projection section to decompress and urge the cleaning wafer to at least partially separate from the mating portion of the integrated circuit manufacturing apparatus.
16. The method of claim 13 wherein the plurality of predetermined surface features include at least one tacky section.
17. The method of claim 15 wherein the plurality of predetermined surface features include a plurality of distinct tacky sections.
18. The method of claim 13 wherein the plurality of predetermined surface features includes
a plurality of sections of differing thickness.
19. The method of claim 17 wherein the plurality of predetermined surface features includes
a plurality of sections of differing thickness.
20. A method of making a integrated chip manufacturing apparatus cleaning wafer, the method comprising the steps of:
A. receiving information about a plurality of differing sections in an integrated chip manufacturing apparatus;
B. preparing a cleaning wafer having at least one cleaning side with a plurality of differing portions, with (i) one such portion corresponding to a first section among the differing sections in the integrated chip manufacturing apparatus and (ii) a second such portion corresponding to a second section among the differing sections in the integrated chip manufacturing apparatus.
21. The method of claim 20 wherein the first portion of the cleaning wafer is a compressible section of differing thickness than the second portion of the cleaning wafer.
22. The method of claim 20 wherein the second portion of the cleaning wafer includes a tacky material.
23. The method of claim 21 wherein the second portion of the cleaning wafer includes a tacky material.
24. The method of claim 20 wherein the second portion of the cleaning wafer includes a plurality of differing tacky areas.
25. The method of claim 21 wherein the second portion of the cleaning wafer includes a plurality of differing tacky areas.
26. The method of claim 20 wherein the differing sections of the integrated chip manufacturing apparatus include a wafer manufacturing stage.
27. The method of claim 21 wherein the differing sections of the integrated chip manufacturing apparatus include a wafer manufacturing stage.
28. The method of claim 23 wherein the differing sections of the integrated chip manufacturing apparatus include a wafer manufacturing stage.
29. The method of claim 21 wherein the differing sections of the integrated chip manufacturing apparatus include an end effector.
30. The method of claim 23 wherein the differing sections of the integrated chip manufacturing apparatus include an end effector.
31. An integrated chip manufacturing apparatus cleaning system comprising in combination:
A. an integrated chip manufacturing apparatus having a plurality of differing apparatus sections;
B. an integral cleaning substrate mounted on the integrated chip manufacturing apparatus and having a predetermined first substrate portion with a first uncompressed thickness and a second predetermined substrate portion with a second uncompressed thickness differing from the first thickness, the first substrate portion corresponding to one apparatus section on the integrated chip manufacturing apparatus and the second substrate portion corresponding to a second apparatus section on the integrated chip manufacturing apparatus.
32. The integrated chip manufacturing apparatus cleaning system of claim 31 wherein the predetermined first substrate portion includes a compressible protrusion compressible against the one apparatus section.
33. The integrated chip manufacturing apparatus cleaning system of claim 31 wherein the predetermined second substrate portion has a tacky area abuttable with the second apparatus section.
34. The integrated chip manufacturing apparatus cleaning system of claim 32 wherein the predetermined second substrate portion has a tacky area abuttable with the second apparatus section.
35. The integrated chip manufacturing apparatus cleaning system of claim 31 wherein the predetermined second substrate portion has a plurality of differing tacky areas abuttable with the second apparatus section.
36. The integrated chip manufacturing apparatus cleaning system of claim 32 wherein the predetermined substrate portion has a plurality of differing tacky areas abuttable with the second apparatus section.
37. The integrated chip manufacturing apparatus cleaning system of claim 36 wherein the differing tacky areas including a first tacky area having one level of tack and a second tacky area including a differing level of tack.
US12/760,543 2009-04-14 2010-04-14 Wafer manufacturing cleaning apparatus, process and method of use Abandoned US20100258144A1 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US12/760,543 US20100258144A1 (en) 2009-04-14 2010-04-14 Wafer manufacturing cleaning apparatus, process and method of use
TW103118069A TWI518760B (en) 2010-04-14 2010-04-29 Uncompressed integrated chip manufacturing apparatus cleaning wafer
TW099113661A TWI457995B (en) 2010-04-14 2010-04-29 Wafer manufacturing cleaning apparatus, process and method of use
US13/725,827 US10002776B2 (en) 2009-04-14 2012-12-21 Wafer manufacturing cleaning apparatus, process and method of use
US13/971,619 US9595456B2 (en) 2009-04-14 2013-08-20 Wafer manufacturing cleaning apparatus, process and method of use
US15/419,840 US10109504B2 (en) 2009-04-14 2017-01-30 Wafer manufacturing cleaning apparatus, process and method of use
US16/136,965 US10741420B2 (en) 2009-04-14 2018-09-20 Wafer manufacturing cleaning apparatus, process and method of use
US16/895,106 US10896828B2 (en) 2009-04-14 2020-06-08 Wafer manufacturing cleaning apparatus, process and method of use

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US16900709P 2009-04-14 2009-04-14
US12/760,543 US20100258144A1 (en) 2009-04-14 2010-04-14 Wafer manufacturing cleaning apparatus, process and method of use

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/725,827 Continuation US10002776B2 (en) 2009-04-14 2012-12-21 Wafer manufacturing cleaning apparatus, process and method of use

Publications (1)

Publication Number Publication Date
US20100258144A1 true US20100258144A1 (en) 2010-10-14

Family

ID=42933352

Family Applications (6)

Application Number Title Priority Date Filing Date
US12/760,543 Abandoned US20100258144A1 (en) 2009-04-14 2010-04-14 Wafer manufacturing cleaning apparatus, process and method of use
US13/725,827 Active 2030-10-07 US10002776B2 (en) 2009-04-14 2012-12-21 Wafer manufacturing cleaning apparatus, process and method of use
US13/971,619 Active US9595456B2 (en) 2009-04-14 2013-08-20 Wafer manufacturing cleaning apparatus, process and method of use
US15/419,840 Active US10109504B2 (en) 2009-04-14 2017-01-30 Wafer manufacturing cleaning apparatus, process and method of use
US16/136,965 Active US10741420B2 (en) 2009-04-14 2018-09-20 Wafer manufacturing cleaning apparatus, process and method of use
US16/895,106 Active US10896828B2 (en) 2009-04-14 2020-06-08 Wafer manufacturing cleaning apparatus, process and method of use

Family Applications After (5)

Application Number Title Priority Date Filing Date
US13/725,827 Active 2030-10-07 US10002776B2 (en) 2009-04-14 2012-12-21 Wafer manufacturing cleaning apparatus, process and method of use
US13/971,619 Active US9595456B2 (en) 2009-04-14 2013-08-20 Wafer manufacturing cleaning apparatus, process and method of use
US15/419,840 Active US10109504B2 (en) 2009-04-14 2017-01-30 Wafer manufacturing cleaning apparatus, process and method of use
US16/136,965 Active US10741420B2 (en) 2009-04-14 2018-09-20 Wafer manufacturing cleaning apparatus, process and method of use
US16/895,106 Active US10896828B2 (en) 2009-04-14 2020-06-08 Wafer manufacturing cleaning apparatus, process and method of use

Country Status (7)

Country Link
US (6) US20100258144A1 (en)
EP (1) EP2419929B8 (en)
JP (2) JP2012523961A (en)
KR (2) KR101535785B1 (en)
CN (1) CN102460678B (en)
SG (1) SG175129A1 (en)
WO (1) WO2010120956A2 (en)

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120151746A1 (en) * 2010-12-16 2012-06-21 Affymetrix, Inc. Apparatuses, Systems and Methods for the Attachment of Substrates to Supports with Light Curable Adhesives
US20130078890A1 (en) * 2011-09-27 2013-03-28 Hitachi Global Storage Technologies Netherlands B.V. System, method and apparatus for enhanced cleaning and polishing of magnetic recording disk
US20140226136A1 (en) * 2013-02-11 2014-08-14 Patrick J. Gagnon Method and apparatus for cleaning photomask handling surfaces
WO2015021287A3 (en) * 2013-08-07 2015-04-09 International Test Solutions, Inc. Working surface cleaning system and method
US20160151808A1 (en) * 2014-11-28 2016-06-02 Applied Materials, Inc. Method and apparatus for backside cleaning of substrates
US9833818B2 (en) 2004-09-28 2017-12-05 International Test Solutions, Inc. Working surface cleaning system and method
US20180021818A1 (en) * 2016-07-25 2018-01-25 Kla-Tencor Corporation Apparatus and Method for Cleaning Wafer Handling Equipment
WO2019001931A1 (en) * 2017-06-29 2019-01-03 Asml Netherlands B.V. A system, a lithographic apparatus, and a method for reducing oxidation or removing oxide on a substrate support
US10195648B2 (en) 2009-12-03 2019-02-05 International Test Solutions, Inc. Apparatuses, device, and methods for cleaning tester interface contact elements and support hardware
WO2019042682A1 (en) * 2017-08-28 2019-03-07 Asml Holding N.V. Apparatus for and method cleaning a support inside a lithography apparatus
EP3334560A4 (en) * 2015-08-14 2020-03-11 M Cubed Technologies Inc. Method for removing contamination from a chuck surface
US10717618B2 (en) 2018-02-23 2020-07-21 International Test Solutions, Inc. Material and hardware to automatically clean flexible electronic web rolls
US10792713B1 (en) 2019-07-02 2020-10-06 International Test Solutions, Inc. Pick and place machine cleaning system and method
US11016402B2 (en) * 2017-06-01 2021-05-25 Asml Netherlands B.V. Particle removal apparatus and associated system
US11035898B1 (en) 2020-05-11 2021-06-15 International Test Solutions, Inc. Device and method for thermal stabilization of probe elements using a heat conducting wafer
US11084069B2 (en) * 2013-10-18 2021-08-10 Kioxia Corporation Chuck cleaner and cleaning method
US20210331211A1 (en) * 2020-04-23 2021-10-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing semiconductor wafer and cleaning scrubber
US11211242B2 (en) 2019-11-14 2021-12-28 International Test Solutions, Llc System and method for cleaning contact elements and support hardware using functionalized surface microfeatures
US11242596B2 (en) * 2017-06-08 2022-02-08 Boe Technology Group Co., Ltd. Film forming method
US11318550B2 (en) 2019-11-14 2022-05-03 International Test Solutions, Llc System and method for cleaning wire bonding machines using functionalized surface microfeatures
US11756811B2 (en) 2019-07-02 2023-09-12 International Test Solutions, Llc Pick and place machine cleaning system and method
US20240050993A1 (en) * 2022-08-09 2024-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. Onsite cleaning system and method
US11953838B2 (en) 2018-11-09 2024-04-09 Asml Holding N.V. Lithography support cleaning with cleaning substrate having controlled geometry and composition

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SG175129A1 (en) * 2009-04-14 2011-11-28 Internat Test Solutions Wafer manufacturing cleaning apparatus, process and method of use
CN105448773A (en) * 2014-08-27 2016-03-30 晟碟半导体(上海)有限公司 Cleaning method and cleaning device
CN107764822B (en) * 2016-08-23 2020-09-04 泰科电子(上海)有限公司 Welding quality detection platform
US10766057B2 (en) * 2017-12-28 2020-09-08 Micron Technology, Inc. Components and systems for cleaning a tool for forming a semiconductor device, and related methods
KR20210049111A (en) 2018-08-30 2021-05-04 가부시키가이샤 크리에이티브 테크놀러지 Cleaning device
CN112969970A (en) 2018-11-09 2021-06-15 Asml控股股份有限公司 Apparatus and method for cleaning a support within a lithographic apparatus
US11638938B2 (en) 2019-06-10 2023-05-02 Kla Corporation In situ process chamber chuck cleaning by cleaning substrate
CN110744418B (en) * 2019-10-24 2021-04-09 山东利信新材料有限公司 Cast aluminum alloy surface machining treatment machine
TWI792198B (en) * 2020-06-01 2023-02-11 荷蘭商Asml控股公司 Cleaning tool and method for cleaning a portion of a lithography apparatus

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5507874A (en) * 1994-06-03 1996-04-16 Applied Materials, Inc. Method of cleaning of an electrostatic chuck in plasma reactors
US5671119A (en) * 1996-03-22 1997-09-23 Taiwan Semiconductor Manufacturing Company, Ltd. Process for cleaning an electrostatic chuck of a plasma etching apparatus
US5746928A (en) * 1996-06-03 1998-05-05 Taiwan Semiconductor Manufacturing Company Ltd Process for cleaning an electrostatic chuck of a plasma etching apparatus
JPH10154686A (en) * 1996-11-22 1998-06-09 Toshiba Corp Method of cleaning semiconductor substrate processing device
US5766061A (en) * 1996-10-04 1998-06-16 Eco-Snow Systems, Inc. Wafer cassette cleaning using carbon dioxide jet spray
US5946184A (en) * 1996-09-19 1999-08-31 Hitachi, Ltd. Electrostatic chuck, and method of and apparatus for processing sample
US6256555B1 (en) * 1998-12-02 2001-07-03 Newport Corporation Robot arm with specimen edge gripping end effector
US20020102065A1 (en) * 2001-01-31 2002-08-01 Sepehr Kiani Techniques for cleaning an optical interface of an optical connection system
US6507393B2 (en) * 1999-05-12 2003-01-14 John Samuel Batchelder Surface cleaning and particle counting
US20030180532A1 (en) * 2000-07-13 2003-09-25 Makoto Namikawa Cleaning sheet , conveying member using the same, and substrate processing equipment cleaning method using them
US20030200989A1 (en) * 1999-07-30 2003-10-30 International Test Solutions, Inc. Cleaning system, device and method
US20040029316A1 (en) * 2000-11-02 2004-02-12 Anton Schnegg Method for assembling planar workpieces
US6813828B2 (en) * 2002-01-07 2004-11-09 Gel Pak L.L.C. Method for deconstructing an integrated circuit package using lapping
US6817052B2 (en) * 2001-11-09 2004-11-16 Formfactor, Inc. Apparatuses and methods for cleaning test probes
US20050042958A1 (en) * 2003-08-19 2005-02-24 Nitto Denko Corporation Cleaning sheets and method of cleaning with the same
US20050287789A1 (en) * 2004-06-28 2005-12-29 Bahadir Tunaboylu Substrate with patterned conductive layer
US20060008660A1 (en) * 2004-07-09 2006-01-12 Applied Materials, Inc. Cleaning of a substrate support
US7202683B2 (en) * 1999-07-30 2007-04-10 International Test Solutions Cleaning system, device and method

Family Cites Families (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6190434A (en) * 1984-10-11 1986-05-08 Hitachi Ltd Manufacture of electronic element
JPS6199336A (en) * 1984-10-22 1986-05-17 Hitachi Ltd Manufacture of electron element
JPS61124139A (en) * 1984-11-21 1986-06-11 Hitachi Ltd Manufacture of electronical element
JPS61245536A (en) * 1985-04-24 1986-10-31 Hitachi Ltd Manufacture of electronic element
JP2708462B2 (en) * 1988-04-28 1998-02-04 株式会社日立製作所 Semiconductor substrate surface treatment method, semiconductor substrate surface treatment device, and semiconductor substrate surface treatment film
JPH0435778A (en) * 1990-05-31 1992-02-06 Fujitsu Ltd Method for cleaning nozzle
JP3231369B2 (en) 1991-10-04 2001-11-19 株式会社ソフィア Gaming machine
JPH05326471A (en) * 1992-05-19 1993-12-10 Sony Corp Method for cleaning semiconductor devices
JPH0596057U (en) * 1992-05-27 1993-12-27 日新電機株式会社 Cleaning wafer
US5597346A (en) * 1995-03-09 1997-01-28 Texas Instruments Incorporated Method and apparatus for holding a semiconductor wafer during a chemical mechanical polish (CMP) process
JPH09102453A (en) * 1995-10-03 1997-04-15 Nikon Corp Substrate holding member and aligner
US5690749A (en) * 1996-03-18 1997-11-25 Motorola, Inc. Method for removing sub-micron particles from a semiconductor wafer surface by exposing the wafer surface to clean room adhesive tape material
JP2002248433A (en) * 2001-02-27 2002-09-03 Shibaura Mechatronics Corp Substrate cleaning apparatus and panel manufacturing apparatus using the same
US6840374B2 (en) * 2002-01-18 2005-01-11 Igor Y. Khandros Apparatus and method for cleaning test probes
JP2004063669A (en) * 2002-07-26 2004-02-26 Oki Electric Ind Co Ltd Semiconductor manufacturing device cleaning wafer and method for manufacturing the same and cleaning method using the same
US20050172438A1 (en) * 2004-01-29 2005-08-11 Applied Materials, Inc. Methods and apparatus for installing a scrubber brush on a mandrel
JP2005254498A (en) * 2004-03-09 2005-09-22 Lintec Corp Cleaning sheet and cleaning method using this sheet
JP2006015457A (en) * 2004-07-02 2006-01-19 Nikon Corp Adsorbing device, polishing device, semiconductor device manufacturing method, and semiconductor device manufactured by the method
JP2006019616A (en) * 2004-07-05 2006-01-19 Nitto Denko Corp Conveyance member with cleaning function and cleaning method of substrate processing apparatus
JP2006216886A (en) * 2005-02-07 2006-08-17 Dainippon Screen Mfg Co Ltd Chuck, processing unit, substrate processing apparatus and method for cleaning chucking face
JP4970835B2 (en) * 2005-05-26 2012-07-11 日東電工株式会社 Adhesive layer, manufacturing method thereof, adhesive sheet, cleaning sheet, transport member with cleaning function, and cleaning method
JP2007035684A (en) 2005-07-22 2007-02-08 Nitto Denko Corp Dust removing member of substrate processing equipment
JP4607748B2 (en) 2005-12-02 2011-01-05 東京エレクトロン株式会社 Substrate particle removal method, apparatus and coating and developing apparatus
KR20070074398A (en) * 2006-01-09 2007-07-12 삼성전자주식회사 Semiconductor wafer including contamination removal part
JP2007329377A (en) * 2006-06-09 2007-12-20 Nitto Denko Corp Transport member with cleaning function and cleaning method of substrate processor
JP4509981B2 (en) * 2006-08-11 2010-07-21 日東電工株式会社 Cleaning member, conveying member with cleaning function, and cleaning method for substrate processing apparatus
JP5009065B2 (en) * 2006-08-11 2012-08-22 日東電工株式会社 Cleaning member, conveying member with cleaning function, and cleaning method for substrate processing apparatus
CN101127343B (en) * 2006-08-18 2010-12-15 巨擘科技股份有限公司 Structure for integrating IC integration base board and carrier board, its manufacturing method and manufacturing method of electronic device
JP2008210894A (en) * 2007-02-23 2008-09-11 Nec Electronics Corp Wafer processor
JP2009138027A (en) * 2007-12-03 2009-06-25 Nitto Denko Corp Method for producing pressure-sensitive adhesive layer, pressure-sensitive adhesive sheet, cleaning sheet, conveying member with cleaning function, and cleaning method
SG175129A1 (en) * 2009-04-14 2011-11-28 Internat Test Solutions Wafer manufacturing cleaning apparatus, process and method of use
US10766057B2 (en) * 2017-12-28 2020-09-08 Micron Technology, Inc. Components and systems for cleaning a tool for forming a semiconductor device, and related methods

Patent Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5507874A (en) * 1994-06-03 1996-04-16 Applied Materials, Inc. Method of cleaning of an electrostatic chuck in plasma reactors
US5671119A (en) * 1996-03-22 1997-09-23 Taiwan Semiconductor Manufacturing Company, Ltd. Process for cleaning an electrostatic chuck of a plasma etching apparatus
US5746928A (en) * 1996-06-03 1998-05-05 Taiwan Semiconductor Manufacturing Company Ltd Process for cleaning an electrostatic chuck of a plasma etching apparatus
US5946184A (en) * 1996-09-19 1999-08-31 Hitachi, Ltd. Electrostatic chuck, and method of and apparatus for processing sample
US5766061A (en) * 1996-10-04 1998-06-16 Eco-Snow Systems, Inc. Wafer cassette cleaning using carbon dioxide jet spray
JPH10154686A (en) * 1996-11-22 1998-06-09 Toshiba Corp Method of cleaning semiconductor substrate processing device
US6256555B1 (en) * 1998-12-02 2001-07-03 Newport Corporation Robot arm with specimen edge gripping end effector
US6507393B2 (en) * 1999-05-12 2003-01-14 John Samuel Batchelder Surface cleaning and particle counting
US20030200989A1 (en) * 1999-07-30 2003-10-30 International Test Solutions, Inc. Cleaning system, device and method
US6777966B1 (en) * 1999-07-30 2004-08-17 International Test Solutions, Inc. Cleaning system, device and method
US7202683B2 (en) * 1999-07-30 2007-04-10 International Test Solutions Cleaning system, device and method
US20030180532A1 (en) * 2000-07-13 2003-09-25 Makoto Namikawa Cleaning sheet , conveying member using the same, and substrate processing equipment cleaning method using them
US6821620B2 (en) * 2000-07-13 2004-11-23 Nitto Denko Corporation Cleaning sheet, conveying member using the same, and substrate processing equipment cleaning method using them
US20040029316A1 (en) * 2000-11-02 2004-02-12 Anton Schnegg Method for assembling planar workpieces
US20020102065A1 (en) * 2001-01-31 2002-08-01 Sepehr Kiani Techniques for cleaning an optical interface of an optical connection system
US6817052B2 (en) * 2001-11-09 2004-11-16 Formfactor, Inc. Apparatuses and methods for cleaning test probes
US6813828B2 (en) * 2002-01-07 2004-11-09 Gel Pak L.L.C. Method for deconstructing an integrated circuit package using lapping
US20050042958A1 (en) * 2003-08-19 2005-02-24 Nitto Denko Corporation Cleaning sheets and method of cleaning with the same
US20050287789A1 (en) * 2004-06-28 2005-12-29 Bahadir Tunaboylu Substrate with patterned conductive layer
US20060008660A1 (en) * 2004-07-09 2006-01-12 Applied Materials, Inc. Cleaning of a substrate support

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9833818B2 (en) 2004-09-28 2017-12-05 International Test Solutions, Inc. Working surface cleaning system and method
US10406568B2 (en) 2004-09-28 2019-09-10 International Test Solutions, Inc. Working surface cleaning system and method
US10239099B2 (en) 2004-09-28 2019-03-26 International Test Solutions, Inc. Working surface cleaning system and method
US10195648B2 (en) 2009-12-03 2019-02-05 International Test Solutions, Inc. Apparatuses, device, and methods for cleaning tester interface contact elements and support hardware
US20120151746A1 (en) * 2010-12-16 2012-06-21 Affymetrix, Inc. Apparatuses, Systems and Methods for the Attachment of Substrates to Supports with Light Curable Adhesives
US20130078890A1 (en) * 2011-09-27 2013-03-28 Hitachi Global Storage Technologies Netherlands B.V. System, method and apparatus for enhanced cleaning and polishing of magnetic recording disk
US8727832B2 (en) * 2011-09-27 2014-05-20 HGST Netherlands B.V. System, method and apparatus for enhanced cleaning and polishing of magnetic recording disk
US20140226136A1 (en) * 2013-02-11 2014-08-14 Patrick J. Gagnon Method and apparatus for cleaning photomask handling surfaces
WO2015021287A3 (en) * 2013-08-07 2015-04-09 International Test Solutions, Inc. Working surface cleaning system and method
US11084069B2 (en) * 2013-10-18 2021-08-10 Kioxia Corporation Chuck cleaner and cleaning method
US20160151808A1 (en) * 2014-11-28 2016-06-02 Applied Materials, Inc. Method and apparatus for backside cleaning of substrates
US9993853B2 (en) * 2014-11-28 2018-06-12 Applied Materials, Inc. Method and apparatus for backside cleaning of substrates
US10549324B2 (en) * 2014-11-28 2020-02-04 Applied Materials, Inc. Method and apparatus for backside cleaning of substrates
EP3334560A4 (en) * 2015-08-14 2020-03-11 M Cubed Technologies Inc. Method for removing contamination from a chuck surface
US20180021818A1 (en) * 2016-07-25 2018-01-25 Kla-Tencor Corporation Apparatus and Method for Cleaning Wafer Handling Equipment
US11524319B2 (en) * 2016-07-25 2022-12-13 Kla Corporation Apparatus and method for cleaning wafer handling equipment
US11016402B2 (en) * 2017-06-01 2021-05-25 Asml Netherlands B.V. Particle removal apparatus and associated system
US11242596B2 (en) * 2017-06-08 2022-02-08 Boe Technology Group Co., Ltd. Film forming method
WO2019001931A1 (en) * 2017-06-29 2019-01-03 Asml Netherlands B.V. A system, a lithographic apparatus, and a method for reducing oxidation or removing oxide on a substrate support
US11086238B2 (en) 2017-06-29 2021-08-10 Asml Netherlands B.V. System, a lithographic apparatus, and a method for reducing oxidation or removing oxide on a substrate support
WO2019042682A1 (en) * 2017-08-28 2019-03-07 Asml Holding N.V. Apparatus for and method cleaning a support inside a lithography apparatus
US11048175B2 (en) 2017-08-28 2021-06-29 Asml Holding N.V. Apparatus for and method cleaning a support inside a lithography apparatus
US10717618B2 (en) 2018-02-23 2020-07-21 International Test Solutions, Inc. Material and hardware to automatically clean flexible electronic web rolls
US11155428B2 (en) 2018-02-23 2021-10-26 International Test Solutions, Llc Material and hardware to automatically clean flexible electronic web rolls
US10843885B2 (en) 2018-02-23 2020-11-24 International Test Solutions, Inc. Material and hardware to automatically clean flexible electronic web rolls
US11434095B2 (en) 2018-02-23 2022-09-06 International Test Solutions, Llc Material and hardware to automatically clean flexible electronic web rolls
US11953838B2 (en) 2018-11-09 2024-04-09 Asml Holding N.V. Lithography support cleaning with cleaning substrate having controlled geometry and composition
US10792713B1 (en) 2019-07-02 2020-10-06 International Test Solutions, Inc. Pick and place machine cleaning system and method
US11756811B2 (en) 2019-07-02 2023-09-12 International Test Solutions, Llc Pick and place machine cleaning system and method
US11211242B2 (en) 2019-11-14 2021-12-28 International Test Solutions, Llc System and method for cleaning contact elements and support hardware using functionalized surface microfeatures
US11318550B2 (en) 2019-11-14 2022-05-03 International Test Solutions, Llc System and method for cleaning wire bonding machines using functionalized surface microfeatures
US20210331211A1 (en) * 2020-04-23 2021-10-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing semiconductor wafer and cleaning scrubber
US11035898B1 (en) 2020-05-11 2021-06-15 International Test Solutions, Inc. Device and method for thermal stabilization of probe elements using a heat conducting wafer
US20240050993A1 (en) * 2022-08-09 2024-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. Onsite cleaning system and method

Also Published As

Publication number Publication date
US10002776B2 (en) 2018-06-19
JP2015148818A (en) 2015-08-20
KR101535785B1 (en) 2015-07-13
KR20140028149A (en) 2014-03-07
US10896828B2 (en) 2021-01-19
WO2010120956A3 (en) 2011-01-13
JP2012523961A (en) 2012-10-11
WO2010120956A2 (en) 2010-10-21
KR101503679B1 (en) 2015-03-19
EP2419929A2 (en) 2012-02-22
CN102460678B (en) 2015-04-29
CN102460678A (en) 2012-05-16
US20200303217A1 (en) 2020-09-24
SG175129A1 (en) 2011-11-28
EP2419929B8 (en) 2021-08-18
US20130198982A1 (en) 2013-08-08
EP2419929A4 (en) 2014-09-24
US9595456B2 (en) 2017-03-14
US10741420B2 (en) 2020-08-11
EP2419929B1 (en) 2021-07-14
US20190019694A1 (en) 2019-01-17
US20170136500A1 (en) 2017-05-18
KR20120014562A (en) 2012-02-17
US10109504B2 (en) 2018-10-23
US20130333128A1 (en) 2013-12-19
JP5956637B2 (en) 2016-07-27

Similar Documents

Publication Publication Date Title
US10896828B2 (en) Wafer manufacturing cleaning apparatus, process and method of use
US10406568B2 (en) Working surface cleaning system and method
US8475231B2 (en) Carrier head membrane
US11756811B2 (en) Pick and place machine cleaning system and method
TWM255104U (en) Retaining ring with flange for chemical mechanical polishing
US7591714B2 (en) Wafer grinding and tape attaching apparatus and method
EP3030356B1 (en) Working surface cleaning method
WO2021003011A1 (en) Pick and place machine cleaning system and method
TWI518760B (en) Uncompressed integrated chip manufacturing apparatus cleaning wafer
CN215600347U (en) Bearing device and semiconductor processing equipment
KR20170076538A (en) Retention method of semiconductor wafer and fabrication method of semiconductor device
WO2001050503A1 (en) Advanced wafer passive end-effector
JPH03286549A (en) Retaining device of plate-shaped body

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL TEST SOLUTIONS, NEVADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUMPHREY, ALAN E.;DUVALL, JAMES H.;BROZ, JERRY J.;REEL/FRAME:024596/0865

Effective date: 20100614

AS Assignment

Owner name: INTERNATIONAL TEST SOLUTIONS, INC., NEVADA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NAME OF THE ASSIGNEE FROM INTERNATIONAL TEST SOLUTIONS TO INTERNATIONAL TEST SOLUTIONS, INC. PREVIOUSLY RECORDED ON REEL 024596 FRAME 0865. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF THE ENTIRE RIGHT, TITLE AND INTEREST IN SAID INVENTION;ASSIGNORS:HUMPHREY, ALAN E.;DUVALL, JAMES H.;BROZ, JERRY J.;REEL/FRAME:024985/0420

Effective date: 20100823

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: INTERNATIONAL TEST SOLUTIONS, LLC, NEVADA

Free format text: CHANGE OF NAME;ASSIGNOR:INTERNATIONAL TEST SOLUTIONS, INC.;REEL/FRAME:056121/0757

Effective date: 20210329