US20110115042A1 - Structure for decreasing minimum feature size in an integrated circuit - Google Patents

Structure for decreasing minimum feature size in an integrated circuit Download PDF

Info

Publication number
US20110115042A1
US20110115042A1 US13/005,767 US201113005767A US2011115042A1 US 20110115042 A1 US20110115042 A1 US 20110115042A1 US 201113005767 A US201113005767 A US 201113005767A US 2011115042 A1 US2011115042 A1 US 2011115042A1
Authority
US
United States
Prior art keywords
substrate
etch
tip
feature
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/005,767
Inventor
André Paul Labonté
Lee James Jacobson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
National Semiconductor Corp
Original Assignee
National Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by National Semiconductor Corp filed Critical National Semiconductor Corp
Priority to US13/005,767 priority Critical patent/US20110115042A1/en
Assigned to NATIONAL SEMICONDUCTOR CORPORATION reassignment NATIONAL SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JACOBSON, LEE JAMES, LABONTE, ANDRE PAUL
Publication of US20110115042A1 publication Critical patent/US20110115042A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00436Shaping materials, i.e. techniques for structuring the substrate or the layers on the substrate
    • B81C1/00523Etching material
    • B81C1/00547Etching processes not provided for in groups B81C1/00531 - B81C1/00539
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14685Process for coatings or optical elements
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0101Shaping material; Structuring the bulk substrate or layers on the substrate; Film patterning
    • B81C2201/0128Processes for removing material
    • B81C2201/013Etching
    • B81C2201/0132Dry etching, i.e. plasma etching, barrel etching, reactive ion etching [RIE], sputter etching or ion milling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14625Optical elements or arrangements associated with the device

Definitions

  • the present invention is directed to techniques for decreasing minimum feature size in integrated circuit structures.
  • Embodiments of the invention a structure for decreasing minimum feature size in an integrated circuit design that includes a substrate comprising a first material.
  • the structure comprises a layer of second material formed on a surface of the substrate and a micro-aperture formed in the layer of second material.
  • the micro-aperture has sidewalls formed to be substantially perpendicular to the surface of the substrate and a horizontal tip formed on the surface of the substrate and extending orthogonally from a portion of the sidewalls.
  • FIG. 1 is a cross-section of an etch feature of the prior art.
  • FIG. 2 is a cross-section showing the etch feature of FIG. 1 with spacers formed along the sidewalls in accordance with the prior art.
  • FIG. 3 is a cross-section showing a process in accordance with one embodiment of the present invention, showing stages (a) before the etch, (b) during the etch, and (c) after the etch.
  • FIG. 4 is a cross-section showing the reduction of effective critical dimension spacing using a process in accordance with one embodiment of the present invention.
  • FIG. 5 is a top view of features made using the process of FIG. 3 , including a (a) round feature or pit, (b) an edge feature, and (c) a narrow tip feature.
  • FIG. 6 is a flowchart showing a process in accordance with one embodiment of the present invention.
  • FIG. 7 is a cross-section view of a lens formed using a feature such as that shown in FIG. 3( c ).
  • FIG. 8 is a cross-section showing an aperture for a photo-sensitive device, the aperture being formed in accordance with an embodiment of the present invention.
  • FIG. 1 shows such a configuration 100 , where a layer 102 of material on a substrate 104 has been etched using a photoresist process to create an etch feature such as, for example, a sacrificial emitter opening.
  • the width 106 at the top of the etch feature is essentially the same as the dimension of the feature in the corresponding photoresist mask, and is limited by the resolution of the photolithography process.
  • the width 108 at the bottom of the feature is on the same order as width 106 , but will differ to some extent due to the profile of the sidewall created during the etch process. Certain processes exist to slightly alter or control the profile of the sidewall, thereby determining the width 108 at the bottom of the feature. These processes, however, do not appreciably decrease the minimum feature size that can be created by photolithographic processes.
  • FIG. 2 shows the configuration 100 of FIG. 1 , except that “spacers” have been added to the sidewalls of the etch feature.
  • These traditional spacers 110 can be used to reduce the critical dimension 112 at the bottom of the etch feature, but require the deposition of a second film of material that is different than the material of the etch layer 102 .
  • a spacer is typically made by depositing a spacer material, such as an oxide or nitride, on the horizontal and vertical surfaces of an etch feature, then etching away the spacer material on the horizontal surface(s) to create vertical spacers of the appropriate thickness.
  • FIG. 3 shows stages of an exemplary etch process that can be used to create a sharp, horizontal tip feature and a substantially vertical sidewall from a single etch step.
  • FIG. 3( a ) shows a material configuration 200 wherein a layer of tip material 204 resides on a substrate 206 of a different material.
  • a mask layer 202 is deposited onto the layer of tip material 204 , which can be removed after etch as shown in FIG. 3( c ).
  • This layered configuration can undergo an etching process, such as a single-step reactive ion etch (RIE), in order to etch a feature such as a pit into the layer of tip material 204 .
  • RIE reactive ion etch
  • substantially vertical sidewalls 208 begin to form in the pit as shown in FIG. 3( b ).
  • These sidewalls can be of any appropriate angle relative to the substrate layer, such as on the order of about 70° to about 90°.
  • the terms “vertical” and “horizontal” are used for purposes of simplicity to imply orthogonal directionality, and should not be read as a limitation of the orientation of any device or process described herein.
  • a RIE process can have a much slower etch rate near a vertical edge of a material being etched than in a large horizontal area. Careful control of the etch can result in the formation of a sharp horizontal feature 210 as shown in FIG. 3( c ).
  • This feature 210 can have a base 212 along a substantially vertical sidewall 208 of the pit, and can have a tip point 214 or edge point opposite the base 212 .
  • Such a horizontal tip feature can have numerous potential uses in areas such as semiconductor, microscopic, and nanotechnology fabrication processes and technologies.
  • the tip can be made of any of a number of appropriate materials, and can rest on a substrate of any of a number of different materials.
  • FIG. 4 shows a configuration 300 having a layer of photoresist 302 over a layer of tip material 304 on a substrate 306 .
  • Existing photolithographic technology can only achieve certain minimum dimensions, as shown by the minimum separation 310 between portions of the photoresist layer 302 .
  • the minimum effective feature size can be reduced by at least a factor of two relative to existing photolithographic techniques, such as down to on the order of 1 ⁇ 8 of a micron from about 1 ⁇ 4 of a micron.
  • the separation 312 between tips 308 is smaller than the minimum separation 310 of the photoresist that would otherwise be etched into the layer 304 , but does not require any additional process steps to create.
  • the critical dimension size can therefore be reduced without any additional time, energy, or expense using processes of the present invention.
  • the ability to manufacture such horizontal tip features arises from the fact that the etch of a film or layer in certain processes tends to go slower near an edge, such as an edge of a tip material layer located adjacent to an edge of a photoresist layer.
  • a polymer buildup can occur near the resist sidewall during the etch, as is known in the art.
  • Sidewall polymerization is typically used to control the profile, aspect ratio, or taper of a sidewall during etch. Processes in accordance with embodiments of the present invention can not only control the profile or taper of a vertical sidewall, but can also create a separate horizontal feature from the same etch step.
  • the polymer buildup if properly controlled, can cause the etch to not only proceed more slowly along the edge than elsewhere, but can also progress with a desired rate relative to the bulk etch such that a pre-determined etch lag is purposefully created. If the etch is halted in the appropriate location, or at the appropriate time, the etch will have cleared out the film or layer away from the edge, leaving a substantially vertical sidewall and a residual tip feature.
  • the timing and precision of the process can be controlled using various process parameters, such as the rate of polymer generation and the etch chemistry.
  • etch process gases can include any appropriate process gases, such as but not limited to O 2 , CF 4 , SF 6 , CHF 3 , He, N 2 , Ar, Cl 2 , Ar, and SiCl 4 .
  • Etch rates will vary depending on the gases and material(s) being etched, but often are in the range of from tens of nanometers to microns per minute.
  • the pressure in an etch chamber can be any appropriate pressure, including but not limited to pressures on the order of 50 mTorr to 100 mTorr, or on the order of 0 mTorr to about 1000 mTorr, for example.
  • the power setting for an RF supply can be any appropriate setting, including but not limited to powers on the order of about 100 W to about 600 W, or on the order of about 50 W to about 1500 W.
  • timing and endpoint approaches In a timing approach, knowing the etch rate and thickness of the tip material, as well as the desired tip feature size, can allow for a determination of the length of time necessary to expose the tip material to the etch. The etch process can then be stopped after the determined period of time passes. In a second exemplary approach, which can be less dependent upon process variation in some embodiments, an endpoint can be utilized to properly end the etch. After the etch process reaches the substrate, a signal can be generated to measure the width of the open area in the tip material and/or the position of the receding edge of the tip material during the etch. The etch process can be stopped once the etch, or the edge of the tip material, reaches the desired tip position. It may be necessary to stop the etch process slightly before the etch reaches the desired position, in order to avoid inadvertent overetch.
  • Horizontal tip features can be formed in any of a number of geometries, as shown for example in FIG. 5( a )-( c ). For simplicity, reference numbers are carried over from FIG. 3 where appropriate.
  • a circular pit is etched into the tip material layer 206 , the pit having a ring-shaped horizontal tip feature 208 about the area of exposed substrate 204 .
  • FIG. 5( b ) shows a horizontal tip feature 208 running along a substantially straight vertical edge of the tip layer 202 .
  • FIG. 5( c ) shows a horizontal tip feature 208 at the end of a narrow, shaped layer of tip material 202 , the tip feature being positioned over the substrate material 204 .
  • the tip material used in the above examples can be any appropriate material, such as for example a nitride material, such as silicon nitride, or polysilicon.
  • the substrate material can be any appropriate material, different than that of the tip material, such as for example single crystal silicon or polysilicon.
  • the layer thickness of the tip material and substrate can be any appropriate thickness, except that the thickness of the tip material layer is preferably at least as great as the desired height of the horizontal tip feature at the base of the tip.
  • the height and length of the tip can be dependent upon the process parameters and materials used, but in some embodiments are on the order of about 1.0 microns.
  • the ratio of tip height to tip length can vary, and can be controlled or determined by the parameters of the etch process. Depending upon the precision and controllability of the etch process and the materials selected, tips with dimensions less than one micron can also be formed.
  • the etch process used such as a reactive ion etch (RIE) process, should be selective to the tip material relative to the substrate.
  • the etch can have additional etch steps in some embodiments, although only one etch step is necessary in most embodiments. Any etch process having an appropriate chemistry can be selected, as long as the etch process exhibits a lag, or lower etch rate, near a sidewall or substantially vertical feature.
  • the etch process should be terminated at the appropriate point in the etch, prior to completion of a high-aspect ratio feature and/or a clearing of the tip material.
  • Such a process can also be used on materials such as thin films to form extremely sharp features.
  • FIG. 6 shows steps of an exemplary process that can be used in accordance with embodiments of the present invention.
  • a layer of tip material is deposited on a substrate of a different material 400 .
  • An etch process such as an RIE process, is chosen that is selective to the tip material relative to the substrate material, and that has a slower etch rate near a sidewall of an etch feature 402 .
  • the chosen etch process is started in order to begin etching the layer of tip material 404 .
  • the progress of the etch process is monitored, either automatically, such as by a process monitor, or manually, such as by a process operator 406 .
  • the etch process is stopped at the appropriate point before completion, in order to leave a horizontal tip feature on a sidewall of the feature being etched 408 .
  • sharp horizontal features in a tip material layer 502 can be used in a layer configuration 500 to shape an object such as a microscale lens, for example, by generating an appropriately shaped form or mold.
  • lens material 506 such as a plastic or polymer can be deposited into the void created by the etch process.
  • the shape of the tip 508 can be controlled in order to impart the appropriate curvature unto the lens material 506 .
  • Shaping a lens in this manner can provide more options when creating a lens to, for example, focus light for the purpose of blowing a fuse in a circuit.
  • a lens can also be shaped for semiconductor optical sensors, which typically require particularly and precisely shaped micro-lenses.
  • dome-shaped lenses can be made relatively easy, upside-down shaped domes can be significantly more difficult to form.
  • Processes in accordance with certain embodiments of the present invention allow upside-down shaped domes to be formed by filling an etch pit with an appropriate lens material after etch and allowing the lens material to cool and/or solidify.
  • FIG. 8 shows an exemplary configuration 600 , wherein an aperture of an appropriate dimension 610 is created between tips 606 formed from the tip material layer 602 over the substrate.
  • a photo-active or photo-sensitive device 608 can be embedded in the substrate before etching, placed in the substrate after the etch, or positioned in place of the substrate after etch, adjacent the opening formed between the tips 606 . The opening can then serve as a micro-aperture for the photo-sensitive device 608 .

Abstract

A structure for decreasing minimum feature size in an integrated circuit design that includes a substrate comprising a first material is provided. The structure comprises a layer of second material formed on a surface of the substrate and a micro-aperture formed in the layer of second material. The micro-aperture has sidewalls formed to be substantially perpendicular to the surface of the substrate and a horizontal tip formed on the surface of the substrate and extending orthogonally from a portion of the sidewalls.

Description

    RELATED APPLICATIONS
  • The present application is a divisional of co-pending and commonly-assigned application Ser. No. 11/592,800, filed on Nov. 3, 2006, which is a divisional of application Ser. No. 10/726,122, filed on Dec. 2, 2003, now U.S. Pat. No. 7,175,777, which issued on Feb. 13, 2007.
  • TECHNICAL FIELD OF THE INVENTION
  • The present invention is directed to techniques for decreasing minimum feature size in integrated circuit structures.
  • SUMMARY
  • Embodiments of the invention a structure for decreasing minimum feature size in an integrated circuit design that includes a substrate comprising a first material. The structure comprises a layer of second material formed on a surface of the substrate and a micro-aperture formed in the layer of second material. The micro-aperture has sidewalls formed to be substantially perpendicular to the surface of the substrate and a horizontal tip formed on the surface of the substrate and extending orthogonally from a portion of the sidewalls.
  • The features and advantages of the various aspects of the present invention will be more fully understood and appreciated upon consideration of the following detailed description of invention and the accompanying drawings, which set forth illustrative embodiments in which the concepts of the invention are utilized.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a cross-section of an etch feature of the prior art.
  • FIG. 2 is a cross-section showing the etch feature of FIG. 1 with spacers formed along the sidewalls in accordance with the prior art.
  • FIG. 3 is a cross-section showing a process in accordance with one embodiment of the present invention, showing stages (a) before the etch, (b) during the etch, and (c) after the etch.
  • FIG. 4 is a cross-section showing the reduction of effective critical dimension spacing using a process in accordance with one embodiment of the present invention.
  • FIG. 5 is a top view of features made using the process of FIG. 3, including a (a) round feature or pit, (b) an edge feature, and (c) a narrow tip feature.
  • FIG. 6 is a flowchart showing a process in accordance with one embodiment of the present invention.
  • FIG. 7 is a cross-section view of a lens formed using a feature such as that shown in FIG. 3( c).
  • FIG. 8 is a cross-section showing an aperture for a photo-sensitive device, the aperture being formed in accordance with an embodiment of the present invention.
  • DETAILED DESCRIPTION
  • As performance requirements for various semiconductor devices increase, the need for higher density designs requires the creation of features having dimensions that extend down to the micron and submicron level. Many designs are limited by physical constraints, as minimum features sizes are constrained by current processing technology. For example, feature sizes can be limited by the resolution of a photolithography process, or the minimum feature size of a circuit design that is capable of being transferred to a photoresist mask. FIG. 1 shows such a configuration 100, where a layer 102 of material on a substrate 104 has been etched using a photoresist process to create an etch feature such as, for example, a sacrificial emitter opening. The width 106 at the top of the etch feature is essentially the same as the dimension of the feature in the corresponding photoresist mask, and is limited by the resolution of the photolithography process. The width 108 at the bottom of the feature is on the same order as width 106, but will differ to some extent due to the profile of the sidewall created during the etch process. Certain processes exist to slightly alter or control the profile of the sidewall, thereby determining the width 108 at the bottom of the feature. These processes, however, do not appreciably decrease the minimum feature size that can be created by photolithographic processes.
  • FIG. 2 shows the configuration 100 of FIG. 1, except that “spacers” have been added to the sidewalls of the etch feature. These traditional spacers 110 can be used to reduce the critical dimension 112 at the bottom of the etch feature, but require the deposition of a second film of material that is different than the material of the etch layer 102. A spacer is typically made by depositing a spacer material, such as an oxide or nitride, on the horizontal and vertical surfaces of an etch feature, then etching away the spacer material on the horizontal surface(s) to create vertical spacers of the appropriate thickness. The creation of these substantially vertical spacers not only requires extra process steps, and adds further complexity to an already complex process, but also leads to the formation of undesired spacer-like formations in any areas of non-planar topography that are exposed to the deposition of the spacer material. Undesired formations can lead to problems with effective dimensions elsewhere in the circuit pattern, and the presence of the spacer material often leads to undesired complexities related to RIE selectivity.
  • Systems and methods in accordance with various embodiments of the present invention can overcome these and other deficiencies in existing etch processes in order to significantly reduce the minimum dimension of features that can be created by such an etch process. A novel etch process can be used to create two distinct features from a single etch step. For example, FIG. 3 shows stages of an exemplary etch process that can be used to create a sharp, horizontal tip feature and a substantially vertical sidewall from a single etch step. FIG. 3( a) shows a material configuration 200 wherein a layer of tip material 204 resides on a substrate 206 of a different material. A mask layer 202 is deposited onto the layer of tip material 204, which can be removed after etch as shown in FIG. 3( c). This layered configuration can undergo an etching process, such as a single-step reactive ion etch (RIE), in order to etch a feature such as a pit into the layer of tip material 204. During the etch, substantially vertical sidewalls 208 begin to form in the pit as shown in FIG. 3( b). These sidewalls can be of any appropriate angle relative to the substrate layer, such as on the order of about 70° to about 90°. The terms “vertical” and “horizontal” are used for purposes of simplicity to imply orthogonal directionality, and should not be read as a limitation of the orientation of any device or process described herein.
  • If properly selected and controlled, a RIE process can have a much slower etch rate near a vertical edge of a material being etched than in a large horizontal area. Careful control of the etch can result in the formation of a sharp horizontal feature 210 as shown in FIG. 3( c). This feature 210 can have a base 212 along a substantially vertical sidewall 208 of the pit, and can have a tip point 214 or edge point opposite the base 212. Such a horizontal tip feature can have numerous potential uses in areas such as semiconductor, microscopic, and nanotechnology fabrication processes and technologies. The tip can be made of any of a number of appropriate materials, and can rest on a substrate of any of a number of different materials.
  • As discussed above, the use of such a process to create a tip feature can increase the effective resolution of a lithographic process. For example, FIG. 4 shows a configuration 300 having a layer of photoresist 302 over a layer of tip material 304 on a substrate 306. Existing photolithographic technology can only achieve certain minimum dimensions, as shown by the minimum separation 310 between portions of the photoresist layer 302. Using processes in accordance with embodiments of the present invention, the minimum effective feature size can be reduced by at least a factor of two relative to existing photolithographic techniques, such as down to on the order of ⅛ of a micron from about ¼ of a micron. As can be seen, the separation 312 between tips 308 is smaller than the minimum separation 310 of the photoresist that would otherwise be etched into the layer 304, but does not require any additional process steps to create. The critical dimension size can therefore be reduced without any additional time, energy, or expense using processes of the present invention.
  • The ability to manufacture such horizontal tip features arises from the fact that the etch of a film or layer in certain processes tends to go slower near an edge, such as an edge of a tip material layer located adjacent to an edge of a photoresist layer. A polymer buildup can occur near the resist sidewall during the etch, as is known in the art. Sidewall polymerization is typically used to control the profile, aspect ratio, or taper of a sidewall during etch. Processes in accordance with embodiments of the present invention can not only control the profile or taper of a vertical sidewall, but can also create a separate horizontal feature from the same etch step. The polymer buildup, if properly controlled, can cause the etch to not only proceed more slowly along the edge than elsewhere, but can also progress with a desired rate relative to the bulk etch such that a pre-determined etch lag is purposefully created. If the etch is halted in the appropriate location, or at the appropriate time, the etch will have cleared out the film or layer away from the edge, leaving a substantially vertical sidewall and a residual tip feature. The timing and precision of the process can be controlled using various process parameters, such as the rate of polymer generation and the etch chemistry.
  • While any appropriate etch technique can be used, it can be preferable in some embodiments to utilize a Reactive Ion Etch (RIE) process. The process parameters can include any appropriate parameters known in the art for the chemistry and materials of the etch process, as well as for the shape/size of the feature(s) to be created by the etch process. Etch process gases can include any appropriate process gases, such as but not limited to O2, CF4, SF6, CHF3, He, N2, Ar, Cl2, Ar, and SiCl4. Etch rates will vary depending on the gases and material(s) being etched, but often are in the range of from tens of nanometers to microns per minute. The pressure in an etch chamber can be any appropriate pressure, including but not limited to pressures on the order of 50 mTorr to 100 mTorr, or on the order of 0 mTorr to about 1000 mTorr, for example. The power setting for an RF supply can be any appropriate setting, including but not limited to powers on the order of about 100 W to about 600 W, or on the order of about 50 W to about 1500 W. Once the process gases, materials, and feature sizes have been determined, the process parameters can be adjusted to appropriately set the etch progression in the bulk and along the sidewalls.
  • In certain embodiments, it is necessary to properly end the etch process. While numerous ways exist to determine when to end the etch, two relatively simple examples include timing and endpoint approaches. In a timing approach, knowing the etch rate and thickness of the tip material, as well as the desired tip feature size, can allow for a determination of the length of time necessary to expose the tip material to the etch. The etch process can then be stopped after the determined period of time passes. In a second exemplary approach, which can be less dependent upon process variation in some embodiments, an endpoint can be utilized to properly end the etch. After the etch process reaches the substrate, a signal can be generated to measure the width of the open area in the tip material and/or the position of the receding edge of the tip material during the etch. The etch process can be stopped once the etch, or the edge of the tip material, reaches the desired tip position. It may be necessary to stop the etch process slightly before the etch reaches the desired position, in order to avoid inadvertent overetch.
  • Horizontal tip features can be formed in any of a number of geometries, as shown for example in FIG. 5( a)-(c). For simplicity, reference numbers are carried over from FIG. 3 where appropriate. In FIG. 5( a), a circular pit is etched into the tip material layer 206, the pit having a ring-shaped horizontal tip feature 208 about the area of exposed substrate 204. FIG. 5( b) shows a horizontal tip feature 208 running along a substantially straight vertical edge of the tip layer 202. FIG. 5( c) shows a horizontal tip feature 208 at the end of a narrow, shaped layer of tip material 202, the tip feature being positioned over the substrate material 204.
  • The tip material used in the above examples can be any appropriate material, such as for example a nitride material, such as silicon nitride, or polysilicon. The substrate material can be any appropriate material, different than that of the tip material, such as for example single crystal silicon or polysilicon. The layer thickness of the tip material and substrate can be any appropriate thickness, except that the thickness of the tip material layer is preferably at least as great as the desired height of the horizontal tip feature at the base of the tip. The height and length of the tip can be dependent upon the process parameters and materials used, but in some embodiments are on the order of about 1.0 microns. The ratio of tip height to tip length can vary, and can be controlled or determined by the parameters of the etch process. Depending upon the precision and controllability of the etch process and the materials selected, tips with dimensions less than one micron can also be formed.
  • The etch process used, such as a reactive ion etch (RIE) process, should be selective to the tip material relative to the substrate. The etch can have additional etch steps in some embodiments, although only one etch step is necessary in most embodiments. Any etch process having an appropriate chemistry can be selected, as long as the etch process exhibits a lag, or lower etch rate, near a sidewall or substantially vertical feature. The etch process should be terminated at the appropriate point in the etch, prior to completion of a high-aspect ratio feature and/or a clearing of the tip material. Such a process can also be used on materials such as thin films to form extremely sharp features.
  • FIG. 6 shows steps of an exemplary process that can be used in accordance with embodiments of the present invention. In the process, a layer of tip material is deposited on a substrate of a different material 400. An etch process, such as an RIE process, is chosen that is selective to the tip material relative to the substrate material, and that has a slower etch rate near a sidewall of an etch feature 402. The chosen etch process is started in order to begin etching the layer of tip material 404. The progress of the etch process is monitored, either automatically, such as by a process monitor, or manually, such as by a process operator 406. The etch process is stopped at the appropriate point before completion, in order to leave a horizontal tip feature on a sidewall of the feature being etched 408.
  • As shown in FIG. 7, sharp horizontal features in a tip material layer 502 can be used in a layer configuration 500 to shape an object such as a microscale lens, for example, by generating an appropriately shaped form or mold. As shown in the cross-section of FIG. 7, lens material 506 such as a plastic or polymer can be deposited into the void created by the etch process. The shape of the tip 508 can be controlled in order to impart the appropriate curvature unto the lens material 506. Shaping a lens in this manner can provide more options when creating a lens to, for example, focus light for the purpose of blowing a fuse in a circuit. A lens can also be shaped for semiconductor optical sensors, which typically require particularly and precisely shaped micro-lenses. While dome-shaped lenses can be made relatively easy, upside-down shaped domes can be significantly more difficult to form. Processes in accordance with certain embodiments of the present invention allow upside-down shaped domes to be formed by filling an etch pit with an appropriate lens material after etch and allowing the lens material to cool and/or solidify.
  • FIG. 8 shows an exemplary configuration 600, wherein an aperture of an appropriate dimension 610 is created between tips 606 formed from the tip material layer 602 over the substrate. A photo-active or photo-sensitive device 608 can be embedded in the substrate before etching, placed in the substrate after the etch, or positioned in place of the substrate after etch, adjacent the opening formed between the tips 606. The opening can then serve as a micro-aperture for the photo-sensitive device 608.
  • It should be recognized that a number of variations of the above-identified embodiments will be obvious to one of ordinary skill in the art in view of the foregoing description. Accordingly, the invention is not to be limited by those specific embodiments and methods of the present invention shown and described herein. Rather, the scope of the invention is to be defined by the following claims and their equivalents.

Claims (13)

1. A structure for decreasing minimum feature size in an integrated circuit design that includes a substrate comprising a first material, the structure comprising:
a layer of second material formed on a surface of the substrate; and
a micro-aperture formed in the layer of second material, the micro-aperture having sidewalls formed to be substantially perpendicular to the surface of the substrate and a horizontal tip formed on the surface of the substrate and extending orthogonally from a portion of the sidewalls.
2. The structure of claim 1, wherein the horizontal tip defines an exposed portion of the surface of the substrate.
3. The structure of claim 1, wherein the first material is different than the second material.
4. The structure of claim 1, wherein the first material comprises single crystal silicon.
5. The structure of claim 1, wherein the first material comprises polysilicon.
6. The structure of claim 1, wherein the second material comprises a nitride.
7. The structure of claim 6, wherein the nitride comprises silicon nitride.
8. The structure of claim 1, wherein the second material comprises polysilicon.
9. The structure of claim 1, wherein the horizontal tip defines a substantially circular exposed portion of the surface of the substrate.
10. The structure of claim 1, wherein the horizontal tip defines an exposed portion of the surface of the substrate, and further comprising:
a photosensitive device formed in the exposed portion of the surface of the substrate.
11. The structure of claim 9, wherein the exposed portion of the surface of the substrate is substantially circular.
12. The structure of claim 1, wherein the horizontal tip defines an exposed portion of the surface of the substrate, and further comprising;
a microscale lens formed in the exposed portion of the surface of the substrate.
13. The structure of claim 11, wherein the exposed portion of the surface of the substrate is substantially circular.
US13/005,767 2003-12-02 2011-01-13 Structure for decreasing minimum feature size in an integrated circuit Abandoned US20110115042A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/005,767 US20110115042A1 (en) 2003-12-02 2011-01-13 Structure for decreasing minimum feature size in an integrated circuit

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US10/726,122 US7175777B1 (en) 2003-12-02 2003-12-02 Method of forming a sub-micron tip feature
US11/592,800 US20070052059A1 (en) 2003-12-02 2006-11-03 Structure for decreasing minimum feature size in an integrated circuit
US13/005,767 US20110115042A1 (en) 2003-12-02 2011-01-13 Structure for decreasing minimum feature size in an integrated circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/592,800 Division US20070052059A1 (en) 2003-12-02 2006-11-03 Structure for decreasing minimum feature size in an integrated circuit

Publications (1)

Publication Number Publication Date
US20110115042A1 true US20110115042A1 (en) 2011-05-19

Family

ID=37719612

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/726,122 Active 2025-04-30 US7175777B1 (en) 2003-12-02 2003-12-02 Method of forming a sub-micron tip feature
US11/592,800 Abandoned US20070052059A1 (en) 2003-12-02 2006-11-03 Structure for decreasing minimum feature size in an integrated circuit
US13/005,767 Abandoned US20110115042A1 (en) 2003-12-02 2011-01-13 Structure for decreasing minimum feature size in an integrated circuit

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US10/726,122 Active 2025-04-30 US7175777B1 (en) 2003-12-02 2003-12-02 Method of forming a sub-micron tip feature
US11/592,800 Abandoned US20070052059A1 (en) 2003-12-02 2006-11-03 Structure for decreasing minimum feature size in an integrated circuit

Country Status (1)

Country Link
US (3) US7175777B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150362673A1 (en) * 2013-07-31 2015-12-17 Oracle International Corporation Surface-normal coupler for silicon-on-insulator platforms
US9528910B2 (en) 2013-08-29 2016-12-27 Commscope Technologies Llc Testing performance of optical fibers in the field
US10492681B2 (en) 2013-12-03 2019-12-03 Canon Kabushiki Kaisha System and method of blink detection for an adaptive optics system

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7858428B1 (en) * 2005-07-11 2010-12-28 National Semiconductor Corporation Method for forming a lens using sub-micron horizontal tip feature
US7964485B1 (en) 2009-10-23 2011-06-21 National Semiconductor Corporation Method of forming a region of graded doping concentration in a semiconductor device and related apparatus

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5262667A (en) * 1990-09-07 1993-11-16 Sony Corporation Semiconductor device for optical pick-up
US5734190A (en) * 1996-03-11 1998-03-31 Eastman Kodak Company Imager having a plurality of cylindrical lenses
US6459946B1 (en) * 1999-11-12 2002-10-01 Agere Systems Guardian Corp. Method and system for determining operator staffing
US20040184703A1 (en) * 2002-08-26 2004-09-23 Bakir Muhannad S. Dual-mode/function optical and electrical interconnects, methods of fabrication thereof, and methods of use thereof
US7858428B1 (en) * 2005-07-11 2010-12-28 National Semiconductor Corporation Method for forming a lens using sub-micron horizontal tip feature

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5262667A (en) * 1990-09-07 1993-11-16 Sony Corporation Semiconductor device for optical pick-up
US5734190A (en) * 1996-03-11 1998-03-31 Eastman Kodak Company Imager having a plurality of cylindrical lenses
US6459946B1 (en) * 1999-11-12 2002-10-01 Agere Systems Guardian Corp. Method and system for determining operator staffing
US20040184703A1 (en) * 2002-08-26 2004-09-23 Bakir Muhannad S. Dual-mode/function optical and electrical interconnects, methods of fabrication thereof, and methods of use thereof
US7858428B1 (en) * 2005-07-11 2010-12-28 National Semiconductor Corporation Method for forming a lens using sub-micron horizontal tip feature

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150362673A1 (en) * 2013-07-31 2015-12-17 Oracle International Corporation Surface-normal coupler for silicon-on-insulator platforms
US9696486B2 (en) * 2013-07-31 2017-07-04 Oracle International Corporation Surface-normal coupler for silicon-on-insulator platforms
US9528910B2 (en) 2013-08-29 2016-12-27 Commscope Technologies Llc Testing performance of optical fibers in the field
US10492681B2 (en) 2013-12-03 2019-12-03 Canon Kabushiki Kaisha System and method of blink detection for an adaptive optics system

Also Published As

Publication number Publication date
US20070052059A1 (en) 2007-03-08
US7175777B1 (en) 2007-02-13

Similar Documents

Publication Publication Date Title
JP4034164B2 (en) Method for manufacturing fine pattern and method for manufacturing semiconductor device
US9466541B2 (en) Mechanism for MEMS bump side wall angle improvement
TWI825380B (en) Method of processing substrate
US20110115042A1 (en) Structure for decreasing minimum feature size in an integrated circuit
US7846345B2 (en) Method of manufacturing an imprinting template using a semiconductor manufacturing process and the imprinting template obtained
US20070194472A1 (en) Process of fabricating microlens mold
KR102379626B1 (en) Nanoimprint template with light blocking material and method of fabrication
US7985689B2 (en) Patterning 3D features in a substrate
US4980317A (en) Method of producing integrated semiconductor structures comprising field-effect transistors with channel lengths in the submicron range using a three-layer resist system
JPH08236526A (en) Method of making all surfaces of wafer for integrated circuit device global plane or flattening it
TWI646598B (en) Microscopic three-dimensional structure forming method and microscopic three-dimensional structure
JP2011165855A (en) Pattern forming method
US6521542B1 (en) Method for forming dual damascene structure
KR20180059733A (en) Multiple directed self-assembly patterning process
CN102249179A (en) Dry etching method for improving profile angle of micro-electro-mechanical system (MEMS) sensing film cavity
US7858428B1 (en) Method for forming a lens using sub-micron horizontal tip feature
US7229925B2 (en) Methods of forming a pattern for a semiconductor device
CN105448697B (en) The lithographic method of high aspect ratio structure and the production method of MEMS device
US11670509B2 (en) Template for imprint lithography including a recession, an apparatus of using the template, and a method of fabricating an article
JPH11150180A (en) Manufacture of semiconductor device
JP2014096494A (en) Pattern formation method
KR100816210B1 (en) Method of fabricating semiconductor devices
CN114121639A (en) Manufacturing method of smooth groove and smooth groove structure
JP2006019496A (en) Method for defining minimum pitch in integrated circuit beyond photolithographic resolution
KR100750081B1 (en) Process for selectively etching doped silicon dioxide over undoped silicon dioxide and silicon nitride

Legal Events

Date Code Title Description
AS Assignment

Owner name: NATIONAL SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LABONTE, ANDRE PAUL;JACOBSON, LEE JAMES;REEL/FRAME:025637/0058

Effective date: 20031201

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION