US20110140196A1 - Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same - Google Patents
Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same Download PDFInfo
- Publication number
- US20110140196A1 US20110140196A1 US12/635,662 US63566209A US2011140196A1 US 20110140196 A1 US20110140196 A1 US 20110140196A1 US 63566209 A US63566209 A US 63566209A US 2011140196 A1 US2011140196 A1 US 2011140196A1
- Authority
- US
- United States
- Prior art keywords
- bit line
- active area
- substrate
- insulator
- trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
- H10B12/056—Making the transistor the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/36—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
Definitions
- the present invention relates to a semiconductor device, and particularly to an embedded bit line structure, a field effect transistor (FET) structure with the same and a method of fabricating the same.
- FET field effect transistor
- a vertical Fin-shaped gate field effect transistor (FinFET) with an embedded (or buried) bit line is the mainstream to achieve next generation 4F 2 (feature) cell because of simplified middle-of-line (MOL) process.
- MOL middle-of-line
- FEOL front-end-of-line
- STI shallow trench isolation
- an aspect ratio of STI larger than 20 happens for thirties nm generation, and difficulty for gap fill with oxide film could be an obstacle to dynamic random access memory (DRAM) shrinkage.
- V th threshold voltage
- SOD spin-on-dielectric
- An objective of the present invention is to provide an embedded bit line structure, an FET structure with the same and a method of fabricating the same, in which aspect ratio of STI can be relatively reduced and V th can be stable.
- an embedded bit line structure which includes a substrate including an active area, a trench surrounding the active area, and a bit line.
- the substrate includes an insulator layer having an original top surface and a semiconductor layer on the original top surface of the insulator layer.
- a bit line is disposed within the lower portion of the trench along one side of the active area.
- the bit line includes a first portion and a second portion. The first portion is located within the insulator layer and below the original top surface of the insulator layer. The second portion is disposed on the first portion to electrically connect the semiconductor layer of the active area.
- An insulator liner is disposed on the first portion of the bit line and between the second portion of the bit line and the semiconductor layer of the substrate opposite the active area for isolation.
- An STI is disposed within the trench to surround the active area for isolation.
- an FET structure with an embedded bit line which includes a substrate including an active area, a trench, a bit line, and a word line.
- the FET structure includes a bit line structure similar to the aforesaid one. Additionally, an FET element is formed with the semiconductor layer of the active area.
- the bit line is disposed to electrically connect the FET.
- the word line is disposed within the substrate along another side of the active area, crosses over the bit line, and electrically connecting the FET.
- a method of fabricating an embedded bit line structure includes steps as follows.
- a substrate including an insulator layer having an original top surface and a semiconductor layer on the original top surface of the insulator layer is provided.
- An active area on the substrate is provided.
- a trench surrounding the active area and down through the semiconductor layer and into the insulator layer is formed.
- a first portion of a bit line is formed within the trench at one side of the active area, wherein the first portion of the bit line is below the original top surface of the insulator layer.
- An insulator liner is formed on a sidewall of the trench opposite the active area above the first portion of the bit line for isolating the bit line from the semiconductor layer of the substrate.
- a second portion of the bit line is formed on the first portion of the bit line within the trench to electrically connect the bit line to the semiconductor layer of the active area.
- the trench is filled with insulator material to form an STI.
- FIG. 1 is a schematic perspective view illustrating the FET structure with an embedded bit line according to one embodiment of the present invention
- FIG. 2 is a schematic top view illustrating the FET structure with an embedded bit line shown in FIG. 1 ;
- FIG. 3 is a schematic cross-sectional view of the FET structure with an embedded bit line shown in FIG. 2 taken along the line AA′;
- FIG. 4 is a schematic cross-sectional view of the FET structure with an embedded bit line shown in FIG. 2 taken along the line BB′;
- FIG. 5 is a flow chart illustrating a method of fabricating an embedded bit line according to an embodiment of the present invention
- FIGS. 6-8 are schematic cross-sectional views illustrating a method of fabricating the embedded bit line structure according to an embodiment of the present invention.
- FIG. 9 is a schematic perspective view of an FET structure with an embedded bit line according to an embodiment of the present invention.
- a substrate 10 comprises an insulator layer 14 , such as an oxide layer, and a semiconductor layer 16 , such as a silicon layer, on the original top surface 15 of the insulator layer 14 .
- a silicon substrate 12 may be further beneath the insulator layer 14 for supporting the whole structure.
- the substrate may be a silicon-on-insulator (SOI) one.
- SOI silicon-on-insulator
- At least an active area is defined on the substrate 10 .
- a trench 11 is disposed to surround the active area (AA).
- a bit line 22 is disposed within the trench 11 along one side of the active area.
- the bit line 22 comprises a first portion 18 and a second portion 20 .
- the first portion 18 is embedded within the insulator layer 14 and below the original top surface 15 of the insulator layer 14 .
- the second portion 20 is disposed on the first portion 18 to electrically connect the semiconductor layer 16 of the active area.
- an insulator liner 28 is disposed on the first portion 18 of the bit line 22 and between the second portion 20 of the bit line 22 and the semiconductor layer 16 of the substrate 10 opposite the active area for isolation.
- the insulator liner 28 and interlayer dielectric are not shown in some of the drawings, such as FIGS. 1 and 2 , for clearly showing other elements.
- An STI 24 is disposed within the trench to surround the active area to insulate the active area from other part of the semiconductor layer of the substrate. Accordingly, the STI 24 may fill up the trench.
- the STI 24 may be downward through the semiconductor layer 16 , partially go into the insulator layer 14 , and partially stay on the bit line 22 .
- the bit line 22 is embedded and insulated except the second portion 20 which electrically connect the active area.
- the first and second portions 18 and 20 may include conductive material, such as metal and polysilicon, respectively. It is preferred that the first portion 18 includes metal, and the second portion 20 includes polysilicon.
- the first portion 18 may be in a line shape, and the second portion 20 may be in a line shape or just a block shape for connecting the first portion 18 to the active area.
- a word line 26 is disposed within the substrate 10 , along another side of the active area, crossing over the bit line 22 , and electrically connecting the gate (not shown) of FET.
- the FET may comprise a pair of source/drain structures (S/D) 16 a , 16 b which may be disposed within the upper portion and the lower portion of the semiconductor layer of the active area respectively and a gate structure disposed between the source and the drain structures, as a vertical transistor.
- S/D source/drain structures
- a method of fabricating an embedded bit line structure is provided.
- One embodiment of the method is illustrated by a flow chart of FIG. 5 and schematic cross-sectional views of FIGS. 6-8 .
- a substrate is provided.
- the substrate may include a silicon substrate 12 , an insulator layer 14 , and a semiconductor layer 16 aforesaid.
- an active area (AA) is defined on the substrate.
- a trench is formed to surround the active area and down through the semiconductor layer 16 and into the insulator layer 14 of the substrate. This may be accomplished by carrying out a microlithography process and an etching process using a patterned hard mask.
- a first portion 18 of a bit line is formed within the trench at one side of the active area.
- the first portion 18 of the bit line is formed to obtain a height at a position below the original top surface 15 of the insulator layer 14 .
- the original top surface 15 of the insulator layer 14 is higher than the top surface of the first portion 18 .
- the first portion 18 includes metal, it may be formed by for example chemical vapor deposition to deposit a metal layer on the lower portion of the trench. A back etching may be required to control the height of the resulting metal layer.
- an insulator liner 28 is formed on a sidewall of the trench 11 opposite the active area above the first portion 18 of the bit line for isolating the bit line from the semiconductor layer 16 of the substrate.
- the formation of the insulator liner 28 may be carried out by forming an insulator liner on all of the sidewalls of the trench using for example a deposition process, followed by stripping off the insulator liner on the sidewall of the active area above the first portion 18 of the bit line using for example an etching process in which the desired portion is protected by a mask.
- a second portion 20 of the bit line is formed on the first portion 18 of the bit line within the trench 11 to electrically connect the bit line 22 to the semiconductor layer 16 of the active area.
- the second portion 20 may include polysilicon and may be formed by a chemical vapor deposition process.
- the trench is filled with insulator material, such as oxide material, by for example a chemical vapor deposition or spin-on-dielectric process to form an STI 24 .
- a word line 26 may be further formed within the substrate along another side of the active area to cross over the bit line 22 and electrically connect the active area.
- the FET is formed at the active area.
- the word line 26 may be formed within the substrate along another side of the active area to cross over the bit line 22 and connect the active area at a middle portion of the semiconductor layer 16 of the active area along a vertical direction, and implanting dopants, such as n-type dopants, into a lower portion and an upper portion of the semiconductor layer 16 of the active region at two sides of the middle portion to form a pair of source/drain regions 16 a , 16 b.
- a conventional fin gate structure can be suitably formed based on the bit line structure of the present invention.
- the gate structure may comprise a fin gate structure, such as a double gate FinFET structure.
- Another word line may be further disposed, such that two word lines electrically connect two opposite sides of the fin gate structure respectively.
- the fin gate structure may be further a surrounding gate structure, and the word line 30 may be formed within the substrate to surround the surrounding gate and cross over the bit line 22 .
- the thickness of the semiconductor layer, such as silicon film, of the substrate depends on the resulting device desired and decided by vertical transistor geometric sizes including sizes of junction out-diffusion, channel length, STI format capability, and the like.
- the bit line having a structure according to the present invention can be well insulated within the insulator layer and the STI, the thickness of the semiconductor layer can be significantly reduced as compared with conventional one.
- the STI can be relatively shallow; and thus the fabrication is relatively easy. With easy STI fill process with embedded bit lines, longer channel is possible even for feature size of 40 nm or less, resulting in a stable array V th . Furthermore, with embedded metal bit line structure, no metal contamination is risked.
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor device, and particularly to an embedded bit line structure, a field effect transistor (FET) structure with the same and a method of fabricating the same.
- 2. Description of the Prior Art
- A vertical Fin-shaped gate field effect transistor (FinFET) with an embedded (or buried) bit line is the mainstream to achieve next generation 4F2 (feature) cell because of simplified middle-of-line (MOL) process. However, front-end-of-line (FEOL) process becomes more complicated accordingly. Especially, shallow trench isolation (STI) with half feature size is required. As a result, an aspect ratio of STI larger than 20 happens for thirties nm generation, and difficulty for gap fill with oxide film could be an obstacle to dynamic random access memory (DRAM) shrinkage.
- Vertical surrounding gate transistors (SGT) with embedded bit lines have been proposed with enlarging isolation rule (close to 1F (feature)) to greatly reduce STI manufacturing difficulty. However, Vth (threshold voltage) stability for the memory cell array becomes much worse because of complicated fabricating process, including, for example, tedious embedded bit line formation steps, recess for spin-on-dielectric (SOD) formation steps, metal and n+ type poly defined transistor gate length. Reducing Vth variation with longer channel length is also unfeasible under vertical dimension constraint.
- Therefore, there is still a need for a novel FinFET structure and the fabrication process therefore to avoid the aforesaid problems.
- An objective of the present invention is to provide an embedded bit line structure, an FET structure with the same and a method of fabricating the same, in which aspect ratio of STI can be relatively reduced and Vth can be stable.
- According to one embodiment of the present invention, an embedded bit line structure is provided, which includes a substrate including an active area, a trench surrounding the active area, and a bit line. The substrate includes an insulator layer having an original top surface and a semiconductor layer on the original top surface of the insulator layer. A bit line is disposed within the lower portion of the trench along one side of the active area. The bit line includes a first portion and a second portion. The first portion is located within the insulator layer and below the original top surface of the insulator layer. The second portion is disposed on the first portion to electrically connect the semiconductor layer of the active area. An insulator liner is disposed on the first portion of the bit line and between the second portion of the bit line and the semiconductor layer of the substrate opposite the active area for isolation. An STI is disposed within the trench to surround the active area for isolation.
- According to another embodiment of the present invention, an FET structure with an embedded bit line, which includes a substrate including an active area, a trench, a bit line, and a word line. The FET structure includes a bit line structure similar to the aforesaid one. Additionally, an FET element is formed with the semiconductor layer of the active area. The bit line is disposed to electrically connect the FET. The word line is disposed within the substrate along another side of the active area, crosses over the bit line, and electrically connecting the FET.
- According to further another embodiment of the present invention, a method of fabricating an embedded bit line structure is provided, which includes steps as follows. A substrate including an insulator layer having an original top surface and a semiconductor layer on the original top surface of the insulator layer is provided. An active area on the substrate is provided. A trench surrounding the active area and down through the semiconductor layer and into the insulator layer is formed. A first portion of a bit line is formed within the trench at one side of the active area, wherein the first portion of the bit line is below the original top surface of the insulator layer. An insulator liner is formed on a sidewall of the trench opposite the active area above the first portion of the bit line for isolating the bit line from the semiconductor layer of the substrate. A second portion of the bit line is formed on the first portion of the bit line within the trench to electrically connect the bit line to the semiconductor layer of the active area. The trench is filled with insulator material to form an STI.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 is a schematic perspective view illustrating the FET structure with an embedded bit line according to one embodiment of the present invention; -
FIG. 2 is a schematic top view illustrating the FET structure with an embedded bit line shown inFIG. 1 ; -
FIG. 3 is a schematic cross-sectional view of the FET structure with an embedded bit line shown inFIG. 2 taken along the line AA′; -
FIG. 4 is a schematic cross-sectional view of the FET structure with an embedded bit line shown inFIG. 2 taken along the line BB′; -
FIG. 5 is a flow chart illustrating a method of fabricating an embedded bit line according to an embodiment of the present invention; -
FIGS. 6-8 are schematic cross-sectional views illustrating a method of fabricating the embedded bit line structure according to an embodiment of the present invention; and -
FIG. 9 is a schematic perspective view of an FET structure with an embedded bit line according to an embodiment of the present invention. - An FET structure with an embedded bit line is provided in the present invention. The FET structure includes an embedded bit line structure according to the present invention, and both are described in detail, referring to
FIGS. 1-4 showing an embodiment according to the present invention. Asubstrate 10 comprises aninsulator layer 14, such as an oxide layer, and asemiconductor layer 16, such as a silicon layer, on theoriginal top surface 15 of theinsulator layer 14. Optionally, asilicon substrate 12 may be further beneath theinsulator layer 14 for supporting the whole structure. For example, the substrate may be a silicon-on-insulator (SOI) one. At least an active area is defined on thesubstrate 10. Atrench 11 is disposed to surround the active area (AA). Abit line 22 is disposed within thetrench 11 along one side of the active area. Thebit line 22 comprises afirst portion 18 and asecond portion 20. Thefirst portion 18 is embedded within theinsulator layer 14 and below theoriginal top surface 15 of theinsulator layer 14. Thesecond portion 20 is disposed on thefirst portion 18 to electrically connect thesemiconductor layer 16 of the active area. As shown inFIG. 3 , aninsulator liner 28 is disposed on thefirst portion 18 of thebit line 22 and between thesecond portion 20 of thebit line 22 and thesemiconductor layer 16 of thesubstrate 10 opposite the active area for isolation. Theinsulator liner 28 and interlayer dielectric are not shown in some of the drawings, such asFIGS. 1 and 2 , for clearly showing other elements. An STI 24 is disposed within the trench to surround the active area to insulate the active area from other part of the semiconductor layer of the substrate. Accordingly, the STI 24 may fill up the trench. The STI 24 may be downward through thesemiconductor layer 16, partially go into theinsulator layer 14, and partially stay on thebit line 22. As a result, thebit line 22 is embedded and insulated except thesecond portion 20 which electrically connect the active area. The first andsecond portions first portion 18 includes metal, and thesecond portion 20 includes polysilicon. Thefirst portion 18 may be in a line shape, and thesecond portion 20 may be in a line shape or just a block shape for connecting thefirst portion 18 to the active area. - A
word line 26 is disposed within thesubstrate 10, along another side of the active area, crossing over thebit line 22, and electrically connecting the gate (not shown) of FET. - As shown in
FIG. 1 , the FET may comprise a pair of source/drain structures (S/D) 16 a, 16 b which may be disposed within the upper portion and the lower portion of the semiconductor layer of the active area respectively and a gate structure disposed between the source and the drain structures, as a vertical transistor. - According to further another embodiment of the present invention, a method of fabricating an embedded bit line structure is provided. One embodiment of the method is illustrated by a flow chart of
FIG. 5 and schematic cross-sectional views ofFIGS. 6-8 . In thestep 101, a substrate is provided. The substrate may include asilicon substrate 12, aninsulator layer 14, and asemiconductor layer 16 aforesaid. In thestep 103, an active area (AA) is defined on the substrate. In thestep 105, a trench is formed to surround the active area and down through thesemiconductor layer 16 and into theinsulator layer 14 of the substrate. This may be accomplished by carrying out a microlithography process and an etching process using a patterned hard mask. Thereafter, in thestep 107, afirst portion 18 of a bit line is formed within the trench at one side of the active area. Thefirst portion 18 of the bit line is formed to obtain a height at a position below the originaltop surface 15 of theinsulator layer 14. In other word, the originaltop surface 15 of theinsulator layer 14 is higher than the top surface of thefirst portion 18. When thefirst portion 18 includes metal, it may be formed by for example chemical vapor deposition to deposit a metal layer on the lower portion of the trench. A back etching may be required to control the height of the resulting metal layer. - Thereafter, in the
step 109, aninsulator liner 28 is formed on a sidewall of thetrench 11 opposite the active area above thefirst portion 18 of the bit line for isolating the bit line from thesemiconductor layer 16 of the substrate. The formation of theinsulator liner 28 may be carried out by forming an insulator liner on all of the sidewalls of the trench using for example a deposition process, followed by stripping off the insulator liner on the sidewall of the active area above thefirst portion 18 of the bit line using for example an etching process in which the desired portion is protected by a mask. In the step 111, asecond portion 20 of the bit line is formed on thefirst portion 18 of the bit line within thetrench 11 to electrically connect thebit line 22 to thesemiconductor layer 16 of the active area. Thesecond portion 20 may include polysilicon and may be formed by a chemical vapor deposition process. In thestep 113, the trench is filled with insulator material, such as oxide material, by for example a chemical vapor deposition or spin-on-dielectric process to form anSTI 24. - Also referring to
FIGS. 1 and 8 , aword line 26 may be further formed within the substrate along another side of the active area to cross over thebit line 22 and electrically connect the active area. The FET is formed at the active area. In an embodiment, theword line 26 may be formed within the substrate along another side of the active area to cross over thebit line 22 and connect the active area at a middle portion of thesemiconductor layer 16 of the active area along a vertical direction, and implanting dopants, such as n-type dopants, into a lower portion and an upper portion of thesemiconductor layer 16 of the active region at two sides of the middle portion to form a pair of source/drain regions - A conventional fin gate structure can be suitably formed based on the bit line structure of the present invention. The gate structure may comprise a fin gate structure, such as a double gate FinFET structure. Another word line may be further disposed, such that two word lines electrically connect two opposite sides of the fin gate structure respectively. Alternatively, referring to
FIG. 9 , the fin gate structure may be further a surrounding gate structure, and theword line 30 may be formed within the substrate to surround the surrounding gate and cross over thebit line 22. - The thickness of the semiconductor layer, such as silicon film, of the substrate depends on the resulting device desired and decided by vertical transistor geometric sizes including sizes of junction out-diffusion, channel length, STI format capability, and the like. As the semiconductor layer is disposed on the insulator layer, the bit line having a structure according to the present invention can be well insulated within the insulator layer and the STI, the thickness of the semiconductor layer can be significantly reduced as compared with conventional one.
- Since the lower portion of the embedded bit line is formed within an insulator layer, parasitic capacitance is reduced. Since the FET is constructed on an insulator layer, the STI can be relatively shallow; and thus the fabrication is relatively easy. With easy STI fill process with embedded bit lines, longer channel is possible even for feature size of 40 nm or less, resulting in a stable array Vth. Furthermore, with embedded metal bit line structure, no metal contamination is risked.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Claims (18)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/635,662 US7948027B1 (en) | 2009-12-10 | 2009-12-10 | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same |
TW099104971A TWI413214B (en) | 2009-12-10 | 2010-02-22 | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same |
CN2010102211460A CN102097412B (en) | 2009-12-10 | 2010-06-30 | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/635,662 US7948027B1 (en) | 2009-12-10 | 2009-12-10 | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US7948027B1 US7948027B1 (en) | 2011-05-24 |
US20110140196A1 true US20110140196A1 (en) | 2011-06-16 |
Family
ID=44022212
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/635,662 Active 2030-02-02 US7948027B1 (en) | 2009-12-10 | 2009-12-10 | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same |
Country Status (3)
Country | Link |
---|---|
US (1) | US7948027B1 (en) |
CN (1) | CN102097412B (en) |
TW (1) | TWI413214B (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120313157A1 (en) * | 2011-06-08 | 2012-12-13 | Inotera Memories, Inc. | Dram cell having buried bit line and manufacturing method thereof |
US20130049110A1 (en) * | 2011-08-23 | 2013-02-28 | Kuo Chen Wang | Vertical Transistor Devices, Memory Arrays, And Methods Of Forming Vertical Transistor Devices |
TWI704623B (en) * | 2017-11-30 | 2020-09-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and method of forming the same |
US11810811B2 (en) | 2017-11-30 | 2023-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buried metal for FinFET device and method |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8659079B2 (en) * | 2012-05-29 | 2014-02-25 | Nanya Technology Corporation | Transistor device and method for manufacturing the same |
CN104779300B (en) * | 2015-04-16 | 2016-05-25 | 京东方科技集团股份有限公司 | A kind of polycrystalline SiTFT and preparation method thereof and display unit |
US9530700B1 (en) * | 2016-01-28 | 2016-12-27 | International Business Machines Corporation | Method of fabricating vertical field effect transistors with protective fin liner during bottom spacer recess etch |
US10636796B2 (en) * | 2017-08-02 | 2020-04-28 | Winbond Electronics Corp. | Dynamic random access memory and method of fabricating the same |
EP3985672B1 (en) | 2020-09-04 | 2024-01-24 | Changxin Memory Technologies, Inc. | Semiconductor structure, and fabrication method and control method therefor |
CN113517345A (en) * | 2021-04-16 | 2021-10-19 | 芯盟科技有限公司 | Method for manufacturing transistor, basic memory cell, and dynamic random access memory |
CN113517343A (en) * | 2021-04-16 | 2021-10-19 | 芯盟科技有限公司 | Method for manufacturing transistor, basic memory cell, and dynamic random access memory |
CN113517344A (en) * | 2021-04-16 | 2021-10-19 | 芯盟科技有限公司 | Method for manufacturing transistor, basic memory cell, and dynamic random access memory |
CN113611666A (en) * | 2021-07-02 | 2021-11-05 | 芯盟科技有限公司 | Transistor array and manufacturing method thereof, semiconductor device and manufacturing method thereof |
CN113594097B (en) * | 2021-07-29 | 2023-09-26 | 长鑫存储技术有限公司 | Buried bit line structure, manufacturing method thereof and semiconductor structure |
CN116133391A (en) * | 2021-09-07 | 2023-05-16 | 长鑫存储技术有限公司 | Semiconductor structure and preparation method thereof |
CN117222219A (en) * | 2022-05-31 | 2023-12-12 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7518182B2 (en) * | 2004-07-20 | 2009-04-14 | Micron Technology, Inc. | DRAM layout with vertical FETs and method of formation |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6172390B1 (en) * | 1998-03-25 | 2001-01-09 | Siemens Aktiengesellschaft | Semiconductor device with vertical transistor and buried word line |
TW429622B (en) * | 1999-12-16 | 2001-04-11 | United Microelectronics Corp | Fabricating method of buried bit line |
US6759282B2 (en) * | 2001-06-12 | 2004-07-06 | International Business Machines Corporation | Method and structure for buried circuits and devices |
US7316953B2 (en) * | 2005-05-31 | 2008-01-08 | Nanya Technology Corporation | Method for forming a recessed gate with word lines |
US7554151B2 (en) * | 2005-11-03 | 2009-06-30 | Atmel Corporation | Low voltage non-volatile memory cell with electrically transparent control gate |
US20080296674A1 (en) * | 2007-05-30 | 2008-12-04 | Qimonda Ag | Transistor, integrated circuit and method of forming an integrated circuit |
TWI413191B (en) * | 2008-01-02 | 2013-10-21 | Nanya Technology Corp | Memory device, memory device array and fabrication method thereof |
-
2009
- 2009-12-10 US US12/635,662 patent/US7948027B1/en active Active
-
2010
- 2010-02-22 TW TW099104971A patent/TWI413214B/en active
- 2010-06-30 CN CN2010102211460A patent/CN102097412B/en active Active
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7518182B2 (en) * | 2004-07-20 | 2009-04-14 | Micron Technology, Inc. | DRAM layout with vertical FETs and method of formation |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120313157A1 (en) * | 2011-06-08 | 2012-12-13 | Inotera Memories, Inc. | Dram cell having buried bit line and manufacturing method thereof |
US20130049110A1 (en) * | 2011-08-23 | 2013-02-28 | Kuo Chen Wang | Vertical Transistor Devices, Memory Arrays, And Methods Of Forming Vertical Transistor Devices |
US20150236023A1 (en) * | 2011-08-23 | 2015-08-20 | Micron Technology, Inc. | Vertical Transistor Devices, Memory Arrays, And Methods Of Forming Vertical Transistor Devices |
US9287271B2 (en) * | 2011-08-23 | 2016-03-15 | Micron Technology, Inc. | Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices |
US9401363B2 (en) * | 2011-08-23 | 2016-07-26 | Micron Technology, Inc. | Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices |
TWI704623B (en) * | 2017-11-30 | 2020-09-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and method of forming the same |
US10867833B2 (en) | 2017-11-30 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buried metal for FinFET device and method |
US11424154B2 (en) | 2017-11-30 | 2022-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buried metal for FinFET device and method |
US11810811B2 (en) | 2017-11-30 | 2023-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buried metal for FinFET device and method |
Also Published As
Publication number | Publication date |
---|---|
CN102097412B (en) | 2012-11-21 |
CN102097412A (en) | 2011-06-15 |
US7948027B1 (en) | 2011-05-24 |
TWI413214B (en) | 2013-10-21 |
TW201120993A (en) | 2011-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7948027B1 (en) | Embedded bit line structure, field effect transistor structure with the same and method of fabricating the same | |
US7816216B2 (en) | Semiconductor device comprising transistor structures and methods for forming same | |
US6657252B2 (en) | FinFET CMOS with NVRAM capability | |
US9281369B2 (en) | Semiconductor device and method for manufacturing the same | |
US7371645B2 (en) | Method of manufacturing a field effect transistor device with recessed channel and corner gate device | |
US8610203B2 (en) | Semiconductor device with buried gates | |
US9553186B2 (en) | Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation | |
KR101087895B1 (en) | Semiconductor apparatus and fabrication method thereof | |
US11011520B2 (en) | Semiconductor DRAM cell structure having low leakage capacitor | |
US9324842B2 (en) | Buried local interconnect in finfet structure and method of fabricating same | |
WO2023142521A1 (en) | Memory provided with vertical channel transistor and manufacturing method therefor | |
KR20200143113A (en) | Semiconductor device and method for fabricating the same | |
KR102431682B1 (en) | Semiconductor device structure | |
US20210358918A1 (en) | Memory cell structure with capacitor over transistor | |
US20150214147A1 (en) | Semiconductor device and method for manufacturing the same | |
US20090014802A1 (en) | Semiconductor device and method for manufacturing the same | |
US6373086B1 (en) | Notched collar isolation for suppression of vertical parasitic MOSFET and the method of preparing the same | |
US8697502B2 (en) | Method for forming semiconductor device | |
US8906766B2 (en) | Method for manufacturing semiconductor device with first and second gates over buried bit line | |
US7256441B2 (en) | Partially recessed DRAM cell structure | |
US9231066B2 (en) | Semiconductor device having vertical channel | |
TWI755855B (en) | Semiconductor dram cell structure and manufacture method thereof | |
US20240145536A1 (en) | Semiconductor device structure with vertical transistor over underground bit line | |
US8309998B2 (en) | Memory structure having a floating body and method for fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NANYA TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RENN, SHING-HWA;HUANG, CHENG-CHIH;HUANG, YUNG-MENG;REEL/FRAME:023637/0640 Effective date: 20091209 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |