US20110154377A1 - Method and system for reducing communication during video processing utilizing merge buffering - Google Patents

Method and system for reducing communication during video processing utilizing merge buffering Download PDF

Info

Publication number
US20110154377A1
US20110154377A1 US12/686,800 US68680010A US2011154377A1 US 20110154377 A1 US20110154377 A1 US 20110154377A1 US 68680010 A US68680010 A US 68680010A US 2011154377 A1 US2011154377 A1 US 2011154377A1
Authority
US
United States
Prior art keywords
data
user layer
kernel
virtual machine
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/686,800
Other versions
US9135036B2 (en
Inventor
Eben Upton
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Avago Technologies International Sales Pte Ltd
Original Assignee
Eben Upton
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Eben Upton filed Critical Eben Upton
Priority to US12/686,800 priority Critical patent/US9135036B2/en
Publication of US20110154377A1 publication Critical patent/US20110154377A1/en
Assigned to BROADCOM CORPORATION reassignment BROADCOM CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: UPTON, EBEN
Application granted granted Critical
Publication of US9135036B2 publication Critical patent/US9135036B2/en
Assigned to BANK OF AMERICA, N.A., AS COLLATERAL AGENT reassignment BANK OF AMERICA, N.A., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: BROADCOM CORPORATION
Assigned to AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. reassignment AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BROADCOM CORPORATION
Assigned to BROADCOM CORPORATION reassignment BROADCOM CORPORATION TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS Assignors: BANK OF AMERICA, N.A., AS COLLATERAL AGENT
Assigned to AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED reassignment AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED MERGER (SEE DOCUMENT FOR DETAILS). Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Assigned to AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED reassignment AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE PREVIOUSLY RECORDED ON REEL 047229 FRAME 0408. ASSIGNOR(S) HEREBY CONFIRMS THE THE EFFECTIVE DATE IS 09/05/2018. Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Assigned to AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED reassignment AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED CORRECTIVE ASSIGNMENT TO CORRECT THE PATENT NUMBER 9,385,856 TO 9,385,756 PREVIOUSLY RECORDED AT REEL: 47349 FRAME: 001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER. Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/44Arrangements for executing specific programs
    • G06F9/455Emulation; Interpretation; Software simulation, e.g. virtualisation or emulation of application or operating system execution engines
    • G06F9/45533Hypervisors; Virtual machine monitors
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • G06F9/54Interprogram communication
    • G06F9/544Buffers; Shared memory; Pipes

Definitions

  • Certain embodiments of the invention relate to data processing. More specifically, certain embodiments of the invention relate to a method and system for reducing communication during video processing utilizing merge buffering.
  • Cellular phones have developed from large, expensive devices typically used only in cars and owned only by a small percentage of the population to miniature, inexpensive, and ubiquitous handheld devices, and are even more numerous than traditional land-line phones in countries with poor fixed-line infrastructure.
  • Cellular handsets have incorporated text messaging, email, connection to the Internet, PDAs, and even personal computers.
  • CMOS image sensors have become prevalent in the mobile phone market, due to the low cost of CMOS image sensors and the ever increasing customer demand for more advanced cellular phones.
  • camera phones have become more widespread, their usefulness has been demonstrated in many applications, such as casual photography, but have also been utilized in more serious applications such as crime prevention, recording crimes as they occur, and news reporting.
  • a system and/or method for reducing communication during video processing utilizing merge buffering substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
  • FIG. 1A is a block diagram of an exemplary mobile multimedia system that utilizes a merge buffer, in accordance with an embodiment of the invention.
  • FIG. 1B is a block diagram of an exemplary mobile multimedia processor that utilizes a merge buffer in a virtual machine environment in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 2 is a block diagram of an exemplary hierarchy diagram for video processing applications in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 3 is a block diagram of an exemplary hierarchy diagram for video processing applications with user and virtual machine layers in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 4 is a block diagram of exemplary steps in a virtual machine merge buffer process in a mobile multimedia system, in accordance with an embodiment of the invention.
  • Exemplary aspects of the invention may comprise storing data in a merge buffer in a virtual machine user layer in a wireless communication device.
  • the wireless communication device may comprise the virtual machine user layer, a native user layer, a kernel, and a video processor.
  • the stored data may be communicated to the kernel via the native user layer.
  • the stored data may be communicated to the kernel utilizing function calls, and/or kernel remote procedure calls.
  • An application programming interface may be utilized to communicate the stored data to the kernel.
  • Video data may be processed by the video processor based on the communicated data.
  • the virtual machine user layer may comprise a Java environment. The data may be communicated to the kernel via the native user layer when the merge buffer is full or reaches a dynamically or statically determined level.
  • FIG. 1A is a block diagram of an exemplary mobile multimedia system that utilizes a merge buffer, in accordance with an embodiment of the invention.
  • a mobile multimedia system 105 that comprises a mobile multimedia device 105 a , a TV 101 h , a PC 101 k , an external camera 101 m , external memory 101 n , and external LCD display 101 p .
  • the mobile multimedia device 105 a may be a cellular telephone or other handheld communication device.
  • the mobile multimedia device 105 a may comprise a mobile multimedia processor (MMP) 101 a , an antenna 101 d , an audio block 101 s , a radio frequency (RF) block 101 e , a baseband processing block 101 f , an LCD display 101 b , a keypad 101 c , and a camera 101 g.
  • MMP mobile multimedia processor
  • RF radio frequency
  • the MMP 101 a may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to perform video and/or multimedia processing for the mobile multimedia device 105 a .
  • the MMP 101 a may also comprise integrated interfaces, which may be utilized to support one or more external devices coupled to the mobile multimedia device 105 a .
  • the MMP 101 a may support connections to a TV 101 h , an external camera 101 m , and an external LCD display 101 p.
  • the processor 101 J may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to control processes in the mobile multimedia system 105 . Although not shown in FIG. 1A , the processor 101 J may be coupled to a plurality of devices in and/or coupled to the mobile multimedia system 105 .
  • the mobile multimedia device may receive signals via the antenna 101 d .
  • Received signals may be processed by the RF block 101 e and the RF signals may be converted to baseband by the baseband processing block 101 f .
  • Baseband signals may then be processed by the MMP 101 a .
  • Audio and/or video data may be received from the external camera 101 m , and image data may be received via the integrated camera 101 g .
  • the MMP 101 a may utilize the external memory 101 n for storing of processed data.
  • Processed audio data may be communicated to the audio block 101 s and processed video data may be communicated to the LCD 101 b and/or the external LCD 101 p , for example.
  • the keypad 101 c may be utilized for communicating processing commands and/or other data, which may be required for audio or video data processing by the MMP 101 a.
  • the MMP 101 A may be operable to process video signals received wirelessly or generated by an imaging sensor, such as the external camera 101 m or the camera 101 g , for example.
  • the MMP 101 a may process video signals within a plurality of video modules, as described further with respect to FIG. 1B .
  • the processor 101 J may be operable to configure a virtual machine (VM) layer within an operating system, such as a Java or Microsoft common language runtime (CLR) environment.
  • VM virtual machine
  • CLR common language runtime
  • the processor 101 J may support a native user layer comprising application and library domains, which may interact with the VM layer.
  • the native user layer may communicate with hardware within the processor 101 j and the MMP 101 a via a kernel remote procedure call (RPC) within the processor 101 j operating system.
  • RPC kernel remote procedure call
  • the user layer may also comprise implementations of various other standard and third-party APIs such as the Java MIDP (mobile information device profile).
  • An application programming interface (API) such as open graphics library (GL) 3D may be utilized for video processing in the MMP 101 a , and accessed by the user domain.
  • API application programming interface
  • GL open graphics library
  • commands to be communicated from the VM layer to hardware may be buffered in a merge buffer in the VM layer, such that commands may be communicated out of the buffer when full, or at a desired level, such that more efficient use of the kernel RPC may be enabled.
  • the merge buffer may comprise memory registers in the processor 101 j , for example. This is described further with respect to FIGS. 3 and 4 .
  • the VM environment may comprise the client-side implementation of the graphics API, such as OpenGL ES or OpenVG, for example.
  • the graphics API such as OpenGL ES or OpenVG
  • code that is executed in order to retrieve a return value from the video processor via the kernel and native code, or to store away parameter values which are only meaningful in the user layer, such as vertex attribute pointers for example, which may be used when processing future calls.
  • FIG. 1B is a block diagram of an exemplary mobile multimedia processor that utilizes a merge buffer in a virtual machine environment in a mobile multimedia system, in accordance with an embodiment of the invention.
  • the mobile multimedia processor 102 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to perform video and/or multimedia processing for handheld multimedia products.
  • the mobile multimedia processor 102 may be designed and optimized for video record/playback, mobile TV and 3D mobile gaming, utilizing integrated peripherals and a video processing core.
  • the mobile multimedia processor 102 may comprise a video processing core 103 that may comprise a graphic processing unit 103 B, an image sensor pipeline (ISP) 103 C, a 3D pipeline 103 D, a direct memory access (DMA) controller 163 , a joint photographic experts group (JPEG) encoding/decoding module 103 E, and a video encoding/decoding module 103 F.
  • a video processing core 103 may comprise a graphic processing unit 103 B, an image sensor pipeline (ISP) 103 C, a 3D pipeline 103 D, a direct memory access (DMA) controller 163 , a joint photographic experts group (JPEG) encoding/decoding module 103 E, and a video encoding/decoding module 103 F.
  • ISP image sensor pipeline
  • DMA direct memory access
  • JPEG joint photographic experts group
  • the mobile multimedia processor 102 may also comprise on-chip RAM 104 , an analog block 106 , a phase locked loop (PLL) 109 , an audio interface (I/F) 142 , a memory stick I/F 144 , SD card I/F 146 , JTAG I/F 148 , TV output I/F 150 , USB I/F 152 , a camera I/F 154 , and a host I/F 129 .
  • PLL phase locked loop
  • the mobile multimedia processor 102 may further comprise a serial peripheral interface (SPI) 157 , a universal asynchronous receiver/transmitter (UART) I/F 159 , general purpose input/output (GPIO) pins 164 , a display controller 162 , an external memory I/F 158 , and a second external memory I/F 160 .
  • SPI serial peripheral interface
  • UART universal asynchronous receiver/transmitter
  • GPIO general purpose input/output
  • the video processing core 103 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to perform video processing of data.
  • the on-chip RAM 104 and the SDRAM 140 comprise suitable logic, circuitry and/or code that may be adapted to store data such as image or video data.
  • the image sensor pipeline (ISP) 103 C may comprise suitable circuitry, logic and/or code that may be operable to process image data.
  • the ISP 103 C may perform a plurality of processing techniques comprising filtering, demosaic, lens shading correction, defective pixel correction, white balance, image compensation, Bayer interpolation, color transformation, and post filtering, for example.
  • the processing of image data may be performed on variable sized tiles, reducing the memory requirements of the ISP 103 C processes.
  • the GPU 103 B may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to offload graphics rendering from a general processor, such as the processor 101 j , described with respect to FIG. 1A .
  • the GPU 103 B may be operable to perform mathematical operations specific to graphics processing, such as texture mapping and rendering polygons, for example.
  • the 3D pipeline 103 D may comprise suitable circuitry, logic and/or code that may enable the rendering of 2D and 3D graphics.
  • the 3D pipeline 103 D may perform a plurality of processing techniques comprising vertex processing, rasterizing, early-Z culling, interpolation, texture lookups, pixel shading, depth test, stencil operations and color blend, for example.
  • the JPEG module 103 E may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to encode and/or decode JPEG images. JPEG processing may enable compressed storage of images without significant reduction in quality.
  • the video encoding/decoding module 103 F may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to encode and/or decode images, such as generating full 108 p HD video from H.264 compressed data, for example.
  • the video encoding/decoding module 103 F may be operable to generate standard definition (SD) output signals, such as phase alternating line (PAL) and/or national television system committee (NTSC) formats.
  • SD standard definition
  • PAL phase alternating line
  • NTSC national television system committee
  • the analog block 106 may comprise a switch mode power supply (SMPS) block and an on-chip SMPS controller, which may be adapted to generate its core voltage.
  • SMPS switch mode power supply
  • the core voltage may be software programmable according to, for example, speed demands on the mobile multimedia processor 102 , allowing further control of power management.
  • the PLL 109 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate suitable clock signals, 195 kHz-200 MHz clocks, for example, for external devices.
  • a crystal, the XTAL 107 may be coupled to the PLL 109 and may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate a stable oscillating signal for the PLL 109 .
  • Other voltages and clock speeds may be utilized depending on the type of application.
  • the mobile multimedia processor 102 may comprise a plurality of power modes of operation, for example, run, sleep, hibernate and power down.
  • the audio block 108 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via an inter-IC sound (I 2 S), pulse code modulation (PCM), serial low-power inter-chip media bus (SLIMBus), audio codec (AC'97) interface 142 or other suitable interface, for example.
  • I 2 S inter-IC sound
  • PCM pulse code modulation
  • SLIMBus serial low-power inter-chip media bus
  • AC'97 audio codec
  • suitable audio controller, processor and/or circuitry may be operable to provide AC'97 and/or I 2 S audio output respectively, in either master or slave mode.
  • a suitable audio controller, processor and/or circuitry may be operable to allow input and output of telephony or high quality stereo audio.
  • the PCM audio controller, processor and/or circuitry may comprise independent transmit and receive first in first out (FIFO) buffers and may use DMA to further reduce processor overhead.
  • the audio block 108 may also comprise an audio in, audio out port and a speaker/microphone port (not illustrated in FIG. 1B ).
  • the mobile multimedia device 100 may comprise at least one portable memory input/output (I/O) block.
  • the memorystick block 110 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a memorystick pro interface 144 , for example.
  • the SD card block 112 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a SD input/output (I/O) interface 146 , for example.
  • a multimedia card (MMC) may also be utilized to communicate with the mobile multimedia processor 102 via the SD input/output (I/O) interface 146 , for example.
  • the mobile multimedia device 100 may comprise other portable memory I/O blocks such an xD I/O card.
  • the debug block 114 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a joint test action group (JTAG) interface 148 , for example.
  • JTAG joint test action group
  • the debug block 114 may be adapted to access the address space of the mobile multimedia processor 102 and may be adapted to perform boundary scan via an emulation interface.
  • Other test access ports (TAPs) may be utilized.
  • TIPs test access ports
  • the phase alternate line (PAL)/ national television standards committee (NTSC)/high definition multimedia interface (HDMI) TV output I/F 150 may be utilized for communication with a TV, and the universal serial bus (USB) 1.1, or other variant thereof, slave port I/F 152 may be utilized for communications with a PC, for example.
  • PAL phase alternate line
  • NTSC national television standards committee
  • HDMI high definition multimedia interface
  • TV output I/F 150 may be utilized for communication with a TV
  • USB universal serial bus
  • the cameras 120 and/or 122 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate images and/or HD video and communicate with the mobile multimedia processor 102 via a multiformat raw/CCIR 601 camera interface 154 , for example.
  • the camera I/F 154 may also be used, for example, to connect the mobile multimedia processor 102 to a mobile TV front end.
  • the mobile multimedia processor 102 may also comprise a plurality of serial interfaces, such as the USB I/F 152 , a serial peripheral interface (SPI) 157 , and a universal asynchronous receiver/transmitter (UART) I/F 159 for Bluetooth or IrDA.
  • the SPI master interface 157 may comprise suitable circuitry, logic, and/or code and may be utilized to control image sensors. Two chip selects may be provided, for example, and the interface may work in a polled mode with interrupts or via a DMA controller 163 .
  • the interface may comprise an 120 serial interface, which may be used for camera control, for example.
  • the mobile multimedia processor 102 may comprise a plurality of general purpose I/O (GPIO) pins 164 , which may be utilized for user defined I/O or to connect to the internal peripherals.
  • the display controller 162 may comprise suitable circuitry, logic, and/or code and may be adapted to support multiple displays with VGA, XGA, or HD resolution, for example, and to handle 8/9/16/18/24-bit video data.
  • the mobile multimedia processor 102 may be connected via an 8/16 bit parallel host interface 129 to the same bus as the baseband processing block 126 uses to access the baseband flash memory 124 .
  • the host interface 129 may be operable to provide two channels with independent address and data registers through which a host processor may read and/or write directly to the memory space of the mobile multimedia processor 102 .
  • the baseband processing block 126 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to convert RF signals to baseband and communicate the baseband processed signals to the mobile multimedia processor 102 via the host interface 129 , for example.
  • the RF processing block 130 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to receive signals via the antenna 132 and to communicate RF or IF signals to the baseband processing block 126 .
  • the host interface 129 may comprise a dual software channel with a power efficient bypass mode.
  • the main LCD 134 may be adapted to receive data from the mobile multimedia processor 102 via a display controller 162 and/or from a second external memory interface 160 , for example.
  • the display controller 162 may comprise suitable logic, circuitry and/or code and may be adapted to drive an internal TV out function or be connected to a range of LCD's.
  • the display controller 162 may be adapted to support a range of screen buffer formats and may utilize direct memory access (DMA) to access the buffer directly and increase video processing efficiency of the video processing core 103 .
  • DMA direct memory access
  • Both NTSC and PAL raster formats may be generated by the display controller 162 for driving the TV out.
  • Other formats for example SECAM, may also be supported.
  • the display controller 162 may recognize and communicate a display type to the DMA controller 163 .
  • the DMA controller 163 may fetch video data in an interlaced or non-interlaced fashion for communication to an interlaced or non-interlaced display coupled to the mobile multimedia processor 102 via the display controller 162 .
  • the subsidiary LCD 136 may comprise suitable logic, circuitry and/or code that may be adapted to communicate with the mobile multimedia processor 102 via a second external memory interface 160 , for example.
  • the subsidiary LCD 136 may be used on a clamshell phone where the main LCD 134 may be inside and the subsidiary LCD 136 may be outside, for example.
  • the mobile multimedia processor 102 may comprise a RGB external data bus.
  • the mobile multimedia processor 102 may be adapted to scale image output with pixel level interpolation and a configurable refresh rate.
  • the optional flash memory 138 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via an external memory interface 158 , for example.
  • the SDRAM 140 may comprise suitable logic, circuitry and/or code that may be adapted to receive data from the mobile multimedia processor 102 via the external memory interface 158 , for example.
  • the external memory UF 158 may be utilized by the mobile multimedia processor 102 to connect to the SDRAM 140 , SRAM, Flash memory 138 , and/or external peripherals, for example. Control and timing information for the SDRAM 140 and other asynchronous devices may be configurable by the mobile multimedia processor 102 .
  • the mobile multimedia processor 102 may further comprise a secondary external memory interface 160 to connect to memory-mapped LCD and external peripherals, for example.
  • the secondary external memory interface 160 may comprise suitable circuitry, logic, and/or code and may be utilized to connect the mobile multimedia processor 102 to slower devices without compromising the speed of external memory access.
  • the secondary external memory interface 160 may provide 16 data lines, for example, 6 chip select/address lines, and programmable bus timing for setup, access and hold times, for example.
  • the mobile multimedia processor 102 may be adapted to provide support for NAND/NOR Flash including NAND boot and high speed direct memory access (DMA), for example.
  • DMA high speed direct memory access
  • the mobile multimedia processor 102 may be operable to store data in a merge buffer in a virtual machine environment, and enable the interaction/operation with the various functional layers, such as the virtual machine user layer, a native user layer, and kernel.
  • the mobile multimedia processor 102 may be adapted to receive images or video from external cameras, such as cameras 120 and/or 122 , and process the images via the video processor 103 , the ISP 103 C and the 3D pipeline 103 D.
  • the video processing core 103 may be integrated on a chip and may be located in regions of the chip with different power vs. performance characteristics.
  • the mobile multimedia processor 102 may be operable to operate within a virtual machine (VM) environment within an operating system, such as a Java or Microsoft common language runtime (CLR) environment.
  • VM virtual machine
  • CLR common language runtime
  • the VM environment may be configured by a processor, such as the processor 101 j .
  • the processor 101 J may support a native user environment comprising application and library domains, which may interact with the VM environment.
  • the native user domain may communicate with hardware within the processor 101 j and the MMP 101 a via a kernel remote procedure call (RPC) within the processor 101 j operating system.
  • RPC kernel remote procedure call
  • An application programming interface such as open graphics library (GL) 3D may be utilized for video processing in the mobile multimedia processor 102 , and accessed by the user domain.
  • API application programming interface
  • Communication between the VM environment and hardware via the kernel RPC may be costly in terms of latency, time, and power, for example.
  • commands to be communicated from the VM environment to hardware may be buffered in a merge buffer in the VM environment, such that commands may be communicated out of the buffer when full, or at a desired level, such that more efficient use of the kernel RPC may be enabled.
  • FIG. 2 is a block diagram of an exemplary hierarchy diagram for video processing applications in a mobile multimedia system, in accordance with an embodiment of the invention.
  • a user layer 201 may comprise an application layer 201 A and a library layer 201 B.
  • the user layer 201 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to receive and process user-requested tasks, via applications and libraries in the application layer 201 A and the library layer 201 B.
  • the solid and dashed lines indicate interfaces that may be crossed when moving between layers, wherein the solid lines indicate a more “costly” transition in terms of time, power, and latency, for example, as they may involve the physical transmission of data between chips, such as from the processor 101 j to a video processor on another chip such as the video processing core 103 , for example.
  • the application layer 201 A may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to provide a user interface to applications operating within the user layer 201 .
  • the applications may be isolated from hardware such as the video processor 205 [Hopeton, yes, this is supposed to be an actual hardware video processor—It looks like I accidentally added “layer” to a couple of the references] by the kernel 203 . Accordingly, applications executing in the application layer 201 A may be isolated from other running applications since they may not have direct access to hardware.
  • the library layer 201 B may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to manage the flow of data from the application layer 201 A and the kernel 203 .
  • the library layer 201 B may perform a user-to-kernel RPC, for example, in instances where requests/tasks are to be transmitted to the kernel 203 .
  • the kernel 203 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to provide communication of data between the user layer 201 and the video processor 205 .
  • the kernel 203 may comprise a remote procedure call (RPC) that may enable communication between the library layer 201 B and the kernel 203 , and subsequently to the video processor 205 .
  • RPC remote procedure call
  • the kernel 203 may comprise the layer that interfaces with hardware, such as in the video processor 205 , so that programs in the user layer 201 cannot harm other processes, as may happen if user applications were given direct hardware access.
  • the video processor 205 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to receive task requests from the kernel layer 203 .
  • the video processor 205 may represent processes that run on video processor hardware such as the video processing core 103 , described in FIG. 1B .
  • the video processor 205 may execute programs that utilize an application programming interface (API) such as open graphics library (GL) 3D.
  • API application programming interface
  • the merge buffer 207 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to store function calls or other task requests to be communicated to the kernel 203 .
  • one or more OpenGL 3D functions such as a cull mode, GL front, for example, may be requested by an application or library in the user layer 201 .
  • the library layer 201 B would conventionally perform a user to kernel RPC, but in an embodiment of the invention, due to the cost of crossing the boundary between the user layer 201 and the kernel 203 , the requests may be stored in the merge buffer 207 .
  • the requests may be stored until the merge buffer is full or has reached a desired level. In this manner, the costly task of crossing the boundaries between the user layer 201 and the kernel 203 as well as between the kernel 203 and the video processor 205 , may be minimized by reducing the number of crossings.
  • an application programming interface API may be utilized to communicate the stored data to the kernel 203 .
  • FIG. 3 is a block diagram of an exemplary hierarchy diagram for video processing applications with user and virtual machine layers in a mobile multimedia system, in accordance with an embodiment of the invention.
  • the application layer 201 there is shown the application layer 201 , the kernel 203 , and the video processor 205 , which may be as described with respect to FIG. 2 .
  • a virtual machine (VM) user layer 301 comprising an application layer 301 A, a library layer 301 B, and a merge buffer 303 .
  • VM virtual machine
  • the VM user layer 301 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to execute user applications in a VM environment.
  • the VM user layer 301 may operate in a Java, C Sharp, or other Java-like environment.
  • the library layer 301 B may be substantially similar to the library layer 201 B, but operating under a VM environment.
  • the merge buffer 303 may be substantially similar to the merge buffer 207 , but located in the VM environment of the library layer 301 B.
  • the interface between the VM user layer 301 and the user layer 201 may be costly to cross in terms of time, power, and latency, for example. Accordingly, requests for hardware processing, such as in the video processor 205 and communicated from the VM application layer 301 A, may be stored in the merge buffer 303 . When the merge buffer 303 is full or filled to a desired level, the stored requests may be communicated to the user layer 201 and subsequently communicated to the video processor 205 via the kernel 203 using a user to kernel RPC.
  • FIG. 4 is a block diagram of exemplary steps in a virtual machine merge buffer process in a mobile multimedia system, in accordance with an embodiment of the invention.
  • commands in the VM user layer 301 may be generated by one or more applications in the VM application layer 301 A.
  • the commands or function calls may be communicated to the merge buffer 303 .
  • step 407 in instances where the merge buffer 303 is not full or at a suitably high level, the process may return to step 403 , for the generation of more commands or function calls.
  • step 407 in instances where the merge buffer 303 is full, the exemplary steps may proceed to step 409 where the commands and/or function calls may be communicated to the video processor 205 via the user layer 201 and the kernel 203 , followed by end step 411 .
  • a method and system are provided for reducing communication during video processing utilizing merge buffering and may comprise storing data in a merge buffer 207 / 303 in a virtual machine user layer 301 in a wireless communication device 105 .
  • the wireless communication device 105 may comprise the virtual machine user layer 301 , a native user layer 201 , a kernel 203 , and a video processor 103 / 205 .
  • the stored data may be communicated to the kernel 203 via the native user layer 201 .
  • the stored data may be communicated to the kernel utilizing function calls, and/or kernel remote procedure calls.
  • An application programming interface may be utilized to communicate the stored data to the kernel.
  • Video data may be processed by the video processor 103 / 205 based on the communicated data.
  • the virtual machine user layer 301 may comprise a Java environment.
  • the data may be communicated to the kernel 203 via the native user layer 201 when the merge buffer 207 / 303 is full or reaches a dynamically or statically determined level
  • Certain embodiments of the invention may comprise a machine-readable storage having stored thereon, a computer program having at least one code section for reducing communication during video processing utilizing merge buffering, the at least one code section being executable by a machine for causing the machine to perform one or more of the steps described herein.
  • aspects of the invention may be realized in hardware, software, firmware or a combination thereof.
  • the invention may be realized in a centralized fashion in at least one computer system or in a distributed fashion where different elements are spread across several interconnected computer systems. Any kind of computer system or other apparatus adapted for carrying out the methods described herein is suited.
  • a typical combination of hardware, software and firmware may be a general-purpose computer system with a computer program that, when being loaded and executed, controls the computer system such that it carries out the methods described herein.
  • One embodiment of the present invention may be implemented as a board level product, as a single chip, application specific integrated circuit (ASIC), or with varying levels integrated on a single chip with other portions of the system as separate components.
  • the degree of integration of the system will primarily be determined by speed and cost considerations. Because of the sophisticated nature of modern processors, it is possible to utilize a commercially available processor, which may be implemented external to an ASIC implementation of the present system. Alternatively, if the processor is available as an ASIC core or logic block, then the commercially available processor may be implemented as part of an ASIC device with various functions implemented as firmware.
  • the present invention may also be embedded in a computer program product, which comprises all the features enabling the implementation of the methods described herein, and which when loaded in a computer system is able to carry out these methods.
  • Computer program in the present context may mean, for example, any expression, in any language, code or notation, of a set of instructions intended to cause a system having an information processing capability to perform a particular function either directly or after either or both of the following: a) conversion to another language, code or notation; b) reproduction in a different material form.
  • other meanings of computer program within the understanding of those skilled in the art are also contemplated by the present invention.

Abstract

Methods and systems for reducing communication during video processing utilizing merge buffering are disclosed and may include storing data in a merge buffer in the virtual machine layer in a wireless communication device comprising a virtual machine user layer, a native user layer, a kernel, and a video processor. The data may then be communicated to the kernel via the native user layer. The data may include function calls, and/or kernel remote procedure calls. The data may be communicated via an application programming interface. Video data may be processed in the video processor based on the communicated data. The virtual machine user layer may include a Java environment. The data may be communicated to the kernel via the native user layer when the merge buffer is full or filled to a predetermined level.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE
  • This application makes reference to, claims the benefit from, and claims priority to U.S. Provisional Application Ser. No. 61/287,269 filed on Dec. 17, 2009.
  • FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
  • [Not Applicable]
  • MICROFICHE/COPYRIGHT REFERENCE
  • [Not Applicable]
  • FIELD OF THE INVENTION
  • Certain embodiments of the invention relate to data processing. More specifically, certain embodiments of the invention relate to a method and system for reducing communication during video processing utilizing merge buffering.
  • BACKGROUND OF THE INVENTION
  • Cellular phones have developed from large, expensive devices typically used only in cars and owned only by a small percentage of the population to miniature, inexpensive, and ubiquitous handheld devices, and are even more numerous than traditional land-line phones in countries with poor fixed-line infrastructure. Cellular handsets have incorporated text messaging, email, connection to the Internet, PDAs, and even personal computers.
  • Cellular phones with built-in cameras, or camera phones, have become prevalent in the mobile phone market, due to the low cost of CMOS image sensors and the ever increasing customer demand for more advanced cellular phones. As camera phones have become more widespread, their usefulness has been demonstrated in many applications, such as casual photography, but have also been utilized in more serious applications such as crime prevention, recording crimes as they occur, and news reporting.
  • Historically, the resolution of camera phones has been limited in comparison to typical digital cameras, due to the fact that they must be integrated into the small package of a cellular handset, limiting both the image sensor and lens size. In addition, because of the stringent power requirements of cellular handsets, large image sensors with advanced processing have been difficult to incorporate. However, due to advancements in image sensors, multimedia processors, and lens technology, the resolution of camera phones has steadily improved rivaling that of many digital cameras.
  • Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such systems with the present invention as set forth in the remainder of the present application with reference to the drawings.
  • BRIEF SUMMARY OF THE INVENTION
  • A system and/or method for reducing communication during video processing utilizing merge buffering, substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
  • Various advantages, aspects and novel features of the present invention, as well as details of an illustrated embodiment thereof, will be more fully understood from the following description and drawings.
  • BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1A is a block diagram of an exemplary mobile multimedia system that utilizes a merge buffer, in accordance with an embodiment of the invention.
  • FIG. 1B is a block diagram of an exemplary mobile multimedia processor that utilizes a merge buffer in a virtual machine environment in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 2 is a block diagram of an exemplary hierarchy diagram for video processing applications in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 3 is a block diagram of an exemplary hierarchy diagram for video processing applications with user and virtual machine layers in a mobile multimedia system, in accordance with an embodiment of the invention.
  • FIG. 4 is a block diagram of exemplary steps in a virtual machine merge buffer process in a mobile multimedia system, in accordance with an embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Certain aspects of the invention may be found in a method and system for reducing communication during video processing utilizing merge buffering. Exemplary aspects of the invention may comprise storing data in a merge buffer in a virtual machine user layer in a wireless communication device. The wireless communication device may comprise the virtual machine user layer, a native user layer, a kernel, and a video processor. The stored data may be communicated to the kernel via the native user layer. The stored data may be communicated to the kernel utilizing function calls, and/or kernel remote procedure calls. An application programming interface may be utilized to communicate the stored data to the kernel. Video data may be processed by the video processor based on the communicated data. The virtual machine user layer may comprise a Java environment. The data may be communicated to the kernel via the native user layer when the merge buffer is full or reaches a dynamically or statically determined level.
  • FIG. 1A is a block diagram of an exemplary mobile multimedia system that utilizes a merge buffer, in accordance with an embodiment of the invention. Referring to FIG. 1A, there is shown a mobile multimedia system 105 that comprises a mobile multimedia device 105 a, a TV 101 h, a PC 101 k, an external camera 101 m, external memory 101 n, and external LCD display 101 p. The mobile multimedia device 105 a may be a cellular telephone or other handheld communication device. The mobile multimedia device 105 a may comprise a mobile multimedia processor (MMP) 101 a, an antenna 101 d, an audio block 101 s, a radio frequency (RF) block 101 e, a baseband processing block 101 f, an LCD display 101 b, a keypad 101 c, and a camera 101 g.
  • The MMP 101 a may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to perform video and/or multimedia processing for the mobile multimedia device 105 a. The MMP 101 a may also comprise integrated interfaces, which may be utilized to support one or more external devices coupled to the mobile multimedia device 105 a. For example, the MMP 101 a may support connections to a TV 101 h, an external camera 101 m, and an external LCD display 101 p.
  • The processor 101J may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to control processes in the mobile multimedia system 105. Although not shown in FIG. 1A, the processor 101J may be coupled to a plurality of devices in and/or coupled to the mobile multimedia system 105.
  • In operation, the mobile multimedia device may receive signals via the antenna 101 d. Received signals may be processed by the RF block 101 e and the RF signals may be converted to baseband by the baseband processing block 101 f. Baseband signals may then be processed by the MMP 101 a. Audio and/or video data may be received from the external camera 101 m, and image data may be received via the integrated camera 101 g. During processing, the MMP 101 a may utilize the external memory 101 n for storing of processed data. Processed audio data may be communicated to the audio block 101 s and processed video data may be communicated to the LCD 101 b and/or the external LCD 101 p, for example. The keypad 101 c may be utilized for communicating processing commands and/or other data, which may be required for audio or video data processing by the MMP 101 a.
  • In an embodiment of the invention, the MMP 101A may be operable to process video signals received wirelessly or generated by an imaging sensor, such as the external camera 101 m or the camera 101 g, for example. The MMP 101 a may process video signals within a plurality of video modules, as described further with respect to FIG. 1B.
  • In an embodiment of the invention, the processor 101J may be operable to configure a virtual machine (VM) layer within an operating system, such as a Java or Microsoft common language runtime (CLR) environment. In addition, the processor 101J may support a native user layer comprising application and library domains, which may interact with the VM layer. The native user layer may communicate with hardware within the processor 101 j and the MMP 101 a via a kernel remote procedure call (RPC) within the processor 101 j operating system.
  • In general, the user layer may also comprise implementations of various other standard and third-party APIs such as the Java MIDP (mobile information device profile). An application programming interface (API) such as open graphics library (GL) 3D may be utilized for video processing in the MMP 101 a, and accessed by the user domain.
  • Communication between the VM layer and hardware via the kernel RPC may be costly in terms of latency, time, and power, for example. In an embodiment of the invention, commands to be communicated from the VM layer to hardware, such as the MMP 101 a, may be buffered in a merge buffer in the VM layer, such that commands may be communicated out of the buffer when full, or at a desired level, such that more efficient use of the kernel RPC may be enabled. The merge buffer may comprise memory registers in the processor 101 j, for example. This is described further with respect to FIGS. 3 and 4.
  • In an embodiment of the invention, the VM environment may comprise the client-side implementation of the graphics API, such as OpenGL ES or OpenVG, for example. For each function defined by the API specification, there may be a function with an appropriate name that may pack the function arguments into the merge buffer and optionally trigger transmission of the merge buffer to the native code and subsequently to the kernel and the video processor. For a small number of functions there may also be code that is executed in order to retrieve a return value from the video processor via the kernel and native code, or to store away parameter values which are only meaningful in the user layer, such as vertex attribute pointers for example, which may be used when processing future calls.
  • FIG. 1B is a block diagram of an exemplary mobile multimedia processor that utilizes a merge buffer in a virtual machine environment in a mobile multimedia system, in accordance with an embodiment of the invention. Referring to FIG. 1B, the mobile multimedia processor 102 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to perform video and/or multimedia processing for handheld multimedia products. For example, the mobile multimedia processor 102 may be designed and optimized for video record/playback, mobile TV and 3D mobile gaming, utilizing integrated peripherals and a video processing core. The mobile multimedia processor 102 may comprise a video processing core 103 that may comprise a graphic processing unit 103B, an image sensor pipeline (ISP) 103C, a 3D pipeline 103D, a direct memory access (DMA) controller 163, a joint photographic experts group (JPEG) encoding/decoding module 103E, and a video encoding/decoding module 103F. The mobile multimedia processor 102 may also comprise on-chip RAM 104, an analog block 106, a phase locked loop (PLL) 109, an audio interface (I/F) 142, a memory stick I/F 144, SD card I/F 146, JTAG I/F 148, TV output I/F 150, USB I/F 152, a camera I/F 154, and a host I/F 129. The mobile multimedia processor 102 may further comprise a serial peripheral interface (SPI) 157, a universal asynchronous receiver/transmitter (UART) I/F 159, general purpose input/output (GPIO) pins 164, a display controller 162, an external memory I/F 158, and a second external memory I/F 160.
  • The video processing core 103 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to perform video processing of data. The on-chip RAM 104 and the SDRAM 140 comprise suitable logic, circuitry and/or code that may be adapted to store data such as image or video data.
  • The image sensor pipeline (ISP) 103C may comprise suitable circuitry, logic and/or code that may be operable to process image data. The ISP 103C may perform a plurality of processing techniques comprising filtering, demosaic, lens shading correction, defective pixel correction, white balance, image compensation, Bayer interpolation, color transformation, and post filtering, for example. The processing of image data may be performed on variable sized tiles, reducing the memory requirements of the ISP 103C processes.
  • The GPU 103B may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to offload graphics rendering from a general processor, such as the processor 101 j, described with respect to FIG. 1A. The GPU 103B may be operable to perform mathematical operations specific to graphics processing, such as texture mapping and rendering polygons, for example.
  • The 3D pipeline 103D may comprise suitable circuitry, logic and/or code that may enable the rendering of 2D and 3D graphics. The 3D pipeline 103D may perform a plurality of processing techniques comprising vertex processing, rasterizing, early-Z culling, interpolation, texture lookups, pixel shading, depth test, stencil operations and color blend, for example.
  • The JPEG module 103E may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to encode and/or decode JPEG images. JPEG processing may enable compressed storage of images without significant reduction in quality.
  • The video encoding/decoding module 103F may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to encode and/or decode images, such as generating full 108 p HD video from H.264 compressed data, for example. In addition, the video encoding/decoding module 103F may be operable to generate standard definition (SD) output signals, such as phase alternating line (PAL) and/or national television system committee (NTSC) formats.
  • The analog block 106 may comprise a switch mode power supply (SMPS) block and an on-chip SMPS controller, which may be adapted to generate its core voltage. The core voltage may be software programmable according to, for example, speed demands on the mobile multimedia processor 102, allowing further control of power management.
  • The PLL 109 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate suitable clock signals, 195 kHz-200 MHz clocks, for example, for external devices. A crystal, the XTAL 107, may be coupled to the PLL 109 and may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate a stable oscillating signal for the PLL 109. Other voltages and clock speeds may be utilized depending on the type of application. The mobile multimedia processor 102 may comprise a plurality of power modes of operation, for example, run, sleep, hibernate and power down.
  • The audio block 108 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via an inter-IC sound (I2S), pulse code modulation (PCM), serial low-power inter-chip media bus (SLIMBus), audio codec (AC'97) interface 142 or other suitable interface, for example. In the case of an AC'97 and/or an I2S interface, suitable audio controller, processor and/or circuitry may be operable to provide AC'97 and/or I2S audio output respectively, in either master or slave mode. In the case of the PCM interface, a suitable audio controller, processor and/or circuitry may be operable to allow input and output of telephony or high quality stereo audio. The PCM audio controller, processor and/or circuitry may comprise independent transmit and receive first in first out (FIFO) buffers and may use DMA to further reduce processor overhead. The audio block 108 may also comprise an audio in, audio out port and a speaker/microphone port (not illustrated in FIG. 1B).
  • The mobile multimedia device 100 may comprise at least one portable memory input/output (I/O) block. In this regard, the memorystick block 110 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a memorystick pro interface 144, for example. The SD card block 112 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a SD input/output (I/O) interface 146, for example. A multimedia card (MMC) may also be utilized to communicate with the mobile multimedia processor 102 via the SD input/output (I/O) interface 146, for example. The mobile multimedia device 100 may comprise other portable memory I/O blocks such an xD I/O card.
  • The debug block 114 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via a joint test action group (JTAG) interface 148, for example. The debug block 114 may be adapted to access the address space of the mobile multimedia processor 102 and may be adapted to perform boundary scan via an emulation interface. Other test access ports (TAPs) may be utilized. The phase alternate line (PAL)/ national television standards committee (NTSC)/high definition multimedia interface (HDMI) TV output I/F 150 may be utilized for communication with a TV, and the universal serial bus (USB) 1.1, or other variant thereof, slave port I/F 152 may be utilized for communications with a PC, for example. The cameras 120 and/or 122 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to generate images and/or HD video and communicate with the mobile multimedia processor 102 via a multiformat raw/CCIR 601 camera interface 154, for example. The camera I/F 154 may also be used, for example, to connect the mobile multimedia processor 102 to a mobile TV front end.
  • The mobile multimedia processor 102 may also comprise a plurality of serial interfaces, such as the USB I/F 152, a serial peripheral interface (SPI) 157, and a universal asynchronous receiver/transmitter (UART) I/F 159 for Bluetooth or IrDA. The SPI master interface 157 may comprise suitable circuitry, logic, and/or code and may be utilized to control image sensors. Two chip selects may be provided, for example, and the interface may work in a polled mode with interrupts or via a DMA controller 163. In another embodiment of the invention, the interface may comprise an 120 serial interface, which may be used for camera control, for example. Furthermore, the mobile multimedia processor 102 may comprise a plurality of general purpose I/O (GPIO) pins 164, which may be utilized for user defined I/O or to connect to the internal peripherals. The display controller 162 may comprise suitable circuitry, logic, and/or code and may be adapted to support multiple displays with VGA, XGA, or HD resolution, for example, and to handle 8/9/16/18/24-bit video data.
  • The mobile multimedia processor 102 may be connected via an 8/16 bit parallel host interface 129 to the same bus as the baseband processing block 126 uses to access the baseband flash memory 124. The host interface 129 may be operable to provide two channels with independent address and data registers through which a host processor may read and/or write directly to the memory space of the mobile multimedia processor 102. The baseband processing block 126 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to convert RF signals to baseband and communicate the baseband processed signals to the mobile multimedia processor 102 via the host interface 129, for example. The RF processing block 130 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to receive signals via the antenna 132 and to communicate RF or IF signals to the baseband processing block 126. The host interface 129 may comprise a dual software channel with a power efficient bypass mode.
  • The main LCD 134 may be adapted to receive data from the mobile multimedia processor 102 via a display controller 162 and/or from a second external memory interface 160, for example. The display controller 162 may comprise suitable logic, circuitry and/or code and may be adapted to drive an internal TV out function or be connected to a range of LCD's. The display controller 162 may be adapted to support a range of screen buffer formats and may utilize direct memory access (DMA) to access the buffer directly and increase video processing efficiency of the video processing core 103. Both NTSC and PAL raster formats may be generated by the display controller 162 for driving the TV out. Other formats, for example SECAM, may also be supported.
  • The display controller 162 may recognize and communicate a display type to the DMA controller 163. In this regard, the DMA controller 163 may fetch video data in an interlaced or non-interlaced fashion for communication to an interlaced or non-interlaced display coupled to the mobile multimedia processor 102 via the display controller 162.
  • The subsidiary LCD 136 may comprise suitable logic, circuitry and/or code that may be adapted to communicate with the mobile multimedia processor 102 via a second external memory interface 160, for example. The subsidiary LCD 136 may be used on a clamshell phone where the main LCD 134 may be inside and the subsidiary LCD 136 may be outside, for example. The mobile multimedia processor 102 may comprise a RGB external data bus. The mobile multimedia processor 102 may be adapted to scale image output with pixel level interpolation and a configurable refresh rate.
  • The optional flash memory 138 may comprise suitable logic, circuitry, interfaces, and/or code that may be operable to communicate with the mobile multimedia processor 102 via an external memory interface 158, for example. The SDRAM 140 may comprise suitable logic, circuitry and/or code that may be adapted to receive data from the mobile multimedia processor 102 via the external memory interface 158, for example. The external memory UF 158 may be utilized by the mobile multimedia processor 102 to connect to the SDRAM 140, SRAM, Flash memory 138, and/or external peripherals, for example. Control and timing information for the SDRAM 140 and other asynchronous devices may be configurable by the mobile multimedia processor 102.
  • The mobile multimedia processor 102 may further comprise a secondary external memory interface 160 to connect to memory-mapped LCD and external peripherals, for example. The secondary external memory interface 160 may comprise suitable circuitry, logic, and/or code and may be utilized to connect the mobile multimedia processor 102 to slower devices without compromising the speed of external memory access. The secondary external memory interface 160 may provide 16 data lines, for example, 6 chip select/address lines, and programmable bus timing for setup, access and hold times, for example. The mobile multimedia processor 102 may be adapted to provide support for NAND/NOR Flash including NAND boot and high speed direct memory access (DMA), for example. The mobile multimedia processor 102 may be operable to store data in a merge buffer in a virtual machine environment, and enable the interaction/operation with the various functional layers, such as the virtual machine user layer, a native user layer, and kernel.
  • In operation, the mobile multimedia processor 102 may be adapted to receive images or video from external cameras, such as cameras 120 and/or 122, and process the images via the video processor 103, the ISP 103C and the 3D pipeline 103D. The video processing core 103 may be integrated on a chip and may be located in regions of the chip with different power vs. performance characteristics.
  • In an embodiment of the invention, the mobile multimedia processor 102 may be operable to operate within a virtual machine (VM) environment within an operating system, such as a Java or Microsoft common language runtime (CLR) environment. The VM environment may be configured by a processor, such as the processor 101 j. In addition, the processor 101J may support a native user environment comprising application and library domains, which may interact with the VM environment. The native user domain may communicate with hardware within the processor 101 j and the MMP 101 a via a kernel remote procedure call (RPC) within the processor 101 j operating system.
  • An application programming interface (API) such as open graphics library (GL) 3D may be utilized for video processing in the mobile multimedia processor 102, and accessed by the user domain. Communication between the VM environment and hardware via the kernel RPC may be costly in terms of latency, time, and power, for example. In an embodiment of the invention, commands to be communicated from the VM environment to hardware, such as the mobile multimedia processor 102, may be buffered in a merge buffer in the VM environment, such that commands may be communicated out of the buffer when full, or at a desired level, such that more efficient use of the kernel RPC may be enabled.
  • FIG. 2 is a block diagram of an exemplary hierarchy diagram for video processing applications in a mobile multimedia system, in accordance with an embodiment of the invention. Referring to FIG. 2, there is shown a user layer 201, a kernel 203, and a video processor 205. The user layer 201 may comprise an application layer 201A and a library layer 201B.
  • The user layer 201 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to receive and process user-requested tasks, via applications and libraries in the application layer 201A and the library layer 201B. The solid and dashed lines indicate interfaces that may be crossed when moving between layers, wherein the solid lines indicate a more “costly” transition in terms of time, power, and latency, for example, as they may involve the physical transmission of data between chips, such as from the processor 101 j to a video processor on another chip such as the video processing core 103, for example.
  • The application layer 201A may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to provide a user interface to applications operating within the user layer 201. The applications may be isolated from hardware such as the video processor 205 [Hopeton, yes, this is supposed to be an actual hardware video processor—It looks like I accidentally added “layer” to a couple of the references] by the kernel 203. Accordingly, applications executing in the application layer 201A may be isolated from other running applications since they may not have direct access to hardware.
  • The library layer 201B may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to manage the flow of data from the application layer 201A and the kernel 203. The library layer 201B may perform a user-to-kernel RPC, for example, in instances where requests/tasks are to be transmitted to the kernel 203.
  • The kernel 203 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to provide communication of data between the user layer 201 and the video processor 205. The kernel 203 may comprise a remote procedure call (RPC) that may enable communication between the library layer 201B and the kernel 203, and subsequently to the video processor 205. The kernel 203 may comprise the layer that interfaces with hardware, such as in the video processor 205, so that programs in the user layer 201 cannot harm other processes, as may happen if user applications were given direct hardware access.
  • The video processor 205 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to receive task requests from the kernel layer 203. The video processor 205 may represent processes that run on video processor hardware such as the video processing core 103, described in FIG. 1B. The video processor 205 may execute programs that utilize an application programming interface (API) such as open graphics library (GL) 3D.
  • The merge buffer 207 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to store function calls or other task requests to be communicated to the kernel 203.
  • In operation, one or more OpenGL 3D functions, such as a cull mode, GL front, for example, may be requested by an application or library in the user layer 201. The library layer 201B would conventionally perform a user to kernel RPC, but in an embodiment of the invention, due to the cost of crossing the boundary between the user layer 201 and the kernel 203, the requests may be stored in the merge buffer 207. The requests may be stored until the merge buffer is full or has reached a desired level. In this manner, the costly task of crossing the boundaries between the user layer 201 and the kernel 203 as well as between the kernel 203 and the video processor 205, may be minimized by reducing the number of crossings. In instances where the merge buffer 207 is full or has reached a predetermined level, an application programming interface (API) may be utilized to communicate the stored data to the kernel 203.
  • FIG. 3 is a block diagram of an exemplary hierarchy diagram for video processing applications with user and virtual machine layers in a mobile multimedia system, in accordance with an embodiment of the invention. Referring to FIG. 3, there is shown the application layer 201, the kernel 203, and the video processor 205, which may be as described with respect to FIG. 2. There is also shown a virtual machine (VM) user layer 301 comprising an application layer 301A, a library layer 301B, and a merge buffer 303.
  • The VM user layer 301 may comprise suitable circuitry, logic, interfaces, and/or code that may be operable to execute user applications in a VM environment. For example, the VM user layer 301 may operate in a Java, C Sharp, or other Java-like environment. The library layer 301B may be substantially similar to the library layer 201 B, but operating under a VM environment.
  • The merge buffer 303 may be substantially similar to the merge buffer 207, but located in the VM environment of the library layer 301B.
  • In operation, the interface between the VM user layer 301 and the user layer 201 may be costly to cross in terms of time, power, and latency, for example. Accordingly, requests for hardware processing, such as in the video processor 205 and communicated from the VM application layer 301A, may be stored in the merge buffer 303. When the merge buffer 303 is full or filled to a desired level, the stored requests may be communicated to the user layer 201 and subsequently communicated to the video processor 205 via the kernel 203 using a user to kernel RPC.
  • FIG. 4 is a block diagram of exemplary steps in a virtual machine merge buffer process in a mobile multimedia system, in accordance with an embodiment of the invention. Referring to FIG. 4, in step 403, after start step 401, commands in the VM user layer 301 may be generated by one or more applications in the VM application layer 301A. In step 405, the commands or function calls may be communicated to the merge buffer 303. In step 407, in instances where the merge buffer 303 is not full or at a suitably high level, the process may return to step 403, for the generation of more commands or function calls. In step 407, in instances where the merge buffer 303 is full, the exemplary steps may proceed to step 409 where the commands and/or function calls may be communicated to the video processor 205 via the user layer 201 and the kernel 203, followed by end step 411.
  • In an embodiment of the invention, a method and system are provided for reducing communication during video processing utilizing merge buffering and may comprise storing data in a merge buffer 207/303 in a virtual machine user layer 301 in a wireless communication device 105. The wireless communication device 105 may comprise the virtual machine user layer 301, a native user layer 201, a kernel 203, and a video processor 103/205. The stored data may be communicated to the kernel 203 via the native user layer 201. The stored data may be communicated to the kernel utilizing function calls, and/or kernel remote procedure calls. An application programming interface may be utilized to communicate the stored data to the kernel. Video data may be processed by the video processor 103/205 based on the communicated data. The virtual machine user layer 301 may comprise a Java environment. The data may be communicated to the kernel 203 via the native user layer 201 when the merge buffer 207/303 is full or reaches a dynamically or statically determined level.
  • Certain embodiments of the invention may comprise a machine-readable storage having stored thereon, a computer program having at least one code section for reducing communication during video processing utilizing merge buffering, the at least one code section being executable by a machine for causing the machine to perform one or more of the steps described herein.
  • Accordingly, aspects of the invention may be realized in hardware, software, firmware or a combination thereof. The invention may be realized in a centralized fashion in at least one computer system or in a distributed fashion where different elements are spread across several interconnected computer systems. Any kind of computer system or other apparatus adapted for carrying out the methods described herein is suited. A typical combination of hardware, software and firmware may be a general-purpose computer system with a computer program that, when being loaded and executed, controls the computer system such that it carries out the methods described herein.
  • One embodiment of the present invention may be implemented as a board level product, as a single chip, application specific integrated circuit (ASIC), or with varying levels integrated on a single chip with other portions of the system as separate components. The degree of integration of the system will primarily be determined by speed and cost considerations. Because of the sophisticated nature of modern processors, it is possible to utilize a commercially available processor, which may be implemented external to an ASIC implementation of the present system. Alternatively, if the processor is available as an ASIC core or logic block, then the commercially available processor may be implemented as part of an ASIC device with various functions implemented as firmware.
  • The present invention may also be embedded in a computer program product, which comprises all the features enabling the implementation of the methods described herein, and which when loaded in a computer system is able to carry out these methods. Computer program in the present context may mean, for example, any expression, in any language, code or notation, of a set of instructions intended to cause a system having an information processing capability to perform a particular function either directly or after either or both of the following: a) conversion to another language, code or notation; b) reproduction in a different material form. However, other meanings of computer program within the understanding of those skilled in the art are also contemplated by the present invention.
  • While the invention has been described with reference to certain embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present invention without departing from its scope. Therefore, it is intended that the present invention not be limited to the particular embodiments disclosed, but that the present invention will include all embodiments falling within the scope of the appended claims.

Claims (24)

1. A method for data processing, the method comprising:
in a wireless communication device comprising a virtual machine user layer, a native user layer, a kernel, and a video processor:
storing data in a merge buffer in said virtual machine user layer; and
communicating said data to said kernel via said native user layer.
2. The method according to claim 1, comprising communicating said data utilizing function calls.
3. The method according to claim 1, wherein said function calls comprise kernel remote procedure calls.
4. The method according to claim 1, comprising communicating said data via an application programming interface.
5. The method according to claim 1, comprising processing video data in said video processor based on said communicated data.
6. The method according to claim 1, wherein said virtual machine user layer comprises a Java environment.
7. The method according to claim 1, comprising communicating said data to said kernel via said native user layer when said merge buffer is full.
8. The method according to claim 1, comprising communicating said data to said kernel via said native user layer when said merge buffer is filled to a predetermined level.
9. A system for processing images, the system comprising:
one or more circuits in a wireless communication device comprising a virtual machine user layer, a native user layer, a kernel, and a video processor, said one or more circuits are operable to:
store data in a merge buffer in said virtual machine layer; and
communicate said data to said kernel via said native user layer.
10. The system according to claim 9, wherein said one or more circuits are operable to communicate said data utilizing function calls.
11. The system according to claim 9, wherein said function calls comprise kernel remote procedure calls.
12. The system according to claim 9, wherein said one or more circuits are operable to communicate said data via an application programming interface.
13. The system according to claim 9, wherein said one or more circuits are operable to process video data in said video processor based on said communicated data.
14. The system according to claim 9, wherein said virtual machine user layer comprises a Java environment.
15. The system according to claim 9, wherein said one or more circuits are operable to communicate said data to said kernel via said native user layer when said merge buffer is full.
16. The system according to claim 9, wherein said one or more circuits are operable to communicate said data to said kernel via said native user layer when said merge buffer is filled to a predetermined level.
17. A machine-readable storage having stored thereon, a computer program having at least one code section for processing audio signals, the at least one code section being executable by a machine for causing the machine to perform steps comprising:
in a wireless communication device comprising a virtual machine user layer, a native user layer, a kernel, and a video processor:
storing data in a merge buffer in said virtual machine layer; and
communicating said data to said kernel via said native user layer.
18. The machine readable storage according to claim 9, wherein said at least one code section comprises code for communicating said data utilizing function calls.
19. The machine readable storage according to claim 9, wherein said function calls comprise kernel remote procedure calls.
20. The machine readable storage according to claim 9, wherein said at least one code section comprises code for communicating said data via an application programming interface.
21. The machine readable storage according to claim 9, wherein said at least one code section comprises code for processing video data in said video processor based on said communicated data.
22. The machine readable storage according to claim 9, wherein said virtual machine user layer comprises a Java environment.
23. The machine readable storage according to claim 9, wherein said at least one code section comprises code for communicating said data to said kernel via said native user layer when said merge buffer is full.
24. The machine readable storage according to claim 9, wherein said at least one code section comprises code for communicating said data to said kernel via said native user layer when said merge buffer is filled to a predetermined level.
US12/686,800 2009-12-17 2010-01-13 Method and system for reducing communication during video processing utilizing merge buffering Active 2032-05-11 US9135036B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/686,800 US9135036B2 (en) 2009-12-17 2010-01-13 Method and system for reducing communication during video processing utilizing merge buffering

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US28726909P 2009-12-17 2009-12-17
US12/686,800 US9135036B2 (en) 2009-12-17 2010-01-13 Method and system for reducing communication during video processing utilizing merge buffering

Publications (2)

Publication Number Publication Date
US20110154377A1 true US20110154377A1 (en) 2011-06-23
US9135036B2 US9135036B2 (en) 2015-09-15

Family

ID=44153047

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/686,800 Active 2032-05-11 US9135036B2 (en) 2009-12-17 2010-01-13 Method and system for reducing communication during video processing utilizing merge buffering

Country Status (1)

Country Link
US (1) US9135036B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160330423A1 (en) * 2014-05-14 2016-11-10 Tencent Technology (Shenzhen) Company Limited Video shooting method and apparatus
CN106559573A (en) * 2016-11-11 2017-04-05 努比亚技术有限公司 Mobile terminal and multimedia data processing method
US20190229824A1 (en) * 2018-01-24 2019-07-25 Qualcomm Incorporated Virtual general purpose input/output (gpio) (vgi) over a time division multiplex (tdm) bus

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5854637A (en) * 1995-08-17 1998-12-29 Intel Corporation Method and apparatus for managing access to a computer system memory shared by a graphics controller and a memory controller
US6337689B1 (en) * 1999-04-03 2002-01-08 Hewlett-Packard Company Adaptive buffering of computer graphics vertex commands
US20060123400A1 (en) * 2004-12-07 2006-06-08 International Business Machines Corporation System and method for scalable and improved profiling of software programs
US7284262B1 (en) * 1998-04-29 2007-10-16 Thomson Licensing S.A. Receiver/decoder and method of processing video data
US20080276252A1 (en) * 2007-05-04 2008-11-06 Microsoft Corporation Kernel event visualization
US20080303835A1 (en) * 2007-06-07 2008-12-11 Michael James Elliott Swift Serializing command streams for graphics processors

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5854637A (en) * 1995-08-17 1998-12-29 Intel Corporation Method and apparatus for managing access to a computer system memory shared by a graphics controller and a memory controller
US7284262B1 (en) * 1998-04-29 2007-10-16 Thomson Licensing S.A. Receiver/decoder and method of processing video data
US6337689B1 (en) * 1999-04-03 2002-01-08 Hewlett-Packard Company Adaptive buffering of computer graphics vertex commands
US20060123400A1 (en) * 2004-12-07 2006-06-08 International Business Machines Corporation System and method for scalable and improved profiling of software programs
US20080276252A1 (en) * 2007-05-04 2008-11-06 Microsoft Corporation Kernel event visualization
US20080303835A1 (en) * 2007-06-07 2008-12-11 Michael James Elliott Swift Serializing command streams for graphics processors

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160330423A1 (en) * 2014-05-14 2016-11-10 Tencent Technology (Shenzhen) Company Limited Video shooting method and apparatus
US10136115B2 (en) * 2014-05-14 2018-11-20 Tencent Technology (Shenzhen) Company Limited Video shooting method and apparatus
CN106559573A (en) * 2016-11-11 2017-04-05 努比亚技术有限公司 Mobile terminal and multimedia data processing method
US20190229824A1 (en) * 2018-01-24 2019-07-25 Qualcomm Incorporated Virtual general purpose input/output (gpio) (vgi) over a time division multiplex (tdm) bus
US10511397B2 (en) * 2018-01-24 2019-12-17 Qualcomm Incorporated Virtual general purpose input/output (GPIO) (VGI) over a time division multiplex (TDM) bus

Also Published As

Publication number Publication date
US9135036B2 (en) 2015-09-15

Similar Documents

Publication Publication Date Title
US20210235093A1 (en) Backward-compatible video capture and distribution
US20080292219A1 (en) Method And System For An Image Sensor Pipeline On A Mobile Imaging Device
US10809782B2 (en) Adaptive graphics subsystem power and performance management
US8619085B2 (en) Method and system for compressing tile lists used for 3D rendering
US8854384B2 (en) Method and system for processing pixels utilizing scoreboarding
US20060181547A1 (en) Method and system for image editing in a mobile multimedia processor
US20060182411A1 (en) Architecture for an image editor used for editing images in a mobile communication device
US8798386B2 (en) Method and system for processing image data on a per tile basis in an image sensor pipeline
US10484690B2 (en) Adaptive batch encoding for slow motion video recording
CN116055773A (en) Multi-screen collaboration method, system and electronic equipment
US8797325B2 (en) Method and system for decomposing complex shapes into curvy RHTs for rasterization
US20080292216A1 (en) Method and system for processing images using variable size tiles
US20060181540A1 (en) Image editor with plug-in capability for editing images in a mobile communication device
JP2016103288A (en) Color buffer compression
US20080293449A1 (en) Method and system for partitioning a device into domains to optimize power consumption
CN112887608A (en) Image processing method and device, image processing chip and electronic equipment
US9135036B2 (en) Method and system for reducing communication during video processing utilizing merge buffering
US7793007B2 (en) Method and system for deglitching in a mobile multimedia processor
US9058668B2 (en) Method and system for inserting software processing in a hardware image sensor pipeline
US9472168B2 (en) Display pipe statistics calculation for video encoder
US9087393B2 (en) Network display support in an integrated circuit
WO2023142752A1 (en) Sequential flexible display shape resolution
CN108352161B (en) Dynamic audio codec enumeration

Legal Events

Date Code Title Description
AS Assignment

Owner name: BROADCOM CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UPTON, EBEN;REEL/FRAME:028125/0432

Effective date: 20120427

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

AS Assignment

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

AS Assignment

Owner name: BROADCOM CORPORATION, CALIFORNIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001

Effective date: 20170119

AS Assignment

Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE

Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047229/0408

Effective date: 20180509

AS Assignment

Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE PREVIOUSLY RECORDED ON REEL 047229 FRAME 0408. ASSIGNOR(S) HEREBY CONFIRMS THE THE EFFECTIVE DATE IS 09/05/2018;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047349/0001

Effective date: 20180905

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

AS Assignment

Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE PATENT NUMBER 9,385,856 TO 9,385,756 PREVIOUSLY RECORDED AT REEL: 47349 FRAME: 001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:051144/0648

Effective date: 20180905

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8