US20110176373A1 - Semiconductor integrated circuit device - Google Patents

Semiconductor integrated circuit device Download PDF

Info

Publication number
US20110176373A1
US20110176373A1 US13/078,343 US201113078343A US2011176373A1 US 20110176373 A1 US20110176373 A1 US 20110176373A1 US 201113078343 A US201113078343 A US 201113078343A US 2011176373 A1 US2011176373 A1 US 2011176373A1
Authority
US
United States
Prior art keywords
voltage
circuit
boosting
memory cell
write
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/078,343
Inventor
Masaki Fujiu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US13/078,343 priority Critical patent/US20110176373A1/en
Publication of US20110176373A1 publication Critical patent/US20110176373A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/08Word line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, for word lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0483Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/08Address circuits; Decoders; Word-line control circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/30Power supply circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/145Applications of charge pumps; Boosted voltage circuits; Clamp circuits therefor

Definitions

  • the present invention relates to a semiconductor integrated circuit device, and more particularly to a semiconductor integrated circuit device such as a nonvolatile semiconductor memory device having a boosting circuit for generating an internal voltage by boosting a supply voltage.
  • an internal voltage generating circuit is provided because an internal voltage higher than the supply voltage is needed in data writing and erasing operation.
  • This internal voltage generating circuit includes a boosting circuit for boosting the supply voltage to a required internal voltage, and a voltage detecting circuit.
  • the voltage detecting circuit compares the monitor voltage obtained by dividing the output voltage of the boosting circuit with a specified reference voltage in a comparative amplifier, and feeds back the detection output of the result to the boosting circuit.
  • the detection output of the voltage detecting circuit is a signal for controlling the boosting circuit to start/stop the boosting operation of the supply voltage, and is used for maintaining the output voltage of the boosting circuit at a specified internal voltage level.
  • the output voltage of the boosting circuit is always held higher than the writing voltage level (see, for example, patent document 1: Japanese Patent Application Laid-Open No. 11-353889).
  • the writing sequence operation includes a write operation and a write verify operation, and the writing voltage is actually used in the write operation only among the writing sequence operation. Therefore, maintaining such high voltage in the boosting circuit means continuous flowing of current in the voltage detecting circuit, which may lead to increase of current consumption. Especially, when multiple values are stored for setting a plurality of threshold levels in one memory cell, the write verify operation is repeated plural times for one write operation, and thus the write verify time is very long, and the wasteful consumption of power spent during this period cannot be ignored.
  • patent document 2 Japanese Patent Application Laid-Open No. 2007-80478.
  • This prior art has a plurality of switching elements provided in a current passage in the boosting circuit and voltage detecting circuit for activating or inactivating the boosting circuit and voltage detecting circuit. In the write verify operation, these switching elements are turned off, whereby the boosting circuit and the voltage detecting circuit are inactivated, so that the current consumption is curtailed.
  • a semiconductor integrated circuit device includes: a memory cell array composed of electrically rewritable memory cells; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit controls the internal voltage to a first voltage necessary for writing data into the memory cell when writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • a semiconductor integrated circuit device includes: a memory cell array composed of electrically rewritable memory cells; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit activates the internal voltage generating circuit from start till end of data writing into the memory cell, and controls the internal voltage to a first voltage necessary for writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • a semiconductor integrated circuit device includes: a memory cell array composed of a plurality of memory cells electrically rewritable and capable of storing multilevel data according to a difference in a threshold voltage; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit controls the internal voltage to a first voltage necessary for writing data into the memory cell when writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • FIG. 1 is a functional block diagram of a NAND type flash memory according to a first embodiment
  • FIG. 2 is a structural diagram of a memory cell array of the NAND type flash memory
  • FIG. 3 is a structural diagram of an internal voltage generating circuit of the NAND type flash memory
  • FIG. 4 is a data writing sequence diagram of the NAND type flash memory
  • FIG. 5 is a graph showing the relationship between the writing sequence and the output voltage of the boosting circuit of the NAND type flash memory
  • FIG. 6 is a structural diagram of an internal voltage generating circuit of a NAND type flash memory according to a second embodiment
  • FIG. 7 is a data writing sequence diagram of the NAND type flash memory
  • FIG. 8 is a graph showing an example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a binary NAND type flash memory according to a third embodiment
  • FIG. 9 is a graph showing an example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a multilevel NAND type flash memory according to a fourth embodiment.
  • FIG. 10 is a graph showing another example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a binary NAND type flash memory according to a fifth embodiment.
  • FIG. 1 shows a functional block structure of a NAND type flash memory according to a first embodiment of the invention
  • FIG. 2 shows a structure of a memory cell array 1 shown in FIG. 1
  • the memory cell array 1 is composed by arraying NAND cell units NU.
  • Each NAND cell unit NU has a plurality of (32 in the example in FIG.
  • nonvolatile memory cells MC 0 to MC 31 rewritable electrically and connected serially, a first selection gate transistor SG 1 for connecting bit line BL to one end of the serial connection of the memory cells MC 0 to MC 31 , and a second selection gate transistor SG 2 for connecting source line CELSRC to the other end of the serial connection of the memory cells MC 0 to MC 31 .
  • Control gates of the memory cells MC in the NAND cell unit NU are connected to different word lines WL 0 to WL 31 .
  • the gates of the first and second selection gate transistors SG 1 and SG 2 are respectively connected to first and second selection gate lines SGD and SGS parallel to the word lines.
  • a set of memory cells MC sharing one word line WL composes one page as the unit for reading and writing data.
  • a set of NAND cell units NU sharing the word lines WL 1 to WL 31 composes one block BLK as the unit for erasing the data.
  • a row decoder 2 is disposed for selectively driving the word lines WL of the memory cell array 1
  • a sense amplifier/data latch 3 is connected to the bit line BL for reading and writing the data
  • a column decoder 7 for selecting the bit line BL are disposed.
  • the sense amplifier/data latch 3 has sense units SAU for the portion of one page.
  • Each sense unit SAU is shared by, for example, adjacent even-number bit line BLe and odd-number bit line BLo of the memory cell array 1 .
  • either one of the even-number bit line BLe and odd-number bit line BLo is selected by either one of bit line selection transistors Qe and Qo and is connected to the sense unit SU, and the other bit line is used as a shielding line.
  • a control circuit 4 decodes, operates and controls the command sent from outside through an I/O buffer 5 .
  • An address register 6 transfers the address sent from outside through the I/O buffer 5 to the row decoder 2 and the column decoder 7 .
  • the page data read out by the sense amplifier/data latch 3 is controlled by the column decoder 7 , and is output to outside through the I/O buffer 5 .
  • the write data supplied from outside is transferred to the sense amplifier/data latch 3 by way of the I/O buffer 5 and the control circuit 4 , and is written into the cell array 1 in the page unit.
  • An internal voltage generating circuit 8 is controlled by the control circuit 4 , and boosts the supply voltage Vcc, according to the operation, and generates an internal voltage Vout.
  • FIG. 3 shows a structure of the internal voltage generating circuit 8 of the NAND type flash memory according to the first embodiment.
  • the internal voltage generating circuit 8 includes a boosting circuit 11 and a voltage detecting circuit (voltage limiter) 12 .
  • the boosting circuit 11 is composed of a known charge pump circuit having a plurality of transfer stages.
  • the voltage detecting circuit 12 includes a series circuit of first, second and third resistances R 1 , R 2 and R 3 for dividing the output voltage Vprg of the boosting circuit 11 , a resistance dividing circuit 12 a composed of switching elements SW 1 and SW 2 for selecting the voltage dividing point of the series circuit, and a comparative amplifier 12 b for comparing either one of divided first and second monitor voltages Vmon 1 and Vmon 2 with reference voltage Vref.
  • the first monitor voltage Vmon 1 appearing at the connection point of the second resistance R 2 and the third resistance R 3 is input into a negative input terminal of the comparative amplifier 12 b by way of the switching element SW 1 .
  • the second monitor voltage Vmon 2 appearing at the connection point of the first resistance R 1 and the second resistance R 2 is input into the comparative amplifier 12 b by way of the switching element SW 2 .
  • the switching element SW 1 is controlled to be turned on and off by switching element control signal SWprg activated in write operation mode.
  • the switching element SW 2 is controlled to be turned on and off by a switching element control signal SWprgn activated in write verify operation mode.
  • the comparative amplifier 12 b makes an AND gate 12 c active when the input monitor voltage Vmon 1 or Vmon 2 is lower than the reference voltage Vref.
  • the AND gate 12 c outputs a clock signal CLK to the boosting circuit 11 during the active period.
  • the boosting circuit 11 performs boosting operation by the input clock signal CLK, and outputs a boosted output voltage Vpreg. The boosting operation in the boosting circuit 11 continues until the monitor voltage Vmon 1 or Vmon 2 exceeds the reference voltage Vref.
  • the output voltage Vprg is output to the row decoder 2 by way of a switching element SW 3 which is turned on by a switching element control signal SWprg in write operation mode.
  • FIG. 4 shows the data writing sequence into the memory cell array 1 according to the embodiment.
  • the data is written into the memory cell MC by the write operation and the write verify operation for confirming the data write operation.
  • the writing sequence is started (S 1 )
  • the boosting circuit 11 is activated, and the switching element control signal SWprg is turned to “H” (S 2 ), and the boosting circuit 11 generates an output voltage Vprg boosted up to the level of writing voltage Vprg 1 , which is a first voltage necessary for writing data into the memory cell MC.
  • the switching element SW 3 remains in ON state, and thus the output voltage Vprg of the boosting circuit 11 is supplied to the word line WL of the memory cell array 1 through the row decoder 2 as output Vout of the internal voltage generating circuit 8 .
  • the write operation is performed (S 3 ).
  • the output voltage Vprg of the boosting circuit 11 is boosted by the resistance dividing circuit 12 a to become the first monitor voltage Vmon 1 , and is fed back and supplied to the negative input terminal of the comparative amplifier 12 b by way of the switching element SW 1 in ON state.
  • This monitor voltage Vmon 1 is expressed as (R 3 )/(R 1 +R 2 +R 3 ) ⁇ Vpreg.
  • the specified reference voltage Vref and the monitor voltage Vmon 1 are compared with each other, and when the monitor voltage Vmon 1 is lower than the reference voltage Vref, the boosting circuit 11 is activated.
  • the monitor voltage Vmon 2 is higher than the monitor voltage Vmon 1 in the write operation mode, and expressed as (R 2 +R 3 )/(R 1 +R 2 +R 3 ) ⁇ Vprg.
  • the specified reference voltage Vref and the monitor voltage Vmon 2 are compared with each other, and when the monitor voltage Vmon 2 is lower than the reference voltage Vref, the boosting circuit 11 is activated.
  • the boosting circuit is inactivated (S 5 ), and the writing sequence is terminated (S 6 ).
  • FIG. 5 is a graph showing the relationship between the writing sequence and the output voltage Vprg of the boosting circuit 11 of the NAND type flash memory according to the embodiment.
  • the voltage to be applied to the resistance dividing circuit 12 a is decreased in the write verify operation, the value of the current flowing in the resistance dividing circuit 12 a can be suppressed, and the current consumption is saved.
  • both the boosting circuit 11 and the voltage detecting circuit 12 are in active state in the writing sequence, the voltage returns to the writing voltage Vprg quickly.
  • FIG. 6 is a structural diagram of an internal voltage generating circuit 18 of a NAND type flash memory according to a second embodiment. The entire configuration is the same as in the first embodiment.
  • This embodiment differs from the first embodiment in the configuration of the internal voltage generating circuit 18 and the writing sequence.
  • a resistance dividing circuit 22 d for composing a voltage detecting circuit 22 of the internal voltage generating circuit 18 is composed as follows.
  • a resistance R 4 is connected between an output end of a boosting circuit 11 and a negative input terminal of a comparative amplifier 12 b .
  • a parallel circuit of a resistance R 5 and a ladder circuit 22 e is connected between the comparative amplifier 12 b and the grounding end.
  • a dividing ratio setting signal BINVPGM for on/off control of the switching elements SW 10 to SW 15 is a parameter given from a control circuit 4 .
  • This parameter is composed of a plurality of bits (six bits in the example in FIG. 6 ) assigned bit by bit each in the switching elements SW 10 to SW 15 .
  • FIG. 7 shows a data writing sequence into the memory cell array 1 according to the embodiment.
  • the boosting circuit 11 When the writing sequence is started (S 11 ), the boosting circuit 11 is activated (S 12 ), and an output voltage Vprg is generated, which is boosted up to the level of a writing voltage Vprg 1 - 1 as a first voltage necessary for writing data into the memory cell MC. Since a switching element SW 3 is in ON state, the output voltage Vprg of the boosting circuit 11 is supplied to the word line WL of the memory cell array 1 by way of a row decoder 2 as output Vout of the internal voltage generating circuit 18 . As a result, the write operation is performed (S 13 ).
  • the output voltage Vprg of the boosting circuit 11 is divided by the resistance dividing circuit 22 d to become a monitor voltage Vmon, and is fed back and supplied to the negative input terminal of the comparative amplifier 12 b .
  • the output voltage Vprg of the boosting circuit 11 is maintained at the level of the first voltage Vprg 1 - 1 .
  • the monitor voltage Vmon is determined by the dividing ratio of the resistance dividing circuit 22 d determined by a dividing ratio setting signal BINVPRG ⁇ 5:0> obtained from the control circuit 4 .
  • the monitor voltage Vmon is expressed as (R 5 //RL)/(R 4 +(R 5 //RL)) ⁇ Vprg.
  • the switching elements SW 11 and SW 15 are turned on, and the other switching elements are turned off, and thus the combined resistance RL of the ladder circuit 22 e is (R 15 //(R 11 +R 22 +R 23 +R 24 +R 25 )).
  • the dividing ratio setting signal BINVPRG ⁇ 5:0> is applied from the control circuit 4 so that the output voltage Vprg of the boosting circuit 11 is maintained at the second voltage Vprg 2 - l .
  • This second voltage Vprg 2 - 1 is a voltage of lower level than the first voltage Vprg 1 - 1 in the previous write operation (S 13 ).
  • the dividing ratio setting signal BINVPRG ⁇ 5:0> is B′000010
  • the combined resistance RL of the ladder circuit 22 e is (R 11 +R 22 +R 23 +R 24 +R 25 ).
  • the monitor voltage Vmon is higher in level, and therefore the output voltage Vprg of the boosting circuit 11 of the second voltage Vprg 2 - 1 of lower level than the first voltage Vprg 1 - 1 is maintained. In this state, it is verified whether or not data is written correctly in the memory cell MC (write verify operation) (S 14 ).
  • the dividing ratio setting signal BINVPRG ⁇ 5:0> is applied from the control circuit 4 so as to maintain the level of the output voltage Vprg of the boosting circuit 11 at the first voltage Vprg 1 - 2 higher than the previous first voltage Vprg 1 - 1 (S 15 ), and the write operation is performed again (S 13 ). Thereafter, the dividing ratio setting signal BINVPRG ⁇ 5:0> is applied from the control circuit 4 so as to maintain the level of the output voltage Vprg of the boosting circuit 11 at the second voltage Vprg 2 - 2 lower than the first voltage Vprg 1 - 2 , and the write verify operation is performed (S 14 ).
  • the write operation (S 13 ) and the write verify operation (S 14 ) are repeated while stepping up the output voltage Vprg of the boosting circuit (S 15 ) until the data is normally written in the memory cell MC.
  • the boosting circuit is inactivated (S 16 ), and the writing sequence is terminated (S 17 ).
  • the output voltage Vprg of the boosting circuit 11 can be adjusted finely without changing the reference voltage Vref.
  • FIGS. 8 , 9 and 10 are graphs showing the relationship between the writing sequence and the dividing ratio setting signal BINVPGM ⁇ 5:0> and the output voltage Vprg of the boosting circuit 11 in third to fifth embodiments, respectively.
  • FIG. 8 shows the writing sequence of a binary NAND type flash memory according to a third embodiment.
  • one step consists of one write operation (S 13 ) and one write verify operation (S 14 ), and this step is repeated while elevating the output voltage Vprg of the boosting circuit 11 gradually at specific levels until the data is written correctly in the memory cell MC.
  • the difference ⁇ Vprg between first and second voltages of the output voltage Vprg of the boosting circuit 11 in the write operation (S 13 ) and write verify operation (S 14 ) at each step is constant
  • the difference between the second voltage in the write verify operation (S 14 ) at the previous step and the first voltage in the write operation at the next step is constant.
  • the rise time is constant in the output voltage Vprg of the boosting circuit 11 when elevating from the second voltage in the write verify operation (S 14 ) at the previous step to the first voltage in the write operation (S 13 ) at the next step.
  • the starting timing of the write operation (S 13 ) and the write verify operation (S 14 ) can be kept constant, and timing adjustment at each step is not needed.
  • FIG. 9 shows the writing sequence of a multilevel NAND type flash memory according to a fourth embodiment.
  • this embodiment is intended to control the output voltage Vprg of the boosting circuit 11 so as to keep constant the difference ⁇ Vprg between first and second voltages of the output voltage Vprg of the boosting circuit 11 in the write verify operation (S 14 ) at the preceding step and the write operation (S 13 ) at next step.
  • the write verify operation (S 14 ) is repeated 16 times at every step. That is, the rate of the write verify operation (S 14 ) period in the entire writing sequence is larger, and as compared with the binary NAND type flash memory, the consumption current saving effect is greater.
  • FIG. 10 shows the writing sequence of a multilevel NAND type flash memory according to a fifth embodiment.
  • the output voltage Vprg of the boosting circuit 11 as the first voltage in the write operation (S 13 ) at each step is increased by a predetermined level gradually, while the output voltage Vprg of the boosting circuit 11 in the write verify operation (S 14 ) remains constant at the level of the second voltage Vprg 2 .
  • the consumption current in the write verify operation (S 14 ) can be suppressed much more.
  • the time required for elevating the output voltage Vpreg of the boosting circuit 11 to the first voltage in the write operation (S 13 ) of the next step from the second voltage at the write verify operation (S 14 ) at the previous step becomes longer as the steps are repeated like ⁇ T 1 , ⁇ T 2 , ⁇ T 3 , ⁇ T 4 .
  • the timing of elevating the supply voltage Vcc to the first voltage level can be adjusted.

Abstract

A semiconductor integrated circuit device includes: a memory cell array composed of electrically rewritable memory cells; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit controls the internal voltage to a first voltage necessary for writing data into the memory cell when writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2007-319707, filed on Dec. 11, 2007, the entire contents of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor integrated circuit device, and more particularly to a semiconductor integrated circuit device such as a nonvolatile semiconductor memory device having a boosting circuit for generating an internal voltage by boosting a supply voltage.
  • 2. Description of the Related Art
  • In a nonvolatile semiconductor memory device such as NAND type flash memory, an internal voltage generating circuit is provided because an internal voltage higher than the supply voltage is needed in data writing and erasing operation. This internal voltage generating circuit includes a boosting circuit for boosting the supply voltage to a required internal voltage, and a voltage detecting circuit. The voltage detecting circuit compares the monitor voltage obtained by dividing the output voltage of the boosting circuit with a specified reference voltage in a comparative amplifier, and feeds back the detection output of the result to the boosting circuit. The detection output of the voltage detecting circuit is a signal for controlling the boosting circuit to start/stop the boosting operation of the supply voltage, and is used for maintaining the output voltage of the boosting circuit at a specified internal voltage level. In a general conventional NAND type flash memory, during writing sequence operation, the output voltage of the boosting circuit is always held higher than the writing voltage level (see, for example, patent document 1: Japanese Patent Application Laid-Open No. 11-353889).
  • However, the writing sequence operation includes a write operation and a write verify operation, and the writing voltage is actually used in the write operation only among the writing sequence operation. Therefore, maintaining such high voltage in the boosting circuit means continuous flowing of current in the voltage detecting circuit, which may lead to increase of current consumption. Especially, when multiple values are stored for setting a plurality of threshold levels in one memory cell, the write verify operation is repeated plural times for one write operation, and thus the write verify time is very long, and the wasteful consumption of power spent during this period cannot be ignored.
  • To solve the problem, a prior art has been disclosed in patent document 2 (Japanese Patent Application Laid-Open No. 2007-80478).
  • This prior art has a plurality of switching elements provided in a current passage in the boosting circuit and voltage detecting circuit for activating or inactivating the boosting circuit and voltage detecting circuit. In the write verify operation, these switching elements are turned off, whereby the boosting circuit and the voltage detecting circuit are inactivated, so that the current consumption is curtailed.
  • SUMMARY OF THE INVENTION
  • A semiconductor integrated circuit device according to one aspect of the present invention includes: a memory cell array composed of electrically rewritable memory cells; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit controls the internal voltage to a first voltage necessary for writing data into the memory cell when writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • A semiconductor integrated circuit device according to another aspect of, the present invention includes: a memory cell array composed of electrically rewritable memory cells; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit activates the internal voltage generating circuit from start till end of data writing into the memory cell, and controls the internal voltage to a first voltage necessary for writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • A semiconductor integrated circuit device according to still another aspect of the present invention includes: a memory cell array composed of a plurality of memory cells electrically rewritable and capable of storing multilevel data according to a difference in a threshold voltage; an internal voltage generating circuit having a boosting circuit for generating a voltage boosted from a supply voltage, and a voltage detecting circuit for detecting an output voltage of the boosting circuit as a monitor voltage and controlling on/off of the boosting circuit for holding the output voltage of the boosting circuit at a specified level, the internal voltage generating circuit outputting the output voltage of the boosting circuit as an internal voltage; a control circuit for controlling the internal voltage generating circuit; and a writing circuit for applying the internal voltage to the memory cell as a writing voltage when writing data into the memory cell, wherein the control circuit controls the internal voltage to a first voltage necessary for writing data into the memory cell when writing data into the memory cell, and to a second voltage lower than the first voltage in a write verify operation following the data write operation.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a functional block diagram of a NAND type flash memory according to a first embodiment;
  • FIG. 2 is a structural diagram of a memory cell array of the NAND type flash memory;
  • FIG. 3 is a structural diagram of an internal voltage generating circuit of the NAND type flash memory;
  • FIG. 4 is a data writing sequence diagram of the NAND type flash memory;
  • FIG. 5 is a graph showing the relationship between the writing sequence and the output voltage of the boosting circuit of the NAND type flash memory;
  • FIG. 6 is a structural diagram of an internal voltage generating circuit of a NAND type flash memory according to a second embodiment;
  • FIG. 7 is a data writing sequence diagram of the NAND type flash memory;
  • FIG. 8 is a graph showing an example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a binary NAND type flash memory according to a third embodiment;
  • FIG. 9 is a graph showing an example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a multilevel NAND type flash memory according to a fourth embodiment; and
  • FIG. 10 is a graph showing another example of relationship between a writing sequence and a divided voltage ratio setting signal and an output voltage of a boosting circuit of a binary NAND type flash memory according to a fifth embodiment.
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • Referring now to the drawings, embodiments of a semiconductor integrated circuit device according to the invention will be specifically described below.
  • First Embodiment
  • FIG. 1 shows a functional block structure of a NAND type flash memory according to a first embodiment of the invention, and FIG. 2 shows a structure of a memory cell array 1 shown in FIG. 1. As shown in FIG. 2, the memory cell array 1 is composed by arraying NAND cell units NU. Each NAND cell unit NU has a plurality of (32 in the example in FIG. 2) nonvolatile memory cells MC0 to MC31 rewritable electrically and connected serially, a first selection gate transistor SG1 for connecting bit line BL to one end of the serial connection of the memory cells MC0 to MC31, and a second selection gate transistor SG2 for connecting source line CELSRC to the other end of the serial connection of the memory cells MC0 to MC31.
  • Control gates of the memory cells MC in the NAND cell unit NU are connected to different word lines WL0 to WL31. The gates of the first and second selection gate transistors SG1 and SG2 are respectively connected to first and second selection gate lines SGD and SGS parallel to the word lines.
  • A set of memory cells MC sharing one word line WL composes one page as the unit for reading and writing data. A set of NAND cell units NU sharing the word lines WL1 to WL31 composes one block BLK as the unit for erasing the data.
  • As shown in FIG. 1, a row decoder 2 is disposed for selectively driving the word lines WL of the memory cell array 1, a sense amplifier/data latch 3 is connected to the bit line BL for reading and writing the data, and a column decoder 7 for selecting the bit line BL are disposed.
  • The sense amplifier/data latch 3 has sense units SAU for the portion of one page. Each sense unit SAU is shared by, for example, adjacent even-number bit line BLe and odd-number bit line BLo of the memory cell array 1. In this case, either one of the even-number bit line BLe and odd-number bit line BLo is selected by either one of bit line selection transistors Qe and Qo and is connected to the sense unit SU, and the other bit line is used as a shielding line.
  • A control circuit 4 decodes, operates and controls the command sent from outside through an I/O buffer 5. An address register 6 transfers the address sent from outside through the I/O buffer 5 to the row decoder 2 and the column decoder 7.
  • The page data read out by the sense amplifier/data latch 3 is controlled by the column decoder 7, and is output to outside through the I/O buffer 5.
  • The write data supplied from outside is transferred to the sense amplifier/data latch 3 by way of the I/O buffer 5 and the control circuit 4, and is written into the cell array 1 in the page unit.
  • An internal voltage generating circuit 8 is controlled by the control circuit 4, and boosts the supply voltage Vcc, according to the operation, and generates an internal voltage Vout.
  • FIG. 3 shows a structure of the internal voltage generating circuit 8 of the NAND type flash memory according to the first embodiment. The internal voltage generating circuit 8 includes a boosting circuit 11 and a voltage detecting circuit (voltage limiter) 12.
  • The boosting circuit 11 is composed of a known charge pump circuit having a plurality of transfer stages.
  • The voltage detecting circuit 12 includes a series circuit of first, second and third resistances R1, R2 and R3 for dividing the output voltage Vprg of the boosting circuit 11, a resistance dividing circuit 12 a composed of switching elements SW1 and SW2 for selecting the voltage dividing point of the series circuit, and a comparative amplifier 12 b for comparing either one of divided first and second monitor voltages Vmon1 and Vmon2 with reference voltage Vref. The first monitor voltage Vmon1 appearing at the connection point of the second resistance R2 and the third resistance R3 is input into a negative input terminal of the comparative amplifier 12 b by way of the switching element SW1. The second monitor voltage Vmon2 appearing at the connection point of the first resistance R1 and the second resistance R2 is input into the comparative amplifier 12 b by way of the switching element SW2. The switching element SW1 is controlled to be turned on and off by switching element control signal SWprg activated in write operation mode. The switching element SW2 is controlled to be turned on and off by a switching element control signal SWprgn activated in write verify operation mode.
  • The comparative amplifier 12 b makes an AND gate 12 c active when the input monitor voltage Vmon1 or Vmon2 is lower than the reference voltage Vref. The AND gate 12 c outputs a clock signal CLK to the boosting circuit 11 during the active period.
  • The boosting circuit 11 performs boosting operation by the input clock signal CLK, and outputs a boosted output voltage Vpreg. The boosting operation in the boosting circuit 11 continues until the monitor voltage Vmon1 or Vmon2 exceeds the reference voltage Vref.
  • The output voltage Vprg is output to the row decoder 2 by way of a switching element SW3 which is turned on by a switching element control signal SWprg in write operation mode.
  • FIG. 4 shows the data writing sequence into the memory cell array 1 according to the embodiment.
  • The data is written into the memory cell MC by the write operation and the write verify operation for confirming the data write operation.
  • When the writing sequence is started (S1), first the boosting circuit 11 is activated, and the switching element control signal SWprg is turned to “H” (S2), and the boosting circuit 11 generates an output voltage Vprg boosted up to the level of writing voltage Vprg1, which is a first voltage necessary for writing data into the memory cell MC. The switching element SW3 remains in ON state, and thus the output voltage Vprg of the boosting circuit 11 is supplied to the word line WL of the memory cell array 1 through the row decoder 2 as output Vout of the internal voltage generating circuit 8. As a result, the write operation is performed (S3). The output voltage Vprg of the boosting circuit 11 is boosted by the resistance dividing circuit 12 a to become the first monitor voltage Vmon1, and is fed back and supplied to the negative input terminal of the comparative amplifier 12 b by way of the switching element SW1 in ON state. This monitor voltage Vmon1 is expressed as (R3)/(R1+R2+R3)×Vpreg. In the comparative amplifier 12 b, the specified reference voltage Vref and the monitor voltage Vmon1 are compared with each other, and when the monitor voltage Vmon1 is lower than the reference voltage Vref, the boosting circuit 11 is activated. As a result, the output voltage Vprg of the boosting circuit 11 maintains the level of the first voltage, that is, writing voltage Vprg1 (=(R1+R2+R3)/R3×Vref).
  • In the next write verify operation (S4), since the switching element control signals SWprg and SWprgn are respectively “L” and “H”, the switching element SW3 is in OFF state, and the output voltage Vprg of the boosting circuit 11 is not supplied to the row decoder 2. On the other hand, the output voltage Vprg of the boosting circuit supplied to the resistance dividing circuit 12 a is divided by the resistance dividing circuit 12 a to become a second monitor voltage Vmon2, and is supplied to the negative input terminal of the comparative amplifier 12 b by way of the switching element SW2 in ON state. At this time, the monitor voltage Vmon2 is higher than the monitor voltage Vmon1 in the write operation mode, and expressed as (R2+R3)/(R1+R2+R3)×Vprg. In the comparative amplifier 12 b, the specified reference voltage Vref and the monitor voltage Vmon2 are compared with each other, and when the monitor voltage Vmon2 is lower than the reference voltage Vref, the boosting circuit 11 is activated. As a result, the output voltage Vprg of the boosting circuit 11 outputs a second voltage Vprg2 (=(R1+R2+R3)/(R2+R3)×Vref), which is lower than the writing voltage Vprg1 as the first voltage. When all the memory cells MC have passed in the write verify operation, the boosting circuit is inactivated (S5), and the writing sequence is terminated (S6).
  • FIG. 5 is a graph showing the relationship between the writing sequence and the output voltage Vprg of the boosting circuit 11 of the NAND type flash memory according to the embodiment. According to the embodiment, as is clear from FIG. 5, since the voltage to be applied to the resistance dividing circuit 12 a is decreased in the write verify operation, the value of the current flowing in the resistance dividing circuit 12 a can be suppressed, and the current consumption is saved. Furthermore, since both the boosting circuit 11 and the voltage detecting circuit 12 are in active state in the writing sequence, the voltage returns to the writing voltage Vprg quickly.
  • Second Embodiment
  • FIG. 6 is a structural diagram of an internal voltage generating circuit 18 of a NAND type flash memory according to a second embodiment. The entire configuration is the same as in the first embodiment.
  • This embodiment differs from the first embodiment in the configuration of the internal voltage generating circuit 18 and the writing sequence.
  • In this embodiment, a resistance dividing circuit 22 d for composing a voltage detecting circuit 22 of the internal voltage generating circuit 18 is composed as follows. A resistance R4 is connected between an output end of a boosting circuit 11 and a negative input terminal of a comparative amplifier 12 b. Between the comparative amplifier 12 b and the grounding end, a parallel circuit of a resistance R5 and a ladder circuit 22 e is connected. The ladder circuit 22 e includes a series circuit of resistances R21 to R25, and series circuits of resistance Ri and switching element SWi (i=10 to 15) connected between the both ends and connection points of the series resistances R21 to R25 and the negative input terminal of the comparative amplifier 12 b respectively. Depending on the combination of on/off state of these switching elements SW10 to SW15, the combined resistance of the ladder circuit 22 e is adjusted, and the monitor voltage Vmon can be changed in a stepwise manner. Herein, a dividing ratio setting signal BINVPGM for on/off control of the switching elements SW10 to SW15 is a parameter given from a control circuit 4. This parameter is composed of a plurality of bits (six bits in the example in FIG. 6) assigned bit by bit each in the switching elements SW10 to SW15.
  • FIG. 7 shows a data writing sequence into the memory cell array 1 according to the embodiment.
  • When the writing sequence is started (S11), the boosting circuit 11 is activated (S12), and an output voltage Vprg is generated, which is boosted up to the level of a writing voltage Vprg1-1 as a first voltage necessary for writing data into the memory cell MC. Since a switching element SW3 is in ON state, the output voltage Vprg of the boosting circuit 11 is supplied to the word line WL of the memory cell array 1 by way of a row decoder 2 as output Vout of the internal voltage generating circuit 18. As a result, the write operation is performed (S13). The output voltage Vprg of the boosting circuit 11 is divided by the resistance dividing circuit 22 d to become a monitor voltage Vmon, and is fed back and supplied to the negative input terminal of the comparative amplifier 12 b. Thus, the output voltage Vprg of the boosting circuit 11 is maintained at the level of the first voltage Vprg1-1. Herein, the monitor voltage Vmon is determined by the dividing ratio of the resistance dividing circuit 22 d determined by a dividing ratio setting signal BINVPRG <5:0> obtained from the control circuit 4. Assuming that the combined resistance of the ladder circuit 22 e is RL, the monitor voltage Vmon is expressed as (R5//RL)/(R4+(R5//RL))×Vprg. For example, when the dividing ratio setting signal BINVPRG <5:0> is B′100010, the switching elements SW11 and SW15 are turned on, and the other switching elements are turned off, and thus the combined resistance RL of the ladder circuit 22 e is (R15//(R11+R22+R23+R24+R25)).
  • In the next write verify operation (S14), the dividing ratio setting signal BINVPRG <5:0> is applied from the control circuit 4 so that the output voltage Vprg of the boosting circuit 11 is maintained at the second voltage Vprg2-l. This second voltage Vprg2-1 is a voltage of lower level than the first voltage Vprg1-1 in the previous write operation (S13). For example, when the dividing ratio setting signal BINVPRG <5:0> is B′000010, the combined resistance RL of the ladder circuit 22 e is (R11+R22+R23+R24+R25). In this case, as compared with the previous write operation (S13) in which the dividing ratio setting signal BINVPRG <5:0> is B′100010, the monitor voltage Vmon is higher in level, and therefore the output voltage Vprg of the boosting circuit 11 of the second voltage Vprg2-1 of lower level than the first voltage Vprg1-1 is maintained. In this state, it is verified whether or not data is written correctly in the memory cell MC (write verify operation) (S14).
  • As a result of verification, if data is not written in the memory cell MC normally, the dividing ratio setting signal BINVPRG <5:0> is applied from the control circuit 4 so as to maintain the level of the output voltage Vprg of the boosting circuit 11 at the first voltage Vprg1-2 higher than the previous first voltage Vprg1-1 (S15), and the write operation is performed again (S13). Thereafter, the dividing ratio setting signal BINVPRG <5:0> is applied from the control circuit 4 so as to maintain the level of the output voltage Vprg of the boosting circuit 11 at the second voltage Vprg2-2 lower than the first voltage Vprg1-2, and the write verify operation is performed (S14).
  • Thus, in the embodiment, the write operation (S13) and the write verify operation (S14) are repeated while stepping up the output voltage Vprg of the boosting circuit (S15) until the data is normally written in the memory cell MC.
  • Finally, when it is verified that the data is normally written into the memory cell MC, the boosting circuit is inactivated (S16), and the writing sequence is terminated (S17).
  • According to the embodiment, the output voltage Vprg of the boosting circuit 11 can be adjusted finely without changing the reference voltage Vref.
  • By using the internal voltage generating circuit 8 of the embodiment, various writing sequences can be realized as follows.
  • FIGS. 8, 9 and 10 are graphs showing the relationship between the writing sequence and the dividing ratio setting signal BINVPGM <5:0> and the output voltage Vprg of the boosting circuit 11 in third to fifth embodiments, respectively.
  • Third Embodiment
  • FIG. 8 shows the writing sequence of a binary NAND type flash memory according to a third embodiment.
  • In this embodiment, one step consists of one write operation (S13) and one write verify operation (S14), and this step is repeated while elevating the output voltage Vprg of the boosting circuit 11 gradually at specific levels until the data is written correctly in the memory cell MC. Herein, when the difference ΔVprg between first and second voltages of the output voltage Vprg of the boosting circuit 11 in the write operation (S13) and write verify operation (S14) at each step is constant, the difference between the second voltage in the write verify operation (S14) at the previous step and the first voltage in the write operation at the next step is constant. By thus controlling the output voltage Vprg of the boosting circuit 11, the rise time is constant in the output voltage Vprg of the boosting circuit 11 when elevating from the second voltage in the write verify operation (S14) at the previous step to the first voltage in the write operation (S13) at the next step. Hence, the starting timing of the write operation (S13) and the write verify operation (S14) can be kept constant, and timing adjustment at each step is not needed.
  • Fourth Embodiment
  • FIG. 9 shows the writing sequence of a multilevel NAND type flash memory according to a fourth embodiment.
  • As in the third embodiment shown in FIG. 8, this embodiment is intended to control the output voltage Vprg of the boosting circuit 11 so as to keep constant the difference ΔVprg between first and second voltages of the output voltage Vprg of the boosting circuit 11 in the write verify operation (S14) at the preceding step and the write operation (S13) at next step. In the multilevel NAND type flash memory, for example, in the case of a hexadecimal NAND type flash memory, data writing at a threshold level of 16 values is needed. Hence, the write verify operation (S14) is repeated 16 times at every step. That is, the rate of the write verify operation (S14) period in the entire writing sequence is larger, and as compared with the binary NAND type flash memory, the consumption current saving effect is greater.
  • Fifth Embodiment
  • FIG. 10 shows the writing sequence of a multilevel NAND type flash memory according to a fifth embodiment.
  • In this embodiment, the output voltage Vprg of the boosting circuit 11 as the first voltage in the write operation (S13) at each step is increased by a predetermined level gradually, while the output voltage Vprg of the boosting circuit 11 in the write verify operation (S14) remains constant at the level of the second voltage Vprg2. In the embodiment, as compared with the fourth embodiment shown in FIG. 9, the consumption current in the write verify operation (S14) can be suppressed much more. In this case, the time required for elevating the output voltage Vpreg of the boosting circuit 11 to the first voltage in the write operation (S13) of the next step from the second voltage at the write verify operation (S14) at the previous step becomes longer as the steps are repeated like ΔT1, ΔT2, ΔT3, ΔT4. However, by accelerating the rise timing of the first voltage Vprg1, that is, the transfer timing of the dividing ratio setting signal BINVPGM <5:0> by the control signal 4, at each step, the timing of elevating the supply voltage Vcc to the first voltage level can be adjusted.

Claims (8)

1. (canceled)
2. A semiconductor integrated circuit device comprising:
a memory cell array having memory cells provided therein;
an internal voltage generating circuit including a boosting circuit and a voltage detecting circuit, and outputting an internal voltage; and
a control circuit executing a write sequence to the memory cell multiple times consecutively, the write sequence including a write operation and a subsequent write verify operation,
the control circuit controlling the internal voltage to a first voltage during the write operation, and controlling the internal voltage to a second voltage during the write verify operation, the second voltage being lower than the first voltage, and
a difference between the first and second voltages being constant for each write sequence.
3. The semiconductor integrated circuit device according to claim 2, wherein
the voltage detecting circuit detects an output voltage of the boosting circuit to hold the output voltage of the boosting circuit at a certain level, and
the internal voltage generating circuit outputs the output voltage of the boosting circuit as the internal voltage.
4. The semiconductor integrated circuit device according to claim 2, wherein the voltage detecting circuit includes a dividing circuit of variable voltage dividing ratio having resistances connected in series between an output terminal for outputting the output voltage of the boosting circuit and the ground, and the output of the dividing circuit is a monitor voltage.
5. The semiconductor integrated circuit device according to claim 2, wherein the control circuit increases the first voltage more in a subsequent write sequence than in the previous write sequence.
6. The semiconductor integrated circuit device according to claim 5, wherein a certain write sequence includes two or more of the write verify operations.
7. The semiconductor integrated circuit device according to claim 2, wherein the internal voltage generating circuit is activated from start to finish of the writing sequence.
8. The semiconductor integrated circuit device according to claim 4, wherein
the control circuit outputs a parameter to the dividing circuit for determining the dividing ratio, and
the dividing circuit includes a plurality of switching elements for determining the dividing ratio, and the plurality of switching elements are turned on or off by the parameter given from the control circuit to vary the dividing ratio, thereby controlling the first and second voltages variably.
US13/078,343 2007-12-11 2011-04-01 Semiconductor integrated circuit device Abandoned US20110176373A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/078,343 US20110176373A1 (en) 2007-12-11 2011-04-01 Semiconductor integrated circuit device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2007319707A JP2009146467A (en) 2007-12-11 2007-12-11 Semiconductor integrated circuit device
JP2007-319707 2007-12-11
US12/332,688 US7940579B2 (en) 2007-12-11 2008-12-11 Semiconductor integrated circuit device
US13/078,343 US20110176373A1 (en) 2007-12-11 2011-04-01 Semiconductor integrated circuit device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/332,688 Continuation US7940579B2 (en) 2007-12-11 2008-12-11 Semiconductor integrated circuit device

Publications (1)

Publication Number Publication Date
US20110176373A1 true US20110176373A1 (en) 2011-07-21

Family

ID=40721522

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/332,688 Expired - Fee Related US7940579B2 (en) 2007-12-11 2008-12-11 Semiconductor integrated circuit device
US13/078,343 Abandoned US20110176373A1 (en) 2007-12-11 2011-04-01 Semiconductor integrated circuit device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/332,688 Expired - Fee Related US7940579B2 (en) 2007-12-11 2008-12-11 Semiconductor integrated circuit device

Country Status (2)

Country Link
US (2) US7940579B2 (en)
JP (1) JP2009146467A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100133902A1 (en) * 2008-02-27 2010-06-03 Tetsuji Gotou Semiconductor integrated circuit and various devices comprising the semiconductor integrated circuit
US20110138364A1 (en) * 2008-08-05 2011-06-09 Nec Corporation Semiconductor verification apparatus, method, and program

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4829029B2 (en) 2006-08-02 2011-11-30 株式会社東芝 Memory system and memory chip
JP2011008857A (en) * 2009-06-25 2011-01-13 Toshiba Corp Nonvolatile semiconductor memory device and writing method thereof
JP2011258260A (en) * 2010-06-07 2011-12-22 Toshiba Corp Nonvolatile semiconductor memory device
US9478297B2 (en) * 2014-01-31 2016-10-25 Taiwan Semiconductor Manufacturing Company Limited Multiple-time programmable memory
JP2014211941A (en) * 2014-07-03 2014-11-13 スパンションエルエルシー Semiconductor integrated circuit device
US10163503B2 (en) * 2015-11-16 2018-12-25 Taiwan Semiconductor Manufacturing Co., Ltd. RRAM array with current limiting element to enable efficient forming operation

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5333122A (en) * 1991-11-29 1994-07-26 Nec Corporation Electrically erasable and programmable non-volatile semiconductor memory device having word line voltage control circuit using internal voltage booster circuit
US5487036A (en) * 1991-12-27 1996-01-23 Fujitsu Limited Nonvolatile semiconductor memory
US5515324A (en) * 1993-09-17 1996-05-07 Kabushiki Kaisha Toshiba EEPROM having NAND type memory cell array
US5828604A (en) * 1996-05-10 1998-10-27 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device having large margin of readout operation for variation in external power supply voltage
US5844842A (en) * 1989-02-06 1998-12-01 Hitachi, Ltd. Nonvolatile semiconductor memory device
US5991221A (en) * 1998-01-30 1999-11-23 Hitachi, Ltd. Microcomputer and microprocessor having flash memory operable from single external power supply
US6125052A (en) * 1997-09-18 2000-09-26 Kabushiki Kaisha Toshiba Semiconductor memory device
US6222779B1 (en) * 1998-04-24 2001-04-24 Kabushiki Kaisha Toshiba Semiconductor storage device with automatic write/erase function
US6278639B1 (en) * 1998-09-08 2001-08-21 Kabushiki Kaisha Toshiba Booster circuit having booster cell sections connected in parallel, voltage generating circuit and semiconductor memory which use such booster circuit
US6356499B1 (en) * 1997-02-27 2002-03-12 Kabushiki Kaisha Toshiba Power supply circuit and semiconductor memory device having the same
US6404274B1 (en) * 1998-04-09 2002-06-11 Kabushiki Kaisha Toshiba Internal voltage generating circuit capable of generating variable multi-level voltages
US6418065B2 (en) * 2000-07-12 2002-07-09 Hitachi, Ltd. Nonvolatile semiconductor memory
US6434080B1 (en) * 1999-11-08 2002-08-13 Kabushiki Kaisha Toshiba Semiconductor memory and method of controlling the same
US6542411B2 (en) * 2000-10-23 2003-04-01 Hitachi, Ltd. Nonvolatile memory and semiconductor device with controlled voltage booster circuit
US6600692B2 (en) * 2001-02-27 2003-07-29 Kabushiki Kaisha Toshiba Semiconductor device with a voltage regulator
US7542361B2 (en) * 2005-08-19 2009-06-02 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6423499A (en) * 1987-07-20 1989-01-26 Seiko Instr & Electronics Semiconductor integrated circuit device
JP2925138B2 (en) * 1987-09-29 1999-07-28 株式会社東芝 Non-volatile semiconductor memory
JPH06124597A (en) * 1992-10-09 1994-05-06 Fujitsu Ltd Non-volatile semiconductor memory
KR0142368B1 (en) * 1994-09-09 1998-07-15 김광호 Automatic programming dircuit for nonvolatile semiconductor memory
JPH1011984A (en) * 1996-06-28 1998-01-16 Sony Corp Semiconductor non-volatile memory device
JPH1083687A (en) * 1996-09-09 1998-03-31 Sony Corp Semiconductor non-volatile memory
KR100204803B1 (en) * 1996-10-04 1999-06-15 윤종용 Nonvolatile semiconductor device capable of single bit cell and multi bit cell
JPH10241388A (en) * 1996-12-29 1998-09-11 Sony Corp Voltage supply circuit and semiconductor nonvolatile storage device
JP3884810B2 (en) * 1997-01-21 2007-02-21 株式会社ルネサステクノロジ High voltage generator
JP2954079B2 (en) * 1997-04-18 1999-09-27 株式会社東芝 Non-volatile semiconductor memory
JPH1166872A (en) * 1997-08-22 1999-03-09 Nec Corp Data writing method
JP3378478B2 (en) * 1997-09-11 2003-02-17 株式会社東芝 Nonvolatile semiconductor memory device and method of operating the same
JP3609268B2 (en) * 1998-09-18 2005-01-12 株式会社東芝 Boost voltage generation circuit and nonvolatile semiconductor memory device using the same
JP3145981B2 (en) * 1998-09-30 2001-03-12 日本電気アイシーマイコンシステム株式会社 Semiconductor nonvolatile storage device
JP2002319286A (en) * 2001-04-19 2002-10-31 Hitachi Ltd Nonvolatile storage device and storage system
JP3979268B2 (en) * 2002-11-13 2007-09-19 株式会社デンソー Internal power supply circuit of nonvolatile semiconductor memory and nonvolatile semiconductor memory device
JP2004220711A (en) * 2003-01-16 2004-08-05 Nec Micro Systems Ltd Semiconductor integrated circuit device
JP2004259405A (en) * 2003-02-27 2004-09-16 Toshiba Corp High-voltage generating circuit
JP4257196B2 (en) * 2003-12-25 2009-04-22 株式会社東芝 Semiconductor device and driving method of semiconductor device
KR100748553B1 (en) * 2004-12-20 2007-08-10 삼성전자주식회사 Apparatus and method for generating ripple-free high voltage and semiconductor memory device having the same
JP4988264B2 (en) * 2005-07-26 2012-08-01 三星電子株式会社 Nonvolatile memory device for controlling gradient of word line voltage and program method thereof

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5844842A (en) * 1989-02-06 1998-12-01 Hitachi, Ltd. Nonvolatile semiconductor memory device
US5333122A (en) * 1991-11-29 1994-07-26 Nec Corporation Electrically erasable and programmable non-volatile semiconductor memory device having word line voltage control circuit using internal voltage booster circuit
US5487036A (en) * 1991-12-27 1996-01-23 Fujitsu Limited Nonvolatile semiconductor memory
US5515324A (en) * 1993-09-17 1996-05-07 Kabushiki Kaisha Toshiba EEPROM having NAND type memory cell array
US5828604A (en) * 1996-05-10 1998-10-27 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device having large margin of readout operation for variation in external power supply voltage
US6356499B1 (en) * 1997-02-27 2002-03-12 Kabushiki Kaisha Toshiba Power supply circuit and semiconductor memory device having the same
US6125052A (en) * 1997-09-18 2000-09-26 Kabushiki Kaisha Toshiba Semiconductor memory device
US5991221A (en) * 1998-01-30 1999-11-23 Hitachi, Ltd. Microcomputer and microprocessor having flash memory operable from single external power supply
US6404274B1 (en) * 1998-04-09 2002-06-11 Kabushiki Kaisha Toshiba Internal voltage generating circuit capable of generating variable multi-level voltages
US6222779B1 (en) * 1998-04-24 2001-04-24 Kabushiki Kaisha Toshiba Semiconductor storage device with automatic write/erase function
US6278639B1 (en) * 1998-09-08 2001-08-21 Kabushiki Kaisha Toshiba Booster circuit having booster cell sections connected in parallel, voltage generating circuit and semiconductor memory which use such booster circuit
US6434080B1 (en) * 1999-11-08 2002-08-13 Kabushiki Kaisha Toshiba Semiconductor memory and method of controlling the same
US20030058692A1 (en) * 1999-11-08 2003-03-27 Kabushiki Kaisha Toshiba Semiconductor memory and method of controlling the same
US6418065B2 (en) * 2000-07-12 2002-07-09 Hitachi, Ltd. Nonvolatile semiconductor memory
US6542411B2 (en) * 2000-10-23 2003-04-01 Hitachi, Ltd. Nonvolatile memory and semiconductor device with controlled voltage booster circuit
US6600692B2 (en) * 2001-02-27 2003-07-29 Kabushiki Kaisha Toshiba Semiconductor device with a voltage regulator
US7542361B2 (en) * 2005-08-19 2009-06-02 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100133902A1 (en) * 2008-02-27 2010-06-03 Tetsuji Gotou Semiconductor integrated circuit and various devices comprising the semiconductor integrated circuit
US8390146B2 (en) * 2008-02-27 2013-03-05 Panasonic Corporation Semiconductor integrated circuit and various devices provided with the same
US20110138364A1 (en) * 2008-08-05 2011-06-09 Nec Corporation Semiconductor verification apparatus, method, and program
US8683404B2 (en) * 2008-08-05 2014-03-25 Nec Corporation Semiconductor verification apparatus, method, and program

Also Published As

Publication number Publication date
US20090147595A1 (en) 2009-06-11
US7940579B2 (en) 2011-05-10
JP2009146467A (en) 2009-07-02

Similar Documents

Publication Publication Date Title
US7940579B2 (en) Semiconductor integrated circuit device
US8130026B2 (en) Booster circuit and voltage supply circuit
US7551507B2 (en) Power supply circuit and semiconductor memory
US7663929B2 (en) Semiconductor memory device
US7439797B2 (en) Semiconductor device including a high voltage generation circuit and method of generating a high voltage
US20050201148A1 (en) Flash memory device and architecture with multi level cells
US20080304349A1 (en) Voltage supply circuit and semiconductor memory
US10930321B2 (en) Apparatuses and methods for mixed charge pumps with voltage regulator circuits
US7439794B2 (en) Power source circuit
US7372747B2 (en) Flash memory device and voltage generating circuit for the same
US8422332B2 (en) Apparatus for generating a voltage and non-volatile memory device having the same
US6278639B1 (en) Booster circuit having booster cell sections connected in parallel, voltage generating circuit and semiconductor memory which use such booster circuit
US7697342B2 (en) Flash memory device and related high voltage generating circuit
US7382661B1 (en) Semiconductor memory device having improved programming circuit and method of programming same
US11502680B2 (en) Power down detection circuit and semiconductor storage apparatus
US10083755B2 (en) Discharge circuit and semiconductor memory device
US8824206B2 (en) Non-volatile semiconductor memory device and readout method thereof
US10726927B2 (en) Semiconductor memory device
KR100572302B1 (en) A flash memory device and method for programming the same
US9330774B2 (en) Semiconductor memory device
JP2009230771A (en) Semiconductor integrated circuit device
CN117275535A (en) Sense amplifier circuit
JP2004247042A (en) Semiconductor integrated circuit device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE