US20110189819A1 - Resistive Memory Structure with Buffer Layer - Google Patents

Resistive Memory Structure with Buffer Layer Download PDF

Info

Publication number
US20110189819A1
US20110189819A1 US13/083,450 US201113083450A US2011189819A1 US 20110189819 A1 US20110189819 A1 US 20110189819A1 US 201113083450 A US201113083450 A US 201113083450A US 2011189819 A1 US2011189819 A1 US 2011189819A1
Authority
US
United States
Prior art keywords
buffer layer
memory element
electrode
oxide
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/083,450
Inventor
Wei-Chih Chien
Kuo-Pin Chang
Erh-Kun Lai
Kuang Yeu Hsieh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Macronix International Co Ltd
Original Assignee
Macronix International Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Macronix International Co Ltd filed Critical Macronix International Co Ltd
Priority to US13/083,450 priority Critical patent/US20110189819A1/en
Publication of US20110189819A1 publication Critical patent/US20110189819A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/026Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/028Formation of the switching material, e.g. layer deposition by conversion of electrode material, e.g. oxidation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • H10N70/245Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8828Tellurides, e.g. GeSbTe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8836Complex metal oxides, e.g. perovskites, spinels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/884Other compounds of groups 13-15, e.g. elemental or compound semiconductors
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/90Bulk effect device making

Definitions

  • the present invention relates to memory devices and methods for manufacturing high density memory devices, and more particularly to memory devices having a data storage material based on tungsten-oxygen compounds.
  • Nonvolatile memory devices include magnetic random access memory MRAM, ferroelectric random access memory FRAM and phase-change random access memory PCRAM and other resistive random access memory RRAM.
  • RRAM has attracted much attention because of its simple structure and small cell size.
  • Metal-oxide based RRAM can be caused to change resistance between two or more stable ranges by application of electrical pulses at levels suitable for implementation in integrated circuits, and the resistance can be read and written with random access to indicate stored data.
  • NiO, TiO 2 , HfO 2 , and ZrO 2 based RRAM have been investigated for use as a memory material in memory cells. See, Baek, et al., “Highly Scalable Non-Volatile Resistive Memory using Simple Binary Oxide Driven by Asymmetric Unipolar Voltage Pulses”, IEDM Technical Digest pp. 23.6.1-23.6.4, IEEE International Electron Devices Meeting 2004.
  • These memory cells are formed by a non-self-aligned process in a M-I-M structure, where M is a noble metal acting as an electrode and I is one of NiO, TiO 2 , HfO 2 , and ZrO 2 .
  • This MIM structure requires several additional masks and patterning to form the noble metal electrodes and the memory material, and results in a relatively large memory cell size.
  • Cu x O based RRAM has also been investigated for use as a memory material in memory cells. See, Chen et al., “Non-Volatile Resistive Switching for Advanced Memory Applications”, IEDM Technical Digest pp. 746-749, IEEE International Electron Devices Meeting 2005.
  • the Cu x O material is formed by thermal oxidation of a copper via which acts as the bottom electrode for the memory cell, while the top electrode consists of a bi-layer Ti/TiN film that is deposited and etched. This structure requires several additional masks to form the top and bottom electrodes, and results in a relatively large memory cell size. Chen et al. disclose that having a copper bottom electrode complicates erasing of the memory cell since the applied field during erasing may push copper ions into the Cu x O. Additionally, Cu x O has a relatively small resistance window of 10 ⁇ .
  • Cu—WO 3 based RRAM has also been investigated for use as a memory material in memory cells. See, Kozicki et al., “A Low-Power Nonvolatile Switching Element Based on Copper-Tungsten Oxide Solid Electrolyte”, IEEE Transactions on Nanotechnology pp. 535-544, Vol. 5, No. 5, September 2006. Switching elements fabricated using tungsten metal, a solid electrolyte based on tungsten-oxide and photodiffused copper, and a copper top electrode are disclosed.
  • the switching element is formed by tungsten-oxide grown or deposited on tungsten material, a layer of Cu formed on the tungsten-oxide and the Cu photodiffused into the tungsten-oxide to form the solid electrolyte, and a Cu layer is formed and patterned over the solid electrolyte to act as a top electrode.
  • the switching element changes resistance by applying a bias voltage to cause electrodeposition of Cu ions from the top electrode into the solid electrolyte, and states that “a lack of Cu in the top electrode results in no measurable switching activity” (see page 539, column 1).
  • This structure thus needs a Cu top electrode, involves several process steps to form the solid electrolyte, and necessitates bias voltages of opposite polarities to cause the injection of Cu ions to program and erase the solid electrolyte.
  • An example of a memory device comprises first and second electrodes with a memory element and a buffer layer located between and electrically coupled to the first and second electrodes.
  • the memory element comprises one or more metal oxygen compounds.
  • the buffer layer comprises at least one of an oxide and a nitride. In some example is the buffer layer has a thickness of less than 50 ⁇ . In some example is the memory element comprises one or more tungsten oxygen compounds. In some examples the buffer layer comprises at least one of the following: SiO 2 , WO, TiO, NiO, AlO, CuO, ZrO, Si 3 N 4 , and TiN.
  • memory element comprises one or more of the following: WOx, NiO, Nb 2 O 5 , CuO 2 , Ta 2 O 5 , Al 2 O 3 , CoO, Fe 2 O 3 , HfO 2 , TiO 2 , SrTiO 3 , SrZrO 3 , (BaSr)TiO 3 , GeTi, SnMnTe, SbTe, Pr1-xCaxMnO 3 , (Te—Cu/GdOX, GeSb with Ag + or Cu + ).
  • a second example of a memory device comprises a first electrode and a second electrode with a memory element and a buffer layer located between and electrically coupled to the first and the second electrodes.
  • the memory comprises one or more metal oxygen compounds.
  • the buffer layer has a thickness of less than 50 ⁇ .
  • An example of a method of fabricating a memory device is carried out as follows.
  • a first electrode and a second electrode are formed.
  • a memory located between and electrically coupled to the first and the second electrodes, is formed; the memory comprises one or more metal oxygen compounds and the buffer layer comprises at least one of an oxide and a nitride.
  • the buffer layer is located between and electrically coupled to the memory element and the first electrode.
  • the buffer layer has a thickness of less than 50 ⁇ .
  • the buffer layer has a resistivity of about 10 13 ⁇ 10 16 ohm-cm.
  • a second buffer layer is formed between and electrically coupled to the memory element and the second electrode, the second buffer layer comprising at least one of an oxide and a nitride.
  • the present invention improves the performance, including data retention and cycle endurance, of a resistive memory structure.
  • FIG. 1 is a simplified cross-sectional view of an example of a resistive memory structure in accordance with the present invention with a barrier layer between the bottom electrode and the memory cell.
  • FIG. 2 is a simplified cross-sectional view of another example of a resistive memory structure similar to that of FIG. 1 but where the buffer layer is between the memory cell and the top electrode.
  • FIG. 3 is a simplified cross-sectional view of a further example of a resistive memory structure similar to that of FIG. 1 including a buffer layer between the bottom electrode and the memory cell as in FIG. 1 and a buffer layer between the top electrode and the memory cell as in FIG. 2 .
  • FIG. 4 is a graph of resistivity versus retention time for a resistive memory structure of the type not including a buffer layer.
  • FIG. 5 is a graph of resistivity versus retention time for a resistive memory structure made according to the invention showing the improved data retention over the data retention illustrated in FIG. 4 .
  • FIG. 6 is a graph of resistivity versus cycle time for a memory structure of the type not including a buffer layer.
  • FIG. 7 is a graph of resistivity versus cycle time for a resistive memory structure made according to the invention showing the improved cycle endurance over the cycle endurance illustrated in FIG. 6 .
  • FIG. 8 is a graph of resistivity versus read disturb for a resistive memory structure made according to the invention showing that it exhibits very good read disturb characteristics in both the on state and the off state.
  • FIG. 9 is a simplified block diagram of an integrated circuit including resistive memory structures.
  • FIGS. 1-9 A description of structural embodiments and methods of the present invention is provided with reference to FIGS. 1-9 . It is to be understood that there is no intention to limit the invention to the specifically disclosed embodiments but that the invention may be practiced using other features, elements, methods and embodiments. Like elements in various embodiments are commonly referred to with like reference numerals.
  • FIG. 1 is a simplified cross-sectional view of a first example of a resistive memory structure 10 .
  • Structure 10 includes a substrate 11 upon which an AlCu stack 12 is formed.
  • a dielectric layer 14 typically silicon dioxide, is formed over stack 12 .
  • a bottom electrode 16 extends from stack 12 completely through dielectric layer 14 .
  • Bottom electrode 16 is an electrically conductive element.
  • bottom electrode 16 may be a drain terminal of an access transistor or a terminal of a diode.
  • a buffer layer 18 is formed by, for example, down-stream plasma, plasma sputtering or reactive sputtering onto dielectric layer 14 and bottom electrode 16 .
  • Buffer layer 18 has a thickness of less than 50 ⁇ ; the advantages accruing from the use of buffer layer 18 will be discussed below.
  • Buffer layer 18 comprises at least one of an oxide and a nitride.
  • buffer layer 18 may comprise at least one of the following: SiO 2 , WO, TiO, NiO, AlO, CuO, ZrO, Si 3 N 4 , and TiN.
  • Buffer layer 18 preferably exhibits a resistivity of about 10 13 ⁇ 10 16 ohm-cm and preferably has a thickness of less than 5 nm (50 ⁇ ).
  • Buffer layer 18 may be formed by, for example, physical vapor deposition or chemical vapor deposition methods.
  • a memory element layer 20 having a thickness of 50-1000 ⁇ , is deposited on buffer layer 18 .
  • Memory element layer 20 comprises one or more metal-oxygen compounds, especially tungsten-oxygen compounds W x O y , for example one or more of WO 3 , W 2 O 5 , WO 2 .
  • the result can be a number of different tungsten-oxygen compounds.
  • memory element layer 20 comprises WO 3 /W 2 O 5 /WO 2 and has a thickness of about 140 ⁇ .
  • a top electrode 22 is formed on memory element layer 20 . Electrodes 16 , 22 are typically a metal such as tungsten or AlCu.
  • Memory element 26 may comprise one or more of the following: WO x , NiO, Nb 2 O 5 , CuO 2 , Ta 2 O 5 , Al 2 O 3 , CoO, Fe 2 O 3 , HfO 2 , TiO 2 , SrTiO 3 , SrZrO 3 , (BaSr)TiO 3 , GeTi, SnMnTe, SbTe, Pr 1-x Ca x MnO 3 , (Te—Cu/GdOX, GeSb with Ag + or Cu + ).
  • memory element 26 can store two or more bits of data.
  • FIG. 2 is a simplified cross-sectional view of another example of a resistive memory structure 10 similar to that of FIG. 1 but without buffer layer 18 but including a buffer layer 19 between memory element 26 and at top electrode 22 .
  • FIG. 3 is a simplified cross-sectional view of a further example of a resistive memory structure 10 including a buffer layer 18 between bottom electrode 16 and memory element 26 as in FIG. 1 and a buffer layer 19 between top electrode 22 and the memory element 26 as in FIG. 2 .
  • Resistive memory structure 10 can be manufactured using conventional back-end-of-line W-plug processing techniques. A single mask can be used to form both buffer layer 19 and top electrode 22 .
  • buffer layers 18 , 19 helps to improve the performance of resistive memory structure 10 . This improvement in performance will be demonstrated with reference to FIGS. 4-8 .
  • the structure of FIG. 1 was used to develop the results seen at FIGS. 5 , 7 and 8 .
  • the test structure had the following characteristics: bottom electrode 16 was made of W and had an average diameter of about 200 nm; top electrode 22 was made of Al and had an average width of about 500 nm; memory element layer 20 was made of WO x and a thickness of about 140 ⁇ ; buffer layer 18 was made of SiO 2 and had a thickness of about 2 nm.
  • the results shown at FIGS. 4 and 6 are for a resistive memory structure substantially identical to the test structure but without any buffer layers, referred to below as the conventional resistive memory structure.
  • FIG. 4 is a graph of resistivity versus retention time for the conventional resistive memory structure in both the on state and the off state. It can be seen that the resistivity, especially in the on state, increases relatively quickly over time, time being plotted on a logarithmic scale. In contrast, the plot of resistivity versus retention time for resistive memory structure 10 is seen in FIG. 5 to be essentially flat, a substantial improvement over the conventional resistive memory structure used to create the graph of FIG. 4 .
  • FIG. 6 is a graph of resistivity versus cycle time for the conventional resistive memory structure. Graphs for both the on state and the off state show significant increases in the resistivity over cycle time. In contrast, the graph of FIG. 7 of resistivity versus cycle time for resistive memory structure 10 shows a relatively flat resistivity versus cycle time plots for both the on state and the off state. This indicates substantially improved cycle endurance for resistive memory structure 10 over the cycle endurance of the conventional resistive memory structure used to create the graph in FIG. 6 .
  • FIG. 8 is a graph of resistivity versus read disturb for resistive memory structure 10 showing that the resistivity of structure 10 exhibits very good read disturb characteristics in both the on state and the off state.
  • Read disturb refers to the gain or loss of resistance of memory element 26 resulting from reading the state of the memory element 26 .
  • FIG. 9 is a simplified block diagram of an integrated circuit 110 including a memory array 112 implemented using resistive memory structures 10 .
  • a word line decoder 114 having read, set and reset modes is coupled to and in electrical communication with a plurality of word lines 116 arranged along rows in the memory array 112 .
  • a bit line (column) decoder 118 is in electrical communication with a plurality of bit lines 120 arranged along columns in the array 112 for reading, setting, and resetting memory element 26 in array 112 . Addresses are supplied on bus 122 to word line decoder and drivers 114 and bit line decoder 118 .
  • Sense amplifiers and data-in structures in block 124 are coupled to bit line decoder 118 via data bus 126 .
  • Data is supplied via a data-in line 128 from input/output ports on integrated circuit 110 , or from other data sources internal or external to integrated circuit 110 , to data-in structures in block 124 .
  • Other circuitry 130 may be included on integrated circuit 110 , such as a general purpose processor or special purpose application circuitry, or a combination of modules providing system-on-a-chip functionality supported by array 112 .
  • Data is supplied via a data-out line 132 from the sense amplifiers in block 124 to input/output ports on integrated circuit 110 , or to other data destinations internal or external to integrated circuit 110 .
  • Controller 134 may be implemented using special-purpose logic circuitry as known in the art.
  • controller 134 comprises a general-purpose processor, which may be implemented on the same integrated circuit to execute a computer program to control the operations of the device.
  • a combination of special-purpose logic circuitry and a general-purpose processor may be utilized for implementation of controller 134 .
  • An exemplary formation method for W x O y uses a PVD sputtering or magnetron-sputtering method with reactive gases of Ar, N 2 , O 2 , and/or He, etc. at a pressure of 1 mTorr ⁇ 100 mTorr, using a target of W x O y .
  • the deposition is usually performed at room temperature.
  • a collimater with an aspect ratio of 1 ⁇ 5 can be used to improve the fill-in performance.
  • the DC bias of several tens of volts to several hundreds of volts is also used. If desired, DC bias and the collimater can be used simultaneously.
  • a post-deposition annealing treatment in vacuum or in an N 2 ambient or O 2 /N 2 mixed ambient is optionally performed to improve the oxygen distribution of metal oxide.
  • the annealing temperature ranges from 400° C. to 600° C. with an annealing time of less than 2 hours.
  • Yet another formation method uses oxidation by a high temperature oxidation system, such as a furnace or a rapid thermal pulse (“RTP”) system.
  • the temperature ranges from 200° C. to 700° C. with pure O 2 or N 2 /O 2 mixed gas at a pressure of several mTorr to 1 atm. The time can range several minutes to hours.
  • Another oxidation method is plasma oxidation.
  • An RF or a DC source plasma with pure O 2 or Ar/O 2 mixed gas or Ar/N 2 /O 2 mixed gas at a pressure of 1 mTorr to 100 mTorr is used to oxidize the surface of W.
  • the oxidation time ranges several seconds to several minutes.
  • the oxidation temperature ranges from room temperature to 300° C., depending on the degree of plasma oxidation.

Abstract

A memory device comprises first and second electrodes with a memory element and a buffer layer located between and electrically coupled to them. The memory element comprises one or more metal oxygen compounds. The buffer layer comprises at least one of an oxide and a nitride. Another memory device comprises first and second electrodes with a memory element and a buffer layer, having a thickness of less than 50 Å, located between and electrically coupled to them. The memory comprises one or more metal oxygen compounds. An example of a method of fabricating a memory device includes forming first and second electrodes. A memory, located between and electrically coupled to the first and the second electrodes, is formed; the memory comprises one or more metal oxygen compounds and the buffer layer comprises at least one of an oxide and a nitride.

Description

    CROSS-REFERENCE TO OTHER APPLICATIONS
  • The present application is a continuation of U.S. patent application Ser. No. 12/836,304, filed on 14 Jul. 2010, Attorney Docket MXIC 1845-2; which application is a continuation of U.S. patent application Ser. No. 12/176,183, filed on 18 Jul. 2008, now U.S. Pat. No. 7,777,215, Attorney Docket MXIC 1845-1; which application claims the benefit of U.S. Provisional Patent Application No. 60/950,874, filed on 20 Jul. 2007, Attorney Docket MXIC 1845-0.
  • The present application is related to the following U.S. patent applications: Resistance Random Access Memory Structure for Enhanced Retention, U.S. patent application Ser. No. 11/560,723, filed on 16 Nov. 2006, published on 22 May 2008 as publication number US-2008-0116440-A1, Attorney Docket MXIC 1741-1; and Resistance Memory with Tungsten Compound and Manufacturing, U.S. patent application Ser. No. 11/955,137, filed on 12 Dec. 2007, published on 11 Dec. 2008 as publication number US-2008-0304312-A1, Attorney Docket MXIC 1742-2.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to memory devices and methods for manufacturing high density memory devices, and more particularly to memory devices having a data storage material based on tungsten-oxygen compounds.
  • 2. Description of Related Art
  • Nonvolatile memory devices include magnetic random access memory MRAM, ferroelectric random access memory FRAM and phase-change random access memory PCRAM and other resistive random access memory RRAM. RRAM has attracted much attention because of its simple structure and small cell size.
  • Metal-oxide based RRAM can be caused to change resistance between two or more stable ranges by application of electrical pulses at levels suitable for implementation in integrated circuits, and the resistance can be read and written with random access to indicate stored data.
  • NiO, TiO2, HfO2, and ZrO2 based RRAM have been investigated for use as a memory material in memory cells. See, Baek, et al., “Highly Scalable Non-Volatile Resistive Memory using Simple Binary Oxide Driven by Asymmetric Unipolar Voltage Pulses”, IEDM Technical Digest pp. 23.6.1-23.6.4, IEEE International Electron Devices Meeting 2004. These memory cells are formed by a non-self-aligned process in a M-I-M structure, where M is a noble metal acting as an electrode and I is one of NiO, TiO2, HfO2, and ZrO2. This MIM structure requires several additional masks and patterning to form the noble metal electrodes and the memory material, and results in a relatively large memory cell size.
  • CuxO based RRAM has also been investigated for use as a memory material in memory cells. See, Chen et al., “Non-Volatile Resistive Switching for Advanced Memory Applications”, IEDM Technical Digest pp. 746-749, IEEE International Electron Devices Meeting 2005. The CuxO material is formed by thermal oxidation of a copper via which acts as the bottom electrode for the memory cell, while the top electrode consists of a bi-layer Ti/TiN film that is deposited and etched. This structure requires several additional masks to form the top and bottom electrodes, and results in a relatively large memory cell size. Chen et al. disclose that having a copper bottom electrode complicates erasing of the memory cell since the applied field during erasing may push copper ions into the CuxO. Additionally, CuxO has a relatively small resistance window of 10×.
  • Cu—WO3 based RRAM has also been investigated for use as a memory material in memory cells. See, Kozicki et al., “A Low-Power Nonvolatile Switching Element Based on Copper-Tungsten Oxide Solid Electrolyte”, IEEE Transactions on Nanotechnology pp. 535-544, Vol. 5, No. 5, September 2006. Switching elements fabricated using tungsten metal, a solid electrolyte based on tungsten-oxide and photodiffused copper, and a copper top electrode are disclosed. The switching element is formed by tungsten-oxide grown or deposited on tungsten material, a layer of Cu formed on the tungsten-oxide and the Cu photodiffused into the tungsten-oxide to form the solid electrolyte, and a Cu layer is formed and patterned over the solid electrolyte to act as a top electrode. The switching element changes resistance by applying a bias voltage to cause electrodeposition of Cu ions from the top electrode into the solid electrolyte, and states that “a lack of Cu in the top electrode results in no measurable switching activity” (see page 539, column 1). This structure thus needs a Cu top electrode, involves several process steps to form the solid electrolyte, and necessitates bias voltages of opposite polarities to cause the injection of Cu ions to program and erase the solid electrolyte.
  • SUMMARY OF THE INVENTION
  • An example of a memory device comprises first and second electrodes with a memory element and a buffer layer located between and electrically coupled to the first and second electrodes. The memory element comprises one or more metal oxygen compounds. The buffer layer comprises at least one of an oxide and a nitride. In some example is the buffer layer has a thickness of less than 50 Å. In some example is the memory element comprises one or more tungsten oxygen compounds. In some examples the buffer layer comprises at least one of the following: SiO2, WO, TiO, NiO, AlO, CuO, ZrO, Si3N4, and TiN. In some examples memory element comprises one or more of the following: WOx, NiO, Nb2O5, CuO2, Ta2O5, Al2O3, CoO, Fe2O3, HfO2, TiO2, SrTiO3, SrZrO3, (BaSr)TiO3, GeTi, SnMnTe, SbTe, Pr1-xCaxMnO3, (Te—Cu/GdOX, GeSb with Ag+ or Cu+).
  • A second example of a memory device comprises a first electrode and a second electrode with a memory element and a buffer layer located between and electrically coupled to the first and the second electrodes. The memory comprises one or more metal oxygen compounds. The buffer layer has a thickness of less than 50 Å.
  • An example of a method of fabricating a memory device is carried out as follows. A first electrode and a second electrode are formed. A memory, located between and electrically coupled to the first and the second electrodes, is formed; the memory comprises one or more metal oxygen compounds and the buffer layer comprises at least one of an oxide and a nitride. In some examples the buffer layer is located between and electrically coupled to the memory element and the first electrode. In some examples the buffer layer has a thickness of less than 50 Å. In some examples the buffer layer has a resistivity of about 1013˜1016 ohm-cm. In some examples a second buffer layer is formed between and electrically coupled to the memory element and the second electrode, the second buffer layer comprising at least one of an oxide and a nitride.
  • Advantageously, the present invention improves the performance, including data retention and cycle endurance, of a resistive memory structure.
  • The structures and methods of the present invention are disclosed in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims. These and other embodiments, features, aspects, and advantages of the technology can be understood with regard to the following description, appended claims and accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention will be described with respect to specific embodiments thereof, and reference will be made to the drawings, in which:
  • FIG. 1 is a simplified cross-sectional view of an example of a resistive memory structure in accordance with the present invention with a barrier layer between the bottom electrode and the memory cell.
  • FIG. 2 is a simplified cross-sectional view of another example of a resistive memory structure similar to that of FIG. 1 but where the buffer layer is between the memory cell and the top electrode.
  • FIG. 3 is a simplified cross-sectional view of a further example of a resistive memory structure similar to that of FIG. 1 including a buffer layer between the bottom electrode and the memory cell as in FIG. 1 and a buffer layer between the top electrode and the memory cell as in FIG. 2.
  • FIG. 4 is a graph of resistivity versus retention time for a resistive memory structure of the type not including a buffer layer.
  • FIG. 5 is a graph of resistivity versus retention time for a resistive memory structure made according to the invention showing the improved data retention over the data retention illustrated in FIG. 4.
  • FIG. 6 is a graph of resistivity versus cycle time for a memory structure of the type not including a buffer layer.
  • FIG. 7 is a graph of resistivity versus cycle time for a resistive memory structure made according to the invention showing the improved cycle endurance over the cycle endurance illustrated in FIG. 6.
  • FIG. 8 is a graph of resistivity versus read disturb for a resistive memory structure made according to the invention showing that it exhibits very good read disturb characteristics in both the on state and the off state.
  • FIG. 9 is a simplified block diagram of an integrated circuit including resistive memory structures.
  • DETAILED DESCRIPTION
  • A description of structural embodiments and methods of the present invention is provided with reference to FIGS. 1-9. It is to be understood that there is no intention to limit the invention to the specifically disclosed embodiments but that the invention may be practiced using other features, elements, methods and embodiments. Like elements in various embodiments are commonly referred to with like reference numerals.
  • FIG. 1 is a simplified cross-sectional view of a first example of a resistive memory structure 10. Structure 10 includes a substrate 11 upon which an AlCu stack 12 is formed. A dielectric layer 14, typically silicon dioxide, is formed over stack 12. A bottom electrode 16 extends from stack 12 completely through dielectric layer 14. Bottom electrode 16 is an electrically conductive element. For example, bottom electrode 16 may be a drain terminal of an access transistor or a terminal of a diode. A buffer layer 18 is formed by, for example, down-stream plasma, plasma sputtering or reactive sputtering onto dielectric layer 14 and bottom electrode 16. Buffer layer 18 has a thickness of less than 50 Å; the advantages accruing from the use of buffer layer 18 will be discussed below. Buffer layer 18 comprises at least one of an oxide and a nitride. For example, buffer layer 18 may comprise at least one of the following: SiO2, WO, TiO, NiO, AlO, CuO, ZrO, Si3N4, and TiN. Buffer layer 18 preferably exhibits a resistivity of about 1013˜1016 ohm-cm and preferably has a thickness of less than 5 nm (50 Å). Buffer layer 18 may be formed by, for example, physical vapor deposition or chemical vapor deposition methods.
  • A memory element layer 20, having a thickness of 50-1000 Å, is deposited on buffer layer 18. Memory element layer 20 comprises one or more metal-oxygen compounds, especially tungsten-oxygen compounds WxOy, for example one or more of WO3, W2O5, WO2. In some cases, such as when plasma oxidation or thermal oxidation is used to form memory element layer 20, the result can be a number of different tungsten-oxygen compounds. In one example memory element layer 20 comprises WO3/W2O5/WO2 and has a thickness of about 140 Å. A top electrode 22 is formed on memory element layer 20. Electrodes 16, 22 are typically a metal such as tungsten or AlCu. The portions of the bottom and top electrodes 16, 22 that are aligned define a memory cell region 24 therebetween. The portion of memory element layer 20 situated within memory cell region 24 constitutes a memory element 26 electrically coupled to bottom and top electrodes 16, 22. Memory element 26 may comprise one or more of the following: WOx, NiO, Nb2O5, CuO2, Ta2O5, Al2O3, CoO, Fe2O3, HfO2, TiO2, SrTiO3, SrZrO3, (BaSr)TiO3, GeTi, SnMnTe, SbTe, Pr1-xCaxMnO3, (Te—Cu/GdOX, GeSb with Ag+ or Cu+).
  • In operation, voltages applied to the top and bottom electrodes 22, 16 will cause current to flow between the top and bottom electrodes via memory element 26 and can induce a programmable change in electrical resistance of the memory element 26, the electrical resistance indicating a data value stored in the memory element 26. In some embodiments memory element 26 can store two or more bits of data.
  • FIG. 2 is a simplified cross-sectional view of another example of a resistive memory structure 10 similar to that of FIG. 1 but without buffer layer 18 but including a buffer layer 19 between memory element 26 and at top electrode 22. FIG. 3 is a simplified cross-sectional view of a further example of a resistive memory structure 10 including a buffer layer 18 between bottom electrode 16 and memory element 26 as in FIG. 1 and a buffer layer 19 between top electrode 22 and the memory element 26 as in FIG. 2.
  • Resistive memory structure 10 can be manufactured using conventional back-end-of-line W-plug processing techniques. A single mask can be used to form both buffer layer 19 and top electrode 22.
  • The use of one or both of buffer layers 18, 19 helps to improve the performance of resistive memory structure 10. This improvement in performance will be demonstrated with reference to FIGS. 4-8. The structure of FIG. 1 was used to develop the results seen at FIGS. 5, 7 and 8. The test structure had the following characteristics: bottom electrode 16 was made of W and had an average diameter of about 200 nm; top electrode 22 was made of Al and had an average width of about 500 nm; memory element layer 20 was made of WOx and a thickness of about 140 Å; buffer layer 18 was made of SiO2 and had a thickness of about 2 nm. The results shown at FIGS. 4 and 6 are for a resistive memory structure substantially identical to the test structure but without any buffer layers, referred to below as the conventional resistive memory structure.
  • FIG. 4 is a graph of resistivity versus retention time for the conventional resistive memory structure in both the on state and the off state. It can be seen that the resistivity, especially in the on state, increases relatively quickly over time, time being plotted on a logarithmic scale. In contrast, the plot of resistivity versus retention time for resistive memory structure 10 is seen in FIG. 5 to be essentially flat, a substantial improvement over the conventional resistive memory structure used to create the graph of FIG. 4.
  • FIG. 6 is a graph of resistivity versus cycle time for the conventional resistive memory structure. Graphs for both the on state and the off state show significant increases in the resistivity over cycle time. In contrast, the graph of FIG. 7 of resistivity versus cycle time for resistive memory structure 10 shows a relatively flat resistivity versus cycle time plots for both the on state and the off state. This indicates substantially improved cycle endurance for resistive memory structure 10 over the cycle endurance of the conventional resistive memory structure used to create the graph in FIG. 6.
  • FIG. 8 is a graph of resistivity versus read disturb for resistive memory structure 10 showing that the resistivity of structure 10 exhibits very good read disturb characteristics in both the on state and the off state. Read disturb refers to the gain or loss of resistance of memory element 26 resulting from reading the state of the memory element 26.
  • FIG. 9 is a simplified block diagram of an integrated circuit 110 including a memory array 112 implemented using resistive memory structures 10. A word line decoder 114 having read, set and reset modes is coupled to and in electrical communication with a plurality of word lines 116 arranged along rows in the memory array 112. A bit line (column) decoder 118 is in electrical communication with a plurality of bit lines 120 arranged along columns in the array 112 for reading, setting, and resetting memory element 26 in array 112. Addresses are supplied on bus 122 to word line decoder and drivers 114 and bit line decoder 118. Sense amplifiers and data-in structures in block 124, including voltage and/or current sources for the read, set, and reset modes are coupled to bit line decoder 118 via data bus 126. Data is supplied via a data-in line 128 from input/output ports on integrated circuit 110, or from other data sources internal or external to integrated circuit 110, to data-in structures in block 124. Other circuitry 130 may be included on integrated circuit 110, such as a general purpose processor or special purpose application circuitry, or a combination of modules providing system-on-a-chip functionality supported by array 112. Data is supplied via a data-out line 132 from the sense amplifiers in block 124 to input/output ports on integrated circuit 110, or to other data destinations internal or external to integrated circuit 110.
  • A controller 134 implemented in this example, using a bias arrangement state machine, controls the application of bias arrangement supply voltages and current sources 136, such as read, program, erase, erase verify and program verify voltages and/or currents. Controller 134 may be implemented using special-purpose logic circuitry as known in the art. In alternative embodiments, controller 134 comprises a general-purpose processor, which may be implemented on the same integrated circuit to execute a computer program to control the operations of the device. In yet other embodiments, a combination of special-purpose logic circuitry and a general-purpose processor may be utilized for implementation of controller 134.
  • An exemplary formation method for WxOy uses a PVD sputtering or magnetron-sputtering method with reactive gases of Ar, N2, O2, and/or He, etc. at a pressure of 1 mTorr˜100 mTorr, using a target of WxOy. The deposition is usually performed at room temperature. A collimater with an aspect ratio of 1˜5 can be used to improve the fill-in performance. To improve the fill-in performance, the DC bias of several tens of volts to several hundreds of volts is also used. If desired, DC bias and the collimater can be used simultaneously.
  • A post-deposition annealing treatment in vacuum or in an N2 ambient or O2/N2 mixed ambient is optionally performed to improve the oxygen distribution of metal oxide. The annealing temperature ranges from 400° C. to 600° C. with an annealing time of less than 2 hours.
  • Yet another formation method uses oxidation by a high temperature oxidation system, such as a furnace or a rapid thermal pulse (“RTP”) system. The temperature ranges from 200° C. to 700° C. with pure O2 or N2/O2 mixed gas at a pressure of several mTorr to 1 atm. The time can range several minutes to hours. Another oxidation method is plasma oxidation. An RF or a DC source plasma with pure O2 or Ar/O2 mixed gas or Ar/N2/O2 mixed gas at a pressure of 1 mTorr to 100 mTorr is used to oxidize the surface of W. The oxidation time ranges several seconds to several minutes. The oxidation temperature ranges from room temperature to 300° C., depending on the degree of plasma oxidation.
  • The invention has been described with reference to specific exemplary embodiments. Various modifications, adaptations, and changes may be made without departing from the spirit and scope of the invention. Accordingly, the specification and drawings are to be regarded as illustrative of the principles of this invention rather than restrictive, the invention is defined by the following appended claims. For example, a transition or protective layer of material could be used between the buffer layer and one or both of the memory element and an electrode.
  • Any and all patents, patent applications and printed publications referred to above are incorporated by reference.

Claims (24)

1. A method of fabricating a memory device, comprising:
forming a first electrode and a second electrode; and
forming a memory element and a buffer layer located between and electrically coupled to the first and the second electrodes, the memory element comprising one or more metal oxygen compounds, the buffer layer comprising at least one of an oxide and a nitride.
2. The method according to claim 1, wherein the buffer layer is formed by down-stream plasma, plasma sputtering or reactive sputtering.
3. The method according to claim 1, wherein the memory element is formed by plasma oxidation or thermal oxidation.
4. The method according to claim 1, wherein the buffer layer is located between and electrically coupled to the memory element and the first electrode.
5. The method according to claim 1, wherein the buffer layer has a thickness of less than 50 Å.
6. The method according to claim 1, wherein the buffer layer has a resistivity of about 1013˜1016 ohm-cm.
7. The method according to claim 4, further comprising forming a second buffer layer located between and electrically coupled to the memory element and the second electrode, the second buffer layer comprising at least one of an oxide and a nitride.
8. The method according to claim 7, wherein the second buffer layer has a thickness of less than 50 Å
9. The method according to claim 1, wherein the memory element has a thickness, measured between the first and second electrodes, of 50-1000 Å.
10. The method according to claim 1, wherein the memory element comprises at least one of the following: WOx, NiO, Nb2O5, CuO2, Ta2O5, Al2O3, CoO, Fe2O3, HfO2, TiO2, SrTiO3, SrZrO3, (BaSr)TiO3, GeTi, SnMnTe, SbTe, Pr1-xCaxMnO3, (Te—Cu/GdOX, GeSb with Ag+ or Cu+).
11. The method according to claim 1, wherein the buffer layer comprises at least one of the following: a tungsten oxide, a titanium oxide, an aluminum oxide, a zirconium oxide and a silicon nitride.
12. The method according to claim 1, wherein the buffer layer comprises SiO2.
13. A method for fabricating a memory device comprising:
forming a first electrode and a second electrode;
forming a memory element and a buffer layer located between and electrically coupled to the first and the second electrodes;
selecting the memory element to comprise at least one of the following: WOx, NiO, Nb2O5, CuO2, Ta2O5, Al2O3, CoO, Fe2O3, HfO2, TiO2, GeTi, SnMnTe, SbTe, Pr1-xCaxMnO3, (Te—Cu/GdOX, GeSb with Ag+ or Cu)+; and
selecting the buffer layer to comprise at least one of the following: a tungsten oxide, a titanium oxide, an aluminum oxide, a zirconium oxide and a silicon nitride.
14. The method according to claim 13, wherein the buffer layer is located between and electrically coupled to the memory element and the first electrode.
15. The method according to claim 14, further comprising a second buffer layer located between and electrically coupled to the memory element and the second electrode, the second buffer layer comprising at least one of an oxide and a nitride.
16. The memory device according to claim 13, wherein the memory element is a programmable resistance memory element.
17. A method of fabricating a memory device comprising:
forming a first electrode;
forming a metal oxide resistive random access memory element located over and electrically coupled to the first electrode;
the memory element comprising at least one of the following: WOx, NiO, Nb2O5, CuO2, Ta2O5, Al2O3, CoO, Fe2O3, HfO2, TiO2, Pr1-xCaxMnO3, (Te—Cu/GdOX, GeSb with Ag+ or Cu+);
forming a buffer layer located over and electrically coupled to the memory element; and
forming a second electrode located over and contacting the buffer layer.
18. The method according to claim 17, wherein the buffer layer has a resistivity of about 1013˜1016 ohm-cm.
19. The method according to claim 17, further comprising forming a second buffer layer located between and electrically coupled to the memory element and the first electrode, the second buffer layer comprising at least one of an oxide and a nitride.
20. The method according to claim 19, wherein the second buffer layer has a thickness of less than 50 Å.
21. The method according to claim 17, wherein the memory element has a thickness, measured between the first and second electrodes, of 50-1000 Å.
22. The method according to claim 17, further comprising selecting the buffer layer to comprise at least one of the following: a tungsten oxide, a titanium oxide, an aluminum oxide, a zirconium oxide, a silicon nitride and a titanium nitride.
23. The method according to claim 17, further comprising selecting the buffer layer to comprise SiO2.
24. The method according to claim 17, wherein the memory element is a programmable resistance random access memory element.
US13/083,450 2007-07-20 2011-04-08 Resistive Memory Structure with Buffer Layer Abandoned US20110189819A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/083,450 US20110189819A1 (en) 2007-07-20 2011-04-08 Resistive Memory Structure with Buffer Layer

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US95087407P 2007-07-20 2007-07-20
US12/176,183 US7777215B2 (en) 2007-07-20 2008-07-18 Resistive memory structure with buffer layer
US12/836,304 US7943920B2 (en) 2007-07-20 2010-07-14 Resistive memory structure with buffer layer
US13/083,450 US20110189819A1 (en) 2007-07-20 2011-04-08 Resistive Memory Structure with Buffer Layer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/836,304 Continuation US7943920B2 (en) 2007-07-20 2010-07-14 Resistive memory structure with buffer layer

Publications (1)

Publication Number Publication Date
US20110189819A1 true US20110189819A1 (en) 2011-08-04

Family

ID=40264091

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/176,183 Active 2028-08-04 US7777215B2 (en) 2007-07-20 2008-07-18 Resistive memory structure with buffer layer
US12/836,304 Active US7943920B2 (en) 2007-07-20 2010-07-14 Resistive memory structure with buffer layer
US13/083,450 Abandoned US20110189819A1 (en) 2007-07-20 2011-04-08 Resistive Memory Structure with Buffer Layer

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/176,183 Active 2028-08-04 US7777215B2 (en) 2007-07-20 2008-07-18 Resistive memory structure with buffer layer
US12/836,304 Active US7943920B2 (en) 2007-07-20 2010-07-14 Resistive memory structure with buffer layer

Country Status (3)

Country Link
US (3) US7777215B2 (en)
CN (1) CN101409327B (en)
TW (1) TWI402980B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100188884A1 (en) * 2008-05-08 2010-07-29 Satoru Mitani Nonvolatile memory element, nonvolatile memory apparatus, and method of writing data to nonvolatile memory element
CN103794718A (en) * 2012-10-31 2014-05-14 上海华虹宏力半导体制造有限公司 Preparation method of tungsten oxide variable-resistance material in resistive random access memory
US20140332748A1 (en) * 2013-05-13 2014-11-13 Seagate Technology Llc Three dimensional resistive memory
US20170040532A1 (en) * 2015-08-03 2017-02-09 Winbond Electronics Corp. Resistive random access memory

Families Citing this family (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7768812B2 (en) 2008-01-15 2010-08-03 Micron Technology, Inc. Memory cells, memory cell programming methods, memory cell reading methods, memory cell operating methods, and memory devices
JP2009246085A (en) * 2008-03-31 2009-10-22 Hitachi Ltd Semiconductor device, and method of manufacturing the same
KR20090106887A (en) * 2008-04-07 2009-10-12 삼성전자주식회사 Semiconductor device and method of manufacturing the same
US8034655B2 (en) 2008-04-08 2011-10-11 Micron Technology, Inc. Non-volatile resistive oxide memory cells, non-volatile resistive oxide memory arrays, and methods of forming non-volatile resistive oxide memory cells and memory arrays
US8551809B2 (en) * 2008-05-01 2013-10-08 Intermolecular, Inc. Reduction of forming voltage in semiconductor devices
US8211743B2 (en) * 2008-05-02 2012-07-03 Micron Technology, Inc. Methods of forming non-volatile memory cells having multi-resistive state material between conductive electrodes
US8134137B2 (en) 2008-06-18 2012-03-13 Micron Technology, Inc. Memory device constructions, memory cell forming methods, and semiconductor construction forming methods
US9343665B2 (en) * 2008-07-02 2016-05-17 Micron Technology, Inc. Methods of forming a non-volatile resistive oxide memory cell and methods of forming a non-volatile resistive oxide memory array
KR100983175B1 (en) * 2008-07-03 2010-09-20 광주과학기술원 Resistance RAM having oxide layer and solid electrolyte layer, and method for operating the same
KR20120016044A (en) * 2009-03-27 2012-02-22 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. Switchable junction with intrinsic diode
CN101615622B (en) * 2009-07-24 2011-06-22 中山大学 Storage structure of stacked crossed array and method for preparing same
US20110193043A1 (en) * 2010-02-05 2011-08-11 Albert Chin Ultra-Low Energy RRAM with Good Endurance and Retention
US8437174B2 (en) * 2010-02-15 2013-05-07 Micron Technology, Inc. Memcapacitor devices, field effect transistor devices, non-volatile memory arrays, and methods of programming
US8416609B2 (en) 2010-02-15 2013-04-09 Micron Technology, Inc. Cross-point memory cells, non-volatile memory arrays, methods of reading a memory cell, methods of programming a memory cell, methods of writing to and reading from a memory cell, and computer systems
US8427859B2 (en) 2010-04-22 2013-04-23 Micron Technology, Inc. Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells
US8411477B2 (en) 2010-04-22 2013-04-02 Micron Technology, Inc. Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells
US8149610B2 (en) 2010-05-12 2012-04-03 Macronix International Co., Ltd. Nonvolatile memory device
KR20110132125A (en) 2010-06-01 2011-12-07 삼성전자주식회사 Nonvolatile memory device and the method of fabricating the same
US8289763B2 (en) 2010-06-07 2012-10-16 Micron Technology, Inc. Memory arrays
US8737111B2 (en) 2010-06-18 2014-05-27 Sandisk 3D Llc Memory cell with resistance-switching layers
US8724369B2 (en) 2010-06-18 2014-05-13 Sandisk 3D Llc Composition of memory cell with resistance-switching layers
US8520425B2 (en) 2010-06-18 2013-08-27 Sandisk 3D Llc Resistive random access memory with low current operation
JP5457961B2 (en) * 2010-07-16 2014-04-02 株式会社東芝 Semiconductor memory device
KR20120021539A (en) * 2010-08-06 2012-03-09 삼성전자주식회사 Nonvolatile memory element and memory device including the same
US8634224B2 (en) 2010-08-12 2014-01-21 Micron Technology, Inc. Memory cells, non-volatile memory arrays, methods of operating memory cells, methods of writing to and reading from a memory cell, and methods of programming a memory cell
KR101744758B1 (en) * 2010-08-31 2017-06-09 삼성전자 주식회사 Nonvolatile memory element and memory device including the same
US8351242B2 (en) 2010-09-29 2013-01-08 Micron Technology, Inc. Electronic devices, memory devices and memory arrays
US8759809B2 (en) 2010-10-21 2014-06-24 Micron Technology, Inc. Integrated circuitry comprising nonvolatile memory cells having platelike electrode and ion conductive material layer
US8796661B2 (en) 2010-11-01 2014-08-05 Micron Technology, Inc. Nonvolatile memory cells and methods of forming nonvolatile memory cell
US8526213B2 (en) 2010-11-01 2013-09-03 Micron Technology, Inc. Memory cells, methods of programming memory cells, and methods of forming memory cells
US9454997B2 (en) 2010-12-02 2016-09-27 Micron Technology, Inc. Array of nonvolatile memory cells having at least five memory cells per unit cell, having a plurality of the unit cells which individually comprise three elevational regions of programmable material, and/or having a continuous volume having a combination of a plurality of vertically oriented memory cells and a plurality of horizontally oriented memory cells; array of vertically stacked tiers of nonvolatile memory cells
US8431458B2 (en) 2010-12-27 2013-04-30 Micron Technology, Inc. Methods of forming a nonvolatile memory cell and methods of forming an array of nonvolatile memory cells
US8791447B2 (en) 2011-01-20 2014-07-29 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
US8488365B2 (en) 2011-02-24 2013-07-16 Micron Technology, Inc. Memory cells
US8537592B2 (en) 2011-04-15 2013-09-17 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
TWI451608B (en) * 2011-05-17 2014-09-01 Ind Tech Res Inst Resistive random-access memory cell and the fabricating method thereof
KR20130052371A (en) * 2011-11-11 2013-05-22 삼성전자주식회사 Nonvolatile memory element and memory device including the same
US9053781B2 (en) * 2012-06-15 2015-06-09 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for a forming free resistive random access memory with multi-level cell
US9680091B2 (en) 2012-06-15 2017-06-13 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for a complimentary resistive switching random access memory for high density application
US8598560B1 (en) * 2012-07-12 2013-12-03 Micron Technology, Inc. Resistive memory elements exhibiting increased interfacial adhesion strength, methods of forming the same, and related resistive memory cells and memory devices
US9047940B2 (en) 2013-01-10 2015-06-02 Intermolecular, Inc. Resistive random access memory cells having variable switching characteristics
CN105378959A (en) * 2013-03-03 2016-03-02 Adesto技术公司 Programmable impedance memory elements and corresponding methods
US9165680B2 (en) 2013-03-11 2015-10-20 Macronix International Co., Ltd. Memory integrated circuit with a page register/status memory capable of storing only a subset of row blocks of main column blocks
US9680095B2 (en) 2013-03-13 2017-06-13 Macronix International Co., Ltd. Resistive RAM and fabrication method
CN104347799A (en) * 2013-07-30 2015-02-11 华邦电子股份有限公司 Resistive memory and manufacturing method thereof
CN106558599B (en) * 2015-09-29 2020-04-07 中芯国际集成电路制造(上海)有限公司 Resistive random access memory and forming method thereof
US9583700B2 (en) 2015-01-23 2017-02-28 Macronix International Co., Ltd. RRAM process with roughness tuning technology
US20160218286A1 (en) 2015-01-23 2016-07-28 Macronix International Co., Ltd. Capped contact structure with variable adhesion layer thickness
US9425391B1 (en) 2015-03-04 2016-08-23 Macronix International Co., Ltd. Damascene process of RRAM top electrodes
US9514815B1 (en) 2015-05-13 2016-12-06 Macronix International Co., Ltd. Verify scheme for ReRAM
US10141507B2 (en) 2015-05-27 2018-11-27 Macronix International Co., Ltd. Biased plasma oxidation method for rounding structure
US9691478B1 (en) 2016-04-22 2017-06-27 Macronix International Co., Ltd. ReRAM array configuration for bipolar operation
CN105789439B (en) * 2016-04-22 2019-05-03 中国科学院微电子研究所 A kind of preparation method and memory of Cu base resistance-variable storing device
WO2017185326A1 (en) 2016-04-29 2017-11-02 中国科学院微电子研究所 Self-gating resistive storage device and method for fabrication thereof
CN114256416A (en) 2016-09-29 2022-03-29 华邦电子股份有限公司 Resistive random access memory, manufacturing method thereof and operating method thereof
US9959928B1 (en) 2016-12-13 2018-05-01 Macronix International Co., Ltd. Iterative method and apparatus to program a programmable resistance memory element using stabilizing pulses
US20220165950A1 (en) * 2019-01-29 2022-05-26 Industry-University Cooperation Foundation Hanyang University Selector device comprising polycrystalline metal oxide layer and cross-point memory comprising same
CN112003767A (en) * 2020-08-14 2020-11-27 上海许继电气有限公司 Method for sending simulation message

Citations (85)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3271591A (en) * 1963-09-20 1966-09-06 Energy Conversion Devices Inc Symmetrical current controlling device
US3530441A (en) * 1969-01-15 1970-09-22 Energy Conversion Devices Inc Method and apparatus for storing and retrieving information
US3872359A (en) * 1970-02-24 1975-03-18 A Feuersanger Thin film transistor and method of fabrication thereof
US4165515A (en) * 1977-12-28 1979-08-21 Bell Telephone Laboratories, Incorporated Light emitting tunnel junctions which are stable at room temperature
US4452592A (en) * 1982-06-01 1984-06-05 General Motors Corporation Cyclic phase change coupling
US4599705A (en) * 1979-12-13 1986-07-08 Energy Conversion Devices, Inc. Programmable cell for use in programmable electronic arrays
US4719594A (en) * 1984-11-01 1988-01-12 Energy Conversion Devices, Inc. Grooved optical data storage device including a chalcogenide memory layer
US4769339A (en) * 1983-12-26 1988-09-06 Kabushiki Kaisha Toshiba Method of manufacturing a field effect transistor device having a multilayer gate electrode
US4876220A (en) * 1986-05-16 1989-10-24 Actel Corporation Method of making programmable low impedance interconnect diode element
US4959812A (en) * 1987-12-28 1990-09-25 Kabushiki Kaisha Toshiba Electrically erasable programmable read-only memory with NAND cell structure
US5106775A (en) * 1987-12-10 1992-04-21 Hitachi, Ltd. Process for manufacturing vertical dynamic random access memories
US5166758A (en) * 1991-01-18 1992-11-24 Energy Conversion Devices, Inc. Electrically erasable phase change memory
US5166096A (en) * 1991-10-29 1992-11-24 International Business Machines Corporation Process for fabricating self-aligned contact studs for semiconductor structures
US5177567A (en) * 1991-07-19 1993-01-05 Energy Conversion Devices, Inc. Thin-film structure for chalcogenide electrical switching devices and process therefor
US5328515A (en) * 1992-05-07 1994-07-12 France Telecom Etablissement Autonome De Droit Public Chemical treatment plasma apparatus for forming a ribbon-like plasma
US5332923A (en) * 1991-08-06 1994-07-26 Nec Corporation Semiconductor memory
US5391901A (en) * 1992-10-30 1995-02-21 Nec Corporation Semiconductor memory with oblique folded bit-line arrangement
US5515488A (en) * 1994-08-30 1996-05-07 Xerox Corporation Method and apparatus for concurrent graphical visualization of a database search and its search history
US5534712A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5550396A (en) * 1992-01-24 1996-08-27 Mitsubishi Denki Kabushiki Kaisha Vertical field effect transistor with a trench structure
US5687112A (en) * 1996-04-19 1997-11-11 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US5688713A (en) * 1996-08-26 1997-11-18 Vanguard International Semiconductor Corporation Method of manufacturing a DRAM cell having a double-crown capacitor using polysilicon and nitride spacers
US5716883A (en) * 1996-11-06 1998-02-10 Vanguard International Semiconductor Corporation Method of making increased surface area, storage node electrode, with narrow spaces between polysilicon columns
US5742472A (en) * 1995-07-13 1998-04-21 Samsung Electronics Co., Ltd. Stacked capacitors for integrated circuit devices and related methods
US5789758A (en) * 1995-06-07 1998-08-04 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5789277A (en) * 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US5814849A (en) * 1991-12-13 1998-09-29 Symetrix Corporation Thin films of ABO3 with excess B-site modifiers and method of fabricating integrated circuits with same
US5814527A (en) * 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US5831276A (en) * 1995-06-07 1998-11-03 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US5837564A (en) * 1995-11-01 1998-11-17 Micron Technology, Inc. Method for optimal crystallization to obtain high electrical performance from chalcogenides
US5869843A (en) * 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US5879955A (en) * 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5902704A (en) * 1997-07-02 1999-05-11 Lsi Logic Corporation Process for forming photoresist mask over integrated circuit structures with critical dimension control
US5933365A (en) * 1997-06-19 1999-08-03 Energy Conversion Devices, Inc. Memory element with energy control mechanism
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US5958358A (en) * 1992-07-08 1999-09-28 Yeda Research And Development Co., Ltd. Oriented polycrystalline thin films of transition metal chalcogenides
US5970336A (en) * 1996-08-22 1999-10-19 Micron Technology, Inc. Method of making memory cell incorporating a chalcogenide element
US5985698A (en) * 1996-07-22 1999-11-16 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US6011725A (en) * 1997-08-01 2000-01-04 Saifun Semiconductors, Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6025220A (en) * 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US6031287A (en) * 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US6034882A (en) * 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6066870A (en) * 1996-07-16 2000-05-23 Micron Technology, Inc. Single digit line with cell contact interconnect
US6077674A (en) * 1999-10-27 2000-06-20 Agilent Technologies Inc. Method of producing oligonucleotide arrays with features of high purity
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US6087269A (en) * 1998-04-20 2000-07-11 Advanced Micro Devices, Inc. Method of making an interconnect using a tungsten hard mask
US6114713A (en) * 1997-01-28 2000-09-05 Zahorik; Russell C. Integrated circuit memory cell having a small active area and method of forming same
US6117720A (en) * 1995-06-07 2000-09-12 Micron Technology, Inc. Method of making an integrated circuit electrode having a reduced contact area
US6147395A (en) * 1996-10-02 2000-11-14 Micron Technology, Inc. Method for fabricating a small area of contact between electrodes
US6177317B1 (en) * 1999-04-14 2001-01-23 Macronix International Co., Ltd. Method of making nonvolatile memory devices having reduced resistance diffusion regions
US6271090B1 (en) * 2000-12-22 2001-08-07 Macronix International Co., Ltd. Method for manufacturing flash memory device with dual floating gates and two bits per cell
US6280684B1 (en) * 1994-12-13 2001-08-28 Ricoh Company, Ltd. Sputtering target, method of producing the target, optical recording medium fabricated by using the sputtering target, and method of fabricating the optical recording medium
US6291137B1 (en) * 1999-01-20 2001-09-18 Advanced Micro Devices, Inc. Sidewall formation for sidewall patterning of sub 100 nm structures
US6314014B1 (en) * 1999-12-16 2001-11-06 Ovonyx, Inc. Programmable resistance memory arrays with reference cells
US6316348B1 (en) * 1999-02-05 2001-11-13 Taiwan Semiconductor Manufacturing Company High selectivity Si-rich SiON etch-stop layer
US6320786B1 (en) * 2000-12-22 2001-11-20 Macronix International Co., Ltd. Method of controlling multi-state NROM
US6326307B1 (en) * 1999-11-15 2001-12-04 Appllied Materials, Inc. Plasma pretreatment of photoresist in an oxide etch process
US20020004180A1 (en) * 2000-03-31 2002-01-10 Yasuyuki Hotta Method of forming composite member
US6339544B1 (en) * 2000-09-29 2002-01-15 Intel Corporation Method to enhance performance of thermal resistor device
US6351406B1 (en) * 1998-11-16 2002-02-26 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6372651B1 (en) * 1998-07-17 2002-04-16 Advanced Micro Devices, Inc. Method for trimming a photoresist pattern line for memory gate etching
US6380068B2 (en) * 2000-01-05 2002-04-30 Macronix International Co., Ltd. Method for planarizing a flash memory device
US20020070457A1 (en) * 2000-12-09 2002-06-13 Samsung Electronics Co., Ltd. Metal contact structure in semiconductor device and method for forming the same
US6420216B1 (en) * 2000-03-14 2002-07-16 International Business Machines Corporation Fuse processing using dielectric planarization pillars
US6420215B1 (en) * 2000-04-28 2002-07-16 Matrix Semiconductor, Inc. Three-dimensional memory array and method of fabrication
US6429064B1 (en) * 2000-09-29 2002-08-06 Intel Corporation Reduced contact area of sidewall conductor
US20020113273A1 (en) * 2001-02-22 2002-08-22 Samsung Electronics Co., Ltd. Semiconductor device having contact plug and method for manufacturing the same
US6440837B1 (en) * 2000-07-14 2002-08-27 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US6483736B2 (en) * 1998-11-16 2002-11-19 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6487114B2 (en) * 2001-02-28 2002-11-26 Macronix International Co., Ltd. Method of reading two-bit memories of NROM cell
US6489645B1 (en) * 2001-07-03 2002-12-03 Matsushita Electric Industrial Co., Ltd. Integrated circuit device including a layered superlattice material with an interface buffer layer
US6501111B1 (en) * 2000-06-30 2002-12-31 Intel Corporation Three-dimensional (3D) programmable device
US20030031944A1 (en) * 2001-04-27 2003-02-13 Fuji Electric Imaging Device Co., Ltd. Electrophotographic photoconductor and manufacturing method therefore
US20030155602A1 (en) * 2001-08-13 2003-08-21 Coatue Corporation Memory device
US20040126956A1 (en) * 2002-12-27 2004-07-01 Juing-Yi Cheng Method of forming nitrogen enriched gate dielectric with low effective oxide thickness
US20040135184A1 (en) * 2003-01-06 2004-07-15 Sony Corporation Nonvolatile magnetic memory device and manufacturing method thereof
US20040159828A1 (en) * 2002-08-02 2004-08-19 Unity Semiconductor, Inc. Resistive memory device with a treated interface
US20040183099A1 (en) * 2002-02-06 2004-09-23 Katti Romney R. Antiferromagnetically stabilized pseudo spin valve for memory applications
US20050151156A1 (en) * 2004-01-13 2005-07-14 Wu Naijuan Switchable resistive perovskite microelectronic device with multi-layer thin film structure
US20070120580A1 (en) * 2005-11-11 2007-05-31 Samsung Electronics Co., Ltd. Non-volatile memory devices and methods of fabricating the same
US20070215977A1 (en) * 2006-03-10 2007-09-20 Samsung Electronics Co., Ltd. Resistance random access memory device and a method of manufacturing the same
US20070285966A1 (en) * 2003-03-18 2007-12-13 Kabushiki Kaisha Toshiba Resistance change memory device
US20080048164A1 (en) * 2006-07-11 2008-02-28 Matsushita Electric Industrial Co., Ltd. Electro-resistance element, method of manufacturing the same and electro-resistance memory using the same
US20080180989A1 (en) * 2007-01-30 2008-07-31 In-Gyu Baek Memory devices including multi-bit memory cells having magnetic and resistive memory elements and related methods
US20120126195A1 (en) * 2004-01-13 2012-05-24 Board Of Regents, University Of Houston Two terminal multi-layer thin film resistance switching device with a diffusion barrier and methods thereof

Family Cites Families (190)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6969866B1 (en) 1997-10-01 2005-11-29 Ovonyx, Inc. Electrically programmable memory element with improved contacts
US6617192B1 (en) 1997-10-01 2003-09-09 Ovonyx, Inc. Electrically programmable memory element with multi-regioned contact
US7023009B2 (en) 1997-10-01 2006-04-04 Ovonyx, Inc. Electrically programmable memory element with improved contacts
US6141260A (en) 1998-08-27 2000-10-31 Micron Technology, Inc. Single electron resistor memory device and method for use thereof
JP2000164830A (en) 1998-11-27 2000-06-16 Mitsubishi Electric Corp Manufacture of semiconductor storage device
US6750079B2 (en) 1999-03-25 2004-06-15 Ovonyx, Inc. Method for making programmable resistance memory element
US6943365B2 (en) 1999-03-25 2005-09-13 Ovonyx, Inc. Electrically programmable memory element with reduced area of contact and method for making same
TW452607B (en) 1999-03-26 2001-09-01 Nat Science Council Production of a refractory metal by chemical vapor deposition of a bilayer-stacked tungsten metal
US6576546B2 (en) 1999-12-22 2003-06-10 Texas Instruments Incorporated Method of enhancing adhesion of a conductive barrier layer to an underlying conductive plug and contact for ferroelectric applications
US6888750B2 (en) 2000-04-28 2005-05-03 Matrix Semiconductor, Inc. Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication
KR20010109610A (en) * 2000-05-31 2001-12-12 박종섭 A method for forming ferroelectric capacitor in semiconductor device
US6563156B2 (en) 2001-03-15 2003-05-13 Micron Technology, Inc. Memory elements and methods for making same
US6512263B1 (en) 2000-09-22 2003-01-28 Sandisk Corporation Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming
US6567293B1 (en) 2000-09-29 2003-05-20 Ovonyx, Inc. Single level metal memory cell using chalcogenide cladding
US6555860B2 (en) 2000-09-29 2003-04-29 Intel Corporation Compositionally modified resistive electrode
US6569705B2 (en) 2000-12-21 2003-05-27 Intel Corporation Metal structure for a phase-change memory device
US6627530B2 (en) 2000-12-22 2003-09-30 Matrix Semiconductor, Inc. Patterning three dimensional structures
US6534781B2 (en) 2000-12-26 2003-03-18 Ovonyx, Inc. Phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact
CN101174633A (en) 2001-01-30 2008-05-07 株式会社日立制作所 Semiconductor integrated circuit device and manufacturing method therefor
JP4282245B2 (en) * 2001-01-31 2009-06-17 富士通株式会社 Capacitor element, manufacturing method thereof, and semiconductor device
US6596589B2 (en) 2001-04-30 2003-07-22 Vanguard International Semiconductor Corporation Method of manufacturing a high coupling ratio stacked gate flash memory with an HSG-SI layer
US6730928B2 (en) 2001-05-09 2004-05-04 Science Applications International Corporation Phase change switches and circuits coupling to electromagnetic waves containing phase change switches
US6514788B2 (en) 2001-05-29 2003-02-04 Bae Systems Information And Electronic Systems Integration Inc. Method for manufacturing contacts for a Chalcogenide memory device
US6613604B2 (en) 2001-08-02 2003-09-02 Ovonyx, Inc. Method for making small pore for use in programmable resistance memory element
US6589714B2 (en) 2001-06-26 2003-07-08 Ovonyx, Inc. Method for making programmable resistance memory element using silylated photoresist
US6774387B2 (en) 2001-06-26 2004-08-10 Ovonyx, Inc. Programmable resistance memory element
US6605527B2 (en) 2001-06-30 2003-08-12 Intel Corporation Reduced area intersection between electrode and programming element
US6673700B2 (en) 2001-06-30 2004-01-06 Ovonyx, Inc. Reduced area intersection between electrode and programming element
US6511867B2 (en) 2001-06-30 2003-01-28 Ovonyx, Inc. Utilizing atomic layer deposition for programmable device
US6643165B2 (en) 2001-07-25 2003-11-04 Nantero, Inc. Electromechanical memory having cell selection circuitry constructed with nanotube technology
US6737312B2 (en) 2001-08-27 2004-05-18 Micron Technology, Inc. Method of fabricating dual PCRAM cells sharing a common electrode
US6507061B1 (en) 2001-08-31 2003-01-14 Intel Corporation Multiple layer phase-change memory
US6586761B2 (en) 2001-09-07 2003-07-01 Intel Corporation Phase change material memory device
US6861267B2 (en) 2001-09-17 2005-03-01 Intel Corporation Reducing shunts in memories with phase-change material
US6566700B2 (en) 2001-10-11 2003-05-20 Ovonyx, Inc. Carbon-containing interfacial layer for phase-change memory
US6800563B2 (en) 2001-10-11 2004-10-05 Ovonyx, Inc. Forming tapered lower electrode phase-change memories
US20030082909A1 (en) * 2001-10-30 2003-05-01 Tingkai Li High-k gate oxides with buffer layers of titanium for MFOS single transistor memory applications
US6791859B2 (en) 2001-11-20 2004-09-14 Micron Technology, Inc. Complementary bit PCRAM sense amplifier and method of operation
US6545903B1 (en) 2001-12-17 2003-04-08 Texas Instruments Incorporated Self-aligned resistive plugs for forming memory cell with phase change material
US6512241B1 (en) 2001-12-31 2003-01-28 Intel Corporation Phase change material memory device
US6867638B2 (en) 2002-01-10 2005-03-15 Silicon Storage Technology, Inc. High voltage generation and regulation system for digital multilevel nonvolatile memory
JP3948292B2 (en) 2002-02-01 2007-07-25 株式会社日立製作所 Semiconductor memory device and manufacturing method thereof
US6972430B2 (en) 2002-02-20 2005-12-06 Stmicroelectronics S.R.L. Sublithographic contact structure, phase change memory cell with optimized heater shape, and manufacturing method thereof
US7122281B2 (en) 2002-02-26 2006-10-17 Synopsys, Inc. Critical dimension control using full phase and trim masks
JP3796457B2 (en) 2002-02-28 2006-07-12 富士通株式会社 Nonvolatile semiconductor memory device
WO2003079463A2 (en) 2002-03-15 2003-09-25 Axon Technologies Corporation Programmable structure, an array including the structure, and methods of forming the same
US6579760B1 (en) 2002-03-28 2003-06-17 Macronix International Co., Ltd. Self-aligned, programmable phase change memory
JP3624291B2 (en) 2002-04-09 2005-03-02 松下電器産業株式会社 Nonvolatile memory and manufacturing method thereof
US6864500B2 (en) 2002-04-10 2005-03-08 Micron Technology, Inc. Programmable conductor memory cell structure
US6605821B1 (en) 2002-05-10 2003-08-12 Hewlett-Packard Development Company, L.P. Phase change material electronic memory structure and method for forming
US6864503B2 (en) 2002-08-09 2005-03-08 Macronix International Co., Ltd. Spacer chalcogenide memory method and device
US6850432B2 (en) 2002-08-20 2005-02-01 Macronix International Co., Ltd. Laser programmable electrically readable phase-change memory method and device
JP4133141B2 (en) 2002-09-10 2008-08-13 株式会社エンプラス Socket for electrical parts
JP4190238B2 (en) 2002-09-13 2008-12-03 株式会社ルネサステクノロジ Nonvolatile semiconductor memory device
US6992932B2 (en) 2002-10-29 2006-01-31 Saifun Semiconductors Ltd Method circuit and system for read error detection in a non-volatile memory array
JP4928045B2 (en) 2002-10-31 2012-05-09 大日本印刷株式会社 Phase change type memory device and manufacturing method thereof
US6744088B1 (en) 2002-12-13 2004-06-01 Intel Corporation Phase change memory device on a planar composite layer
US6791102B2 (en) 2002-12-13 2004-09-14 Intel Corporation Phase change memory
US6815266B2 (en) 2002-12-30 2004-11-09 Bae Systems Information And Electronic Systems Integration, Inc. Method for manufacturing sidewall contacts for a chalcogenide memory device
EP1439583B1 (en) 2003-01-15 2013-04-10 STMicroelectronics Srl Sublithographic contact structure, in particular for a phase change memory cell, and fabrication process thereof
US7277317B2 (en) 2003-01-31 2007-10-02 Nxp B.V. MRAM architecture for low power consumption and high selectivity
KR100486306B1 (en) 2003-02-24 2005-04-29 삼성전자주식회사 Phase-change memory device having self-heater structure
US7115927B2 (en) 2003-02-24 2006-10-03 Samsung Electronics Co., Ltd. Phase changeable memory devices
US6936544B2 (en) 2003-03-11 2005-08-30 Taiwan Semiconductor Manufacturing Co., Ltd. Method of removing metal etching residues following a metal etchback process to improve a CMP process
KR100979710B1 (en) 2003-05-23 2010-09-02 삼성전자주식회사 Semiconductor memory device and fabricating method thereof
US20060006472A1 (en) 2003-06-03 2006-01-12 Hai Jiang Phase change memory with extra-small resistors
KR100773537B1 (en) 2003-06-03 2007-11-07 삼성전자주식회사 Nonvolatile memory device composing one switching device and one resistant material and method of manufacturing the same
US7067865B2 (en) 2003-06-06 2006-06-27 Macronix International Co., Ltd. High density chalcogenide memory cells
US6838692B1 (en) 2003-06-23 2005-01-04 Macronix International Co., Ltd. Chalcogenide memory device with multiple bits per cell
US20050018526A1 (en) 2003-07-21 2005-01-27 Heon Lee Phase-change memory device and manufacturing method thereof
US7132350B2 (en) 2003-07-21 2006-11-07 Macronix International Co., Ltd. Method for manufacturing a programmable eraseless memory
KR100615586B1 (en) 2003-07-23 2006-08-25 삼성전자주식회사 Phase change memory device including localized phase transition area in porous dielectric layer and method of forming the same
US7893419B2 (en) 2003-08-04 2011-02-22 Intel Corporation Processing phase change material to improve programming speed
US6927410B2 (en) 2003-09-04 2005-08-09 Silicon Storage Technology, Inc. Memory device with discrete layers of phase change memory material
US6815704B1 (en) 2003-09-04 2004-11-09 Silicon Storage Technology, Inc. Phase change memory device employing thermally insulating voids
US7029924B2 (en) 2003-09-05 2006-04-18 Sharp Laboratories Of America, Inc. Buffered-layer memory cell
US20050062087A1 (en) 2003-09-19 2005-03-24 Yi-Chou Chen Chalcogenide phase-change non-volatile memory, memory device and method for fabricating the same
DE10345455A1 (en) 2003-09-30 2005-05-04 Infineon Technologies Ag Method for producing a hard mask and hard mask arrangement
US6910907B2 (en) 2003-11-18 2005-06-28 Agere Systems Inc. Contact for use in an integrated circuit and a method of manufacture therefor
KR100558548B1 (en) 2003-11-27 2006-03-10 삼성전자주식회사 Write driver circuit in phase change memory device and method for driving write current
US6937507B2 (en) 2003-12-05 2005-08-30 Silicon Storage Technology, Inc. Memory device and method of operating same
US7291556B2 (en) 2003-12-12 2007-11-06 Samsung Electronics Co., Ltd. Method for forming small features in microelectronic devices using sacrificial layers
KR100569549B1 (en) 2003-12-13 2006-04-10 주식회사 하이닉스반도체 Phase change resistor cell and non-volatile memory device using the same
US7038230B2 (en) 2004-01-06 2006-05-02 Macronix Internation Co., Ltd. Horizontal chalcogenide element defined by a pad for use in solid-state memories
JP4124743B2 (en) 2004-01-21 2008-07-23 株式会社ルネサステクノロジ Phase change memory
KR100564608B1 (en) 2004-01-29 2006-03-28 삼성전자주식회사 Phase-change memory device
US6936840B2 (en) 2004-01-30 2005-08-30 International Business Machines Corporation Phase-change memory cell and method of fabricating the phase-change memory cell
US7858980B2 (en) 2004-03-01 2010-12-28 Taiwan Semiconductor Manufacturing Co., Ltd. Reduced active area in a phase change memory structure
JP4529493B2 (en) 2004-03-12 2010-08-25 株式会社日立製作所 Semiconductor device
KR100598100B1 (en) 2004-03-19 2006-07-07 삼성전자주식회사 Method of fabricating a phase changeable memory device
DE102004014487A1 (en) 2004-03-24 2005-11-17 Infineon Technologies Ag Memory device with embedded in insulating material, active material
US7060586B2 (en) 2004-04-30 2006-06-13 Sharp Laboratories Of America, Inc. PCMO thin film with resistance random access memory (RRAM) characteristics
US6977181B1 (en) 2004-06-17 2005-12-20 Infincon Technologies Ag MTJ stack with crystallization inhibiting layer
US7359231B2 (en) 2004-06-30 2008-04-15 Intel Corporation Providing current for phase change memories
US7365411B2 (en) 2004-08-12 2008-04-29 Micron Technology, Inc. Resistance variable memory with temperature tolerant materials
KR100657897B1 (en) 2004-08-21 2006-12-14 삼성전자주식회사 Memory Device Comprising Voltage Controller and Method of Manufacturing the Same
US7365385B2 (en) 2004-08-30 2008-04-29 Micron Technology, Inc. DRAM layout with vertical FETs and method of formation
KR100610014B1 (en) 2004-09-06 2006-08-09 삼성전자주식회사 Semiconductor memory device capable of compensating for leakage current
KR100593448B1 (en) 2004-09-10 2006-06-28 삼성전자주식회사 Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer and methods of fabricating the same
US7443062B2 (en) 2004-09-30 2008-10-28 Reliance Electric Technologies Llc Motor rotor cooling with rotation heat pipes
KR100626388B1 (en) 2004-10-19 2006-09-20 삼성전자주식회사 Phase-changable memory device and method of forming the same
DE102004052611A1 (en) 2004-10-29 2006-05-04 Infineon Technologies Ag Method for producing an opening at least partially filled with a filling material, method for producing a memory cell and memory cell
US7364935B2 (en) 2004-10-29 2008-04-29 Macronix International Co., Ltd. Common word line edge contact phase-change memory
US20060108667A1 (en) 2004-11-22 2006-05-25 Macronix International Co., Ltd. Method for manufacturing a small pin on integrated circuits or other devices
US7202493B2 (en) 2004-11-30 2007-04-10 Macronix International Co., Inc. Chalcogenide memory having a small active region
KR100827653B1 (en) 2004-12-06 2008-05-07 삼성전자주식회사 Phase changeable memory cells and methods of forming the same
US7220983B2 (en) 2004-12-09 2007-05-22 Macronix International Co., Ltd. Self-aligned small contact phase-change memory method and device
TWI260764B (en) 2004-12-10 2006-08-21 Macronix Int Co Ltd Non-volatile memory cell and operating method thereof
TWI246186B (en) 2004-12-21 2005-12-21 Winbond Electronics Corp Nonvolatile memory and fabrication method thereof
US20060131555A1 (en) 2004-12-22 2006-06-22 Micron Technology, Inc. Resistance variable devices with controllable channels
US20060138467A1 (en) 2004-12-29 2006-06-29 Hsiang-Lan Lung Method of forming a small contact in phase-change memory and a memory cell produced by the method
JP4646634B2 (en) 2005-01-05 2011-03-09 ルネサスエレクトロニクス株式会社 Semiconductor device
US7419771B2 (en) 2005-01-11 2008-09-02 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming a finely patterned resist
US7214958B2 (en) 2005-02-10 2007-05-08 Infineon Technologies Ag Phase change memory cell with high read margin at low power operation
US7154774B2 (en) 2005-03-30 2006-12-26 Ovonyx, Inc. Detecting switching of access elements of phase change memory cells
US7488967B2 (en) 2005-04-06 2009-02-10 International Business Machines Corporation Structure for confining the switching current in phase memory (PCM) cells
US7166533B2 (en) 2005-04-08 2007-01-23 Infineon Technologies, Ag Phase change memory cell defined by a pattern shrink material process
KR100668846B1 (en) 2005-06-10 2007-01-16 주식회사 하이닉스반도체 Method of manufacturing phase change RAM device
TWI255018B (en) 2005-06-15 2006-05-11 Winbond Electronics Corp Method of fabricating a non-volatile memory
US7514367B2 (en) 2005-06-17 2009-04-07 Macronix International Co., Ltd. Method for manufacturing a narrow structure on an integrated circuit
US7321130B2 (en) 2005-06-17 2008-01-22 Macronix International Co., Ltd. Thin film fuse phase change RAM and manufacturing method
US7514288B2 (en) 2005-06-17 2009-04-07 Macronix International Co., Ltd. Manufacturing methods for thin film fuse phase change ram
US7696503B2 (en) 2005-06-17 2010-04-13 Macronix International Co., Ltd. Multi-level memory cell having phase change element and asymmetrical thermal boundary
US7238994B2 (en) 2005-06-17 2007-07-03 Macronix International Co., Ltd. Thin film plate phase change ram circuit and manufacturing method
US7598512B2 (en) 2005-06-17 2009-10-06 Macronix International Co., Ltd. Thin film fuse phase change cell with thermal isolation layer and manufacturing method
US8237140B2 (en) 2005-06-17 2012-08-07 Macronix International Co., Ltd. Self-aligned, embedded phase change RAM
US7534647B2 (en) 2005-06-17 2009-05-19 Macronix International Co., Ltd. Damascene phase change RAM and manufacturing method
US20060289848A1 (en) * 2005-06-28 2006-12-28 Dennison Charles H Reducing oxidation of phase change memory electrodes
US7309630B2 (en) 2005-07-08 2007-12-18 Nanochip, Inc. Method for forming patterned media for a high density data storage device
US7345907B2 (en) 2005-07-11 2008-03-18 Sandisk 3D Llc Apparatus and method for reading an array of nonvolatile memory cells including switchable resistor memory elements
US20070037101A1 (en) 2005-08-15 2007-02-15 Fujitsu Limited Manufacture method for micro structure
US20070045606A1 (en) 2005-08-30 2007-03-01 Michele Magistretti Shaping a phase change layer in a phase change memory cell
US7429767B2 (en) * 2005-09-01 2008-09-30 Micron Technology, Inc. High performance multi-level non-volatile memory device
CN1779947A (en) 2005-10-19 2006-05-31 中国科学院上海微系统与信息技术研究所 Production of sodium electronic phase-variable memory device unit
US7417245B2 (en) 2005-11-02 2008-08-26 Infineon Technologies Ag Phase change memory having multilayer thermal insulation
US7397060B2 (en) 2005-11-14 2008-07-08 Macronix International Co., Ltd. Pipe shaped phase change memory
US20070111429A1 (en) 2005-11-14 2007-05-17 Macronix International Co., Ltd. Method of manufacturing a pipe shaped phase change memory
US7635855B2 (en) 2005-11-15 2009-12-22 Macronix International Co., Ltd. I-shaped phase change memory cell
US7786460B2 (en) 2005-11-15 2010-08-31 Macronix International Co., Ltd. Phase change memory device and manufacturing method
US7394088B2 (en) 2005-11-15 2008-07-01 Macronix International Co., Ltd. Thermally contained/insulated phase change memory device and method (combined)
US7450411B2 (en) 2005-11-15 2008-11-11 Macronix International Co., Ltd. Phase change memory device and manufacturing method
US7414258B2 (en) 2005-11-16 2008-08-19 Macronix International Co., Ltd. Spacer electrode small pin phase change memory RAM and manufacturing method
US7479649B2 (en) 2005-11-21 2009-01-20 Macronix International Co., Ltd. Vacuum jacketed electrode for phase change memory element
US7507986B2 (en) 2005-11-21 2009-03-24 Macronix International Co., Ltd. Thermal isolation for an active-sidewall phase change memory cell
US7449710B2 (en) 2005-11-21 2008-11-11 Macronix International Co., Ltd. Vacuum jacket for phase change memory element
US7829876B2 (en) 2005-11-21 2010-11-09 Macronix International Co., Ltd. Vacuum cell thermal isolation for a phase change memory device
US7599217B2 (en) 2005-11-22 2009-10-06 Macronix International Co., Ltd. Memory cell device and manufacturing method
US7688619B2 (en) 2005-11-28 2010-03-30 Macronix International Co., Ltd. Phase change memory cell and manufacturing method
US7459717B2 (en) 2005-11-28 2008-12-02 Macronix International Co., Ltd. Phase change memory cell and manufacturing method
US7605079B2 (en) 2005-12-05 2009-10-20 Macronix International Co., Ltd. Manufacturing method for phase change RAM with electrode layer process
US7642539B2 (en) 2005-12-13 2010-01-05 Macronix International Co., Ltd. Thin film fuse phase change cell with thermal isolation pad and manufacturing method
US7531825B2 (en) 2005-12-27 2009-05-12 Macronix International Co., Ltd. Method for forming self-aligned thermal isolation cell for a variable resistance memory array
US8062833B2 (en) 2005-12-30 2011-11-22 Macronix International Co., Ltd. Chalcogenide layer etching method
US7292466B2 (en) 2006-01-03 2007-11-06 Infineon Technologies Ag Integrated circuit having a resistive memory
US7560337B2 (en) 2006-01-09 2009-07-14 Macronix International Co., Ltd. Programmable resistive RAM and manufacturing method
US7741636B2 (en) 2006-01-09 2010-06-22 Macronix International Co., Ltd. Programmable resistive RAM and manufacturing method
US20070158632A1 (en) 2006-01-09 2007-07-12 Macronix International Co., Ltd. Method for Fabricating a Pillar-Shaped Phase Change Memory Element
US7595218B2 (en) 2006-01-09 2009-09-29 Macronix International Co., Ltd. Programmable resistive RAM and manufacturing method
US7825396B2 (en) 2006-01-11 2010-11-02 Macronix International Co., Ltd. Self-align planerized bottom electrode phase change memory and manufacturing method
US7351648B2 (en) 2006-01-19 2008-04-01 International Business Machines Corporation Methods for forming uniform lithographic features
US7432206B2 (en) 2006-01-24 2008-10-07 Macronix International Co., Ltd. Self-aligned manufacturing method, and manufacturing method for thin film fuse phase change ram
US7456421B2 (en) 2006-01-30 2008-11-25 Macronix International Co., Ltd. Vertical side wall active pin structures in a phase change memory and manufacturing methods
US7956358B2 (en) 2006-02-07 2011-06-07 Macronix International Co., Ltd. I-shaped phase change memory cell with thermal isolation
US7426134B2 (en) 2006-02-24 2008-09-16 Infineon Technologies North America Sense circuit for resistive memory
US7910907B2 (en) 2006-03-15 2011-03-22 Macronix International Co., Ltd. Manufacturing method for pipe-shaped electrode phase change memory
US20070235811A1 (en) 2006-04-07 2007-10-11 International Business Machines Corporation Simultaneous conditioning of a plurality of memory cells through series resistors
US7928421B2 (en) 2006-04-21 2011-04-19 Macronix International Co., Ltd. Phase change memory cell with vacuum spacer
US20070249090A1 (en) 2006-04-24 2007-10-25 Philipp Jan B Phase-change memory cell adapted to prevent over-etching or under-etching
US8129706B2 (en) 2006-05-05 2012-03-06 Macronix International Co., Ltd. Structures and methods of a bistable resistive random access memory
US7608848B2 (en) 2006-05-09 2009-10-27 Macronix International Co., Ltd. Bridge resistance random access memory device with a singular contact structure
US7423300B2 (en) 2006-05-24 2008-09-09 Macronix International Co., Ltd. Single-mask phase change memory element
US7696506B2 (en) 2006-06-27 2010-04-13 Macronix International Co., Ltd. Memory cell with memory material insulation and manufacturing method
US7663909B2 (en) 2006-07-10 2010-02-16 Qimonda North America Corp. Integrated circuit having a phase change memory cell including a narrow active region width
US7785920B2 (en) 2006-07-12 2010-08-31 Macronix International Co., Ltd. Method for making a pillar-type phase change memory element
US7542338B2 (en) 2006-07-31 2009-06-02 Sandisk 3D Llc Method for reading a multi-level passive element memory cell array
US7684225B2 (en) 2006-10-13 2010-03-23 Ovonyx, Inc. Sequential and video access for non-volatile memory arrays
US20080225489A1 (en) 2006-10-23 2008-09-18 Teledyne Licensing, Llc Heat spreader with high heat flux and high thermal conductivity
US20080101110A1 (en) 2006-10-25 2008-05-01 Thomas Happ Combined read/write circuit for memory
US20080137400A1 (en) 2006-12-06 2008-06-12 Macronix International Co., Ltd. Phase Change Memory Cell with Thermal Barrier and Method for Fabricating the Same
US20080165569A1 (en) 2007-01-04 2008-07-10 Chieh-Fang Chen Resistance Limited Phase Change Memory Material
US7515461B2 (en) 2007-01-05 2009-04-07 Macronix International Co., Ltd. Current compliant sensing architecture for multilevel phase change memory
US20080164453A1 (en) 2007-01-07 2008-07-10 Breitwisch Matthew J Uniform critical dimension size pore for pcram application
US7440315B2 (en) 2007-01-09 2008-10-21 Macronix International Co., Ltd. Method, apparatus and computer program product for stepped reset programming process on programmable resistive memory cell
US7456460B2 (en) 2007-01-29 2008-11-25 International Business Machines Corporation Phase change memory element and method of making the same
US7535756B2 (en) 2007-01-31 2009-05-19 Macronix International Co., Ltd. Method to tighten set distribution for PCRAM
US7701759B2 (en) 2007-02-05 2010-04-20 Macronix International Co., Ltd. Memory cell device and programming methods
US7463512B2 (en) 2007-02-08 2008-12-09 Macronix International Co., Ltd. Memory element with reduced-current phase change element
US8138028B2 (en) 2007-02-12 2012-03-20 Macronix International Co., Ltd Method for manufacturing a phase change memory device with pillar bottom electrode
US8233308B2 (en) * 2007-06-29 2012-07-31 Sandisk 3D Llc Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US7745807B2 (en) 2007-07-11 2010-06-29 International Business Machines Corporation Current constricting phase change memory element structure

Patent Citations (100)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3271591A (en) * 1963-09-20 1966-09-06 Energy Conversion Devices Inc Symmetrical current controlling device
US3530441A (en) * 1969-01-15 1970-09-22 Energy Conversion Devices Inc Method and apparatus for storing and retrieving information
US3872359A (en) * 1970-02-24 1975-03-18 A Feuersanger Thin film transistor and method of fabrication thereof
US4165515A (en) * 1977-12-28 1979-08-21 Bell Telephone Laboratories, Incorporated Light emitting tunnel junctions which are stable at room temperature
US4599705A (en) * 1979-12-13 1986-07-08 Energy Conversion Devices, Inc. Programmable cell for use in programmable electronic arrays
US4452592A (en) * 1982-06-01 1984-06-05 General Motors Corporation Cyclic phase change coupling
US4769339A (en) * 1983-12-26 1988-09-06 Kabushiki Kaisha Toshiba Method of manufacturing a field effect transistor device having a multilayer gate electrode
US4719594A (en) * 1984-11-01 1988-01-12 Energy Conversion Devices, Inc. Grooved optical data storage device including a chalcogenide memory layer
US4876220A (en) * 1986-05-16 1989-10-24 Actel Corporation Method of making programmable low impedance interconnect diode element
US5106775A (en) * 1987-12-10 1992-04-21 Hitachi, Ltd. Process for manufacturing vertical dynamic random access memories
US4959812A (en) * 1987-12-28 1990-09-25 Kabushiki Kaisha Toshiba Electrically erasable programmable read-only memory with NAND cell structure
US5534712A (en) * 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5166758A (en) * 1991-01-18 1992-11-24 Energy Conversion Devices, Inc. Electrically erasable phase change memory
US5177567A (en) * 1991-07-19 1993-01-05 Energy Conversion Devices, Inc. Thin-film structure for chalcogenide electrical switching devices and process therefor
US5332923A (en) * 1991-08-06 1994-07-26 Nec Corporation Semiconductor memory
US5166096A (en) * 1991-10-29 1992-11-24 International Business Machines Corporation Process for fabricating self-aligned contact studs for semiconductor structures
US5814849A (en) * 1991-12-13 1998-09-29 Symetrix Corporation Thin films of ABO3 with excess B-site modifiers and method of fabricating integrated circuits with same
US5550396A (en) * 1992-01-24 1996-08-27 Mitsubishi Denki Kabushiki Kaisha Vertical field effect transistor with a trench structure
US5328515A (en) * 1992-05-07 1994-07-12 France Telecom Etablissement Autonome De Droit Public Chemical treatment plasma apparatus for forming a ribbon-like plasma
US5958358A (en) * 1992-07-08 1999-09-28 Yeda Research And Development Co., Ltd. Oriented polycrystalline thin films of transition metal chalcogenides
US5391901A (en) * 1992-10-30 1995-02-21 Nec Corporation Semiconductor memory with oblique folded bit-line arrangement
US5515488A (en) * 1994-08-30 1996-05-07 Xerox Corporation Method and apparatus for concurrent graphical visualization of a database search and its search history
US6280684B1 (en) * 1994-12-13 2001-08-28 Ricoh Company, Ltd. Sputtering target, method of producing the target, optical recording medium fabricated by using the sputtering target, and method of fabricating the optical recording medium
US5869843A (en) * 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US6420725B1 (en) * 1995-06-07 2002-07-16 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6077729A (en) * 1995-06-07 2000-06-20 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cellis thereof
US6104038A (en) * 1995-06-07 2000-08-15 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US6117720A (en) * 1995-06-07 2000-09-12 Micron Technology, Inc. Method of making an integrated circuit electrode having a reduced contact area
US5831276A (en) * 1995-06-07 1998-11-03 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US5920788A (en) * 1995-06-07 1999-07-06 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5789758A (en) * 1995-06-07 1998-08-04 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5879955A (en) * 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5742472A (en) * 1995-07-13 1998-04-21 Samsung Electronics Co., Ltd. Stacked capacitors for integrated circuit devices and related methods
US5837564A (en) * 1995-11-01 1998-11-17 Micron Technology, Inc. Method for optimal crystallization to obtain high electrical performance from chalcogenides
US5687112A (en) * 1996-04-19 1997-11-11 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
USRE37259E1 (en) * 1996-04-19 2001-07-03 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US6025220A (en) * 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US6066870A (en) * 1996-07-16 2000-05-23 Micron Technology, Inc. Single digit line with cell contact interconnect
US6111264A (en) * 1996-07-22 2000-08-29 Micron Technology, Inc. Small pores defined by a disposable internal spacer for use in chalcogenide memories
US5789277A (en) * 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US5814527A (en) * 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US5985698A (en) * 1996-07-22 1999-11-16 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US5998244A (en) * 1996-08-22 1999-12-07 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same
US5970336A (en) * 1996-08-22 1999-10-19 Micron Technology, Inc. Method of making memory cell incorporating a chalcogenide element
US6236059B1 (en) * 1996-08-22 2001-05-22 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same
US6153890A (en) * 1996-08-22 2000-11-28 Micron Technology, Inc. Memory cell incorporating a chalcogenide element
US5688713A (en) * 1996-08-26 1997-11-18 Vanguard International Semiconductor Corporation Method of manufacturing a DRAM cell having a double-crown capacitor using polysilicon and nitride spacers
US6462353B1 (en) * 1996-10-02 2002-10-08 Micron Technology Inc. Method for fabricating a small area of contact between electrodes
US6150253A (en) * 1996-10-02 2000-11-21 Micron Technology, Inc. Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same
US6423621B2 (en) * 1996-10-02 2002-07-23 Micron Technology, Inc. Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same
US6287887B1 (en) * 1996-10-02 2001-09-11 Micron Technology, Inc. Method for fabricating a small area of contact between electrodes
US6147395A (en) * 1996-10-02 2000-11-14 Micron Technology, Inc. Method for fabricating a small area of contact between electrodes
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US5716883A (en) * 1996-11-06 1998-02-10 Vanguard International Semiconductor Corporation Method of making increased surface area, storage node electrode, with narrow spaces between polysilicon columns
US6114713A (en) * 1997-01-28 2000-09-05 Zahorik; Russell C. Integrated circuit memory cell having a small active area and method of forming same
US6189582B1 (en) * 1997-05-09 2001-02-20 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US6031287A (en) * 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US5933365A (en) * 1997-06-19 1999-08-03 Energy Conversion Devices, Inc. Memory element with energy control mechanism
US5902704A (en) * 1997-07-02 1999-05-11 Lsi Logic Corporation Process for forming photoresist mask over integrated circuit structures with critical dimension control
US6011725A (en) * 1997-08-01 2000-01-04 Saifun Semiconductors, Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6087269A (en) * 1998-04-20 2000-07-11 Advanced Micro Devices, Inc. Method of making an interconnect using a tungsten hard mask
US6372651B1 (en) * 1998-07-17 2002-04-16 Advanced Micro Devices, Inc. Method for trimming a photoresist pattern line for memory gate etching
US6185122B1 (en) * 1998-11-16 2001-02-06 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6483736B2 (en) * 1998-11-16 2002-11-19 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6351406B1 (en) * 1998-11-16 2002-02-26 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6034882A (en) * 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6291137B1 (en) * 1999-01-20 2001-09-18 Advanced Micro Devices, Inc. Sidewall formation for sidewall patterning of sub 100 nm structures
US6316348B1 (en) * 1999-02-05 2001-11-13 Taiwan Semiconductor Manufacturing Company High selectivity Si-rich SiON etch-stop layer
US6177317B1 (en) * 1999-04-14 2001-01-23 Macronix International Co., Ltd. Method of making nonvolatile memory devices having reduced resistance diffusion regions
US6077674A (en) * 1999-10-27 2000-06-20 Agilent Technologies Inc. Method of producing oligonucleotide arrays with features of high purity
US6326307B1 (en) * 1999-11-15 2001-12-04 Appllied Materials, Inc. Plasma pretreatment of photoresist in an oxide etch process
US6314014B1 (en) * 1999-12-16 2001-11-06 Ovonyx, Inc. Programmable resistance memory arrays with reference cells
US6380068B2 (en) * 2000-01-05 2002-04-30 Macronix International Co., Ltd. Method for planarizing a flash memory device
US6420216B1 (en) * 2000-03-14 2002-07-16 International Business Machines Corporation Fuse processing using dielectric planarization pillars
US20020004180A1 (en) * 2000-03-31 2002-01-10 Yasuyuki Hotta Method of forming composite member
US6420215B1 (en) * 2000-04-28 2002-07-16 Matrix Semiconductor, Inc. Three-dimensional memory array and method of fabrication
US6501111B1 (en) * 2000-06-30 2002-12-31 Intel Corporation Three-dimensional (3D) programmable device
US6440837B1 (en) * 2000-07-14 2002-08-27 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US6339544B1 (en) * 2000-09-29 2002-01-15 Intel Corporation Method to enhance performance of thermal resistor device
US6429064B1 (en) * 2000-09-29 2002-08-06 Intel Corporation Reduced contact area of sidewall conductor
US20020070457A1 (en) * 2000-12-09 2002-06-13 Samsung Electronics Co., Ltd. Metal contact structure in semiconductor device and method for forming the same
US6320786B1 (en) * 2000-12-22 2001-11-20 Macronix International Co., Ltd. Method of controlling multi-state NROM
US6271090B1 (en) * 2000-12-22 2001-08-07 Macronix International Co., Ltd. Method for manufacturing flash memory device with dual floating gates and two bits per cell
US20020113273A1 (en) * 2001-02-22 2002-08-22 Samsung Electronics Co., Ltd. Semiconductor device having contact plug and method for manufacturing the same
US6487114B2 (en) * 2001-02-28 2002-11-26 Macronix International Co., Ltd. Method of reading two-bit memories of NROM cell
US20030031944A1 (en) * 2001-04-27 2003-02-13 Fuji Electric Imaging Device Co., Ltd. Electrophotographic photoconductor and manufacturing method therefore
US6489645B1 (en) * 2001-07-03 2002-12-03 Matsushita Electric Industrial Co., Ltd. Integrated circuit device including a layered superlattice material with an interface buffer layer
US20030155602A1 (en) * 2001-08-13 2003-08-21 Coatue Corporation Memory device
US20040183099A1 (en) * 2002-02-06 2004-09-23 Katti Romney R. Antiferromagnetically stabilized pseudo spin valve for memory applications
US20040159828A1 (en) * 2002-08-02 2004-08-19 Unity Semiconductor, Inc. Resistive memory device with a treated interface
US20040126956A1 (en) * 2002-12-27 2004-07-01 Juing-Yi Cheng Method of forming nitrogen enriched gate dielectric with low effective oxide thickness
US20040135184A1 (en) * 2003-01-06 2004-07-15 Sony Corporation Nonvolatile magnetic memory device and manufacturing method thereof
US20070285966A1 (en) * 2003-03-18 2007-12-13 Kabushiki Kaisha Toshiba Resistance change memory device
US20050151156A1 (en) * 2004-01-13 2005-07-14 Wu Naijuan Switchable resistive perovskite microelectronic device with multi-layer thin film structure
US20120126195A1 (en) * 2004-01-13 2012-05-24 Board Of Regents, University Of Houston Two terminal multi-layer thin film resistance switching device with a diffusion barrier and methods thereof
US20070120580A1 (en) * 2005-11-11 2007-05-31 Samsung Electronics Co., Ltd. Non-volatile memory devices and methods of fabricating the same
US20070215977A1 (en) * 2006-03-10 2007-09-20 Samsung Electronics Co., Ltd. Resistance random access memory device and a method of manufacturing the same
US20080048164A1 (en) * 2006-07-11 2008-02-28 Matsushita Electric Industrial Co., Ltd. Electro-resistance element, method of manufacturing the same and electro-resistance memory using the same
US20080180989A1 (en) * 2007-01-30 2008-07-31 In-Gyu Baek Memory devices including multi-bit memory cells having magnetic and resistive memory elements and related methods

Non-Patent Citations (6)

* Cited by examiner, † Cited by third party
Title
"Properties of SiO2 and Si3N4 at 300K ", http://www.siliconfareast.com/sio2si3n4.htm, 2004. *
Huang, Eunice, Physics Factbook, Resistivity of Aluminum Oxide, http://hypertextbook.com/facts/2006/EuniceHuang.shtml, 2006 *
Karditsas et al. "Magnesium Oxide", from "Thermal and Structural Properties of Fusion related Materials", UKAEA FUS 294, June 1995. http://aries.ucsd.edu/LIB/PROPS/PANOS/mgo.html *
Physics Factbook, Resistivity of Aluminum Oxide, 2006, http://hypertextbook.com/facts/2006/EuniceHuang.shtml *
Virginia Semiconductor, General Properties of Si, Ge, SiGe, SiO2 and Si3N4, http://web.stevens.edu/e344/20_summer_2010/core/section_4/z_Book stuff_4_Ceramics/generalpropertiesSi62002.pdf, June 2002. *
Wikipedia. "Sputter deposition." Wikipedia, The Free Encyclopedia. Wikipedia Contributors, 16 Oct. 2012. *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100188884A1 (en) * 2008-05-08 2010-07-29 Satoru Mitani Nonvolatile memory element, nonvolatile memory apparatus, and method of writing data to nonvolatile memory element
CN103794718A (en) * 2012-10-31 2014-05-14 上海华虹宏力半导体制造有限公司 Preparation method of tungsten oxide variable-resistance material in resistive random access memory
US20140332748A1 (en) * 2013-05-13 2014-11-13 Seagate Technology Llc Three dimensional resistive memory
US9123640B2 (en) * 2013-05-13 2015-09-01 Seagate Technology Llc Three dimensional resistive memory
US20170040532A1 (en) * 2015-08-03 2017-02-09 Winbond Electronics Corp. Resistive random access memory

Also Published As

Publication number Publication date
TW200915560A (en) 2009-04-01
US7777215B2 (en) 2010-08-17
US20090020740A1 (en) 2009-01-22
US20100276658A1 (en) 2010-11-04
CN101409327A (en) 2009-04-15
CN101409327B (en) 2014-09-17
US7943920B2 (en) 2011-05-17
TWI402980B (en) 2013-07-21

Similar Documents

Publication Publication Date Title
US7943920B2 (en) Resistive memory structure with buffer layer
US8697487B2 (en) Memory device manufacturing method with memory element having a metal-oxygen compound
US7697316B2 (en) Multi-level cell resistance random access memory with metal oxides
US8587983B2 (en) Resistance random access memory structure for enhanced retention
US7924600B2 (en) Methods of operating a bistable resistance random access memory with multiple memory layers and multilevel memory states
TWI330880B (en) Programmable resistive ram and manufacturing method
TWI491023B (en) Memory element, method of manufacturing the same, and memory device
US20160079528A1 (en) Memory component, memory device, and method of operating memory device
US8279656B2 (en) Nonvolatile stacked nand memory
US20080173931A1 (en) Multilevel-Cell Memory Structures Employing Multi-Memory Layers with Tungsten Oxides and Manufacturing Method
CN103367635B (en) Memory element and storage device
JP2008135752A (en) Resistive memory element containing dopant, and method for manufacturing the same
JP2007048779A (en) Variable resistive element, its manufacturing method and storage device having the same
TWI542054B (en) Memory element, method of manufacturing the same, and memory device
US7964869B2 (en) Memory element, memory apparatus, and semiconductor integrated circuit
JP2008022007A (en) Non-volatile memory element containing variable resistance substance, and its manufacturing method
US20080094885A1 (en) Bistable Resistance Random Access Memory Structures with Multiple Memory Layers and Multilevel Memory States
US7897954B2 (en) Dielectric-sandwiched pillar memory device
US9391270B1 (en) Memory cells with vertically integrated tunnel access device and programmable impedance element
US20160079526A1 (en) Storage device and storage unit
US11925129B2 (en) Multi-layer selector device and method of fabricating the same
JP2014175419A (en) Current control element, nonvolatile memory element, nonvolatile storage device, and current control element manufacturing method

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION