US20110221413A1 - Dc to dc converter having switch control and method of operation - Google Patents

Dc to dc converter having switch control and method of operation Download PDF

Info

Publication number
US20110221413A1
US20110221413A1 US12/723,223 US72322310A US2011221413A1 US 20110221413 A1 US20110221413 A1 US 20110221413A1 US 72322310 A US72322310 A US 72322310A US 2011221413 A1 US2011221413 A1 US 2011221413A1
Authority
US
United States
Prior art keywords
coupled
terminal
output
input
switch
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/723,223
Other versions
US8026700B1 (en
Inventor
John M. Pigott
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
NXP USA Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US12/723,223 priority Critical patent/US8026700B1/en
Application filed by Individual filed Critical Individual
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PIGOTT, JOHN M.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Priority to PCT/US2011/023616 priority patent/WO2011112299A2/en
Priority to CN201180013625.6A priority patent/CN102812626B/en
Priority to JP2012557051A priority patent/JP5792750B2/en
Priority to TW100105297A priority patent/TWI493854B/en
Publication of US20110221413A1 publication Critical patent/US20110221413A1/en
Publication of US8026700B1 publication Critical patent/US8026700B1/en
Application granted granted Critical
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SUPPLEMENT TO THE SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. MERGER (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0241. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME. Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • H02M3/1588Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load comprising at least one synchronous rectifier element
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • This disclosure relates generally to DC to DC to converters, and more specifically, to DC to DC converters having switch control.
  • DC to DC converters have an important role in systems because it is not uncommon for the power supply that is available to have a wide voltage range. Because the power supply may be a battery, it is desirable that the DC to DC converter perform its conversion efficiently. Efficiency is reduced by any power used by the DC to DC converter itself. Thus, for increasing efficiency, it is desirable to eliminate or reduce any power consumed during the conversion.
  • a diode is used in the conversion process but any current passing through the diode is a loss of power due to the voltage drop of about 0.7 volt of a forward biased PN junction. Attempts have been made to eliminate this diode drop by using a switched transistor, but timing of the transistor is very critical for proper operation. If the transistor is conductive for too long, current can actually flow from the output back to the converter. If the transistor is becomes non-conductive too soon, power is wasted through the diode.
  • FIG. 1 is a circuit diagram of an embodiment
  • FIG. 2 is a timing diagram helpful in understanding the operation of the embodiment of FIG. 1 ;
  • FIG. 3 is a circuit diagram of a circuit element that may be used in the embodiment of FIG. 1 .
  • a DC to DC converter has a switch in parallel with a diode that is used to bypass the diode to improve efficiency. Connections are present for an inductor in which current is to be passed through the inductor and corresponding energy stored in the inductor which lasts for a first duration. The energy, in the form of current, is then coupled through the diode and, after a very short delay, through the switch to provide current at the output voltage.
  • the timing of the switch becoming non-conductive is important to the efficiency of the converter and is achieved using an RC integrator that computes both the time of storing energy in the inductor and the time that the inductor provides current to the output. This is better understood by reference to the following description and the drawings.
  • assert or “set” and “negate” (or “deassert” or “clear”) are used herein when referring to the rendering of a signal, status bit, or similar apparatus into its logically true or logically false state, respectively. If the logically true state is a logic level one, the logically false state is a logic level zero. And if the logically true state is a logic level zero, the logically false state is a logic level one.
  • FIG. 1 Shown in FIG. 1 is a DC to DC converter 10 having a regulator 12 , an N channel transistor 14 , an inductor 16 , a resistor 17 , a capacitor 18 , a capacitor 20 , an N channel transistor 22 , a P channel transistor 24 , an N channel transistor 25 , an N channel transistor 26 , an NAND gate 28 , a D flip-flop 30 , an inverter 32 , a P channel transistor 34 , a diode 36 , a capacitor 38 , and a load 40 .
  • Regulator 12 has an input connected to an output Vo of converter 10 , a first output connected to a node 46 , and a second output providing an enable signal EN.
  • Transistor 14 has a control electrode connected to node 46 , a source connected to ground, and a drain connected to a node 42 .
  • Inductor 16 has a first terminal for receiving a power supply voltage Vin and a second terminal connected to node 42 .
  • Resistor 17 has a first terminal connected to node 42 and a second terminal connected to a node 44 .
  • Capacitor 18 has a first terminal connected to node 44 and a second terminal connected to ground.
  • Capacitor 20 has a first terminal connected to node 44 and a second terminal connected to node 47 .
  • Transistor 22 has a first current electrode connected to the second terminal of capacitor, a control electrode for receiving an equalization signal EQ, and a second current electrode connected to a node 45 .
  • Transistor 24 has a source connected to a power supply terminal VDD, a control electrode connected to the second terminal of capacitor 20 , and a drain connected to a node 45 .
  • Transistor 25 has a drain connected to node 45 , a gate connected to the second terminal of capacitor 20 , and a source.
  • Transistor 26 has a drain connected to the source of transistor 25 , a control electrode for receiving the enable signal, and a source connected to ground.
  • NAND gate 28 has a first input connected to node 45 , a second input for receiving the enable signal EN, and an output.
  • D flip-flop 30 has a reset R input connected to the output of NAND gate 28 , a D input connected to power supply terminal VDD, an output Q*, and a clock input C.
  • Inverter 32 has an input connected to node 46 and an output connected to the clock input C of D flip-flop 30 .
  • Transistor 34 has a gate connected to the output Q* of flip-flop 30 , a first current electrode connected to node 42 , and a second current electrode connected to output Vo.
  • a diode has an anode connected to node 42 and a cathode connected to output Vo.
  • Capacitor 38 has a first terminal connected to output Vo and a second terminal connected to ground. Load 40 is connected to output Vo.
  • inductor 16 first stores energy while transistor 14 is conductive and then provides current based on its stored energy to output Vo. This process repeats at a rate commensurate with the power demands of load 40 . At a time prior to inductor 16 storing energy, transistors 14 and 34 are non-conductive. In this condition, power to load 40 is being supplied by charge stored in capacitor 38 .
  • a next charging phase is begun by regulator 12 , which senses output Vo, generating enable signal EN. This is shown as occurring at time t 1 in FIG. 1 .
  • Enable signal EN being generated causes transistor 26 to be conductive and NAND gate 28 to be responsive to its first input.
  • Transistors 24 and 25 form an inverting amplifier that is enabled when transistor 26 is conductive. The inverting amplifier is used as a detector circuit. Prior to enable signal EN being generated, there is no current flowing through inductor 16 so that node 42 is at Vin as is node 44 .
  • equalization signal EQ When enable signal EN is generated at time t 1 , equalization signal EQ responds to being enabled by transitioning from a logic low to a logic high at substantially time t 1 .
  • Equalization signal EQ at a logic high causes transistor 22 to be conductive so that nodes 45 and 47 are coupled together.
  • the input of inverting amplifier at node 47 and the output of inverting amplifier at node 45 is equalized.
  • This configuration of the output of an inverting amplifier being applied to the input is called autozero. In this configuration the voltage at nodes 45 and 47 is at the switch point of the inverting amplifier, which is the point at which any increase in the input voltage will result in the input being recognized as a logic high and any decrease in the input voltage will result in the input being recognized as a logic low.
  • the voltage at node 44 may have been affected by node 45 and 47 being coupled together so that equalization signal EQ is maintained at a logic high sufficiently long for node 44 to reach the level of power supply voltage Vin, the condition at which no current is flowing at node 42 .
  • equalization signal EQ is switched to a logic low, at time t 2 as shown in FIG. 2 , by regulator 12 to cause transistor 22 to be non-conductive and leaving node 47 in a floating condition.
  • a reference voltage is established across capacitor 20 .
  • regulator 12 After equalization signal EQ switches to a logic low, regulator 12 generates an energize signal at node 46 shown as occurring at time t 3 in FIG. 2 .
  • This causes inverter 32 to transition its output, which is coupled to the clock input of D flip-flop 30 , from a logic high to a logic low.
  • D flip-flop 30 is positive edge triggered so D flip-flop 30 is non-responsive to this logic high to logic low transition so that the output at node 48 remains at a logic high which keeps transistor 34 non-conductive.
  • the logic high at node 46 causes transistor 14 to become conductive causing node 42 to switch to a logic low as shown in FIG. 2 . With node 42 being at a logic low, current enters inductor 16 where energy is stored.
  • Node 42 at a logic low causes charge to flow out from capacitor 18 at a rate based upon the resistance (R) of resistor 17 and the capacitance (C) of capacitor 18 . This is commonly called the RC time constant. Thus capacitor 18 is being discharged at a rate based upon the RC time constant.
  • node 44 reduces in voltage, as shown in FIG. 2 beginning substantially at time t 3 , node 47 , which is floating, reduces in voltage by the same amount.
  • the voltage across capacitor 20 remains substantially constant, thus functioning as an autozero capacitor, so that node 47 drops at the same rate as node 44 . This ensures that node 47 is below the switch point of the detector made of transistors 24 and 25 .
  • node 45 is at a logic high which means that the R input of D flip-flop 30 is at a logic low.
  • Capacitor 44 will continue to discharge until regulator 12 changes the signal at node 46 to a logic low.
  • transistor 46 becomes non-conductive before transistor 34 becomes conductive, current supplied from inductor 26 initially passes through diode 38 and thus the initial voltage at node 42 at time t 4 is a diode drop above the output voltage V 0 .
  • transistor 34 bypasses diode 36 so that the voltage at node 42 is substantially the same as the output voltage V 0 .
  • the voltage at node 44 begins to rise at substantially time t 4 as shown in FIG. 2 .
  • the voltage at node 44 continues to rise causing node 47 to also rise at the same rate.
  • node 44 When node 44 reaches the level of voltage Vin, node 47 reaches the switch point of the detector of transistors 24 and 25 . The voltage across capacitor 29 remains unchanged because node 47 is floating. When the voltage at node 47 reaches the switch point or perhaps slightly exceeds it, the output of the detector at node 45 switches from a logic high to a logic low. NAND gate 28 , with the enable signal EN still a logic high, switches its output from a logic low to a logic high. This results in the R input of flip-flop 30 switching to a logic high which causes flip-flop 30 to reset its Q* output to a logic low. The logic low output from flip-flop 30 causes transistor 36 to become non-conductive. Any additional stored energy in inductor 16 passes through diode 36 .
  • enable signal EN is transitioned to a logic low.
  • Enable signal at a logic low disables the detector and causes NAND gate 28 to provide a logic high output.
  • D flip-flop 30 is held in the reset condition which is the condition where a logic low is output to transistor 34 and thus holding transistor 34 in the non-conductive state.
  • Capacitor 18 and resistor 17 function as an integrator so that the voltage change from Vin to a low value, preferably ground, is integrated as a first integration.
  • Capacitor 18 and resistor 17 are not a perfect integrator but operating over a time that is substantially shorter than the RC time constant provides a very good approximation of integration. Thus the capacitance of capacitor 18 and the resistance of resistor 17 are chosen to ensure this is the case.
  • a second integration is performed in reverse when the voltage level at node 42 is at the level of the output voltage V 0 .
  • the first integration is a measure of the current flowing in inductor 16 based on the time the voltage at node 42 is at ground.
  • the second integration is a measure of the current that is flowing to the output to maintain the output voltage of Vo for load 40 . If transistor 34 stays conductive too long, current will actually reverse and begin flowing back to node 42 which is a waste of power. Diode 36 , with transistor 34 non-conductive, prevents this reverse flow. Diode 36 , however, wastes power when current is passing through it from node 42 to the output. Thus it is beneficial for transistor 34 to be conductive as long as current is passing from node 42 to the output.
  • the return of node 44 to the level of voltage Vin indicates that the inductor current has substantially reached zero and thus it is time to make transistor 34 non-conductive.
  • the return of node 44 to the level of voltage Vin is detected at node 47 by transistors 24 and 25 and propagated through NAND gate 28 to flip-flop 30 .
  • Flip-flop 30 responds by transitioning the signal at node 48 from a logic low to a logic high at time t 5 as shown in FIG. 2 which causes transistor 34 to become non-conductive.
  • the net effect of the first and second integration is that the node 42 returns to the level of Vin a little before the stored energy has been completely transferred which has the effect of easily ensuring that transistor 34 is non-conductive before all of the stored energy has been transferred.
  • node 42 Upon transistor 34 becoming non-conductive, node 42 will respond with a small amount of ringing as shown in FIG. 2 .
  • Transistors 24 and 25 operate as a detector as to when node 47 has reached the switch point of that inverting amplifier formed by those two transistors and enabled by transistor 26 .
  • Capacitor 20 stores a voltage which is the difference between the voltage at Vin and the switch point of the inverting amplifier. The effect is that node 47 begins at the switch point, follows the voltage drop on node 44 , and then follows the rise in voltage on node 44 . Thus, node 47 reaches the switch point when node 44 returns to the level of Vin.
  • capacitor 20 and transistors 24 and 25 function as a detector when the voltage at node 44 crosses the level of voltage Vin.
  • Transistor 22 is useful in establishing initial conditions for detecting the transition of node 44 across the level of Vin.
  • FIG. 3 An alternative and perhaps more general approach is shown in FIG. 3 comprising a comparator 50 that can function as the detector circuit of transistors 22 , 24 , 25 , and 26 and capacitor 20 .
  • Comparator 50 has an inverting input coupled to node 44 of FIG. 1 , a non-inverting input coupled to a reference voltage Vref, and enable input for receiving enable signal EN of FIG. 1 , and an output coupled to node 45 .
  • Reference voltage Vref can be voltage Vin.
  • comparator 50 outputs a logic high on node 45 .
  • comparator 50 transitions its output to a logic low. This is the same functional operation as for the detector circuit of 22 , 24 , 25 , and 26 and capacitor 20 .
  • a different reference voltage than the level of voltage Vin may be effective.
  • DC to DC converter 10 provides a very efficient control of transistor 34 so that there is very little time during which current passes through diode 36 .
  • Diode 36 remains useful for ensuring that a current path is always available from node 42 to Vo to allow some margin in timing the conductivity of transistor 34 .
  • the D.C. to D.C. converter includes an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage.
  • the DC to DC converter further includes a first switch having a first terminal coupled to a first node, a second terminal coupled to a first reference terminal and a control terminal.
  • the DC to DC converter further includes a regulator coupled to the control terminal of the first switch for regulating conduction of the first switch.
  • the DC to DC converter further includes diode means coupled between the first node and an output terminal for providing current flow only from the first node to the output terminal.
  • the DC to DC converter further includes a second switch having a first terminal coupled to the first node, a control terminal, and a second terminal coupled to the output terminal, the second switch selectively short circuiting the diode means.
  • the DC to DC converter further includes an integrator coupled between the first node and a second reference terminal, the integrator having an output.
  • the DC to DC converter further includes detector means coupled to the output of the integrator for detecting when voltage at the output of the integrator exceeds a reference voltage, and having an output.
  • the DC to DC converter further includes logic circuitry having an input coupled to the output of the detector means and an output coupled to the control terminal of the second switch, the logic circuitry making the second switch conductive in response to the first switch becoming nonconductive and making the second switch nonconductive in response to the output of the detector means.
  • the DC to DC converter may have a further characterization by which the reference voltage is a voltage at the output of the integrator when the first switch first becomes conductive.
  • the DC to DC converter may have a further characterization by which the detector means comprises a first transistor of a first conductivity type having a first current electrode coupled to a power supply voltage terminal, a control electrode, and a second current electrode; a second transistor of a second conductivity type opposite the first conductivity type having a first current electrode coupled to the second current electrode of the first transistor, a control electrode coupled to the control electrode of the first transistor, and a second current electrode coupled to a ground terminal; a third transistor having a first current electrode coupled to the control electrode of the first transistor, a second current electrode coupled to the second current electrode of the first transistor, and a control electrode for receiving an equalization control signal; a logic gate having a first input coupled to the second current electrode of the first transistor, a second input for receiving an enable signal, and an output coupled to the input of the logic circuitry; and a capacitor having a first electrode coupled to the output of the integrator and a second electrode coupled to the control electrode of the first transistor.
  • the DC to DC converter may further comprise a fourth transistor of the second conductivity type having a first current electrode coupled to the second current electrode of the second transistor, a control electrode coupled to the regulator, and a second current electrode coupled to the ground terminal.
  • the DC to DC converter may have a further characterization by which wherein the detector means comprises a comparator circuit having a first input coupled to the reference voltage, a second input coupled to the output of the integrator, and an output terminal for providing the output of the detector means.
  • the DC to DC converter may have a further characterization by which the logic circuitry comprises a flip-flop circuit having a clock input coupled to the regulator, a data input coupled to a power supply voltage terminal, a reset input coupled to the output of the detector means, and an output coupled to the control terminal of the second switch.
  • the DC to DC converter may have a further characterization by which the integrator comprises a resistor having a first terminal coupled to the input terminal and having a second terminal; and a capacitor having a first electrode coupled to the second terminal of the resistor and a second electrode coupled to the second reference terminal.
  • the method includes receiving an input voltage via an inductor at an input terminal.
  • the method also includes storing the input voltage onto a capacitor of an integrator circuit.
  • the method also includes making a first switch conductive, the first switch being coupled between the input terminal and a ground, and thereby fluxing the inductor.
  • the method also includes making the input voltage stored on the capacitor fall at a rate determined by the integrator circuit and an initial value of the input voltage.
  • the method also includes flowing current from the inductor through a diode to an output terminal for providing an output voltage until a second switch across the diode is made conductive.
  • the method also includes increasing stored voltage on the capacitor of the integrator in response to the second switch being conductive at a rate that is proportional to the output voltage minus the input voltage.
  • the method also includes continuously comparing the stored voltage on the capacitor with a reference voltage.
  • the method also includes making the second switch nonconductive when the stored voltage on the capacitor reaches and begins to exceed the reference voltage.
  • the method may further include reducing voltage across the inductor by a diode voltage drop when the second switch is conducting.
  • the method may further include controlling the time duration by a regulator circuit coupled to the first switch.
  • the method may further include enabling a comparator for the continuously comparing by providing an enable signal from the regulator circuit prior to making the first switch conductive.
  • the method may further include implementing the continuously comparing with an autozero capacitor coupled to an inverter which is coupled to a logic gate, the inverter having an equalization transistor selectively coupled between an input and an output thereof for setting a trip point voltage of the inverter to the input voltage.
  • the method may have a further characterization by which implementing the continuously comparing with a comparator circuit coupled to a logic gate, the comparator circuit having a first input coupled to a reference terminal for receiving the reference voltage, a second input coupled to the capacitor of the integrator circuit and having an output coupled to the logic gate.
  • the method may further include coupling a flip-flop between detection circuitry and the second switch, the flip-flop being reset when stored voltage on the capacitor reaches and exceeds the reference voltage to provide a control signal for biasing the second switch.
  • a DC to DC converter having a an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage.
  • the DC to DC converter also includes a first transistor switch having a first current electrode coupled to a first node, a second current electrode coupled to a ground terminal and a control terminal.
  • the DC to DC converter also includes a regulator coupled to the control terminal of the first transistor switch for regulating conduction of the first switch.
  • the DC to DC converter also includes a diode having a cathode coupled to the first node and an anode coupled to an output terminal for providing current flow only from the first node to the output terminal.
  • the DC to DC converter also includes a second transistor switch having a first current electrode coupled to the cathode of the diode, a control terminal, and a second current electrode coupled to the anode of the diode, the second transistor switch selectively short circuiting the diode.
  • the DC to DC converter also includes an RC integrator coupled between the first node and the ground terminal, the RC integrator having an output.
  • the DC to DC converter also includes a detector coupled to the output of the RC integrator for detecting when voltage at the output of the RC integrator exceeds a reference voltage, and having an output.
  • the DC to DC converter also includes a flip-flop having an input coupled to the output of the detector and an output coupled to the control terminal of the second transistor switch, the flip-flop making the second transistor switch conductive in response to the first transistor switch becoming nonconductive and making the second transistor switch nonconductive in response to determining when capacitor voltage in the RC integrator exceeds the reference voltage.
  • the DC to DC converter may have a further characterization by which detector comprises: a capacitor having a first electrode coupled to the output of the RC integrator, and having a second electrode; a P-channel transistor having a first current electrode coupled to a power supply voltage terminal, a gate coupled to the second electrode of the capacitor, and a second current electrode coupled to a node; a first N-channel transistor having a first current electrode coupled to the second current electrode of the P-channel transistor at the node, a gate coupled to the gate of the P-channel transistor, and a second current electrode; a second N-channel transistor having a first current electrode coupled to the second current electrode of the first N-channel transistor, a gate coupled to the regulator, and a second current electrode coupled to the ground terminal; and a logic gate having a first input coupled to the node, a second input coupled to the regulator, and an output coupled to a reset input of the flip-flop.
  • the DC to DC converter may have a further characterization by which the reference voltage is a voltage at the output of the RC integrator when the first switch first becomes conductive.
  • the DC to DC converter may have a further characterization by which detector comprises: a comparator circuit having a first input coupled to the output of the RC integrator, a second input for receiving the reference voltage, a third input coupled to the regulator for receiving an enable signal, and an output; and a logic gate having a first input coupled to the output of the detector, a second input coupled to the regulator for receiving the enable signal and an output coupled to the input of the flip-flop.
  • the DC to DC converter may have a further characterization by which the input of the flip-flop is a reset input.
  • the DC to DC converter may have a further characterization by which the RC integrator comprises: a resistor having a first terminal coupled to the input terminal and having a second terminal; and a capacitor having a first electrode coupled to the second terminal of the resistor at the output of the integrator, the capacitor having a second electrode coupled to the ground terminal.
  • Coupled is not intended to be limited to a direct coupling or a mechanical coupling.

Abstract

In a D.C. to D.C. converter, an input voltage is received via an inductor at an input terminal and stored onto a capacitor of an integrator. A first switch is coupled between the input terminal and a reference terminal such as ground and thereby fluxes the inductor. The input voltage stored on the capacitor falls at a rate determined by the integrator circuit and an initial value of the input voltage. After a time duration, the first switch becomes nonconductive. Current flows from the inductor through a diode to an output terminal until a second switch across the diode is made conductive. Stored voltage on the capacitor of the integrator increases in response to the second switch being conductive. The stored voltage on the capacitor is continuously compared with a reference voltage. The second switch is made nonconductive when the stored voltage on the capacitor exceeds the reference voltage.

Description

    RELATED APPLICATION
  • This application is related to US application docket number RA48549ZC, titled “DC to DC CONVERTER HAVING ABILITY OF SWITCHING BETWEEN CONTINUOUS AND DISCONTINUOUS MODES AND METHOD OF OPERATION,” by Pigott et al., assigned to the assignee hereof, and filed on even date herewith.
  • BACKGROUND
  • 1. Field
  • This disclosure relates generally to DC to DC to converters, and more specifically, to DC to DC converters having switch control.
  • 2. Related Art
  • DC to DC converters have an important role in systems because it is not uncommon for the power supply that is available to have a wide voltage range. Because the power supply may be a battery, it is desirable that the DC to DC converter perform its conversion efficiently. Efficiency is reduced by any power used by the DC to DC converter itself. Thus, for increasing efficiency, it is desirable to eliminate or reduce any power consumed during the conversion. Typically a diode is used in the conversion process but any current passing through the diode is a loss of power due to the voltage drop of about 0.7 volt of a forward biased PN junction. Attempts have been made to eliminate this diode drop by using a switched transistor, but timing of the transistor is very critical for proper operation. If the transistor is conductive for too long, current can actually flow from the output back to the converter. If the transistor is becomes non-conductive too soon, power is wasted through the diode.
  • Thus, there is a need to eliminate or improve upon the issues raised above in performing a DC to DC conversion.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
  • FIG. 1 is a circuit diagram of an embodiment;
  • FIG. 2 is a timing diagram helpful in understanding the operation of the embodiment of FIG. 1; and
  • FIG. 3 is a circuit diagram of a circuit element that may be used in the embodiment of FIG. 1.
  • DETAILED DESCRIPTION
  • In one aspect a DC to DC converter has a switch in parallel with a diode that is used to bypass the diode to improve efficiency. Connections are present for an inductor in which current is to be passed through the inductor and corresponding energy stored in the inductor which lasts for a first duration. The energy, in the form of current, is then coupled through the diode and, after a very short delay, through the switch to provide current at the output voltage. The timing of the switch becoming non-conductive is important to the efficiency of the converter and is achieved using an RC integrator that computes both the time of storing energy in the inductor and the time that the inductor provides current to the output. This is better understood by reference to the following description and the drawings.
  • The terms “assert” or “set” and “negate” (or “deassert” or “clear”) are used herein when referring to the rendering of a signal, status bit, or similar apparatus into its logically true or logically false state, respectively. If the logically true state is a logic level one, the logically false state is a logic level zero. And if the logically true state is a logic level zero, the logically false state is a logic level one.
  • Shown in FIG. 1 is a DC to DC converter 10 having a regulator 12, an N channel transistor 14, an inductor 16, a resistor 17, a capacitor 18, a capacitor 20, an N channel transistor 22, a P channel transistor 24, an N channel transistor 25, an N channel transistor 26, an NAND gate 28, a D flip-flop 30, an inverter 32, a P channel transistor 34, a diode 36, a capacitor 38, and a load 40. Regulator 12 has an input connected to an output Vo of converter 10, a first output connected to a node 46, and a second output providing an enable signal EN. Transistor 14 has a control electrode connected to node 46, a source connected to ground, and a drain connected to a node 42. Inductor 16 has a first terminal for receiving a power supply voltage Vin and a second terminal connected to node 42. Resistor 17 has a first terminal connected to node 42 and a second terminal connected to a node 44. Capacitor 18 has a first terminal connected to node 44 and a second terminal connected to ground. Capacitor 20 has a first terminal connected to node 44 and a second terminal connected to node 47. Transistor 22 has a first current electrode connected to the second terminal of capacitor, a control electrode for receiving an equalization signal EQ, and a second current electrode connected to a node 45. Transistor 24 has a source connected to a power supply terminal VDD, a control electrode connected to the second terminal of capacitor 20, and a drain connected to a node 45. Transistor 25 has a drain connected to node 45, a gate connected to the second terminal of capacitor 20, and a source. Transistor 26 has a drain connected to the source of transistor 25, a control electrode for receiving the enable signal, and a source connected to ground. NAND gate 28 has a first input connected to node 45, a second input for receiving the enable signal EN, and an output. D flip-flop 30 has a reset R input connected to the output of NAND gate 28, a D input connected to power supply terminal VDD, an output Q*, and a clock input C. Inverter 32 has an input connected to node 46 and an output connected to the clock input C of D flip-flop 30. Transistor 34 has a gate connected to the output Q* of flip-flop 30, a first current electrode connected to node 42, and a second current electrode connected to output Vo. A diode has an anode connected to node 42 and a cathode connected to output Vo. Capacitor 38 has a first terminal connected to output Vo and a second terminal connected to ground. Load 40 is connected to output Vo.
  • In operation, inductor 16 first stores energy while transistor 14 is conductive and then provides current based on its stored energy to output Vo. This process repeats at a rate commensurate with the power demands of load 40. At a time prior to inductor 16 storing energy, transistors 14 and 34 are non-conductive. In this condition, power to load 40 is being supplied by charge stored in capacitor 38.
  • In order to maintain the voltage level at output Vo at the desired level, a next charging phase is begun by regulator 12, which senses output Vo, generating enable signal EN. This is shown as occurring at time t1 in FIG. 1. Enable signal EN being generated causes transistor 26 to be conductive and NAND gate 28 to be responsive to its first input. Transistors 24 and 25 form an inverting amplifier that is enabled when transistor 26 is conductive. The inverting amplifier is used as a detector circuit. Prior to enable signal EN being generated, there is no current flowing through inductor 16 so that node 42 is at Vin as is node 44. When enable signal EN is generated at time t1, equalization signal EQ responds to being enabled by transitioning from a logic low to a logic high at substantially time t1. Equalization signal EQ at a logic high causes transistor 22 to be conductive so that nodes 45 and 47 are coupled together. Thus the input of inverting amplifier at node 47 and the output of inverting amplifier at node 45 is equalized. This configuration of the output of an inverting amplifier being applied to the input is called autozero. In this configuration the voltage at nodes 45 and 47 is at the switch point of the inverting amplifier, which is the point at which any increase in the input voltage will result in the input being recognized as a logic high and any decrease in the input voltage will result in the input being recognized as a logic low. The voltage at node 44 may have been affected by node 45 and 47 being coupled together so that equalization signal EQ is maintained at a logic high sufficiently long for node 44 to reach the level of power supply voltage Vin, the condition at which no current is flowing at node 42. After this sufficient time for node 44 to substantially reach voltage Vin, equalization signal EQ is switched to a logic low, at time t2 as shown in FIG. 2, by regulator 12 to cause transistor 22 to be non-conductive and leaving node 47 in a floating condition. In this condition of node 44 being at voltage Vin and node 47 being precharged at the switch point of the detection circuit, a reference voltage is established across capacitor 20.
  • After equalization signal EQ switches to a logic low, regulator 12 generates an energize signal at node 46 shown as occurring at time t3 in FIG. 2. This causes inverter 32 to transition its output, which is coupled to the clock input of D flip-flop 30, from a logic high to a logic low. D flip-flop 30 is positive edge triggered so D flip-flop 30 is non-responsive to this logic high to logic low transition so that the output at node 48 remains at a logic high which keeps transistor 34 non-conductive. The logic high at node 46 causes transistor 14 to become conductive causing node 42 to switch to a logic low as shown in FIG. 2. With node 42 being at a logic low, current enters inductor 16 where energy is stored. Node 42 at a logic low causes charge to flow out from capacitor 18 at a rate based upon the resistance (R) of resistor 17 and the capacitance (C) of capacitor 18. This is commonly called the RC time constant. Thus capacitor 18 is being discharged at a rate based upon the RC time constant. As node 44 reduces in voltage, as shown in FIG. 2 beginning substantially at time t3, node 47, which is floating, reduces in voltage by the same amount. The voltage across capacitor 20 remains substantially constant, thus functioning as an autozero capacitor, so that node 47 drops at the same rate as node 44. This ensures that node 47 is below the switch point of the detector made of transistors 24 and 25. Thus node 45 is at a logic high which means that the R input of D flip-flop 30 is at a logic low. Capacitor 44 will continue to discharge until regulator 12 changes the signal at node 46 to a logic low.
  • The transition of the signal at node 46, which is shown in FIG. 2 as occurring at a time t4, to a logic low causes transistor 14 to become non-conductive and inverter 32 to transition the clock input of D flip-flop 30 to a logic high. This positive edge of the clock input causes the Q* output of D flip-flop 30 to output the inverse of the signal at its D input. The D input is at a logic high due to being connected to positive power supply terminal VDD. Thus the Q* output transitions to a logic low which causes transistor 34 to become conductive. Transistor 34 thus has the affect of bypassing diode 36 and avoiding the extra voltage drop caused by a forward biased PN junction. Because transistor 46 becomes non-conductive before transistor 34 becomes conductive, current supplied from inductor 26 initially passes through diode 38 and thus the initial voltage at node 42 at time t4 is a diode drop above the output voltage V0. After the necessary transitions through inverter 32 and D flip-flop 30, transistor 34 bypasses diode 36 so that the voltage at node 42 is substantially the same as the output voltage V0. With the voltage at node 42 at output voltage V0, the voltage at node 44 begins to rise at substantially time t4 as shown in FIG. 2. The voltage at node 44 continues to rise causing node 47 to also rise at the same rate. When node 44 reaches the level of voltage Vin, node 47 reaches the switch point of the detector of transistors 24 and 25. The voltage across capacitor 29 remains unchanged because node 47 is floating. When the voltage at node 47 reaches the switch point or perhaps slightly exceeds it, the output of the detector at node 45 switches from a logic high to a logic low. NAND gate 28, with the enable signal EN still a logic high, switches its output from a logic low to a logic high. This results in the R input of flip-flop 30 switching to a logic high which causes flip-flop 30 to reset its Q* output to a logic low. The logic low output from flip-flop 30 causes transistor 36 to become non-conductive. Any additional stored energy in inductor 16 passes through diode 36. After a predetermined time sufficient so that, preferably, inductor 16 is not supplying current through diode 36, enable signal EN is transitioned to a logic low. Enable signal at a logic low disables the detector and causes NAND gate 28 to provide a logic high output. In such case D flip-flop 30 is held in the reset condition which is the condition where a logic low is output to transistor 34 and thus holding transistor 34 in the non-conductive state.
  • Capacitor 18 and resistor 17 function as an integrator so that the voltage change from Vin to a low value, preferably ground, is integrated as a first integration. Capacitor 18 and resistor 17 are not a perfect integrator but operating over a time that is substantially shorter than the RC time constant provides a very good approximation of integration. Thus the capacitance of capacitor 18 and the resistance of resistor 17 are chosen to ensure this is the case. A second integration is performed in reverse when the voltage level at node 42 is at the level of the output voltage V0. By using the same resistance and capacitance connected to inductor 16 for both integrations, there is no error introduced by variation in those values. The first integration is a measure of the current flowing in inductor 16 based on the time the voltage at node 42 is at ground. The second integration is a measure of the current that is flowing to the output to maintain the output voltage of Vo for load 40. If transistor 34 stays conductive too long, current will actually reverse and begin flowing back to node 42 which is a waste of power. Diode 36, with transistor 34 non-conductive, prevents this reverse flow. Diode 36, however, wastes power when current is passing through it from node 42 to the output. Thus it is beneficial for transistor 34 to be conductive as long as current is passing from node 42 to the output. The return of node 44 to the level of voltage Vin indicates that the inductor current has substantially reached zero and thus it is time to make transistor 34 non-conductive. The return of node 44 to the level of voltage Vin is detected at node 47 by transistors 24 and 25 and propagated through NAND gate 28 to flip-flop 30. Flip-flop 30 responds by transitioning the signal at node 48 from a logic low to a logic high at time t5 as shown in FIG. 2 which causes transistor 34 to become non-conductive. Due to the use of an RC time constant for the integrator, when the output voltage is substantially greater than the input voltage, the net effect of the first and second integration is that the node 42 returns to the level of Vin a little before the stored energy has been completely transferred which has the effect of easily ensuring that transistor 34 is non-conductive before all of the stored energy has been transferred. Upon transistor 34 becoming non-conductive, node 42 will respond with a small amount of ringing as shown in FIG. 2.
  • Transistors 24 and 25 operate as a detector as to when node 47 has reached the switch point of that inverting amplifier formed by those two transistors and enabled by transistor 26. Capacitor 20 stores a voltage which is the difference between the voltage at Vin and the switch point of the inverting amplifier. The effect is that node 47 begins at the switch point, follows the voltage drop on node 44, and then follows the rise in voltage on node 44. Thus, node 47 reaches the switch point when node 44 returns to the level of Vin. Thus, capacitor 20 and transistors 24 and 25 function as a detector when the voltage at node 44 crosses the level of voltage Vin. Transistor 22 is useful in establishing initial conditions for detecting the transition of node 44 across the level of Vin.
  • An alternative and perhaps more general approach is shown in FIG. 3 comprising a comparator 50 that can function as the detector circuit of transistors 22, 24, 25, and 26 and capacitor 20. Comparator 50 has an inverting input coupled to node 44 of FIG. 1, a non-inverting input coupled to a reference voltage Vref, and enable input for receiving enable signal EN of FIG. 1, and an output coupled to node 45. Reference voltage Vref can be voltage Vin. In such case, when node 44 is below Vin and the enable signal is active, comparator 50 outputs a logic high on node 45. When node 44 rises and reaches the level of voltage Vin, comparator 50 transitions its output to a logic low. This is the same functional operation as for the detector circuit of 22, 24, 25, and 26 and capacitor 20. For comparator 50 of FIG. 3, a different reference voltage than the level of voltage Vin may be effective.
  • Thus, DC to DC converter 10 provides a very efficient control of transistor 34 so that there is very little time during which current passes through diode 36. Diode 36 remains useful for ensuring that a current path is always available from node 42 to Vo to allow some margin in timing the conductivity of transistor 34.
  • By now it should be appreciated that there has been provided a D.C. to D.C. converter. The D.C. to D.C. converter includes an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage. The DC to DC converter further includes a first switch having a first terminal coupled to a first node, a second terminal coupled to a first reference terminal and a control terminal. The DC to DC converter further includes a regulator coupled to the control terminal of the first switch for regulating conduction of the first switch. The DC to DC converter further includes diode means coupled between the first node and an output terminal for providing current flow only from the first node to the output terminal. The DC to DC converter further includes a second switch having a first terminal coupled to the first node, a control terminal, and a second terminal coupled to the output terminal, the second switch selectively short circuiting the diode means. The DC to DC converter further includes an integrator coupled between the first node and a second reference terminal, the integrator having an output. The DC to DC converter further includes detector means coupled to the output of the integrator for detecting when voltage at the output of the integrator exceeds a reference voltage, and having an output. The DC to DC converter further includes logic circuitry having an input coupled to the output of the detector means and an output coupled to the control terminal of the second switch, the logic circuitry making the second switch conductive in response to the first switch becoming nonconductive and making the second switch nonconductive in response to the output of the detector means. The DC to DC converter may have a further characterization by which the reference voltage is a voltage at the output of the integrator when the first switch first becomes conductive. The DC to DC converter may have a further characterization by which the detector means comprises a first transistor of a first conductivity type having a first current electrode coupled to a power supply voltage terminal, a control electrode, and a second current electrode; a second transistor of a second conductivity type opposite the first conductivity type having a first current electrode coupled to the second current electrode of the first transistor, a control electrode coupled to the control electrode of the first transistor, and a second current electrode coupled to a ground terminal; a third transistor having a first current electrode coupled to the control electrode of the first transistor, a second current electrode coupled to the second current electrode of the first transistor, and a control electrode for receiving an equalization control signal; a logic gate having a first input coupled to the second current electrode of the first transistor, a second input for receiving an enable signal, and an output coupled to the input of the logic circuitry; and a capacitor having a first electrode coupled to the output of the integrator and a second electrode coupled to the control electrode of the first transistor. The DC to DC converter may further comprise a fourth transistor of the second conductivity type having a first current electrode coupled to the second current electrode of the second transistor, a control electrode coupled to the regulator, and a second current electrode coupled to the ground terminal. The DC to DC converter may have a further characterization by which wherein the detector means comprises a comparator circuit having a first input coupled to the reference voltage, a second input coupled to the output of the integrator, and an output terminal for providing the output of the detector means. The DC to DC converter may have a further characterization by which the logic circuitry comprises a flip-flop circuit having a clock input coupled to the regulator, a data input coupled to a power supply voltage terminal, a reset input coupled to the output of the detector means, and an output coupled to the control terminal of the second switch. The DC to DC converter may have a further characterization by which the integrator comprises a resistor having a first terminal coupled to the input terminal and having a second terminal; and a capacitor having a first electrode coupled to the second terminal of the resistor and a second electrode coupled to the second reference terminal.
  • Also disclosed is a method. The method includes receiving an input voltage via an inductor at an input terminal. The method also includes storing the input voltage onto a capacitor of an integrator circuit. The method also includes making a first switch conductive, the first switch being coupled between the input terminal and a ground, and thereby fluxing the inductor. The method also includes making the input voltage stored on the capacitor fall at a rate determined by the integrator circuit and an initial value of the input voltage. The method also includes flowing current from the inductor through a diode to an output terminal for providing an output voltage until a second switch across the diode is made conductive. The method also includes increasing stored voltage on the capacitor of the integrator in response to the second switch being conductive at a rate that is proportional to the output voltage minus the input voltage. The method also includes continuously comparing the stored voltage on the capacitor with a reference voltage. The method also includes making the second switch nonconductive when the stored voltage on the capacitor reaches and begins to exceed the reference voltage. The method may further include reducing voltage across the inductor by a diode voltage drop when the second switch is conducting. The method may further include controlling the time duration by a regulator circuit coupled to the first switch. The method may further include enabling a comparator for the continuously comparing by providing an enable signal from the regulator circuit prior to making the first switch conductive. The method may further include implementing the continuously comparing with an autozero capacitor coupled to an inverter which is coupled to a logic gate, the inverter having an equalization transistor selectively coupled between an input and an output thereof for setting a trip point voltage of the inverter to the input voltage. The method may have a further characterization by which implementing the continuously comparing with a comparator circuit coupled to a logic gate, the comparator circuit having a first input coupled to a reference terminal for receiving the reference voltage, a second input coupled to the capacitor of the integrator circuit and having an output coupled to the logic gate. The method may further include coupling a flip-flop between detection circuitry and the second switch, the flip-flop being reset when stored voltage on the capacitor reaches and exceeds the reference voltage to provide a control signal for biasing the second switch.
  • Disclosed also is a DC to DC converter having a an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage. The DC to DC converter also includes a first transistor switch having a first current electrode coupled to a first node, a second current electrode coupled to a ground terminal and a control terminal. The DC to DC converter also includes a regulator coupled to the control terminal of the first transistor switch for regulating conduction of the first switch. The DC to DC converter also includes a diode having a cathode coupled to the first node and an anode coupled to an output terminal for providing current flow only from the first node to the output terminal. The DC to DC converter also includes a second transistor switch having a first current electrode coupled to the cathode of the diode, a control terminal, and a second current electrode coupled to the anode of the diode, the second transistor switch selectively short circuiting the diode. The DC to DC converter also includes an RC integrator coupled between the first node and the ground terminal, the RC integrator having an output. The DC to DC converter also includes a detector coupled to the output of the RC integrator for detecting when voltage at the output of the RC integrator exceeds a reference voltage, and having an output. The DC to DC converter also includes a flip-flop having an input coupled to the output of the detector and an output coupled to the control terminal of the second transistor switch, the flip-flop making the second transistor switch conductive in response to the first transistor switch becoming nonconductive and making the second transistor switch nonconductive in response to determining when capacitor voltage in the RC integrator exceeds the reference voltage. The DC to DC converter may have a further characterization by which detector comprises: a capacitor having a first electrode coupled to the output of the RC integrator, and having a second electrode; a P-channel transistor having a first current electrode coupled to a power supply voltage terminal, a gate coupled to the second electrode of the capacitor, and a second current electrode coupled to a node; a first N-channel transistor having a first current electrode coupled to the second current electrode of the P-channel transistor at the node, a gate coupled to the gate of the P-channel transistor, and a second current electrode; a second N-channel transistor having a first current electrode coupled to the second current electrode of the first N-channel transistor, a gate coupled to the regulator, and a second current electrode coupled to the ground terminal; and a logic gate having a first input coupled to the node, a second input coupled to the regulator, and an output coupled to a reset input of the flip-flop. The DC to DC converter may have a further characterization by which the reference voltage is a voltage at the output of the RC integrator when the first switch first becomes conductive. The DC to DC converter may have a further characterization by which detector comprises: a comparator circuit having a first input coupled to the output of the RC integrator, a second input for receiving the reference voltage, a third input coupled to the regulator for receiving an enable signal, and an output; and a logic gate having a first input coupled to the output of the detector, a second input coupled to the regulator for receiving the enable signal and an output coupled to the input of the flip-flop. The DC to DC converter may have a further characterization by which the input of the flip-flop is a reset input. The DC to DC converter may have a further characterization by which the RC integrator comprises: a resistor having a first terminal coupled to the input terminal and having a second terminal; and a capacitor having a first electrode coupled to the second terminal of the resistor at the output of the integrator, the capacitor having a second electrode coupled to the ground terminal.
  • Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, an RC integrator was disclosed but another integrator may be effective. Also at least some portions of the logic may be reversed and NAND gate 28 could then be some other type of logic gate such as a NOR gate. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
  • The term “coupled,” as used herein, is not intended to be limited to a direct coupling or a mechanical coupling.
  • Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
  • Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.

Claims (20)

1. A D.C. to D.C. converter, comprising:
an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage;
a first switch having a first terminal coupled to a first node, a second terminal coupled to a first reference terminal and a control terminal;
a regulator coupled to the control terminal of the first switch for regulating conduction of the first switch;
diode means coupled between the first node and an output terminal for providing current flow only from the first node to the output terminal;
a second switch having a first terminal coupled to the first node, a control terminal, and a second terminal coupled to the output terminal, the second switch selectively short circuiting the diode means;
an integrator coupled between the first node and a second reference terminal, the integrator having an output;
detector means coupled to the output of the integrator for detecting when voltage at the output of the integrator exceeds a reference voltage, and having an output; and
logic circuitry having an input coupled to the output of the detector means and an output coupled to the control terminal of the second switch, the logic circuitry making the second switch conductive in response to the first switch becoming nonconductive and making the second switch nonconductive in response to the output of the detector means.
2. The D.C. to D.C. converter of claim 1 wherein the reference voltage is voltage at the output of the integrator when the first switch first becomes conductive.
3. The D.C. to D.C. converter of claim 1 wherein the detector means comprises:
a first transistor of a first conductivity type having a first current electrode coupled to a power supply voltage terminal, a control electrode, and a second current electrode;
a second transistor of a second conductivity type opposite the first conductivity type having a first current electrode coupled to the second current electrode of the first transistor, a control electrode coupled to the control electrode of the first transistor, and a second current electrode coupled to a ground terminal;
a third transistor having a first current electrode coupled to the control electrode of the first transistor, a second current electrode coupled to the second current electrode of the first transistor, and a control electrode for receiving an equalization control signal;
a logic gate having a first input coupled to the second current electrode of the first transistor, a second input for receiving an enable signal, and an output coupled to the input of the logic circuitry; and
a capacitor having a first electrode coupled to the output of the integrator and a second electrode coupled to the control electrode of the first transistor.
4. The D.C. to D.C. converter of claim 3 further comprising:
a fourth transistor of the second conductivity type having a first current electrode coupled to the second current electrode of the second transistor, a control electrode coupled to the regulator, and a second current electrode coupled to the ground terminal.
5. The D.C. to D.C. converter of claim 1 wherein the detector means comprises a comparator circuit having a first input coupled to the reference voltage, a second input coupled to the output of the integrator, and an output terminal for providing the output of the detector means.
6. The D.C. to D.C. converter of claim 1 wherein the logic circuitry comprises a flip-flop circuit having a clock input coupled to the regulator, a data input coupled to a power supply voltage terminal, a reset input coupled to the output of the detector means, and an output coupled to the control terminal of the second switch.
7. The D.C. to D.C. converter of claim 1 wherein the integrator comprises:
a resistor having a first terminal coupled to the input terminal and having a second terminal; and
a capacitor having a first electrode coupled to the second terminal of the resistor and a second electrode coupled to the second reference terminal.
8. A method comprising:
receiving an input voltage via an inductor at an input terminal;
storing the input voltage onto a capacitor of an integrator circuit;
making a first switch conductive, the first switch being coupled between the input terminal and a ground, and thereby fluxing the inductor;
making the input voltage stored on the capacitor fall at a rate determined by the integrator circuit and an initial value of the input voltage;
after a time duration, making the first switch nonconductive;
flowing current from the inductor through a diode to an output terminal for providing an output voltage until a second switch across the diode is made conductive;
increasing stored voltage on the capacitor of the integrator in response to the second switch being conductive at a rate that is proportional to the output voltage minus the input voltage;
continuously comparing the stored voltage on the capacitor with a reference voltage; and
making the second switch nonconductive when the stored voltage on the capacitor reaches and begins to exceed the reference voltage.
9. The method of claim 8 further comprising:
reducing voltage across the inductor by a diode voltage drop when the second switch is conducting.
10. The method of claim 8 further comprising:
controlling the time duration by a regulator circuit coupled to the first switch.
11. The method of claim 10 further comprising:
enabling a comparator for the continuously comparing by providing an enable signal from the regulator circuit prior to making the first switch conductive.
12. The method of claim 8 further comprising:
implementing the continuously comparing with an autozero capacitor coupled to an inverter which is coupled to a logic gate, the inverter having an equalization transistor selectively coupled between an input and an output thereof for setting a trip point voltage of the inverter to the input voltage.
13. The method of claim 8 further comprising:
implementing the continuously comparing with a comparator circuit coupled to a logic gate, the comparator circuit having a first input coupled to a reference terminal for receiving the reference voltage, a second input coupled to the capacitor of the integrator circuit and having an output coupled to the logic gate.
14. The method of claim 8 further comprising:
coupling a flip-flop between detection circuitry and the second switch, the flip-flop being reset when stored voltage on the capacitor reaches and exceeds the reference voltage to provide a control signal for biasing the second switch.
15. A D.C. to D.C. converter, comprising:
an input terminal for receiving a first terminal of an inductor, the inductor having a second terminal for receiving an input voltage;
a first transistor switch having a first current electrode coupled to a first node, a second current electrode coupled to a ground terminal and a control terminal;
a regulator coupled to the control terminal of the first transistor switch for regulating conduction of the first switch;
a diode having a cathode coupled to the first node and an anode coupled to an output terminal for providing current flow only from the first node to the output terminal;
a second transistor switch having a first current electrode coupled to the cathode of the diode, a control terminal, and a second current electrode coupled to the anode of the diode, the second transistor switch selectively short circuiting the diode;
an RC integrator coupled between the first node and the ground terminal, the RC integrator having an output;
a detector coupled to the output of the RC integrator for detecting when voltage at the output of the RC integrator exceeds a reference voltage, and having an output; and
a flip-flop having an input coupled to the output of the detector and an output coupled to the control terminal of the second transistor switch, the flip-flop making the second transistor switch conductive in response to the first transistor switch becoming nonconductive and making the second transistor switch nonconductive in response to determining when capacitor voltage in the RC integrator exceeds the reference voltage.
16. The D.C. to D.C. converter of claim 15 wherein the detector comprises:
a capacitor having a first electrode coupled to the output of the RC integrator, and having a second electrode;
a P-channel transistor having a first current electrode coupled to a power supply voltage terminal, a gate coupled to the second electrode of the capacitor, and a second current electrode coupled to a node;
a first N-channel transistor having a first current electrode coupled to the second current electrode of the P-channel transistor at the node, a gate coupled to the gate of the P-channel transistor, and a second current electrode;
a second N-channel transistor having a first current electrode coupled to the second current electrode of the first N-channel transistor, a gate coupled to the regulator, and a second current electrode coupled to the ground terminal; and
a logic gate having a first input coupled to the node, a second input coupled to the regulator, and an output coupled to a reset input of the flip-flop.
17. The D.C. to D.C. converter of claim 15 wherein the reference voltage is a voltage at the output of the RC integrator when the first switch first becomes conductive.
18. The D.C. to D.C. converter of claim 15 wherein the detector comprises:
a comparator circuit having a first input coupled to the output of the RC integrator, a second input for receiving the reference voltage, a third input coupled to the regulator for receiving an enable signal, and an output; and
a logic gate having a first input coupled to the output of the detector, a second input coupled to the regulator for receiving the enable signal and an output coupled to the input of the flip-flop.
19. The D.C. to D.C. converter of claim 18 wherein the input of the flip-flop is a reset input.
20. The D.C. to D.C. converter of claim 15 wherein the RC integrator comprises:
a resistor having a first terminal coupled to the input terminal and having a second terminal; and
a capacitor having a first electrode coupled to the second terminal of the resistor at the output of the integrator, the capacitor having a second electrode coupled to the ground terminal.
US12/723,223 2010-03-12 2010-03-12 DC to DC converter having switch control and method of operation Active 2030-03-19 US8026700B1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US12/723,223 US8026700B1 (en) 2010-03-12 2010-03-12 DC to DC converter having switch control and method of operation
JP2012557051A JP5792750B2 (en) 2010-03-12 2011-02-03 DC-DC converter with switch control and method of operation
PCT/US2011/023616 WO2011112299A2 (en) 2010-03-12 2011-02-03 Dc to dc converter having switch control and method of operation
CN201180013625.6A CN102812626B (en) 2010-03-12 2011-02-03 With DC to DC converter and the method for operation of switch control rule
TW100105297A TWI493854B (en) 2010-03-12 2011-02-17 Dc to dc converter having switch control and method of operation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/723,223 US8026700B1 (en) 2010-03-12 2010-03-12 DC to DC converter having switch control and method of operation

Publications (2)

Publication Number Publication Date
US20110221413A1 true US20110221413A1 (en) 2011-09-15
US8026700B1 US8026700B1 (en) 2011-09-27

Family

ID=44559352

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/723,223 Active 2030-03-19 US8026700B1 (en) 2010-03-12 2010-03-12 DC to DC converter having switch control and method of operation

Country Status (5)

Country Link
US (1) US8026700B1 (en)
JP (1) JP5792750B2 (en)
CN (1) CN102812626B (en)
TW (1) TWI493854B (en)
WO (1) WO2011112299A2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160028308A1 (en) * 2013-07-17 2016-01-28 Avatekh, Inc. Method and apparatus for control of switched-mode power supplies
US20170084332A1 (en) * 2015-09-23 2017-03-23 Samsung Electronics Co., Ltd. Power supply circuits with variable number of power inputs and storage devices having the same
TWI619322B (en) * 2016-12-30 2018-03-21 新唐科技股份有限公司 Power switching device
US20190107857A1 (en) * 2017-10-09 2019-04-11 Texas Instruments Incorporated Voltage Regulator with a Charge Pump
US11137787B1 (en) * 2020-08-28 2021-10-05 Apple Inc. High-precision and high-bandwidth comparator

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9124231B2 (en) 2013-01-28 2015-09-01 Qualcomm, Inc. Soft turn-off for boost converters
TWI555319B (en) * 2015-01-22 2016-10-21 通嘉科技股份有限公司 Single-inductor multiple-output power converter employing adaptive gate biasing technology

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4536700A (en) * 1984-03-28 1985-08-20 United Technologies Corporation Boost feedforward pulse width modulation regulator
US6366066B1 (en) * 1999-03-01 2002-04-02 Milton E. Wilcox Circuit and method for reducing quiescent current in a switching regulator
US6956361B1 (en) * 2004-07-14 2005-10-18 Delphi Technologies, Inc. DC/DC converter employing synchronous rectification
US20090251117A1 (en) * 2008-04-07 2009-10-08 Freescale Semiconductor, Inc. Power converter with improved efficiency
US7612543B2 (en) * 2006-09-26 2009-11-03 Advanced Analog Technology, Inc. Current mode PWM boost circuit and feedback signal sensing method thereof

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0688194U (en) * 1993-05-21 1994-12-22 東光株式会社 Synchronous rectifier circuit
JP2767782B2 (en) * 1993-11-12 1998-06-18 東光株式会社 Switching power supply
US5744994A (en) * 1996-05-15 1998-04-28 Siliconix Incorporated Three-terminal power mosfet switch for use as synchronous rectifier or voltage clamp
US5894216A (en) * 1998-03-17 1999-04-13 Lambda Electronics Incorporated Solid-state saturable reactor emulator
US5994882A (en) * 1998-11-03 1999-11-30 Linear Technology Corporation Synchronous rectifier for boost converters
US6531854B2 (en) * 2001-03-30 2003-03-11 Champion Microelectronic Corp. Power factor correction circuit arrangement
JP2003289666A (en) * 2002-03-28 2003-10-10 Fujitsu Ltd Switching power supply circuit
JP4293354B2 (en) * 2003-09-30 2009-07-08 新電元工業株式会社 Switching power supply
JP2007116846A (en) * 2005-10-21 2007-05-10 Fujitsu Ten Ltd Switching regulator
JP4809754B2 (en) * 2006-11-20 2011-11-09 コーセル株式会社 Switching power supply
JP4345839B2 (en) * 2007-04-16 2009-10-14 株式会社デンソー Power converter
CN101594048B (en) * 2009-03-19 2011-01-19 深圳市联德合微电子有限公司 PWM buck convertor with overcurrent protection function

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4536700A (en) * 1984-03-28 1985-08-20 United Technologies Corporation Boost feedforward pulse width modulation regulator
US6366066B1 (en) * 1999-03-01 2002-04-02 Milton E. Wilcox Circuit and method for reducing quiescent current in a switching regulator
US6956361B1 (en) * 2004-07-14 2005-10-18 Delphi Technologies, Inc. DC/DC converter employing synchronous rectification
US7612543B2 (en) * 2006-09-26 2009-11-03 Advanced Analog Technology, Inc. Current mode PWM boost circuit and feedback signal sensing method thereof
US20090251117A1 (en) * 2008-04-07 2009-10-08 Freescale Semiconductor, Inc. Power converter with improved efficiency

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160028308A1 (en) * 2013-07-17 2016-01-28 Avatekh, Inc. Method and apparatus for control of switched-mode power supplies
US9467046B2 (en) * 2013-07-17 2016-10-11 Avatekh, Inc. Switched-mode power supply controller
US20170084332A1 (en) * 2015-09-23 2017-03-23 Samsung Electronics Co., Ltd. Power supply circuits with variable number of power inputs and storage devices having the same
US10050518B2 (en) * 2015-09-23 2018-08-14 Samsung Electronics Co., Ltd. Power supply circuits with variable number of power inputs and cross-coupled diodes and storage devices having the same
TWI619322B (en) * 2016-12-30 2018-03-21 新唐科技股份有限公司 Power switching device
US10700509B2 (en) 2016-12-30 2020-06-30 Nuvoton Technology Corporation Power switching device and control method thereof
US20190107857A1 (en) * 2017-10-09 2019-04-11 Texas Instruments Incorporated Voltage Regulator with a Charge Pump
US10877502B2 (en) * 2017-10-09 2020-12-29 Texas Instruments Incorporated Input dependent voltage regulator with a charge pump
US11137787B1 (en) * 2020-08-28 2021-10-05 Apple Inc. High-precision and high-bandwidth comparator

Also Published As

Publication number Publication date
TW201203822A (en) 2012-01-16
WO2011112299A3 (en) 2011-11-24
CN102812626A (en) 2012-12-05
JP2013523064A (en) 2013-06-13
US8026700B1 (en) 2011-09-27
JP5792750B2 (en) 2015-10-14
TWI493854B (en) 2015-07-21
CN102812626B (en) 2015-11-25
WO2011112299A2 (en) 2011-09-15

Similar Documents

Publication Publication Date Title
US8026700B1 (en) DC to DC converter having switch control and method of operation
US8242763B2 (en) DC to DC converter having ability of switching between continuous and discontinuous modes and method of operation
US7649346B2 (en) Switching regulator having a normal operational mode and a light-load operational mode
US8013586B2 (en) Synchronous rectifier having precise on/off switching times
US8129970B2 (en) Switching regulator with reverse current detection
JP5014714B2 (en) Switching regulator and switching regulator control circuit
US7330019B1 (en) Adjusting on-time for a discontinuous switching voltage regulator
US7872461B2 (en) Reverse current stopping circuit of synchronous rectification type DC-DC converter
TWI439003B (en) Charge and discharge control circuit and rechargeable power supply device
US9478977B2 (en) Overcurrent protection device and overcurrent protection method for electronic modules
US7956651B2 (en) Method for detecting a current and compensating for an offset voltage and circuit
US9483065B2 (en) Power regulation with load detection
US8248043B2 (en) Control circuit for DC-DC converter, control method for DC-DC converter, and electronic device
US7906951B2 (en) Switching regulator having reverse current detector
US9006928B2 (en) Current and voltage detection circuit, and current control circuit
US6472857B1 (en) Very low quiescent current regulator and method of using
KR101304178B1 (en) Adaptive current reversal comparator
JP2008033461A (en) Constant voltage power circuit
JP2009195101A (en) Power supply apparatus and power supply method
KR20150106356A (en) Dc/dc converter
US7373531B2 (en) Signal detection method, frequency detection method, power consumption control method, signal detecting device, frequency detecting device, power consumption control device and electronic apparatus
AU2019202248B2 (en) Power management integrated circuit
CN111200302B (en) Circuit for preventing battery from flowing backwards to USB
JP5050527B2 (en) Discharge circuit, power supply circuit, and semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PIGOTT, JOHN M.;REEL/FRAME:024803/0598

Effective date: 20100219

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0759

Effective date: 20100506

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0777

Effective date: 20100506

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0340

Effective date: 20100506

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0316

Effective date: 20100506

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0120

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0194

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0866

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0027

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001

Effective date: 20160525

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:040652/0241

Effective date: 20161107

Owner name: NXP USA, INC., TEXAS

Free format text: MERGER;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:040652/0241

Effective date: 20161107

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0241. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:041260/0850

Effective date: 20161107

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097

Effective date: 20190903

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12